WO2012124786A1 - 半導体装置およびその製造方法 - Google Patents
半導体装置およびその製造方法 Download PDFInfo
- Publication number
- WO2012124786A1 WO2012124786A1 PCT/JP2012/056777 JP2012056777W WO2012124786A1 WO 2012124786 A1 WO2012124786 A1 WO 2012124786A1 JP 2012056777 W JP2012056777 W JP 2012056777W WO 2012124786 A1 WO2012124786 A1 WO 2012124786A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- region
- type
- semiconductor device
- breakdown voltage
- vertical trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
- H10D84/0142—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/016—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
Definitions
- the present invention relates to a semiconductor device referred to as a composite semiconductor device, such as a trench gate type power IC in which a high-breakdown-voltage vertical trench MOS gate type semiconductor element and a protective or control semiconductor element are formed on the same semiconductor substrate, and the like
- the present invention relates to an invention relating to the manufacturing method.
- FIG. 3 is a cross-sectional view of a main part showing a general vertical trench gate MOS type semiconductor device and its termination breakdown voltage region.
- the semiconductor element shown in FIG. 3 it is necessary to make the withstand voltage of the termination withstand voltage region 69 higher than the withstand voltage of the active region 68 so that the current due to the avalanche breakdown flows in the active region 68.
- a p ⁇ type diffusion region 54 having a lower concentration than the p type base region 55 is provided in the termination breakdown voltage region 69.
- the depletion layer extending from the active region 68 to the termination withstand voltage region 69 is easily extended when the off voltage is applied, the maximum electric field strength of the termination withstand voltage region 69 is sufficiently relaxed, and the withstand voltage of the termination withstand voltage region 69 is increased.
- the breakdown voltage of the entire device of the trench gate MOS semiconductor device is determined by the breakdown due to the electric field concentration at the p-type base region junction or at the bottom of the trench gate.
- the trench gate MOS type semiconductor element of FIG. 3 is used as an output stage element, and in order to realize the breakdown voltage reliability improvement and the breakdown tolerance improvement of the trench gate MOS type semiconductor element at a low cost, the sectional view of FIG.
- a composite semiconductor device called an insulated gate semiconductor device with a built-in protection function in which a protective lateral semiconductor element is formed on the same semiconductor substrate is described in the literature (Patent Document 1).
- FIG. 2 is a cross-sectional view of a general lateral planar MOS type semiconductor device for control.
- the protective semiconductor element shown in FIG. 2 includes a lateral n-channel MOSFET formed in a p ⁇ type well diffusion region 35 defined by a well junction 40.
- n + type substrate corresponding to reference numeral 32 in FIG. 2 and reference numeral 52 in FIG. 3
- n ⁇ type epitaxial layer reference numeral 33 in FIG. 2.
- reference numeral 48 in FIG. 2 corresponds to the active region of the protective lateral semiconductor element and the vertical MOSFET (MOS field effect transistor)
- reference numeral 68 in FIG. 3 corresponds to the active region of the protective lateral semiconductor element and the vertical MOSFET (MOS field effect transistor)
- a termination withstand voltage region correspond to reference numeral 49 in FIG. 2 and reference numeral 69 in FIG. 3 surrounding these active regions.
- the off voltage applied to the vertical MOSFET of the output stage element is similarly applied not only to the output stage element but also to the well junction 40 of the protective semiconductor element shown in FIG. Therefore, not only the active region 68 of the vertical MOSFET of FIG. 3 but also the well junction 40 (that is, the pn junction of the p ⁇ type well diffusion region 35 and the n ⁇ type epitaxial layer 33) in the protective semiconductor element of FIG. It is necessary to have an effective breakdown voltage against the off voltage.
- a lateral n-channel MOSFET is formed in a well diffusion region defined by the well junction 40.
- the breakdown voltage of the well junction 40 is, for example, 50V.
- 50V or less is referred to as a low breakdown voltage
- a breakdown voltage exceeding 50V is referred to as a high breakdown voltage.
- a region 39 and a drain electrode 12, a source electrode 13, and a base electrode 14 that are in contact with the surface of each region are provided.
- the termination breakdown voltage region 49 is provided with a LOCOS oxide film 41.
- a source electrode 65 connected to the n + type source region 58, the p type base region 55 and the p + type contact region 60 on the main surface of the semiconductor substrate;
- a drain electrode 51 in contact with an n + type substrate 52 which is a drain region on the back surface side.
- the gate electrode 56 is formed by embedding polysilicon through a gate oxide film 57 in the trench, and is connected to a gate electrode pad on the substrate surface by a gate electrode wiring (not shown).
- the structure including the p-type base region 55, the gate electrode 56, the gate oxide film 57, the n + -type source region 58, the high impurity concentration p + -type contact region 60, and the like is referred to as a trench MOS gate structure.
- the termination breakdown voltage region 69 surrounding the active region 68 includes a LOCOS oxide film 61 and a p ⁇ type diffusion region 54 having an electric field relaxation function, so that a main junction between the p type base region 55 and the n ⁇ type epitaxial layer 53 is provided.
- the breakdown voltage is set to be higher than the breakdown voltage. Since the junction is not flat in the termination withstand voltage region 69, the maximum electric field strength portion generated by applying the off voltage is likely to be concentrated in a narrow region, and element breakdown is likely to occur. Therefore, in order to prevent current concentration due to a decrease in breakdown voltage, the p ⁇ type diffusion region 54 having the electric field relaxation function is required.
- the vertical trench gate type MOSFET device of FIG. 3 has a trench gate structure that improves the channel density and can lower the on-resistance than the planar gate type MOSFET. Therefore, a trench gate structure is being applied to a power IC having a vertical MOSFET even in a high withstand voltage class having a rated voltage of about 50V to 100V or more.
- the breakdown voltage when the breakdown voltage is increased to 50 V or more, the electric field relaxation in the depletion layer spreading when the off voltage is applied is not sufficient in the termination breakdown voltage region of only the LOCOS oxide film 61, and therefore the breakdown voltage drop in the termination breakdown voltage region occurs.
- Cheap for this purpose, by providing the above-described p ⁇ -type diffusion region 54 in addition to the LOCOS oxide film 61, an electric field relaxation function is achieved, and a reduction in breakdown voltage is suppressed.
- FIG. 5 is a cross-sectional view of a main part of a conventional vertical trench gate MOS type semiconductor device and its terminal breakdown voltage region.
- FIG. 5 shows a preferred example for a high breakdown voltage vertical trench gate MOS semiconductor device.
- the active region 68 having a vertical trench gate type MOS structure without the protective semiconductor element as described above and the outer periphery of the active region 68 are conventionally surrounded.
- p is an object field relaxation - -type RESURF (RESURF, Reduced surface electric field) is the element having a termination voltage region 69 comprises a region 70 has been disclosed (e.g., see Patent Document 2).
- RESURF Reduced surface electric field
- a composite semiconductor device such as a trench gate type power IC in which a protective semiconductor element is integrally formed with the above vertical trench gate MOS type semiconductor element
- the ON resistance and the breakdown voltage reduction of the vertical trench gate MOS type semiconductor element are suppressed. Therefore, for the same reason as described above, it is necessary to treat the termination withstand voltage region 69 with a higher withstand voltage than the main junction withstand voltage.
- an electric field relaxation mechanism such as a polysilicon film field plate 67 and a metal film field plate 66 is provided in the terminal breakdown voltage region 69 in addition to the region similar to the p ⁇ type diffusion region 54 shown in FIG. It is effective to add.
- the region corresponding to the p ⁇ -type resurf region 70 provided for the purpose of electric field relaxation with respect to the termination breakdown voltage region is a region exhibiting a known resurf effect, That is, it is a region that has an effect of relaxing the electric field strength by sufficiently depleting almost the entire p ⁇ -type RESURF region 70 to such an extent that the surface is not completely depleted.
- JP2003-264289A (paragraph 0002) JP 2009-105268 A (FIG. 2)
- p a low impurity concentration that satisfies the conditions of the RESURF effect - in order to apply the type resurf region 70 as a composite semiconductor device such as a trench gate type power IC is a low impurity concentration p - type RESURF Since it is necessary to add a process for forming the region 70, there is a problem that a process cost is added and the cost is increased.
- the electric field intensity distribution fluctuates near the junction end near the substrate surface due to the influence of external charges. Is likely to occur over time, and the pressure resistance is likely to deteriorate. As a result, there is a problem that the reliability of the breakdown voltage is lowered.
- the present invention has been made in view of the above points, and can achieve low on-resistance, improved breakdown voltage reliability, and improved breakdown resistance without adding a new manufacturing process.
- An object of the present invention is to provide a semiconductor device that can be realized at a low cost without being increased, and a method for manufacturing the same.
- a semiconductor device includes a first conductivity type main drain region formed on a first main surface side of a first conductivity type semiconductor substrate, A second conductivity type base region selectively formed on the surface of the semiconductor substrate on the second main surface side; a first conductivity type main source region selectively formed on the surface of the base region; A trench MOS that penetrates the base region and the main source region from the surface of the base region to reach the semiconductor substrate, and a trench MOS in which a gate electrode is embedded in the trench through a first insulating film made of an insulating film An isolation region having a vertical trench MOS gate type semiconductor element portion having a gate, and a second insulating film formed on the surface of the second main surface side of the semiconductor substrate and thicker than the first insulating film Through the vertical type A second conductivity type well diffusion region which forms a pn junction with the semiconductor substrate on the surface of the second main surface side of the semiconductor substrate adjacent to the n-MOS gate type
- a second insulating film is provided, and surrounds the vertical trench MOS gate type semiconductor element part, or surrounds both the vertical trench MOS gate type semiconductor element part and the control semiconductor element part in common.
- the termination breakdown voltage region includes the second insulating film and a second conductivity type sustain region circumscribing the trench at the end of the vertical trench MOS gate type semiconductor element portion.
- the avalanche breakdown voltage of the well diffusion region is higher than the avalanche breakdown voltage of the vertical trench MOS gate type semiconductor element portion.
- the termination withstand voltage region has a field plate placed on the second insulating film.
- the semiconductor device according to the present invention is such that the vertical trench gate MOS semiconductor element is an IGBT including a second conductivity type collector layer in contact with the main drain region on the first main surface side. Good.
- the first region included in the semiconductor device is formed simultaneously with the well diffusion region included in the semiconductor device. Furthermore, in the method for manufacturing a semiconductor device according to the present invention, it is preferable that the sustain region included in the semiconductor device is formed simultaneously with the base region included in the semiconductor device.
- the present invention it is possible to realize a low on-resistance, improved breakdown voltage reliability, and improved breakdown capability without newly adding a manufacturing process, and a semiconductor device that can be realized at low cost without increasing costs.
- a manufacturing method thereof can be provided.
- FIG. 1 is a cross-sectional view of main parts of a vertical trench gate type power IC according to a first embodiment of a semiconductor device of the present invention.
- FIG. 2 is a cross-sectional view of a general lateral planar MOS type semiconductor device for control.
- FIG. 3 is a cross-sectional view of a main part showing a general vertical trench gate MOS type semiconductor device and its termination breakdown voltage region.
- FIG. 4 is a cross-sectional view of main parts of a different semiconductor device according to the fifth embodiment of the semiconductor device of the present invention.
- FIG. 5 is a cross-sectional view of a main part of a conventional vertical trench gate MOS type semiconductor device and its terminal breakdown voltage region.
- FIG. 6 is a plan view of a vertical trench gate type power IC according to the first embodiment of the semiconductor device of the present invention.
- FIG. 7 is a plan view showing a modification of the vertical trench gate type power IC according to the fourth embodiment of the semiconductor device of the present invention.
- FIG. 8 is a cross-sectional view of a principal part showing a modification of the vertical trench gate type power IC according to the second embodiment of the semiconductor device of the present invention.
- FIG. 9 is a cross-sectional view of the principal part showing a modification of the vertical trench gate type power IC according to the third embodiment of the semiconductor device of the present invention.
- breakdown voltage is the applied voltage when an avalanche current starts to flow due to avalanche breakdown when a high voltage is applied to the element in an off state, that is, That is.
- FIG. 1 is a cross-sectional view of main parts of a vertical trench gate type power IC according to a first embodiment of a semiconductor device of the present invention.
- FIG. 1 shows a cross-sectional view of a main part of a vertical trench gate type power IC 100 as the first embodiment of the composite semiconductor device of the present invention.
- the output stage semiconductor element is a vertical trench gate type MOSFET element section 30 having a breakdown voltage of about 50 to 100V
- the control semiconductor element is a horizontal n-channel MOSFET element section 22 having a breakdown voltage of about 10V.
- a vertical trench gate type power IC 100 is shown.
- An n-channel MOSFET element portion) 22 is formed on a semiconductor substrate comprising an n + type substrate 2 and an n ⁇ type epitaxial layer 3 thereon.
- the horizontal n-channel MOSFET element portion 22 and the vertical trench gate MOSFET element portion 30 share the n + type substrate 2 and the semiconductor substrate made of the n ⁇ type epitaxial layer 3 thereon, and provide an element isolation region 90. Are adjacent to each other.
- the vertical trench gate type MOSFET element portion 30 and the control lateral n-channel MOSFET element portion 22 are juxtaposed on the semiconductor substrate via a LOCOS oxide film 11a (FIG. 1) as an element isolation region 90. Further, the n + type substrate 2 becomes an n type drain region (main drain region) in the vertical trench gate type MOSFET element portion 30.
- the breakdown voltage of the well junction 18 of the lateral n-channel MOSFET element portion 22 for control and the breakdown voltage region 23 is equal to the main junction 19 (p-type base region 5 in the active region 21 of the vertical trench gate MOSFET element portion 30). And the breakdown voltage of the pn junction between the n ⁇ -type epitaxial layer 3). A structure for this purpose will be described.
- FIG. 6 is a plan view of a vertical trench gate type power IC according to the first embodiment of the semiconductor device of the present invention.
- a termination breakdown voltage region 23 is arranged so as to surround these vertical trench gate type MOSFET element part 30 and control lateral n-channel MOSFET element part 22 in common.
- the vertical trench gate type MOSFET element section 30 has an active region 21 in the center part of the chip and serving as a main current path.
- Active region 21 has a trench gate structure in which a trench is filled with a gate electrode 6a made of polysilicon via a gate oxide film 7a, and a p-type base region 5 in contact with the trench gate structure.
- the active region 21 is formed in the surface layer of the p-type base region 5, the n + -type source region 8 b (main source region) in contact with the p-type base region 5 and the trench sidewall, and the high impurity concentration p + -type.
- a contact region 10 is provided.
- the source electrode 15 is in contact with the surfaces of the n + type source region 8 b and the p + type contact region 10.
- the source electrode 15 becomes a source terminal.
- the n + type substrate 2 becomes an n type drain region of the MOSFET.
- the drain electrode 1 formed on the back surface of the n + type substrate 2 serves as a drain terminal.
- the gate electrode 6a made of polysilicon and the source electrode 15 are insulated by an interlayer insulating film 17
- the control lateral n-channel MOSFET element portion 22 includes a p ⁇ type well diffusion region 4a, an n + type drain region 8a (control drain region) formed on the surface layer in the p ⁇ type well diffusion region 4a, and n A + type source region 8b (control source region) and a p + type contact region 9 are formed.
- the metal film becomes the drain electrode 12 or the source electrode 13.
- the base electrode 14 is connected to the p + type contact region 9 as a back gate electrode.
- a gate electrode 6b made of polysilicon is formed on the upper surface of the gate oxide film 7b. The gate electrode 6b becomes a gate terminal.
- a LOCOS oxide film 11a and an interlayer insulating film 17b in contact with the upper surface thereof are formed between the vertical trench gate type MOSFET element section 30 and the control lateral n-channel MOSFET element section 22.
- the LOCOS oxide film 11a and the interlayer insulating film 17b serve as the element isolation region 90.
- a LOCOS oxide film 11b is formed between other lateral MOSFETs (not shown) constituting the control circuit, and similarly serves as an element isolation region between circuit elements.
- the termination withstand voltage region 23 includes a junction termination structure for improving the withstand voltage and maintaining the withstand voltage reliability.
- a p-type sustain region 50 is formed so as to be in contact with the trench at the end portion of the vertical trench gate type MOSFET element portion 30 on the chip outer peripheral side, and further to the p-type sustain region 50.
- the p ⁇ type diffusion region 4b having a low impurity concentration is formed.
- the p-type sustain region 50 is a diffusion layer formed in the same process as the p-type base region 5 and can be formed without adding another process.
- a metal film field plate 16 and a polysilicon film field plate 6 c are formed on the LOCOS oxide film 11 c formed on the surfaces of the p ⁇ type diffusion region 4 b and the n ⁇ type epitaxial layer 3.
- the p ⁇ -type diffusion region 4b is a diffusion layer formed in the same process as the p ⁇ -type well diffusion region 4a of the control lateral n-channel MOSFET element portion 22, and can be formed without adding another process. it can.
- the p ⁇ -type diffusion region 4 b is formed in a ring shape along the inner side of the termination withstand voltage region 23.
- the p ⁇ -type diffusion region 4b is formed at a lower concentration and deeper than the p-type base region 5 or the p-type sustain region 50.
- the p-type sustain region 50 is conductively connected to the p-type base region 5 at an arbitrary location of the element. Further, since the p ⁇ type diffusion region 4b is formed continuously from the p type sustain region 50 as described above, it is electrically connected to the p type sustain region 50.
- the p-type base region 5 and the p-type sustain region 50 have a diffusion depth of 1.5 to 2.5 ⁇ m and a surface impurity concentration of 5 to 9 ⁇ 10 16 cm ⁇ 3 .
- the p ⁇ type well diffusion region 4a and the p ⁇ type diffusion region 4b are formed at the same time, both have a diffusion depth of 2 to 5 ⁇ m and a surface impurity concentration of 1 to 5 ⁇ 10 16 cm ⁇ 3 .
- the p ⁇ -type diffusion region 4b has a deeper diffusion depth and a lower impurity concentration than the p-type base region 5 or the p-type sustain region 50.
- the depletion layer can be further expanded in the termination breakdown voltage region 23 as compared with the case where the p ⁇ -type diffusion region 4b is not formed.
- the maximum electric field strength generated when the depletion layer extends can be relaxed.
- the breakdown voltage determined by the pn junction between the p ⁇ type well diffusion region 4 a and p ⁇ type diffusion region 4 b and the n ⁇ type epitaxial layer 3 is reduced to the main junction in the active region 21 of the vertical trench gate MOSFET element portion 30. 19 or the breakdown voltage determined at the bottom of the trench gate.
- This also prevents the avalanche current that flows when a voltage corresponding to the breakdown voltage is applied at the time of OFF from flowing into the main junction 19 of the active region 21 and concentrates the avalanche current in the termination breakdown region 23. Will be able to. As a result, power IC avalanche destruction can be prevented.
- p - the same as the impurity concentration of the type well diffusion region 4a, p described in the aforementioned patent document 2 - - -type impurity concentration in the diffusion region 4b is p -type RESURF region 70 (see FIG. 5 ) Is a higher impurity concentration. Further, the impurity concentration of the p ⁇ -type diffusion region 4b needs to be lower than that of the p-type base region 5 which is equivalent to the impurity concentration for forming a general guard ring.
- the threshold voltage and on-current required for the control lateral n-channel MOSFET element portion 22 are low impurity concentrations such that the impurity concentration on the surface of the p ⁇ -type diffusion region 4b becomes a RESURF region, or the vertical current. This is because it cannot be realized with the concentration of the p-type base region 5 of the trench gate MOSFET.
- a p-type sustain region 50 is provided so as to be in contact with the trench on the outer peripheral side of the vertical trench gate type MOSFET element portion 30 and to be continuous with the p ⁇ -type diffusion region 4b. That is.
- the p-type sustain region 50 is conductively connected to the p-type base region 5.
- the impurity concentration in the p ⁇ type diffusion region 4b is higher than that of the RESURF region. However, it must be lower than the impurity concentration for forming a general guard ring.
- an interlayer insulating film 17a is formed in a region between the trench at the end and the LOCOS oxide film 11c. Electric charges are easily induced at the interface between the semiconductor substrate and the semiconductor substrate. Due to this induced charge, the distribution of equipotential lines in the depletion layer spreading at the time of OFF may change, and the breakdown voltage may be lowered.
- FIG. 8 is a cross-sectional view of a principal part showing a modification of the vertical trench gate type power IC according to the second embodiment of the semiconductor device of the present invention.
- the second embodiment is a modification of the first embodiment.
- the difference from the first embodiment is that, as shown in FIG. 8, p-type sustain is used as a device for suppressing the influence of external charges on the breakdown voltage. This is because the region where the region 50 and the p ⁇ -type diffusion region 4b overlap is increased.
- the mask is laid out so that the boron ion implantation region for forming the p-type sustain region 50 and the boron ion implantation region for forming the p ⁇ -type diffusion region 4b overlap each other. Ion implantation. By doing so, the surface concentration of the p-type region in the section from the trench at the end of the active region to the LOCOS oxide film 11c can be further increased. As a result, the influence of external charges on the breakdown voltage can be further reduced.
- FIG. 9 is a cross-sectional view of the principal part showing a modification of the vertical trench gate type power IC according to the third embodiment of the semiconductor device of the present invention.
- the third embodiment is a modification of the second embodiment.
- the difference from the second embodiment is that a p-type sustain region 50 is used as a device for suppressing the influence of external charges on the breakdown voltage, as shown in FIG.
- the p + -type contact region 10 is additionally formed on the surface of. In this way, the surface concentration of the p-type region in the section from the trench at the end of the active region to the LOCOS oxide film 11c can be further increased, thereby preventing the influence of external charges on the breakdown voltage. Is possible.
- FIG. 7 is a plan view showing a modification of the vertical trench gate type power IC according to the fourth embodiment of the semiconductor device of the present invention.
- the termination withstand voltage region 23 is formed so as to surround the vertical trench gate type MOSFET element portion 30, and the element isolation region is formed on the semiconductor substrate. It is juxtaposed with the lateral n-channel MOSFET element portion 22 for control via a LOCOS oxide film 11a as 90.
- the difference from the first embodiment is that the termination breakdown voltage region 23 surrounds only the vertical trench gate type MOSFET element portion 30.
- the vertical trench gate MOSFET element portion 30 is thus formed.
- the electric field strength can be relaxed in the terminal breakdown voltage region 23.
- FIG. 4 shows a fifth embodiment of the present invention.
- FIG. 4 shows that a p.sup. + Type semiconductor layer 25 ( p.sup. + Type collector layer) is further added to the back surface of the n.sup. + Type substrate 2 of the vertical trench gate type MOSFET element portion 30 which is the output stage semiconductor element of FIG.
- the output stage semiconductor element is a vertical trench gate type IGBT 24 (insulated gate bipolar transistor).
- the output stage element may be an IGBT in order to further reduce the on-resistance and to achieve a higher breakdown voltage than the MOSFET.
- the IGBT has a rated voltage of about 300 V or more and exhibits an on-resistance (on-voltage) lower than that of the MOSFET.
- the n ⁇ type epitaxial layer 3 has a higher specific resistance as the output stage element has a higher breakdown voltage, the equipotential line extending to the termination breakdown voltage region 23 in the off state is easily affected by external charges. Therefore, by providing the p-type sustain region 50 of the present invention, it is possible to further suppress the influence of external charges and improve the breakdown voltage reliability.
- the first conductivity type is n-type and the second conductivity type is p-type.
- the first conductivity type is n-type and the second conductivity type is limited to p-type. It is not a thing.
- the + ( ⁇ ) symbol to the right of each region (p region, n region) shown in each figure indicates that the impurity concentration is relatively different from that of another region. Means higher (lower) than
- a trench having a high breakdown voltage and a vertical trench MOS gate type semiconductor element and a protective or control semiconductor element formed on the same semiconductor substrate is useful for composite semiconductor devices such as gate-type power ICs and their manufacturing methods, and in particular, it can achieve low on-resistance, improved breakdown voltage reliability, and improved breakdown resistance without adding a new manufacturing process. It is suitable for a MOS type semiconductor device such as IGBT which can be realized at low cost without increasing the cost, and a manufacturing method thereof.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
図1は、本発明の半導体装置の実施の形態1にかかる縦型トレンチゲート型パワーICの要部断面図である。図1においては、本発明の複合半導体装置の実施の形態1として、縦型トレンチゲート型パワーIC100の要部断面図を示す。
図8は、本発明の半導体装置の実施の形態2にかかる縦型トレンチゲート型パワーICの変形例を示す要部断面図である。実施の形態2は、実施の形態1の変形例であり、実施の形態1との相違点は、外部からの電荷が耐圧に与える影響を抑える工夫として、図8に示すように、p型サステイン領域50とp-型拡散領域4bが重なる領域を増やしたことである。
図9は、本発明の半導体装置の実施の形態3にかかる縦型トレンチゲート型パワーICの変形例を示す要部断面図である。実施の形態3は実施例2の変形例であり、実施の形態2との相違点は、外部からの電荷が耐圧に与える影響を抑える工夫として、図9に示すように、p型サステイン領域50の表面に、p+型コンタクト領域10を追加で形成したことである。このようにすれば、活性領域の端部のトレンチからLOCOS酸化膜11cまでの区間におけるp型領域の表面濃度を、より一層増加させることができるので、耐圧に対する外部からの電荷の影響を防ぐことが可能となる。
図7は、本発明の半導体装置の実施の形態4にかかる縦型トレンチゲート型パワーICの変形例を示す平面図である。本発明の半導体装置の実施の形態4にかかる縦型トレンチゲート型パワーICは、縦型トレンチゲート型MOSFET素子部30を取り囲むように終端耐圧領域23が形成され、さらに半導体基板上に素子分離領域90としてのLOCOS酸化膜11aを介して、制御用の横型nチャネルMOSFET素子部22と併置されている。実施の形態1との相違点は、終端耐圧領域23は縦型トレンチゲート型MOSFET素子部30のみを取り囲むようにしていることである。制御用の横型nチャネルMOSFET素子部22の耐圧が、図2に示すような従来型の終端耐圧領域49で十分高い値を確保できる場合は、このように、縦型トレンチゲート型MOSFET素子部30のみ、終端耐圧領域23にて電界強度を緩和することも可能である。
図4に本発明の実施の形態5を示す。図4は前記図1の出力段半導体素子である縦型トレンチゲート型MOSFET素子部30のn+型基板2の裏面に、さらにp+型半導体層25(p+型コレクタ層)を追加することにより、出力段半導体素子を縦型トレンチゲート型IGBT24(絶縁ゲートバイポーラトランジスタ)としたものである。
2、32、52 n+型基板
3、33、53 n-型エピタキシャル層
4a、34 p-型ウェル拡散領域
4b、54 p-型拡散領域
5、35、55 p型ベース領域
50 p型サステイン領域
6a、6b、36、56 ゲート電極
7a、7b、37、57 ゲート酸化膜
8b、38b、58 n+型ソース領域
8a、38a n+型ドレイン領域
39 ベースコンタクト領域
9、10、60 p+型コンタクト領域
11a、11b、11c LOCOS酸化膜
41、61 LOCOS酸化膜
13、15、65 ソース電極
14 ベース電極
16、66 金属膜フィールドプレート
6c ポリシリコン膜フィールドプレート
17a、17b 層間絶縁膜
30 縦型トレンチゲート型MOSFET素子部
21、48、68 活性領域
22 制御用の横型nチャネルMOSFET素子部
23、49、69 終端耐圧領域
24 縦型トレンチゲート型IGBT
25 p+型半導体層
18、40 ウェル接合
19 主接合
70 p--型リサーフ領域
90 素子分離領域
100 縦型トレンチゲート型パワーIC
Claims (5)
- 第1導電型の半導体基板の第一の主面側に形成された第1導電型の主ドレイン領域と、
前記半導体基板の第二の主面側の表面に選択的に形成された第2導電型のベース領域と、該ベース領域の表面に選択的に形成された第1導電型の主ソース領域と、前記ベース領域の表面から前記ベース領域と前記主ソース領域を貫通して前記半導体基板に到達するトレンチと、絶縁性の膜からなる第一絶縁膜を介して前記トレンチにゲート電極が埋め込まれたトレンチMOSゲートと、を有する縦型トレンチMOSゲート型半導体素子部と、
前記半導体基板の第二の主面側の表面に形成されて前記第一絶縁膜よりも厚い第二絶縁膜を備えた素子分離領域を介して前記縦型トレンチMOSゲート型半導体素子部に隣接し、前記半導体基板の第二の主面側の表面に前記半導体基板とpn接合を形成する第2導電型のウェル拡散領域を備え、該ウェル拡散領域の表面上に前記第二絶縁膜よりも厚さの薄い第三絶縁膜を介して形成された制御用ゲート電極を備え、前記ウェル拡散領域の表面にて前記制御用ゲート電極を挟むように第1導電型制御ドレイン領域と第1導電型制御ソース領域が設けられ、前記縦型トレンチMOSゲート型半導体素子部を制御する制御用半導体素子部と、
前記半導体基板の第二の主面側の表面に前記第二絶縁膜を備え、前記縦型トレンチMOSゲート型半導体素子部を取り巻くか、もしくは前記縦型トレンチMOSゲート型半導体素子部と前記制御用半導体素子部の両素子部を共通に取り巻く終端耐圧領域と、を備える半導体装置において、
前記終端耐圧領域が、前記第二絶縁膜と、前記縦型トレンチMOSゲート型半導体素子部の端部のトレンチに外接する第2導電型のサステイン領域と、該サステイン領域の外側に接して配置される第2導電型の第1領域と、を備え、
該第1領域は、前記ベース領域より接合深さが深くて低不純物濃度であり、
前記サステイン領域は、前記第1領域より接合深さが浅くて高不純物濃度であり、
前記ウェル拡散領域は、前記ベース領域および前記サステイン領域よりも接合深さが深くて低不純物濃度であり、
前記終端耐圧領域および前記ウェル拡散領域のアバランシェ耐圧が、前記縦型トレンチMOSゲート型半導体素子部のアバランシェ耐圧よりも高いことを特徴とする半導体装置。 - 前記終端耐圧領域が、前記第二の絶縁膜上に載置されるフィールドプレートを有することを特徴とする請求項1に記載の半導体装置。
- 前記縦型トレンチMOSゲート型半導体素子が、前記第一の主面側にて前記主ドレイン領域と接する第2導電型コレクタ層を備えたIGBTであることを特徴とする請求項1または2に記載の半導体装置。
- 請求項1に記載の半導体装置の製造方法であって、
前記半導体装置が備える第1領域を、当該半導体装置が備えるウェル拡散領域と同時に形成することを特徴とする半導体装置の製造方法。 - 前記半導体装置が備えるサステイン領域を、当該半導体装置が備えるベース領域と同時に形成することを特徴とする請求項4に記載の半導体装置の製造方法。
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201280005804.XA CN103329268B (zh) | 2011-03-17 | 2012-03-15 | 半导体器件及制造其的方法 |
| EP12757869.8A EP2688102A4 (en) | 2011-03-17 | 2012-03-15 | Semiconductor device and manufacturing method therefor |
| JP2013504780A JP5641131B2 (ja) | 2011-03-17 | 2012-03-15 | 半導体装置およびその製造方法 |
| US13/980,046 US9209296B2 (en) | 2011-03-17 | 2012-03-15 | Semiconductor device and method of manufacturing the same |
| US14/919,084 US9502496B2 (en) | 2011-03-17 | 2015-10-21 | Semiconductor device and method of manufacturing the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011-058897 | 2011-03-17 | ||
| JP2011058897 | 2011-03-17 |
Related Child Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/980,046 A-371-Of-International US9209296B2 (en) | 2011-03-17 | 2012-03-15 | Semiconductor device and method of manufacturing the same |
| US14/919,084 Division US9502496B2 (en) | 2011-03-17 | 2015-10-21 | Semiconductor device and method of manufacturing the same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2012124786A1 true WO2012124786A1 (ja) | 2012-09-20 |
Family
ID=46830850
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2012/056777 Ceased WO2012124786A1 (ja) | 2011-03-17 | 2012-03-15 | 半導体装置およびその製造方法 |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US9209296B2 (ja) |
| EP (1) | EP2688102A4 (ja) |
| JP (1) | JP5641131B2 (ja) |
| CN (1) | CN103329268B (ja) |
| WO (1) | WO2012124786A1 (ja) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2013021100A (ja) * | 2011-07-11 | 2013-01-31 | Toyota Motor Corp | 半導体装置、及び、半導体装置の製造方法 |
| JP2014103169A (ja) * | 2012-11-16 | 2014-06-05 | Renesas Electronics Corp | 半導体装置およびその製造方法 |
| JP2016004930A (ja) * | 2014-06-18 | 2016-01-12 | 富士電機株式会社 | 逆阻止igbtおよびその製造方法 |
| US20170033207A1 (en) * | 2014-07-31 | 2017-02-02 | Fuji Electric Co., Ltd. | Semiconductor device and semiconductor device manufacturing method |
| JP2017183625A (ja) * | 2016-03-31 | 2017-10-05 | ローム株式会社 | 半導体装置およびその製造方法 |
| JP2020170859A (ja) * | 2020-06-29 | 2020-10-15 | ローム株式会社 | 半導体装置 |
| WO2025177995A1 (ja) * | 2024-02-22 | 2025-08-28 | ローム株式会社 | 半導体装置 |
Families Citing this family (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103443927B (zh) * | 2011-03-18 | 2016-12-07 | 瑞萨电子株式会社 | 半导体装置及其制造方法 |
| JP6164604B2 (ja) | 2013-03-05 | 2017-07-19 | ローム株式会社 | 半導体装置 |
| JP6164636B2 (ja) | 2013-03-05 | 2017-07-19 | ローム株式会社 | 半導体装置 |
| US9461164B2 (en) * | 2013-09-16 | 2016-10-04 | Infineon Technologies Ag | Semiconductor device and method of manufacturing the same |
| CN107112324A (zh) | 2014-12-17 | 2017-08-29 | 三菱电机株式会社 | 半导体装置 |
| JP6411929B2 (ja) * | 2015-03-24 | 2018-10-24 | トヨタ自動車株式会社 | Mosfet |
| WO2016168071A1 (en) * | 2015-04-14 | 2016-10-20 | The Procter & Gamble Company | Leuco dyes with hot melt binding matrix |
| JP6560142B2 (ja) * | 2016-02-26 | 2019-08-14 | トヨタ自動車株式会社 | スイッチング素子 |
| JP6560141B2 (ja) * | 2016-02-26 | 2019-08-14 | トヨタ自動車株式会社 | スイッチング素子 |
| TWI636573B (zh) * | 2016-12-16 | 2018-09-21 | 通嘉科技股份有限公司 | 具有高壓啟動單元的垂直雙擴散金氧半功率元件 |
| JP6809218B2 (ja) * | 2016-12-28 | 2021-01-06 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
| CN108321188B (zh) * | 2017-01-18 | 2021-02-09 | 中芯国际集成电路制造(上海)有限公司 | 绝缘栅双极型晶体管及其形成方法 |
| JP6972691B2 (ja) | 2017-06-19 | 2021-11-24 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
| CN108538910B (zh) * | 2018-02-13 | 2020-08-14 | 株洲中车时代电气股份有限公司 | 具有复合栅的igbt芯片 |
| JP7139683B2 (ja) | 2018-05-17 | 2022-09-21 | 富士電機株式会社 | 半導体集積回路及びその製造方法 |
| US10741551B2 (en) * | 2018-12-28 | 2020-08-11 | General Electric Company | Integrated vertical and lateral semiconductor devices |
| JP7279393B2 (ja) | 2019-02-15 | 2023-05-23 | 富士電機株式会社 | 半導体集積回路の製造方法 |
| JP7118033B2 (ja) * | 2019-06-07 | 2022-08-15 | 三菱電機株式会社 | 半導体装置 |
| CN112993034A (zh) * | 2019-12-18 | 2021-06-18 | 东南大学 | 横向双扩散金属氧化物半导体场效应管及其制造方法 |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05283628A (ja) * | 1992-03-30 | 1993-10-29 | Nippondenso Co Ltd | 半導体装置及びその製造方法 |
| JP2000091344A (ja) * | 1998-09-16 | 2000-03-31 | Hitachi Ltd | 絶縁ゲート型半導体装置およびその製造方法 |
| JP2003133557A (ja) * | 2001-10-26 | 2003-05-09 | Hitachi Ltd | 半導体装置 |
| JP2003264289A (ja) | 2003-01-27 | 2003-09-19 | Hitachi Ltd | 絶縁ゲート型半導体装置 |
| JP2009105268A (ja) | 2007-10-24 | 2009-05-14 | Fuji Electric Device Technology Co Ltd | 半導体装置の製造方法 |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3161091B2 (ja) | 1992-10-30 | 2001-04-25 | 日本電気株式会社 | 半導体集積回路装置 |
| JP3410286B2 (ja) | 1996-04-01 | 2003-05-26 | 三菱電機株式会社 | 絶縁ゲート型半導体装置 |
| JP3525637B2 (ja) | 1996-08-09 | 2004-05-10 | 株式会社デンソー | 半導体装置 |
| JP2000022140A (ja) | 1998-06-26 | 2000-01-21 | Nissan Motor Co Ltd | 半導体装置及びその製造方法 |
| JP4357753B2 (ja) | 2001-01-26 | 2009-11-04 | 株式会社東芝 | 高耐圧半導体装置 |
| US6784505B2 (en) | 2002-05-03 | 2004-08-31 | Fairchild Semiconductor Corporation | Low voltage high density trench-gated power device with uniformly doped channel and its edge termination technique |
| WO2006082617A1 (ja) * | 2005-01-31 | 2006-08-10 | Shindengen Electric Manufacturing Co., Ltd. | 半導体装置 |
| JP2008103529A (ja) | 2006-10-19 | 2008-05-01 | Toyota Central R&D Labs Inc | 半導体装置 |
| JP2008130983A (ja) * | 2006-11-24 | 2008-06-05 | Nec Electronics Corp | 半導体装置およびその製造方法 |
| JP2008227239A (ja) | 2007-03-14 | 2008-09-25 | Toyota Central R&D Labs Inc | 半導体装置 |
| JP4964797B2 (ja) | 2008-02-12 | 2012-07-04 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| CN101931003A (zh) | 2009-11-27 | 2010-12-29 | 西安电力电子技术研究所 | 正反向对称p型径向变掺杂、类台面负角造型结终端晶闸管 |
| US9293460B2 (en) * | 2012-08-24 | 2016-03-22 | Texas Instruments Incorporated | ESD protection device with improved bipolar gain using cutout in the body well |
-
2012
- 2012-03-15 WO PCT/JP2012/056777 patent/WO2012124786A1/ja not_active Ceased
- 2012-03-15 CN CN201280005804.XA patent/CN103329268B/zh not_active Expired - Fee Related
- 2012-03-15 JP JP2013504780A patent/JP5641131B2/ja active Active
- 2012-03-15 EP EP12757869.8A patent/EP2688102A4/en not_active Ceased
- 2012-03-15 US US13/980,046 patent/US9209296B2/en active Active
-
2015
- 2015-10-21 US US14/919,084 patent/US9502496B2/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05283628A (ja) * | 1992-03-30 | 1993-10-29 | Nippondenso Co Ltd | 半導体装置及びその製造方法 |
| JP2000091344A (ja) * | 1998-09-16 | 2000-03-31 | Hitachi Ltd | 絶縁ゲート型半導体装置およびその製造方法 |
| JP2003133557A (ja) * | 2001-10-26 | 2003-05-09 | Hitachi Ltd | 半導体装置 |
| JP2003264289A (ja) | 2003-01-27 | 2003-09-19 | Hitachi Ltd | 絶縁ゲート型半導体装置 |
| JP2009105268A (ja) | 2007-10-24 | 2009-05-14 | Fuji Electric Device Technology Co Ltd | 半導体装置の製造方法 |
Non-Patent Citations (1)
| Title |
|---|
| See also references of EP2688102A4 |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2013021100A (ja) * | 2011-07-11 | 2013-01-31 | Toyota Motor Corp | 半導体装置、及び、半導体装置の製造方法 |
| JP2014103169A (ja) * | 2012-11-16 | 2014-06-05 | Renesas Electronics Corp | 半導体装置およびその製造方法 |
| JP2016004930A (ja) * | 2014-06-18 | 2016-01-12 | 富士電機株式会社 | 逆阻止igbtおよびその製造方法 |
| US20170033207A1 (en) * | 2014-07-31 | 2017-02-02 | Fuji Electric Co., Ltd. | Semiconductor device and semiconductor device manufacturing method |
| US9799758B2 (en) * | 2014-07-31 | 2017-10-24 | Fuji Electric Co., Ltd. | Semiconductor device and semiconductor device manufacturing method |
| JP2017183625A (ja) * | 2016-03-31 | 2017-10-05 | ローム株式会社 | 半導体装置およびその製造方法 |
| US10608087B2 (en) | 2016-03-31 | 2020-03-31 | Rohm Co., Ltd. | Semiconductor device suppressing electric field concentration and method for manufacturing |
| US10923571B2 (en) | 2016-03-31 | 2021-02-16 | Rohm Co., Ltd. | Semiconductor device suppressing electric field concentration and method for manufacturing |
| JP2020170859A (ja) * | 2020-06-29 | 2020-10-15 | ローム株式会社 | 半導体装置 |
| JP7034214B2 (ja) | 2020-06-29 | 2022-03-11 | ローム株式会社 | 半導体装置 |
| WO2025177995A1 (ja) * | 2024-02-22 | 2025-08-28 | ローム株式会社 | 半導体装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20160043166A1 (en) | 2016-02-11 |
| CN103329268A (zh) | 2013-09-25 |
| US20140008718A1 (en) | 2014-01-09 |
| CN103329268B (zh) | 2016-06-29 |
| US9209296B2 (en) | 2015-12-08 |
| US9502496B2 (en) | 2016-11-22 |
| EP2688102A4 (en) | 2014-09-03 |
| JP5641131B2 (ja) | 2014-12-17 |
| EP2688102A1 (en) | 2014-01-22 |
| JPWO2012124786A1 (ja) | 2014-07-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5641131B2 (ja) | 半導体装置およびその製造方法 | |
| JP6415749B2 (ja) | 炭化珪素半導体装置 | |
| EP2860762B1 (en) | High voltage junction field effect transistor | |
| JP5765251B2 (ja) | 半導体装置及びその製造方法 | |
| US8847309B2 (en) | Semiconductor device | |
| US9761707B1 (en) | Laterally diffused MOSFET with isolation region | |
| JP7090073B2 (ja) | 半導体装置 | |
| JP2010056510A (ja) | 半導体装置 | |
| US9029918B2 (en) | Semiconductor device | |
| US8482066B2 (en) | Semiconductor device | |
| WO2016046900A1 (ja) | 炭化ケイ素半導体装置、炭化ケイ素半導体装置の製造方法及び炭化ケイ素半導体装置の設計方法 | |
| JP2010258355A (ja) | 半導体装置及びその製造方法 | |
| KR20110078621A (ko) | 반도체 소자 및 그 제조 방법 | |
| US8643104B1 (en) | Lateral diffusion metal oxide semiconductor transistor structure | |
| TWI531064B (zh) | 橫向擴散金屬氧化物半導體電晶體結構 | |
| JP4952042B2 (ja) | 半導体装置 | |
| WO2012157025A1 (ja) | 半導体装置 | |
| KR20170111102A (ko) | 고전압 반도체 소자 | |
| TWI546961B (zh) | 高壓金氧半導體電晶體元件 | |
| JP7786107B2 (ja) | 半導体装置 | |
| JP5309427B2 (ja) | 半導体装置 | |
| JP2009277956A (ja) | 半導体装置 | |
| JP5309428B2 (ja) | 半導体装置 | |
| KR101130019B1 (ko) | 전력용 반도체 디바이스 | |
| CN101442072A (zh) | 半导体器件 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12757869 Country of ref document: EP Kind code of ref document: A1 |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2012757869 Country of ref document: EP |
|
| ENP | Entry into the national phase |
Ref document number: 2013504780 Country of ref document: JP Kind code of ref document: A |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 13980046 Country of ref document: US |