WO2010109596A1 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- WO2010109596A1 WO2010109596A1 PCT/JP2009/055827 JP2009055827W WO2010109596A1 WO 2010109596 A1 WO2010109596 A1 WO 2010109596A1 JP 2009055827 W JP2009055827 W JP 2009055827W WO 2010109596 A1 WO2010109596 A1 WO 2010109596A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- region
- gate
- sense
- type
- cell region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
- H10D12/032—Manufacture or treatment of IGBTs of vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/01—Manufacture or treatment
- H10D12/031—Manufacture or treatment of IGBTs
- H10D12/032—Manufacture or treatment of IGBTs of vertical IGBTs
- H10D12/038—Manufacture or treatment of IGBTs of vertical IGBTs having a recessed gate, e.g. trench-gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H10W72/926—
Definitions
- the present invention relates to an insulated gate bipolar semiconductor device.
- a current detector for detecting a current flowing through the semiconductor device is installed for the purpose of preventing element destruction due to overcurrent.
- the semiconductor device 900 of Patent Document 1 includes a main cell region 981 and a sense cell region 982 for detecting a current flowing through the main cell region 981.
- the semiconductor device 900 includes a semiconductor substrate in which a P + -type collector region 903, an N ⁇ -type drift region 908, and a P ⁇ -type body region 901 are stacked in this order.
- An N + -type emitter region 905 and a contact region 906 are provided on the upper surface side of the body region 901.
- a trench gate 904 that penetrates the body region 901 from the surface side of the semiconductor substrate is provided.
- the trench gate 904 is in contact with the emitter region 905 on the upper surface side of the semiconductor substrate.
- the trench gate 904 is filled with a gate electrode covered with a gate insulating film, and an interlayer insulating film 912 is provided on the upper surface of the gate electrode.
- a collector electrode 913 that is electrically connected to the collector region 903 is provided on the back side of the semiconductor substrate.
- an emitter main electrode 911 that is electrically connected to the emitter region 905 and the collector region 906 of the main cell region 981
- an emitter sense electrode 921 that is electrically connected to the emitter region 905 and the collector region 906 of the sense cell region 982 are provided. ing.
- the collector electrode 913 When the collector electrode 913 is set to a positive potential with respect to the emitter main electrode 911 and the emitter sense electrode 921 and a positive voltage is applied to the gate electrode, electrons are attracted to the trench gate 904. As a result, an N-type inverted channel is formed in the body region 901 in contact with the trench gate 904, and electrons are injected from the emitter region 905 into the drift region 908 through this channel. Further, holes are injected from the collector region 903 to the drift region 908. When holes that are minority carriers are injected into the drift region 908, the electron concentration that is the majority carriers increases in the drift region 908 in order to maintain neutral conditions for carriers (so-called conductivity modulation). This lowers the resistance of the drift region 908.
- the sense cell region has a smaller number of cells than the main cell region. For this reason, in the case where a trench type main cell region and a trench type sense cell region are provided as in the semiconductor device of Patent Document 1, if the trench depth varies from one semiconductor device to another, the resistance variation in the main cell region varies. However, the resistance variation in the sense cell region becomes large. For this reason, in the semiconductor device of Patent Document 1, the variation in the trench depth for each semiconductor device causes a slight change in the main current, but the sense current changes greatly. As a result, the ratio between the current value of the sense current and the main current changes for each semiconductor device, and the main current flowing through the main cell region cannot be detected accurately.
- the present application has been made in view of such a point, and an object of the present application is to suppress variation in sense current due to variation in trench depth and stabilize current detection accuracy.
- the semiconductor device disclosed in this specification is a bipolar semiconductor device, and includes a main cell region including a trench gate type element region and a sense cell region including a planar gate type element region.
- the main cell region uses a trench gate type device region advantageous for high integration, while the sense cell region includes at least a part of a planar gate type device region.
- the density of carriers per unit area is smaller than that of a trench gate type device, so even if the carrier density varies, The variation in sense current is small.
- the ratio of the main current flowing through the main cell region to the sense current flowing through the sense cell region can be stabilized. For this reason, when semiconductor devices are mass-produced, the detection accuracy of the sense cell region is less likely to vary.
- the first conductivity type collector region, the second conductivity type drift region stacked on the collector region, and the drift region are stacked.
- a first conductivity type body region, a second conductivity type emitter region formed on a surface of the body region, and a trench type insulated gate extending through the emitter region and the body region can be provided.
- Type emitter region a first conductivity type body region that isolates the emitter region from the drift region, a body region that isolates the emitter region from the drift region, and an emitter that is adjacent to the body region in the range
- a planar gate type insulating gate facing a part of the region and a part of the body region in the region and a part of the adjacent drift region can be provided.
- the drift region is positioned opposite the planar gate type insulating gate and at a depth between the planar gate type insulating gate and the collector region.
- a two-conductivity type carrier accumulation region may be provided. As a result, the resistance value of the planar gate type element region can be reduced.
- the sense cell region may include a trench gate type element region and a planar gate type element region.
- the planar gate type element region is provided at the center of the sense cell region, and the trench gate type element region is provided at the end of the sense cell region. This can contribute to an improvement in the breakdown voltage of the sense cell region.
- an insulated gate bipolar semiconductor device having a main cell region and a sense cell region, variations in sense current can be suppressed, and current detection accuracy can be stabilized.
- FIG. 2 is an enlarged view of the vicinity of a sense cell region in FIG. 1.
- wire cross section of FIG. The conceptual diagram explaining the carrier density of a planar gate type
- a P-type semiconductor is used as the first conductivity type, and an N-type semiconductor is used as the second conductivity type.
- a peripheral breakdown voltage structure is provided around the semiconductor element including the main cell region and the sense cell region.
- FIG. 1 is a plan view of a semiconductor device 100 according to the present embodiment
- FIG. 2 is an enlarged view of the vicinity of a sense cell region 2 in FIG. 1
- FIG. 3 is a sectional view taken along line III-III in FIG. It is.
- the semiconductor device 100 includes a large number of main cell regions 1, one sense cell region 2, a gate pad 3, a gate wiring portion 4, a peripheral breakdown voltage structure (Field Limiting Ring: FLR) 5, and a sense cell pad portion 6. And.
- FLR Field Limiting Ring
- the semiconductor device 100 includes a semiconductor substrate 10 in which a P + -type collector region 11, an N + -type buffer region 12, and an N ⁇ -type drift region 13 are sequentially stacked.
- main cell region 1 P ⁇ type body region 14 formed on the surface of drift region 13, N + type emitter region 15 formed on the surface of body region 14, and drift from the upper surface of semiconductor substrate 10.
- a trench gate 18 penetrating through the body region 14 toward the region 13 is provided.
- a P + diffusion region 20 is formed as an inactive region for element isolation.
- a diffusion region similar to the P + diffusion region 20 is also formed in the peripheral breakdown voltage structure portion 5.
- the trench gate 18 is in contact with the emitter region 15 on the upper surface side of the semiconductor substrate 10, and the lower end reaches the drift region 13.
- the depth of the trench gate 18 (the length in the direction perpendicular to the stacking direction of the semiconductor substrate 10) is deeper than the depth of the P ⁇ body region 14 and shallower than the P + diffusion region 20.
- the trench gate 18 is filled with a gate electrode 182 covered with a gate insulating film 181.
- the collector region 11 is electrically connected to the collector electrode 26.
- the emitter region 15 is electrically connected to the emitter main electrode 27.
- An interlayer insulating film 23 is formed on the upper surface of the trench gate 18 so that the emitter main electrode 27 and the trench gate 18 are insulated.
- An interlayer insulating film 24 is formed on a part of the upper surface of the P + diffusion region 20 and extends to a part of the upper surface of the P + diffusion region 21 of the adjacent sense cell region 2.
- a P ⁇ type body region 16 formed on the surface of the drift region 13, an emitter region 17 formed on the surface of the body region 16, and a planar gate 19 formed on the upper surface of the semiconductor substrate 10. Is provided.
- the emitter region 17 and the drift region 13 are isolated by the body region 16.
- a P + diffusion region 21 is formed as an inactive region for element isolation.
- the planar gate 19 is formed between two adjacent emitter regions 17 and is in contact with the two emitter regions 17.
- the planar gate 19 includes a body region 16 in a range that isolates the emitter region 17 and the drift region 13, a part of the emitter region 17 adjacent to the body region 16 in the range, and a body region 16 in the range. It is provided at a position facing a part of the drift region 13.
- the planar gate 19 is filled with a gate electrode 192 covered with a gate insulating film 191.
- the emitter region 17 is electrically connected to the emitter sense electrode 28.
- the emitter sense electrode 28 extends from the sense cell region 2 toward the sense cell pad portion 6.
- a P + diffusion region 22 is formed, and an interlayer insulating film 25 is formed on the upper surface thereof. Interlayer insulating film 25 extends to a part of the upper surface of P + diffusion region 21 of adjacent sense cell region 2.
- the collector electrode 26 when the collector electrode 26 is set to a positive potential with respect to the emitter main electrode 27 and the emitter sense electrode 28 and a positive voltage is applied to the gate electrodes 182 and 192, the body regions 14 and 16 facing the gate electrodes 182 and 192 have N A channel (not shown) inverted to the mold is formed. Through this channel, electrons are injected from the emitter regions 15, 17 into the drift region 13. In addition, holes are injected from the collector region 11 into the buffer region 12 and the drift region 13. When holes that are minority carriers are injected into the drift region 13, conductivity modulation occurs in the drift region 13, and the resistance of the drift region 13 decreases. As the electrons and holes move in this way, the main current and sense current of the IGBT flow from the back surface side (collector region 11 side) to the front surface side (emitter regions 15 and 17 side) of the semiconductor device.
- the ratio I 2 / I 1 of the sense current I 2 and the main current I 1 is the ratio S 2 / S 1 between the area S 2 of the surface area S 1 and the sense cell region 2 in the main cell region 1 on the surface of the semiconductor substrate 10 Dependent.
- the ratio I 2 / I 1 between the sense current I 2 and the main current I 1 can be adjusted.
- the main current I 1 can be detected by detecting the sense current value I 2 .
- a sense current value I 2 can be detected by previously connecting a shunt resistor (resistance value R) in series to a circuit through which a sense current flows and measuring a voltage drop RI 2 across the shunt resistor. .
- FIG. 4 conceptually illustrates the carrier density in the vicinity of the gate when a planar gate type element is formed
- FIG. 5 conceptually illustrates the carrier density in the vicinity of the gate when a trench gate type element is formed. It is a figure explaining.
- FIG. 4 when a positive voltage is applied to the gate electrode 192, a region having a high electron density is formed on the semiconductor substrate along the planar gate 19. Furthermore, holes are attracted to the electrons that have moved to the periphery of the planar gate 19. As a result, as shown in FIG. 4, a region 60 (region surrounded by a broken line) having a high hole density is formed in the drift region 13 in the vicinity of the planar gate 19. In the planar gate type element, the size of the region 60 having a high hole density is unlikely to vary depending on the length of the planar gate 19 formed in the lateral direction of the semiconductor substrate (direction parallel to the stacking direction).
- two adjacent trench gates 78 are formed.
- the trench gate 78 is in contact with the emitter region 75 on the upper surface side of the semiconductor substrate, passes through the body region 74, and the lower end reaches the drift region 13.
- the trench gate 78 is filled with a gate electrode 782 covered with a gate insulating film 781.
- An interlayer insulating film 83 is formed between the gate electrode 782 and the emitter electrode 28.
- FIG. 5 when a positive voltage is applied to the gate electrode 782, a region having a high electron density is formed in the semiconductor substrate along the trench gate 78, and holes are attracted to the electrons moved to the periphery of the trench gate 78.
- a region 61 region surrounded by a broken line having a high hole density is formed in the drift region 13 between the two adjacent trench gates 78.
- the size of the region 61 having a high hole density varies depending on the size of the trench gate 78 (trench depth). That is, when the trench gate 78 is formed deeply, the length of the trench gate 78 protruding into the drift region 13 is increased. The electrons that flow through the channel in the body region 74 flow in the drift region 13 along the trench gate 78, and holes are attracted to the electron flow. As a result, the holes in the drift region 13 are distributed over a wide range in the depth direction along the trench gate 78. That is, the region 61 is distributed over a wide range in the depth direction.
- the trench gate 78 when the trench gate 78 is formed shallow, the length of the trench gate 78 protruding into the drift region 13 is shortened. For this reason, the holes in the drift region 13 are distributed in a narrow range in the depth direction along the trench gate 78. That is, the region 61 is distributed in a narrow range in the depth direction. For this reason, the hole density on the surface of the drift region 13 varies due to variations in the trench depth. Since the hole density varies, the resistance component varies depending on the hole density, and the resistance of the element varies. As described above, when a trench gate type element is formed in the sense cell region 2, variations in the sense current due to variations in the hole density are likely to occur.
- the hole density is small and the hole density hardly varies depending on the size of the planar gate. Variations in the sense current due to can be suppressed. As a result, the sense current flowing through the sense cell region 2 can be stabilized.
- the main cell region 1 is a trench gate type
- the number of cells in the main cell region 1 is extremely larger than the number of cells in the sense cell region 2. For this reason, even if variation in the shape (depth, etc.) of the trench occurs, variation in resistance value for each semiconductor device is small. Therefore, in the semiconductor device of this embodiment, the variation in the main current flowing through the main cell region 1 is small, and the variation in the sense current flowing through the sense cell region 2 is small, so that the sense ratio is stabilized.
- the main cell region 1 is a trench gate type device region
- the sense cell region 2 is a planar gate type device region.
- the sense cell region is provided in the vicinity of the peripheral breakdown voltage structure (FLR) of the semiconductor device.
- the sense cell region 2 is surrounded by the main cell region 1 as shown in FIG. May be.
- the IGBT may be a non-punch through type.
- the planar gate type element region of the sense cell region 2 includes an N + type carrier storage region 30 in the drift region 13 located below the planar gate 19. May be.
- the carrier storage region 30 is a position facing the planar gate 19 and is formed between the planar gate 19 and the collector region 11.
- the carrier accumulation region 30 accumulates holes in the carrier accumulation region 30 while preventing holes from passing to the emitter region 17 side. As a result, the efficiency of electron injection from the emitter region 17 to the drift region 13 is improved, and the resistance value of the planar gate type device region is reduced.
- the carrier accumulation region 30 it is necessary to design the carrier concentration in the carrier accumulation region 30 and the drift region 13 to be adjusted according to the breakdown voltage required for the semiconductor device.
- the sense cell region 2 includes only the planar gate type device region. However, as shown in FIG. 8, the sense cell region 2 includes the trench gate type device region 41 and the planar gate type device region. An element region 42 may be provided. If the trench gate type element region 41 is provided in the sense cell region 2, the breakdown voltage of the sense cell region 2 can be improved.
- the planar gate type element region 42 is provided at the center of the sense cell region 2, and the trench gate type element region 41 is provided at the end of the sense cell region 2. Preferably it is. Variations in carrier density in the sense cell region 2 can be reduced, and current detection density in the sense cell region 2 is less likely to vary.
- N of the semiconductor device 100 - N a type drift region 13 - a mask material 561 is formed on the type of the semiconductor substrate 513, ion implantation of boron or the like from the upper surface side of the semiconductor substrate 513 Then, P + layers 520 to 522 are formed by performing thermal diffusion treatment, and the mask material 561 is removed.
- the mask material for example, a resist or an oxide film such as silicon can be used.
- the P + layers 520 to 522 become the diffusion regions 20 to 22 of the semiconductor device 100.
- a P + type diffusion region provided in the FLR can also be formed at the same time.
- a mask material 562 is formed, and ion implantation and thermal diffusion treatment are performed from the upper surface side of the semiconductor substrate 513 to form P ⁇ layers 514 and 516, and the mask material 562 is removed.
- the P + layers 514 and 516 become the body regions 14 and 16.
- a pattern mask 563 is formed on the semiconductor substrate 513, and dry etching such as RIE is performed. By this etching, a trench 551 penetrating the P ⁇ layer 514 (which becomes the body region 14) is formed.
- the trench 551 is formed by etching the semiconductor substrate 531 in the depth direction according to the position and size of the trench gate 18.
- a thermal oxidation process is performed to form an insulating film 571 as shown in FIG. 12, and a gate material 572 such as polysilicon is deposited. Further, a mask material 564 is formed at the position shown in FIG. 12, and the gate material 572 is etched. The mask material 564 is formed according to the position and size of the planar gate 19.
- the state shown in FIG. 13 is obtained.
- the gate material 572 becomes the gate electrodes 182 and 192 of the semiconductor device 100, and the insulating film 571 becomes the gate insulating films 181 and 191.
- the etching process for forming the planar gate 19 has a shorter distance to be digged by etching than the etching process for forming the trench gate 18. Therefore, the planar gate 19 can be formed with higher dimensional accuracy than the trench gate 18.
- a mask material 565 is formed on the semiconductor substrate 513, and N + layers 515 and 517 are formed by performing ion implantation of arsenic, phosphorus or the like and thermal diffusion treatment.
- the N + layers 515 and 517 become the emitter regions 15 and 17 of the semiconductor device 100.
- an insulating film 573 is formed on the semiconductor substrate 513 and a pattern mask 566 is formed on the semiconductor substrate 513 as shown in FIG.
- the insulating films 571 and 573 are etched and the pattern mask 566 is removed, the state shown in FIG. 16 is obtained.
- an N + layer 512 and a P + layer 511 are formed on the back side of the semiconductor substrate 513 by ion implantation or the like. Further, as illustrated in FIG. 17, an electrode 526 is formed on the back surface side of the semiconductor substrate 531, and an electrode 527 and an electrode 528 are formed on the front surface side of the semiconductor substrate 531.
- the N + layer 512 and the P + layer 511 serve as the buffer region 12 and the collector region 11 of the semiconductor device 100.
- the electrode 526 serves as a collector electrode of the semiconductor device 100, the electrode 527 serves as an emitter main electrode, and the electrode 528 serves as an emitter sense electrode.
- the semiconductor device according to the present embodiment can simultaneously form the trench gate type main cell region and the planar gate type sense cell region on the semiconductor substrate.
- the planar gate can be formed with higher dimensional accuracy than the trench gate.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
(特徴1)第1導電型としてP型、第2導電型としてN型の半導体を用いている。
(特徴2)主セル領域とセンスセル領域を含む半導体素子の周囲には周辺耐圧構造部が設置されている。
まず、図9に示すように、半導体装置100のN-型のドリフト領域13となるN-型の半導体基板513上にマスク材561を形成し、半導体基板513の上面側からホウ素等のイオン注入および熱拡散処理を行うことによってP+層520~522を形成し、マスク材561を除去する。マスク材としては、例えば、レジストや、シリコン等の酸化膜を用いることができる。P+層520~522は半導体装置100の拡散領域20~22となる。尚、図9に示す工程においてFLRに設けられるP+型の拡散領域も同時に形成することができる。
Claims (4)
- トレンチゲート型の素子領域からなる主セル領域と、プレーナゲート型の素子領域を含むセンスセル領域とを備えていることを特徴とするバイポーラ型の半導体装置。
- トレンチゲート型の素子領域では、
第1導電型のコレクタ領域と、
そのコレクタ領域上に積層されている第2導電型のドリフト領域と、
そのドリフト領域上に積層されている第1導電型のボディ領域と、
そのボディ領域の表面に形成されている第2導電型のエミッタ領域と、
エミッタ領域とボディ領域を貫通して伸びるトレンチゲート型の絶縁ゲートと、が設けられており、
プレーナゲート型の素子領域では、
第1導電型のコレクタ領域と、
そのコレクタ領域上に積層されている第2導電型のドリフト領域と、
そのドリフト領域の表面に形成されている第2導電型のエミッタ領域と、
そのエミッタ領域をドリフト領域から隔離している第1導電型のボディ領域と、
エミッタ領域とドリフト領域を隔離している範囲のボディ領域、その範囲のボディ領域と隣接するエミッタ領域の一部及びその範囲のボディ領域と隣接するドリフト領域の一部と対向するプレーナゲート型の絶縁ゲートと、が設けられていることを特徴とする請求項1に記載の半導体装置。 - 前記センスセル領域のプレーナゲート型の素子領域では、前記ドリフト領域のうち、前記プレーナゲート型の絶縁ゲートと対向する位置であって、前記プレーナゲート型の絶縁ゲートと前記コレクタ領域との間の深さの位置に、第2導電型のキャリア蓄積領域が形成されていることを特徴とする請求項2に記載の半導体装置。
- 前記センスセル領域は、トレンチゲート型の素子領域と、プレーナゲート型の素子領域とを備えており、
前記プレーナゲート型の素子領域は、前記センスセル領域の中央部に設けられており、
前記トレンチゲート型の素子領域は、前記センスセル領域の端部に設けられていることを特徴とする請求項1~3のいずれか一項に記載の半導体装置。
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011505707A JP5447504B2 (ja) | 2009-03-24 | 2009-03-24 | 半導体装置 |
| DE112009004595.2T DE112009004595B4 (de) | 2009-03-24 | 2009-03-24 | Halbleitervorrichtung |
| PCT/JP2009/055827 WO2010109596A1 (ja) | 2009-03-24 | 2009-03-24 | 半導体装置 |
| US13/239,781 US8604514B2 (en) | 2009-03-24 | 2011-09-22 | Semiconductor device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/JP2009/055827 WO2010109596A1 (ja) | 2009-03-24 | 2009-03-24 | 半導体装置 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/239,781 Continuation US8604514B2 (en) | 2009-03-24 | 2011-09-22 | Semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2010109596A1 true WO2010109596A1 (ja) | 2010-09-30 |
Family
ID=42780305
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2009/055827 Ceased WO2010109596A1 (ja) | 2009-03-24 | 2009-03-24 | 半導体装置 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8604514B2 (ja) |
| JP (1) | JP5447504B2 (ja) |
| DE (1) | DE112009004595B4 (ja) |
| WO (1) | WO2010109596A1 (ja) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2011117285A1 (en) * | 2010-03-23 | 2011-09-29 | Abb Technology Ag | Power semiconductor device |
| JP2012142487A (ja) * | 2011-01-05 | 2012-07-26 | Rohm Co Ltd | 半導体装置およびその製造方法 |
| WO2013004829A1 (en) * | 2011-07-07 | 2013-01-10 | Abb Technology Ag | Insulated gate bipolar transistor |
| JP2014072413A (ja) * | 2012-09-28 | 2014-04-21 | Seiko Instruments Inc | 半導体集積回路装置 |
| WO2014091545A1 (ja) * | 2012-12-10 | 2014-06-19 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2018082207A (ja) * | 2018-01-16 | 2018-05-24 | 富士電機株式会社 | トレンチmos型半導体装置 |
| JP2020202224A (ja) * | 2019-06-07 | 2020-12-17 | 三菱電機株式会社 | 半導体装置 |
| US11575040B2 (en) | 2020-03-04 | 2023-02-07 | Fuji Electric Co., Ltd. | Semiconductor device |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| ITTO20120742A1 (it) * | 2012-08-24 | 2014-02-25 | St Microelectronics Srl | Dispositivo a semiconduttore con modalita' operative lineare e a commutazione migliorate, metodo di fabbricazione del dispositivo a semiconduttore, e metodo di polarizzazione del dispositivo a semiconduttore |
| US8878238B2 (en) * | 2012-10-01 | 2014-11-04 | Pakal Technologies Llc | MCT device with base-width-determined latching and non-latching states |
| CN105745758B (zh) * | 2013-11-29 | 2019-05-10 | Abb瑞士股份有限公司 | 绝缘栅双极晶体管 |
| JP2016115698A (ja) * | 2014-12-11 | 2016-06-23 | トヨタ自動車株式会社 | 半導体装置とその製造方法 |
| JP6746978B2 (ja) | 2016-03-15 | 2020-08-26 | 富士電機株式会社 | 半導体装置 |
| USD820046S1 (en) | 2016-05-06 | 2018-06-12 | Yeti Coolers, Llc | Container |
| JP6769165B2 (ja) | 2016-08-10 | 2020-10-14 | 富士電機株式会社 | 半導体装置 |
| JP6805620B2 (ja) | 2016-08-10 | 2020-12-23 | 富士電機株式会社 | 半導体装置 |
| JP6693438B2 (ja) * | 2017-02-15 | 2020-05-13 | 株式会社デンソー | 半導体装置 |
| CN109801911A (zh) * | 2019-01-29 | 2019-05-24 | 上海擎茂微电子科技有限公司 | 一种混合元胞型集成igbt器件 |
| US11728422B2 (en) * | 2019-11-14 | 2023-08-15 | Stmicroelectronics S.R.L. | Power MOSFET device having improved safe-operating area and on resistance, manufacturing process thereof and operating method thereof |
| CN111640717B (zh) * | 2020-05-29 | 2022-09-30 | 上海擎茂微电子科技有限公司 | 一种导通均匀性高的半导体功率器件 |
| IT202000015076A1 (it) | 2020-06-23 | 2021-12-23 | St Microelectronics Srl | Dispositivo elettronico in 4h-sic con prestazioni di corto circuito migliorate, e relativo metodo di fabbricazione |
| CN113838936B (zh) | 2020-06-23 | 2025-10-17 | 意法半导体股份有限公司 | 具有改善短路性能的4H-SiC电子器件及其制造方法 |
| CN114823333A (zh) * | 2022-04-02 | 2022-07-29 | 天津环鑫科技发展有限公司 | 一种新型igbt器件的制备工艺 |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002083963A (ja) * | 2000-06-30 | 2002-03-22 | Toshiba Corp | 半導体素子 |
| JP2003188382A (ja) * | 1997-03-14 | 2003-07-04 | Toshiba Corp | 半導体装置及びその制御方法 |
| JP2003197913A (ja) * | 2001-12-26 | 2003-07-11 | Nec Electronics Corp | 半導体集積回路 |
| JP2005174996A (ja) * | 2003-12-08 | 2005-06-30 | Toyota Industries Corp | 半導体装置 |
| JP2005260100A (ja) * | 2004-03-12 | 2005-09-22 | Fuji Electric Holdings Co Ltd | トレンチ横型半導体装置およびその製造方法 |
| JP2006173357A (ja) * | 2004-12-15 | 2006-06-29 | Fuji Electric Device Technology Co Ltd | 半導体装置およびその製造方法 |
| JP2008258262A (ja) * | 2007-04-02 | 2008-10-23 | Toyota Motor Corp | Igbt |
Family Cites Families (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH07146722A (ja) | 1993-10-01 | 1995-06-06 | Fuji Electric Co Ltd | トランジスタ用過電流保護装置 |
| JP3015679B2 (ja) * | 1993-09-01 | 2000-03-06 | 株式会社東芝 | 半導体装置およびその製造方法 |
| JP4236236B2 (ja) | 1993-10-01 | 2009-03-11 | 富士電機デバイステクノロジー株式会社 | 半導体装置 |
| JPH07161992A (ja) | 1993-10-14 | 1995-06-23 | Fuji Electric Co Ltd | 絶縁ゲート型バイポーラトランジスタ |
| JP3156487B2 (ja) | 1994-03-04 | 2001-04-16 | 富士電機株式会社 | 絶縁ゲート型バイポーラトランジスタ |
| US5559355A (en) | 1994-03-04 | 1996-09-24 | Fuji Electric Co., Ltd. | Vertical MOS semiconductor device |
| JP3338185B2 (ja) | 1994-08-02 | 2002-10-28 | 株式会社東芝 | 半導体装置 |
| JP3545590B2 (ja) | 1997-03-14 | 2004-07-21 | 株式会社東芝 | 半導体装置 |
| US6180966B1 (en) * | 1997-03-25 | 2001-01-30 | Hitachi, Ltd. | Trench gate type semiconductor device with current sensing cell |
| US6069372A (en) * | 1998-01-22 | 2000-05-30 | Mitsubishi Denki Kabushiki Kaisha | Insulated gate type semiconductor device with potential detection gate for overvoltage protection |
| JP4393053B2 (ja) * | 2002-10-25 | 2010-01-06 | 株式会社豊田中央研究所 | バイポーラ型半導体装置とその製造方法 |
| JP4740523B2 (ja) | 2003-01-27 | 2011-08-03 | ルネサスエレクトロニクス株式会社 | 絶縁ゲート型半導体装置 |
| JP4829480B2 (ja) | 2004-05-10 | 2011-12-07 | 三菱電機株式会社 | 半導体装置 |
| JP4807768B2 (ja) * | 2004-06-23 | 2011-11-02 | ルネサスエレクトロニクス株式会社 | パワートランジスタ装置及びそれを用いたパワー制御システム |
| JP2007287988A (ja) | 2006-04-18 | 2007-11-01 | Toyota Motor Corp | 半導体装置 |
| JP5298521B2 (ja) | 2007-10-15 | 2013-09-25 | 富士電機株式会社 | 半導体装置 |
| JP5481030B2 (ja) * | 2008-01-30 | 2014-04-23 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US8089134B2 (en) * | 2008-02-06 | 2012-01-03 | Fuji Electric Sytems Co., Ltd. | Semiconductor device |
-
2009
- 2009-03-24 WO PCT/JP2009/055827 patent/WO2010109596A1/ja not_active Ceased
- 2009-03-24 JP JP2011505707A patent/JP5447504B2/ja not_active Expired - Fee Related
- 2009-03-24 DE DE112009004595.2T patent/DE112009004595B4/de not_active Expired - Fee Related
-
2011
- 2011-09-22 US US13/239,781 patent/US8604514B2/en active Active
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003188382A (ja) * | 1997-03-14 | 2003-07-04 | Toshiba Corp | 半導体装置及びその制御方法 |
| JP2002083963A (ja) * | 2000-06-30 | 2002-03-22 | Toshiba Corp | 半導体素子 |
| JP2003197913A (ja) * | 2001-12-26 | 2003-07-11 | Nec Electronics Corp | 半導体集積回路 |
| JP2005174996A (ja) * | 2003-12-08 | 2005-06-30 | Toyota Industries Corp | 半導体装置 |
| JP2005260100A (ja) * | 2004-03-12 | 2005-09-22 | Fuji Electric Holdings Co Ltd | トレンチ横型半導体装置およびその製造方法 |
| JP2006173357A (ja) * | 2004-12-15 | 2006-06-29 | Fuji Electric Device Technology Co Ltd | 半導体装置およびその製造方法 |
| JP2008258262A (ja) * | 2007-04-02 | 2008-10-23 | Toyota Motor Corp | Igbt |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101811895B1 (ko) | 2010-03-23 | 2017-12-22 | 에이비비 슈바이쯔 아게 | 전력 반도체 소자 |
| WO2011117285A1 (en) * | 2010-03-23 | 2011-09-29 | Abb Technology Ag | Power semiconductor device |
| US9064925B2 (en) | 2010-03-23 | 2015-06-23 | Abb Technology Ag | Power semiconductor device |
| JP2012142487A (ja) * | 2011-01-05 | 2012-07-26 | Rohm Co Ltd | 半導体装置およびその製造方法 |
| CN103650148B (zh) * | 2011-07-07 | 2016-06-01 | Abb技术有限公司 | 绝缘栅双极晶体管 |
| WO2013004829A1 (en) * | 2011-07-07 | 2013-01-10 | Abb Technology Ag | Insulated gate bipolar transistor |
| CN103650148A (zh) * | 2011-07-07 | 2014-03-19 | Abb技术有限公司 | 绝缘栅双极晶体管 |
| GB2506075A (en) * | 2011-07-07 | 2014-03-19 | Abb Technology Ag | Insulated gate bipolar transistor |
| GB2506075B (en) * | 2011-07-07 | 2015-09-23 | Abb Technology Ag | Insulated gate bipolar transistor |
| JP2014523122A (ja) * | 2011-07-07 | 2014-09-08 | アーベーベー・テヒノロギー・アーゲー | 絶縁ゲート型トランジスタおよびその製造方法 |
| US9105680B2 (en) | 2011-07-07 | 2015-08-11 | Abb Technology Ag | Insulated gate bipolar transistor |
| JP2014072413A (ja) * | 2012-09-28 | 2014-04-21 | Seiko Instruments Inc | 半導体集積回路装置 |
| WO2014091545A1 (ja) * | 2012-12-10 | 2014-06-19 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2018082207A (ja) * | 2018-01-16 | 2018-05-24 | 富士電機株式会社 | トレンチmos型半導体装置 |
| JP2020202224A (ja) * | 2019-06-07 | 2020-12-17 | 三菱電機株式会社 | 半導体装置 |
| JP7118033B2 (ja) | 2019-06-07 | 2022-08-15 | 三菱電機株式会社 | 半導体装置 |
| US11575040B2 (en) | 2020-03-04 | 2023-02-07 | Fuji Electric Co., Ltd. | Semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| DE112009004595T5 (de) | 2012-08-23 |
| US20120007139A1 (en) | 2012-01-12 |
| DE112009004595B4 (de) | 2015-04-09 |
| JP5447504B2 (ja) | 2014-03-19 |
| JPWO2010109596A1 (ja) | 2012-09-20 |
| US8604514B2 (en) | 2013-12-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5447504B2 (ja) | 半導体装置 | |
| JP6501331B2 (ja) | トレンチゲート型mos半導体装置 | |
| JP6878848B2 (ja) | 半導体装置 | |
| CN103875074B (zh) | 绝缘栅晶体管及其生产方法 | |
| JP4877337B2 (ja) | 半導体装置 | |
| US10032866B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
| US20140084361A1 (en) | Power semiconductor device | |
| US20150263144A1 (en) | Semiconductor device and insulated gate bipolar transistor | |
| JP6653461B2 (ja) | 半導体装置 | |
| KR20120103655A (ko) | 전력 반도체 디바이스 | |
| JP2018152426A (ja) | 半導体装置 | |
| CN103681668A (zh) | 半导体装置 | |
| JP6658955B2 (ja) | 半導体装置 | |
| WO2005093844A1 (ja) | 半導体装置 | |
| US9006839B2 (en) | Semiconductor device | |
| WO2005067057A1 (ja) | 半導体装置 | |
| JP2013251465A (ja) | 半導体装置 | |
| CN120917559A (zh) | 半导体装置 | |
| CN115148801B (zh) | 绝缘栅双极型晶体管装置及其制备方法 | |
| JP2020098836A (ja) | 半導体装置 | |
| CN120240004A (zh) | 半导体装置以及半导体装置的制造方法 | |
| CN121002648A (zh) | 半导体装置及其制造方法 | |
| WO2010137167A1 (ja) | 半導体装置 | |
| WO2024095578A1 (ja) | 半導体装置とその製造方法 | |
| CN120958571A (zh) | 半导体装置及其制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 09842210 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2011505707 Country of ref document: JP Kind code of ref document: A |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 112009004595 Country of ref document: DE Ref document number: 1120090045952 Country of ref document: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 09842210 Country of ref document: EP Kind code of ref document: A1 |