[go: up one dir, main page]

BR9913588A - Microvia não circular - Google Patents

Microvia não circular

Info

Publication number
BR9913588A
BR9913588A BR9913588-4A BR9913588A BR9913588A BR 9913588 A BR9913588 A BR 9913588A BR 9913588 A BR9913588 A BR 9913588A BR 9913588 A BR9913588 A BR 9913588A
Authority
BR
Brazil
Prior art keywords
circular pathway
circular
pathway
microvia
manufacturing
Prior art date
Application number
BR9913588-4A
Other languages
English (en)
Inventor
Martin A Cotton
Original Assignee
Viasystems Group Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Viasystems Group Inc filed Critical Viasystems Group Inc
Publication of BR9913588A publication Critical patent/BR9913588A/pt

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0218Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
    • H05K1/0219Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors
    • H05K1/0221Coaxially shielded signal lines comprising a continuous shielding layer partially or wholly surrounding the signal lines
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0218Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09009Substrate related
    • H05K2201/09036Recesses or grooves in insulating substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/0929Conductive planes
    • H05K2201/09354Ground conductor along edge of main surface
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09509Blind vias, i.e. vias having one side closed
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09818Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
    • H05K2201/09854Hole or via having special cross-section, e.g. elliptical
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09818Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
    • H05K2201/09981Metallised walls
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0026Etching of the substrate by chemical or physical means by laser ablation
    • H05K3/0032Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
    • H05K3/0035Etching of the substrate by chemical or physical means by laser ablation of organic insulating material of blind holes, i.e. having a metal layer at the bottom
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0041Etching of the substrate by chemical or physical means by plasma etching
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4652Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern
    • H10W42/20

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Structure Of Printed Boards (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Multi-Conductor Connections (AREA)
  • Manufacturing Of Printed Wiring (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Laminated Bodies (AREA)

Abstract

"MICROVIA NãO CIRCULAR" Micro vias não circulares (102) para painéis de circuito impresso são descritas e um processo de fabricação das mesmas.
BR9913588-4A 1998-09-10 1999-09-07 Microvia não circular BR9913588A (pt)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US9973098P 1998-09-10 1998-09-10
PCT/US1999/020418 WO2000016443A1 (en) 1998-09-10 1999-09-07 Non-circular micro-via

Publications (1)

Publication Number Publication Date
BR9913588A true BR9913588A (pt) 2001-06-05

Family

ID=22276347

Family Applications (1)

Application Number Title Priority Date Filing Date
BR9913588-4A BR9913588A (pt) 1998-09-10 1999-09-07 Microvia não circular

Country Status (15)

Country Link
EP (1) EP1127387B1 (pt)
JP (1) JP2002525854A (pt)
KR (3) KR20010086372A (pt)
CN (1) CN1133240C (pt)
AU (2) AU5812099A (pt)
BR (1) BR9913588A (pt)
CA (1) CA2343445A1 (pt)
DE (1) DE69934814T2 (pt)
EA (1) EA003157B1 (pt)
ES (1) ES2281188T3 (pt)
IL (1) IL141826A0 (pt)
NO (1) NO20011219L (pt)
PL (1) PL346561A1 (pt)
TR (1) TR200100713T2 (pt)
WO (2) WO2000016443A1 (pt)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10052532C2 (de) * 2000-10-23 2002-11-14 Conducta Endress & Hauser Leiterplatte mit einer Eingangsschaltung zur Aufnahme und Verarbeitung eines elektrischen Signals sowie Verwendung der Leiterplatte
EP1356531A1 (en) * 2001-01-24 2003-10-29 Koninklijke Philips Electronics N.V. Method of producing a track on a substrate
DE10219388A1 (de) 2002-04-30 2003-11-20 Siemens Ag Verfahren zur Erzeugung einer Grabenstruktur in einem Polymer-Substrat
WO2007052396A1 (ja) * 2005-10-31 2007-05-10 Sharp Kabushiki Kaisha 多層配線基板及び多層配線基板の製造方法
JP2009033114A (ja) * 2007-06-29 2009-02-12 Tdk Corp 電子モジュール、及び電子モジュールの製造方法
DE102009019782A1 (de) 2009-05-02 2010-11-04 Valeo Schalter Und Sensoren Gmbh Verfahren zur Herstellung von durchkontaktierbaren Leiterplatten
JP2011061021A (ja) * 2009-09-10 2011-03-24 Kyokutoku Kagi Kofun Yugenkoshi 非円柱ビア構造及びこのビア構造を有する伝熱促進基板
US8488329B2 (en) 2010-05-10 2013-07-16 International Business Machines Corporation Power and ground vias for power distribution systems
US8748750B2 (en) 2011-07-08 2014-06-10 Honeywell International Inc. Printed board assembly interface structures
US9620854B2 (en) * 2013-01-09 2017-04-11 Nxp Usa, Inc. Electronic high frequency device and manufacturing method
KR102128508B1 (ko) * 2013-10-08 2020-06-30 엘지이노텍 주식회사 인쇄회로기판
KR101507268B1 (ko) * 2014-01-10 2015-03-30 (주)인터플렉스 연성회로기판의 그라운드 확장 구조
US20170064821A1 (en) * 2015-08-31 2017-03-02 Kristof Darmawikarta Electronic package and method forming an electrical package
US10516207B2 (en) 2017-05-17 2019-12-24 Nxp B.V. High frequency system, communication link
FR3077158B1 (fr) 2018-01-25 2021-02-26 Commissariat Energie Atomique Puce electronique a face arriere protegee par une structure de fragilisation amelioree
ES2884900T3 (es) * 2018-06-13 2021-12-13 Airbus Operations Slu Procedimiento para instalar cables impresos en sistemas colectores de cables para aeronaves, y elemento compuesto con un sistema colector de cables integrado
CN113261092B (zh) 2019-03-07 2024-09-10 爱玻索立克公司 封装基板及包括其的半导体装置
JP7433318B2 (ja) 2019-03-07 2024-02-19 アブソリックス インコーポレイテッド パッケージング基板及びこれを含む半導体装置
CN113272951B (zh) 2019-03-12 2024-04-16 爱玻索立克公司 封装基板及包括其的半导体装置
US11981501B2 (en) 2019-03-12 2024-05-14 Absolics Inc. Loading cassette for substrate including glass and substrate loading method to which same is applied
CN115440697B (zh) 2019-03-12 2025-08-15 爱玻索立克公司 封装基板及包括其的半导体装置
KR102537004B1 (ko) 2019-03-12 2023-05-26 앱솔릭스 인코포레이티드 패키징 기판 및 이의 제조방법
CN114678344B (zh) 2019-03-29 2025-08-15 爱玻索立克公司 半导体用封装玻璃基板、半导体封装基板及半导体装置
CN112312648B (zh) * 2019-07-31 2025-08-01 深南电路股份有限公司 线路板及其制作方法
EP3905323B1 (en) 2019-08-23 2024-08-14 Absolics Inc. Packaging substrate and semiconductor device comprising same
KR20220003342A (ko) 2020-07-01 2022-01-10 삼성전기주식회사 전자 소자 패키지 및 이의 제조방법
US11756897B2 (en) * 2021-05-05 2023-09-12 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming a slot in EMI shielding with improved removal depth
US12328811B2 (en) 2021-07-27 2025-06-10 Samsung Electronics Co., Ltd Insulating member arrangement structure and electronic device including the same

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA939831A (en) * 1969-03-27 1974-01-08 Frederick W. Schneble (Jr.) Plated through hole printed circuit boards
US5347086A (en) * 1992-03-24 1994-09-13 Microelectronics And Computer Technology Corporation Coaxial die and substrate bumps
US5304743A (en) * 1992-05-12 1994-04-19 Lsi Logic Corporation Multilayer IC semiconductor package
JP3241139B2 (ja) * 1993-02-04 2001-12-25 三菱電機株式会社 フィルムキャリア信号伝送線路
US5401912A (en) * 1993-06-07 1995-03-28 St Microwave Corp., Arizona Operations Microwave surface mount package
US5359767A (en) * 1993-08-26 1994-11-01 International Business Machines Corporation Method of making multilayered circuit board
JPH07235775A (ja) * 1994-02-21 1995-09-05 Mitsubishi Electric Corp 多層プリント配線基板
US5773195A (en) * 1994-12-01 1998-06-30 International Business Machines Corporation Cap providing flat surface for DCA and solder ball attach and for sealing plated through holes, multi-layer electronic structures including the cap, and a process of forming the cap and for forming multi-layer electronic structures including the cap
US6486394B1 (en) * 1996-07-31 2002-11-26 Dyconex Patente Ag Process for producing connecting conductors
US5724727A (en) * 1996-08-12 1998-03-10 Motorola, Inc. Method of forming electronic component

Also Published As

Publication number Publication date
KR20030074545A (ko) 2003-09-19
AU5820999A (en) 2000-03-27
PL346561A1 (en) 2002-02-11
WO2000016443A1 (en) 2000-03-23
EP1127387A1 (en) 2001-08-29
NO20011219L (no) 2001-05-04
KR20030074544A (ko) 2003-09-19
IL141826A0 (en) 2002-03-10
JP2002525854A (ja) 2002-08-13
NO20011219D0 (no) 2001-03-09
KR20010086372A (ko) 2001-09-10
DE69934814T2 (de) 2007-10-11
AU5812099A (en) 2000-04-03
ES2281188T3 (es) 2007-09-16
EA200100329A1 (ru) 2001-10-22
CA2343445A1 (en) 2000-03-23
CN1317163A (zh) 2001-10-10
KR100455021B1 (ko) 2004-11-06
EA003157B1 (ru) 2003-02-27
EP1127387A4 (en) 2004-05-26
WO2000014771A2 (en) 2000-03-16
DE69934814D1 (de) 2007-02-22
TR200100713T2 (tr) 2001-10-22
CN1133240C (zh) 2003-12-31
EP1127387B1 (en) 2007-01-10
HK1042780A1 (en) 2002-08-23

Similar Documents

Publication Publication Date Title
BR9913588A (pt) Microvia não circular
BR9806147B1 (pt) disposição, sobretudo para o emprego em um equipamento de comando eletrÈnico, abrangendo uma placa de circuito impresso e um dissipador térmico e processo para a fabricação de uma disposição.
DE69936493D1 (de) Verbindungsstruktur für Leiterplatte, elektro-optische Vorrichtung, damit versehenes elektronisches Gerät und Herstellungsverfahren für elektro-optische Vorrichtung
DE69943290D1 (de) Gedruckte Leiterplatte
BR9909580B1 (pt) dispositivo de circuito integrado, processo para produzir um dispositivo eletrÈnico, e, dispositivo eletrÈnico.
AU1926900A (en) Printed circuit boards with integrated passive components and method for making same
DE69942711D1 (de) Mehrschichtige gedruckte Leiterplatte
DE59813841D1 (de) Mehrlagen-Leiterplatte
BR9006918A (pt) Processo para formar,eletroliticamente,uma lamina de cobre para aplicacoes em quadro de circuito impresso,banho eletrolitico para depositar,eletroliticamente,lamina de cobre para aplicacao em quadro de circuito impresso e lamina de cobre
DE69530990D1 (de) Leiterplatte, verfahren zu deren herstellung und elektronische vorrichtungen
DE69017582D1 (de) Zwischenverbindungsvorrichtung für Leiterplatten.
DE60043404D1 (de) Leiterbahnenmaterial und Methode, Leiterplatten unter Verwendung desselben herzustellen
DE69925880D1 (de) Verbindungsverfahren für Leiterplatte
DE60012657D1 (de) Kupferverkleidete Platte, Verfahren zur Herstellung von Löchern in dieser Platte, und die kupferverkleidete Platte enthaltende gedruckte Leiterplatte
DE69020204D1 (de) Mehrschichtige gedruckte Leiterplatte.
DE69942467D1 (de) Leiterplatte und Herstellungsverfahren dafür
DE69406581D1 (de) Gedruckte Schaltungsplatten
DE69929337D1 (de) Gedruckte leiterplatteneinheit, hierarchisches montagehilfssubstrat und elektronischer apparat
DE59511037D1 (de) Mehrlagenleiterplatten und Multichipmodul-Substrate
FI19992062L (fi) Painettu piirilevy
DE59712816D1 (de) Beidseitig oder mehrschichtig kupferkaschierte Leiterplatte und Verfahren zu ihrer Herstellung
EP0751700A3 (en) Copper-clad laminate, process for its manufacture, printed circuit board and process for its manufacture
FR2705501B1 (fr) Connecteur de raccordement entre cartes de circuit imprimé.
KR940020979U (ko) 인쇄회로기판용 전구 소켓
GB2307360B (en) Assembled printed circuit board and method for the manufacture thereof, as well as for desoldering components

Legal Events

Date Code Title Description
B08F Application dismissed because of non-payment of annual fees [chapter 8.6 patent gazette]

Free format text: REFERENTE A 6A, 7A E 8A ANUIDADES.

B08K Patent lapsed as no evidence of payment of the annual fee has been furnished to inpi [chapter 8.11 patent gazette]

Free format text: REFERENTE AO DESPACHO 8.6 PUBLICADO NA RPI 1911 DE 21/08/2007.

B15K Others concerning applications: alteration of classification

Ipc: H05K 1/02 (2006.01), H05K 1/11 (2006.0