WO2015080162A1 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- WO2015080162A1 WO2015080162A1 PCT/JP2014/081273 JP2014081273W WO2015080162A1 WO 2015080162 A1 WO2015080162 A1 WO 2015080162A1 JP 2014081273 W JP2014081273 W JP 2014081273W WO 2015080162 A1 WO2015080162 A1 WO 2015080162A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- built
- resistor
- semiconductor device
- region
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/998—Input and output buffer/driver structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/996—Masterslice integrated circuits using combined field effect technology and bipolar technology
-
- H10W20/43—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/90—Masterslice integrated circuits
- H10D84/903—Masterslice integrated circuits comprising field effect technology
- H10D84/907—CMOS gate arrays
- H10D84/909—Microarchitecture
- H10D84/959—Connectability characteristics, i.e. diffusion and polysilicon geometries
- H10D84/966—Gate electrode terminals or contacts
-
- H10W20/4405—
-
- H10W20/4407—
-
- H10W20/4421—
-
- H10W20/4424—
Definitions
- the present invention relates to a SiC semiconductor device.
- Patent Document 1 discloses a semiconductor device including a gate pad, a gate connection wiring made of polysilicon, and a gate metal wiring formed on the gate connection wiring and continuous with the gate pad. When a voltage is applied to the gate pad, power is supplied to the MOSFET formed in the active region via the gate metal wiring and the gate connection wiring.
- a module having a plurality of semiconductor devices (chips) connected in parallel to each other may be used.
- the module is provided with a gate terminal that is electrically connected to the gates of the chips in a lump.
- a control voltage By applying a control voltage to the gate terminal, a voltage is simultaneously applied to the gates of the built-in chips to perform a switching operation.
- Such a module has a problem that noise is likely to occur when it is turned on. This is because the gate resistance varies among a plurality of chips, and current concentrates on a chip having a relatively low gate resistance in the initial stage of on-control. Further, the variation in gate resistance is caused by variation in processing accuracy (etching dimensions, etc.) when manufacturing a chip, and it is difficult to eliminate this.
- an external gate resistor having a resistance value larger than the gate resistor in each chip may be provided for each chip.
- the structure of the module becomes complicated and it is difficult to assemble. Challenges arise.
- an object of the present invention is to provide a semiconductor device having a simple structure and capable of reducing noise generation even when a plurality of semiconductor devices are connected in parallel and used simultaneously.
- a first semiconductor device includes a SiC semiconductor layer, a plurality of cells formed in the SiC semiconductor layer and controlled to be turned on / off by a predetermined control voltage, and a channel of the cell in which a channel is formed at the time of turning on.
- a built-in resistor made of polysilicon that is disposed below the control pad and electrically connects the control pad and the control electrode.
- the polysilicon resistor (built-in resistor) is interposed between the control pad and the cell.
- the resistance value of the built-in resistor can be dominant in the resistance value (control resistor) obtained by adding the resistance values of the control electrode and the built-in resistor. Therefore, even when a plurality of semiconductor devices having variations in the resistance value of the control electrode are connected in parallel, the resistance value of the control electrode can be relatively increased by making the resistance value of the built-in resistor larger than the variation. Current flow into a semiconductor device having a low value can be limited. As a result, the generation of noise during use can be reduced.
- the polysilicon constituting the built-in resistor is a material whose resistance value can be easily controlled by impurity implantation or the like, and its processing is established by conventional semiconductor manufacturing techniques. Therefore, when the built-in resistor of the present invention is introduced, it can be avoided that the structure of the semiconductor device itself and the module including the semiconductor device are complicated.
- control pad is formed independently surrounding a space, and the built-in resistor is disposed in a lower region of the control pad via an interlayer film.
- the flow of the control current can be restricted below the control pad, that is, at the entrance of the current path that continues from the outside to the plurality of cells. Thereby, it is possible to prevent an inrush current from flowing only to a specific cell. As a result, variation in switching speed among a plurality of cells can be reduced.
- the built-in resistor is selectively disposed in a lower region of the control pad, and the interlayer film is embedded in a first region of the lower region of the control pad where the built-in resistor is not disposed. Also good.
- the semiconductor device further includes an insulating film disposed between the built-in resistor and the SiC semiconductor layer, and the first region includes a film formed by an extension of the insulating film as the interlayer film and the SiC semiconductor. It is preferable to arrange
- the distance between the SiC semiconductor layer and the control pad can be increased in the first region where the built-in resistor is not disposed, the capacitance between them can be reduced.
- an impurity region having a concentration of 1 ⁇ 10 19 cm ⁇ 3 or less is selectively formed in a region facing the built-in resistor across the insulating film. ing.
- the SiC semiconductor layer is an n-type SiC semiconductor layer, and the semiconductor layer has a p ⁇ type region of 1 ⁇ 10 19 cm ⁇ 3 or less in a region facing the built-in resistor across the insulating film. It is preferable. Since the p ⁇ -type region is less likely to accumulate carriers than the n-type region, the capacitance between the built-in resistor and the p ⁇ -type region facing each other across the insulating film can be reduced.
- a wire region to which a bonding wire is connected is selectively formed on the surface of the control pad, and the built-in resistor is a plane viewed from the normal direction of the SiC semiconductor layer. In view, it is selectively arranged in a region avoiding the wire region.
- the built-in resistor is disposed below a peripheral portion of the control pad, and the wire region is formed at a central portion of the control pad surrounded by the peripheral portion.
- One embodiment of the present invention includes a contact via that penetrates the interlayer film and electrically connects the control pad and the built-in resistor.
- the resistance to which the built-in resistor contributes in the current path from the outside to the plurality of cells such as by changing the position of the contact via along the surface of the SiC semiconductor layer or by changing the diameter of the via.
- the value can be easily adjusted.
- these processes only require the use of a mask adapted to the distance design and via diameter design when forming the contact via, it is possible to prevent the manufacturing process from becoming complicated.
- a plurality of the built-in resistors are arranged symmetrically with each other in a plan view as viewed from the normal direction of the SiC semiconductor layer.
- the control electrode is preferably made of p-type polysilicon for the purpose of raising the threshold value of the SiC device.
- the control electrode preferably contains B (boron) as a p-type impurity. .
- B (boron) -containing polysilicon has a larger specific resistance value than P (phosphorus) -containing polysilicon generally used in Si semiconductor devices. Accordingly, the boron-containing polysilicon (built-in resistor) requires a smaller area than the phosphorus-containing polysilicon even when realizing the same resistance value. Therefore, since the area occupied by the built-in resistor on the SiC semiconductor layer can be reduced, the space can be effectively used.
- the resistance value of the built-in resistor may be 2 ⁇ to 40 ⁇ .
- the resistance value obtained by summing the resistance value of the control electrode and the resistance value of the built-in resistor may be 4 ⁇ to 50 ⁇ .
- the sheet resistance of the built-in resistor is 10 ⁇ / ⁇ or more.
- the sheet resistance of the built-in resistor is 10 ⁇ / ⁇ or more
- the resistance value of the entire built-in resistor can be made easier than the variation of the resistance value among multiple semiconductor devices without increasing the area of the built-in resistor. Can be bigger.
- the area of the region on the SiC semiconductor layer that is sacrificed due to the built-in resistor can be reduced, so that the influence on the layout of other elements can be reduced.
- the size of the built-in resistor is 200 ⁇ m ⁇ or less in a plan view as viewed from the normal direction of the SiC semiconductor layer.
- the size of the built-in resistor is 200 ⁇ m ⁇ or less, the area of the region on the SiC semiconductor layer that is sacrificed for the built-in resistor can be reduced, and the space can be saved. .
- the thickness of the built-in resistor is 2 ⁇ m or less.
- the resistance value of the entire built-in resistor can be easily made larger than the variation of the resistance value among a plurality of semiconductor devices. Conversely, if the built-in resistance is too thick, the resistance value becomes too low, which is not preferable.
- control device further includes a finger disposed on the outermost surface of the semiconductor device in the same manner as the control pad, and extending from the control pad so as to define a predetermined region.
- the built-in resistor connects the control pad and the finger.
- the characteristics of the present invention can be applied well to a device in which fingers extend from the control pad.
- the finger is made of metal wiring.
- the fingers By configuring the fingers with metal wiring having a resistance lower than that of polysilicon, a control current can be supplied in a short time even to a cell at a position relatively far from the control pad.
- the metal wiring is made of Al. Since Al is easy to process, the finger formation process can be simplified.
- the metal wiring is made of AlCu. According to this configuration, power cycle resistance can be improved as compared with the case where the finger is an Al wiring.
- the metal wiring is made of Cu. According to this configuration, the resistivity can be reduced as compared with the case where the finger is an Al wiring or an AlCu wiring.
- the cell may constitute a MOSFET cell, and the control pad may include a gate pad for applying a gate voltage to the MOSFET cell.
- the MOSFET cell may include a planar gate structure or a trench gate structure.
- the cell may constitute an IGBT cell, and the control pad may include a gate pad for applying the IGBT cell gate voltage.
- a second semiconductor device includes a SiC semiconductor layer, a control pad exposed on the outermost surface for electrical connection with the outside, and extends from the control pad so as to partition a predetermined region.
- An electrically connected finger a plurality of cells arranged in a region partitioned by the finger in the SiC semiconductor layer and controlled to be turned on / off by a control voltage from the control pad, and a channel is formed at the time of turning on
- a built-in resistor made of a material. In that case, the built-in resistor may be made of metal.
- a third semiconductor device includes a SiC semiconductor layer, a plurality of cells formed in the SiC semiconductor layer and controlled to be turned on / off by a predetermined control voltage, and a channel of the cell in which a channel is formed at the time of turning on.
- FIG. 1 is a schematic plan view of a semiconductor device according to an embodiment of the present invention.
- FIG. 2 is an enlarged view of a region surrounded by an alternate long and short dash line II in FIG. 3a and 3b are enlarged views of a region surrounded by a two-dot chain line III in FIG. 2, in which FIG. 3a shows a plan view, and FIG. 3b shows the semiconductor device cut along a cutting line IIIb-IIIb in FIG. Sectional drawing when doing is shown.
- FIG. 4 is a diagram showing a modification of the cell structure.
- FIG. 5 is an electric circuit diagram showing an electric circuit of a module to which the semiconductor device according to one embodiment of the present invention is applied.
- FIG. 1 is a schematic plan view of a semiconductor device 1 according to an embodiment of the present invention.
- FIG. 1 for the sake of clarity, some of the elements that are not exposed on the outermost surface of the semiconductor device 1 in actual plan view are indicated by solid lines.
- the semiconductor device 1 is a semiconductor device employing SiC, and is formed, for example, in a rectangular chip shape in a plan view (hereinafter simply referred to as “plan view”) when the outermost surface is viewed from the normal direction. Has been.
- an active region 2 and a termination region 3 surrounding the active region 2 are set.
- the active region 2 is formed in a substantially quadrangular shape in plan view in the inner region of the semiconductor device 1, but the shape is not particularly limited.
- a guard ring (not shown) may be formed between the active region 2 and the termination region 3 in order to improve the breakdown voltage of the semiconductor device 1.
- a gate metal 44 as an example of the control pad of the present invention, a source metal 43, and a gate finger 5 as an example of the finger of the present invention are formed.
- the passivation film 40 is formed in the outermost surface of the semiconductor device 1 so that these may be covered.
- openings 41 and 42 are formed to expose a part of the gate metal 44 and a part of the source metal 43 as the gate pad 4 and the source pad 6, respectively.
- the entire gate finger 5 is covered with the passivation film 40.
- the gate metal 44, the gate finger 5, and the source metal 43 are made of metal wiring such as Al (aluminum), AlCu (aluminum-copper alloy), Cu (copper), and the like.
- the gate finger 5 By configuring the gate finger 5 with a metal wiring having a resistance lower than that of polysilicon, the gate current can be applied to the transistor cell 18 (see FIG. 2) at a position relatively far from the gate metal 44 (see FIG. 2). It can be supplied in a short time.
- Al the processability is good (since it is easy to process), and therefore the process of forming these wirings can be simplified.
- AlCu can improve the power cycle resistance of the semiconductor device 1 and can improve the bonding strength of the bonding wire with respect to the gate pad 4 as compared with the case where Al is used.
- Cu there is an advantage that the resistivity can be reduced as compared with the case of Al and AlCu.
- the gate metal 44 is selectively formed at a part of the peripheral portion of the active region 2 (near the boundary with the termination region 3).
- the gate fingers 5 extend separately from the formation position of the gate pad 4 in a direction along the peripheral edge of the active region 2 and inward of the active region 2. Thereby, in the active region 2, cell regions 7 and 45 are formed in a portion partitioned by a plurality of gate fingers 5 extending in different directions across the gate metal 44 and an outer region of the gate fingers 5. .
- the gate metal 44 is formed in a square shape in a plan view and is selectively disposed at the center of one side 8 of the active region 2. Note that the sides other than one side 8 (side on which the gate metal 44 is disposed) of the active region 2 are the opposite side 9 of the side 8 and sides 10 and 11 continuous to both ends of these sides 8 and 9, respectively.
- the gate finger 5 includes a pad peripheral portion 12 that surrounds the periphery of the gate metal 44 with a space therebetween, and a direction along the one side 8 of the active region 2 and a direction perpendicular to the one side 8 from the pad peripheral portion 12.
- the 1st finger 13 and the 2nd finger 14 which extend in the direction are included.
- the pad peripheral part 12 is formed in a square ring shape in plan view along the periphery of the gate metal 44.
- a pair of first fingers 13 are formed along the side 8 in a direction toward the side 10 and the opposite side 11 with respect to the pad peripheral part 12.
- the second finger 14 is integrally connected to the main part 15 and the linear main part 15 that crosses the active region 2 up to the side 9 in a direction orthogonal to the first finger 13, and the first finger 13 extends from the connection part. And a plurality of branch portions 16 extending along the same line.
- the branch portions 16 are connected to two positions of the tip portion of the main portion 15 and the middle portion of the main portion 15 to form a total of two pairs, but this number is not particularly limited.
- the cell regions 7 and 45 are partitioned by the first finger 13 and the second finger 14 (the main portion 15 and the branch portion 16).
- a total of four inner cell regions 7 are formed, one at each corner of the intersection formed by the main portion 15 of the second finger 14 and the central branch 16.
- An annular outer cell region 45 is formed along the periphery of the active region 2 between the periphery of the active region 2 and the gate finger 5.
- the source metal 43 is formed so as to cover almost the entire inner and outer cell regions 7 and 45.
- a total of four openings 42 are formed in the passivation film 40 so that one source pad 6 is disposed in each inner cell region 7.
- FIG. 2 is an enlarged view of a region surrounded by a one-dot chain line II in FIG. That is, it is an enlarged view of the gate pad 4 of the semiconductor device 1 and its vicinity region.
- FIG. 2 for the sake of clarity, some of the elements that are not exposed on the outermost surface of the semiconductor device 1 in actual plan view are indicated by solid lines.
- a plurality of transistor cells 18 are arranged in the inner and outer cell regions 7 and 45 defined by the gate fingers 5 (pad peripheral portion 12, first finger 13 and second finger 14). Yes.
- the plurality of transistor cells 18 are arranged in a matrix form in a plan view in each of the inner and outer cell regions 7 and 45.
- the plurality of transistor cells 18 are aligned in accordance with the shape of the gate finger 5.
- the plurality of transistor cells 18 are bent and aligned according to the shape of the corner of the pad peripheral portion 12, and are aligned linearly according to the shape of the main portion 15 of the linear second finger 14. .
- the source metal 43 is formed so as to cover the plurality of transistor cells 18.
- each transistor cell 18 is not limited to a square shape, and may be, for example, a circular shape, a triangular shape, a hexagonal shape, or the like.
- a part of the gate electrode 19 is formed in a lower region of the first finger 13 and the second finger 14 and faces the first finger 13 and the second finger 14 as a contact portion.
- a portion formed in the lower region of the gate electrode 19 is represented by a hatched region.
- the gate electrodes 19 in the inner cell regions 7 adjacent to each other are continuous via the gate electrodes 19 that cross the second fingers 14 below.
- the continuous form of the gate electrode 19 is the same between the inner cell region 7 and the outer cell region 45 adjacent to the gate metal 44. That is, the gate electrodes 19 in these regions are continuous via the gate electrode 19 that crosses the first finger 13 below.
- the first finger 13 and the second finger 14 are connected to the gate electrode 19 disposed in the lower region by the gate contact 20, respectively.
- the gate contact 20 is linearly formed along the longitudinal direction of each finger at the center of the finger spaced apart from each side edge of the first finger 13 and the second finger 14.
- a plurality of built-in resistors 21 are arranged below the gate metal 44. It is preferable that the plurality of built-in resistors 21 have symmetry with respect to the arrangement of the plurality of built-in resistors 21 by disposing the plurality of built-in resistors 21 at substantially equal distances from the center of gravity of the planar shape of the gate metal 44. In this embodiment, the plurality of built-in resistors 21 are arranged one by one at each corner of the gate metal 44 that is equidistant from the center of gravity G of the gate metal 44 that is rectangular in plan view. Thereby, symmetry is given to the four built-in resistors 21.
- the two built-in resistors 21 may be arranged one by one at two corners of the gate metal 44 in a diagonal relationship, or in a lateral relationship.
- the gate metal 44 may be arranged so as to face each other on two sides.
- two built-in resistors 21 may be arranged at both ends of the diameter of the gate metal 44, or the gate metal 44 may be seen in plan view.
- the three built-in resistors 21 may be arranged one by one at the three corners of the gate metal 44.
- Each built-in resistor 21 is formed so as to cross the annular gap region 26 between the gate metal 44 and the gate finger 5 (pad peripheral portion 12). Thereby, the built-in resistor 21 is opposed to each of the gate metal 44 and the gate finger 5.
- the gate metal 44 and the gate finger 5 (pad peripheral portion 12) are respectively formed by a pad side contact 22 and a cell side contact 23 as an example of the contact via of the present invention with respect to the built-in resistor 21 arranged in the lower region. It is connected.
- the four built-in resistors 21 extend from below the peripheral portions 24 of the two sides of the gate metal 44 having the opposite side relationship to the outside in the direction orthogonal to the sides and to below the pad peripheral portion 12. Yes.
- Each built-in resistor 21 is formed in a square shape in plan view, and has a size of 200 ⁇ m ⁇ or less (200 ⁇ m ⁇ 200 ⁇ m or less), for example. Practically, if the size of the built-in resistor 21 is 200 ⁇ m ⁇ or less, the area of the region sacrificed for the built-in resistor 21 in the region on the SiC epitaxial layer 28 (see FIG. 3B) can be reduced. Space can be saved.
- pad side contact 22 and the cell side contact 23 are formed in straight lines parallel to each other along the sides of the gate metal 44 and the pad peripheral portion 12, respectively.
- the built-in resistor 21 is disposed below the peripheral edge 24 avoiding the central portion of the gate metal 44, and further, the upper region of the region where the built-in resistor 21 is disposed is covered with a passivation film 40, thereby the central portion of the gate metal 44.
- the gate pad 4 as a wire region of the present invention surrounded by the built-in resistor 21 is secured.
- the gate pad 4 is an area to which a bonding wire is connected.
- each corner of the gate metal 44 where the built-in resistor 21 is disposed is selectively covered with the passivation film 40, and the other part of the gate metal 44 is exposed from the opening 41.
- the gate pad 4 having a square shape in plan view with each corner portion recessed inward is exposed on the outermost surface of the semiconductor device 1.
- FIGS. 3a and 3b are enlarged views of a region surrounded by a two-dot chain line III in FIG. 2, wherein FIG. 3a shows a plan view, and FIG. 3b shows the semiconductor device 1 along a cutting line IIIb-IIIb in FIG. 3a.
- Sectional drawing when cut is shown. 3a and 3b, for the sake of clarity, the scale of each component may be different from that in FIGS. 1 and 2, and the scale of each component may be different between FIGS. 3a and 3b. is there.
- FIGS. 3a and 3b for the sake of clarity, some of the elements that are not exposed on the outermost surface of the semiconductor device 1 in actual plan view are indicated by solid lines.
- the semiconductor device 1 includes a SiC substrate 27 and a SiC epitaxial layer 28.
- the SiC epitaxial layer 28 is laminated on the SiC substrate 27, and this laminated structure is shown as an example of the SiC semiconductor layer of the present invention.
- the SiC substrate 27 and the SiC epitaxial layer 28 are n + type and n ⁇ type SiC, respectively.
- the impurity concentration of the n + -type SiC substrate 27 is, for example, 1 ⁇ 10 17 cm ⁇ 3 to 1 ⁇ 10 21 cm ⁇ 3 .
- the impurity concentration of n ⁇ type SiC epitaxial layer 28 is, for example, 1 ⁇ 10 14 cm ⁇ 3 to 1 ⁇ 10 17 cm ⁇ 3 .
- the n-type impurity for example, N (nitrogen), P (phosphorus), As (arsenic), or the like can be used (hereinafter the same).
- a plurality of transistor cells 18 are formed on the surface portion of the SiC epitaxial layer 28.
- the plurality of transistor cells 18 include a p ⁇ type body region 29, an n + type source region 30 selectively formed in an inner region spaced from the periphery of the p ⁇ type body region 29, and an n + type source.
- a p + type body contact region 31 selectively formed in an inner region spaced from the periphery of region 30.
- the n ⁇ -type portion of the SiC epitaxial layer 28 serves as a common drain region for the plurality of transistor cells 18.
- an n + type source region 30 is formed so as to surround the p + type body contact region 31 except for the transistor cell 18 along the pad peripheral portion 12 (gate finger 5). Further, a p ⁇ type body region 29 is formed so as to surround the n + type source region 30. In the p ⁇ type body region 29, an annular region surrounding the n + type source region 30 is a channel region 32 where a channel is formed when the semiconductor device 1 is turned on. Although not shown in FIGS. 3a and 3b, the plurality of transistor cells 18 in the outer cell region 45 have the same configuration.
- transistor cell 18 along pad peripheral portion 12 gate finger 5
- p ⁇ type body region 29 and p + type body contact region 31 become p ⁇ type region 34 and p + type region 33 described later, respectively. Electrically connected.
- the impurity concentration of p ⁇ type body region 29 is, for example, 1 ⁇ 10 14 cm ⁇ 3 to 1 ⁇ 10 19 cm ⁇ 3
- the impurity concentration of n + type source region 30 is, for example, 1 ⁇ 10 17 cm ⁇ . is 3 ⁇ 1 ⁇ 10 21 cm -3
- the impurity concentration of the p + -type body contact region 31 is, for example, 1 ⁇ 10 19 cm -3 ⁇ 1 ⁇ 10 21 cm -3.
- ap ⁇ type body region 29 is formed on the surface portion of SiC epitaxial layer 28 by ion implantation. Thereafter, n + -type source region 30 and p + -type body contact region 31 are formed by sequentially implanting n-type impurities and p-type impurities into the surface portion of p ⁇ -type body region 29. Thereby, the transistor cell 18 composed of the regions 29 to 31 is formed.
- the p-type impurity for example, B (boron), Al (aluminum) or the like can be used (hereinafter the same).
- the p ⁇ -type region 34 is formed on the surface portion of the SiC epitaxial layer 28. Is formed.
- a p + type region 33 is formed on the surface portion of the p ⁇ type region 34.
- the p + -type region 33 selectively exposes the p ⁇ -type portion of the p ⁇ -type region 34 to the SiC surface in the region facing the built-in resistor 21 of the SiC epitaxial layer 28, and in other regions, the p + -type region 33 It is formed over almost the entire lower region of the gate metal 44 and the like so that the p + type portion is selectively exposed on the SiC surface. That is, the gate metal 44 and the gate finger 5 face the p ⁇ type portion in the region where the internal resistor 21 is disposed, but face the p + type portion in most other regions. Yes.
- the p + -type region 33 and the p ⁇ -type region 34 are formed so as to extend below the source metal 43, respectively.
- the source metal 43 (in this embodiment, the portion outside the source pad 6) is formed.
- the p + type body contact region 31 and the p ⁇ type body region 29 are integrally connected.
- the p + type body contact region 31 and the p + type region 33 of the transistor cell 18 along the pad peripheral portion 12 (gate finger 5) are indicated by hatched regions.
- the p + type body contact region 31 is fixed to the ground potential together with the source metal 43, whereby the p + type region 33 is stabilized at 0V. Therefore, it is preferable that most of the gate metal 44 and the gate finger 5 are opposed to the p + type region 33 as in this embodiment.
- the p + -type region 33 and the p ⁇ -type region 34 are formed in the same process as the p + -type body contact region 31 and the p ⁇ -type body region 29, respectively, and the impurity concentration and depth thereof are also the same.
- a gate insulating film 35 as an example of the insulating film of the present invention is formed on the surface of the SiC epitaxial layer 28.
- the gate insulating film 35 is made of an insulating material such as silicon oxide, and has a thickness of 0.001 ⁇ m to 1 ⁇ m, for example.
- the gate insulating film 35 is a common insulating film for insulating the gate electrode 19 and the built-in resistor 21 from the SiC epitaxial layer 28.
- the gate electrode 19 and the built-in resistor 21 are formed on the gate insulating film 35.
- the gate electrode 19 is formed so as to face the channel region 32 of each transistor cell 18 with the gate insulating film 35 interposed therebetween.
- the built-in resistor 21 is formed so as to face the exposed p ⁇ type portion of the p ⁇ type region 34 with the gate insulating film 35 interposed therebetween.
- Both the gate electrode 19 and the built-in resistor 21 are made of p-type polysilicon and may be formed in the same process.
- the gate electrode 19 and the built-in resistor 21 contain B (boron) as a p-type impurity.
- B (boron) -containing polysilicon has a larger specific resistance value than phosphorus (P) -containing polysilicon generally used in Si semiconductor devices. Accordingly, the boron-containing polysilicon (built-in resistor 21) requires a smaller area than the phosphorus-containing polysilicon even when the same resistance value is realized. Therefore, the area occupied by the built-in resistor 21 on the SiC epitaxial layer 28 can be reduced, so that the space can be effectively used.
- the concentration of the p-type impurity contained in the polysilicon can be appropriately changed according to the design resistance values of the gate electrode 19 and the built-in resistor 21.
- the concentration is set so that the sheet resistance of the built-in resistor 21 is 10 ⁇ / ⁇ or more. If the sheet resistance of the built-in resistor 21 is 10 ⁇ / ⁇ or more in practice, the resistance value of the built-in resistor 21 as a whole does not increase, and the resistance value varies among the plurality of semiconductor devices 1 without increasing the area of the built-in resistor 21. You can make it bigger than you can. For example, when the variation in resistance value is 0.1 ⁇ to 20 ⁇ , the resistance value of the built-in resistor 21 can be 2 ⁇ to 40 ⁇ with a small area.
- the total resistance value of the gate electrode 19 and the resistance value of the built-in resistor 21 is preferably 4 ⁇ to 50 ⁇ .
- the thickness of the gate electrode 19 and the built-in resistor 21 is preferably 2 ⁇ m or less. By setting the thickness of the built-in resistor 21 to 2 ⁇ m or less, the resistance value of the entire built-in resistor 21 can be easily made larger than the variation in resistance value among the plurality of semiconductor devices 1. Conversely, if the built-in resistor 21 is too thick, it cannot be said that the resistance value is too low.
- An interlayer film 36 is formed on the gate insulating film 35 so as to cover the gate electrode 19 and the built-in resistor 21.
- the interlayer film 36 is made of an insulating material such as silicon oxide, and has a thickness of 0.1 ⁇ m to 5 ⁇ m, for example.
- the interlayer film 36 is formed so as to enter a region (first region) in which the gate electrode 19 and the built-in resistor 21 are not disposed in the region on the gate insulating film 35.
- the distance between the SiC epitaxial layer 28 and the gate metal 44 (thickness T of the insulating film) can be increased in the region where the built-in resistor 21 is not disposed, so that the capacitance between them can be reduced.
- the pad side contact 22 and the cell side contact 23 are formed so as to penetrate through the interlayer film 36.
- the pad side contact 22 and the cell side contact 23 are formed of metal vias integrally formed with the gate metal 44 and the gate finger 5 (pad peripheral portion 12), respectively.
- a source contact 46 is formed in the interlayer film 36 so as to penetrate the n + type source region 31 and the p + type body contact region 31 from the source metal 43.
- the source contact 46 is made of a metal via formed integrally with the source metal 43.
- the gate metal 44, the gate finger 5, and the source metal 43 are formed with a space therebetween.
- a passivation film 40 is formed on the interlayer film 36 so as to cover the gate metal 44, the gate finger 5, and the source metal 43.
- a passivation film 40 openings 41 and 42 that expose part of the gate metal 44 and the source metal 43 are formed.
- the polysilicon resistor (built-in resistor 21) is interposed between the gate metal 44 and the gate finger 5 (pad peripheral portion 12). ing. That is, the built-in resistor 21 is interposed in the middle of the current path that continues from the outside to the plurality of transistor cells 18.
- the resistance value of the built-in resistor 21 can be made dominant in the resistance value (gate resistance) obtained by adding the resistance value of the gate electrode 19 and the resistance value of the built-in resistor 21. it can. Therefore, even when a plurality of semiconductor devices 1 having variations in the resistance value of the gate electrode 19 are connected in parallel and used, the resistance value of the built-in resistor 21 can be relatively increased by making the resistance value larger than the variation. Current flow into the semiconductor device 1 having a low resistance value of the electrode 19 can be restricted. As a result, the generation of noise during use can be reduced.
- the polysilicon constituting the built-in resistor 21 is a material whose resistance value can be easily controlled by impurity implantation or the like, and its processing is established by conventional semiconductor manufacturing techniques. Accordingly, when the built-in resistor 21 is introduced, it is possible to avoid the semiconductor device 1 itself and the structure of the module including the semiconductor device 1 from becoming complicated.
- the built-in resistor 21 may vary in size and thickness due to variations in processing accuracy (such as etching dimensions) when the semiconductor device 1 is manufactured. Compared to the above, the processing dimension is small. Therefore, the variation in the built-in resistor 21 hardly causes the generation of noise.
- the built-in resistor 21 is connected to the gate metal 44 below the gate metal 44, the flow of gate current can be restricted at the entrance of the current path that continues from the outside to the plurality of transistor cells 18. Thereby, it is possible to prevent an inrush current from flowing only to the specific transistor cell 18.
- FIG. 2 consider a case where the built-in resistor 21 is formed in the middle of the first finger 13 and the second finger 14 of the gate finger 5 as a detour of these fingers 13 and 14.
- an inrush current may flow from the fingers 13 and 14 to the gate electrode 19 through the gate contact 20 before reaching the built-in resistor 21.
- the gate current can be limited at the entrance of the current path as in this embodiment, variations in switching speed among the plurality of transistor cells 18 can be reduced.
- the built-in resistors 21 are arranged with symmetry. This feature can also reduce the variation in switching speed among the plurality of transistor cells 18.
- a region facing the built-in resistor 21 is a p ⁇ -type region 34 having an impurity concentration of 1 ⁇ 10 19 cm ⁇ 3 or less. Therefore, the dielectric breakdown of the gate insulating film 35 can be satisfactorily suppressed. Furthermore, since the p ⁇ type region is less likely to accumulate carriers than the n type region, the capacitance between the built-in resistor 21 and the p ⁇ type region 34 facing each other with the gate insulating film 35 interposed therebetween may be reduced. it can.
- the gate metal 44 and the built-in resistor 21 are connected by a pad-side contact 22 made of a metal via. Therefore, the built-in resistor 21 contributes to the current path from the outside to the plurality of transistor cells 18 by changing the position of the pad side contact 22 along the surface of the SiC epitaxial layer 28 or changing the diameter of the via. You can easily adjust the resistance value.
- the distance from the contact position with respect to the built-in resistor 21 to the pad peripheral portion 12 can be changed from D 1 to D only by bringing the pad side contact 22 closer to the pad peripheral portion 12 as shown by the broken line in FIG. It can be easily shortened to 2 . Thereby, the resistance value of the built-in resistor 21 can be reduced. Conversely, the resistance value of the built-in resistor 21 can be increased if the distance from the pad peripheral portion 12 is increased. Further, the resistance value of the current path toward the built-in resistor 21 can be increased only by making the via diameter smaller than that of the pad side contact 22 as in the pad side contact 38 shown by a broken line in FIG. On the contrary, if the via diameter is increased, the resistance value of the path can be reduced.
- the transistor cell 18 is a MOSFET cell having a planar gate structure
- the transistor cell 18 may be a MOSFET cell having a trench gate structure as shown in FIG.
- the gate electrode 19 is embedded in the gate trench 39 formed between each of the plurality of transistor cells 18 via the gate insulating film 35.
- the transistor cell 18 may be an IGBT cell having a planar gate structure or a trench gate structure.
- a p + type SiC substrate 27 may be used instead of the n + type SiC substrate 27.
- the built-in resistor 21 does not need to be embedded in the interlayer film 36 below the gate metal 44.
- a polysilicon wiring connected to the gate metal 44 and the gate finger 5 is formed on the surface of the interlayer film 36. It may be formed as a built-in resistor of the invention.
- a material of the built-in resistor 21 instead of polysilicon, a material having a resistance value equal to or larger than that of the gate metal 44 and the gate finger 5 (for example, Al (aluminum), AlCu (aluminum-copper alloy), Metal wiring such as Cu (copper) may be used. Even if the built-in resistor 21 is a metal, the distance between the gate metal 44 and the gate finger 5 can be increased. Therefore, the total resistance value of the gate electrode 19 and the built-in resistor 21 can be increased. it can.
- the built-in resistor 21 does not have to be formed below the gate metal 44, and may be formed below the gate finger 5, for example.
- the built-in resistor 21 may be linear along a part of the peripheral edge 24 of the gate metal 44 or may be annular along the entire periphery of the peripheral edge 24 of the gate metal 44.
- the conductivity type of each semiconductor portion of the semiconductor device 1 described above may be employed.
- the p-type portion may be n-type and the n-type portion may be p-type.
- FIG. 5 is an electric circuit diagram showing an electric circuit of a module to which the semiconductor device according to one embodiment of the present invention is applied.
- the module 100 includes a plurality of semiconductor devices (chips) 101 to 104, a drain terminal 105, a source terminal 106, and a gate terminal 107.
- Each of the semiconductor devices 101 to 104 is composed of the semiconductor device 1 shown in FIGS.
- Each of the semiconductor devices 101 to 104 may be composed of the semiconductor device shown in FIG.
- the plurality of semiconductor devices 101 to 104 are connected in parallel.
- Each of the semiconductor devices 101 to 104 includes a plurality of transistor cells 18 (see FIGS. 2, 3a, and 3b) connected in parallel and four built-in resistors 41 (FIGS. 2, 3a, and 3b) connected in parallel. Reference).
- a plurality of transistor cells 18 connected in parallel are represented by one transistor cell Tr, and four built-in resistors 41 connected in parallel are represented by one resistor R.
- the gate electrode of each of the semiconductor devices 101 to 104 is connected to the gate terminal 107 of the module 100 via a built-in resistor R built therein.
- the drain electrodes of the semiconductor devices 101 to 104 are connected to the drain terminal 105 of the module 100.
- the source electrodes of the semiconductor devices 101 to 104 are connected to the source end 106 of the module 100.
- each of the semiconductor devices 101 to 104 includes a built-in resistor R having a resistance value larger than the gate resistance in each of the semiconductor devices 101 to 104. Therefore, the module 100 has a simpler module structure than the case where an external gate resistor having a resistance value larger than the gate resistance in each of the semiconductor devices 101 to 104 is provided in each of the semiconductor devices 101 to 104. Become.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Physics & Mathematics (AREA)
- Geometry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Junction Field-Effect Transistors (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
2 アクティブ領域
4 ゲートパッド
5 ゲートフィンガー
7 内側セル領域
12 パッド周辺部
13 第1フィンガー
14 第2フィンガー
15 主部位
16 枝部
18 トランジスタセル
19 ゲート電極
20 ゲートコンタクト
21 内蔵抵抗
22 パッド側コンタクト
23 セル側コンタクト
24 周縁部
27 SiC基板
28 SiCエピタキシャル層
29 p-型ボディ領域
30 n+型ボディ領域
31 p+型ボディコンタクト領域
32 チャネル領域
33 p+型領域
34 p-型領域
35 ゲート絶縁膜
36 層間膜
37 パッド側コンタクト
38 パッド側コンタクト
39 ゲートトレンチ
44 ゲートメタル
Claims (28)
- SiC半導体層と、
前記SiC半導体層に形成され、所定の制御電圧によってオン/オフ制御される複数のセルと、
オン時にチャネルが形成される前記セルのチャネル領域に対向する制御電極と、
外部との電気接続のために最表面に露出しており、前記制御電極と物理的に分離されているが前記制御電極に電気的に接続された制御パッドと、
前記制御パッドよりも下方に配置され、前記制御パッドと前記制御電極とを電気的に接続するポリシリコンからなる内蔵抵抗とを含む、半導体装置。 - 前記制御パッドは、空間に周囲を取り囲まれて独立して形成されており、
前記内蔵抵抗は、層間膜を介して前記制御パッドの下方領域に配置されている、請求項1に記載の半導体装置。 - 前記内蔵抵抗は、前記制御パッドの下方領域に選択的に配置されており、
前記制御パッドの下方領域のうち前記内蔵抵抗が配置されていない第1領域には、前記層間膜が埋設されている、請求項2に記載の半導体装置。 - 前記内蔵抵抗と前記SiC半導体層との間に配置された絶縁膜をさらに含み、
前記第1領域には、前記絶縁膜の延長部で構成された膜が前記層間膜と前記SiC半導体層との間に配置されている、請求項3に記載の半導体装置。 - 前記SiC半導体層において、前記絶縁膜を挟んで前記内蔵抵抗に対向する領域には、1×1019cm-3以下の濃度を有する不純物領域が選択的に形成されている、請求項4に記載の半導体装置。
- 前記制御パッドの表面には、ボンディングワイヤが接続されるワイヤ領域が選択的に形成されており、
前記内蔵抵抗は、前記SiC半導体層の法線方向から見た平面視において、前記ワイヤ領域を回避した領域に選択的に配置されている、請求項2~5のいずれか一項に記載の半導体装置。 - 前記内蔵抵抗は、前記制御パッドの周縁部の下方に配置されており、
前記ワイヤ領域は、前記周縁部に取り囲まれた前記制御パッドの中央部に形成されている、請求項6に記載の半導体装置。 - 前記層間膜を貫通し、前記制御パッドと前記内蔵抵抗とを電気的に接続するコンタクトビアとを含む、請求項2~7のいずれか一項に記載の半導体装置。
- 前記内蔵抵抗は、前記SiC半導体層の法線方向から見た平面視において、互いに対称性を持って複数配置されている、請求項1~8のいずれか一項に記載の半導体装置。
- 前記制御電極は、p型のポリシリコンからなる、請求項1~9のいずれか一項に記載の半導体装置。
- 前記制御電極は、p型不純物としてB(ホウ素)を含んでいる、請求項10に記載の半導体装置。
- 前記内蔵抵抗の抵抗値は、2Ω~40Ωである、請求項1~11のいずれか一項に記載の半導体装置。
- 前記制御電極の抵抗値および前記内蔵抵抗の抵抗値を合計した抵抗値は、4Ω~50Ωである、請求項1~12のいずれか一項に記載の半導体装置。
- 前記内蔵抵抗のシート抵抗は、10Ω/□以上である、請求項1~13のいずれか一項に記載の半導体装置。
- 前記SiC半導体層の法線方向から見た平面視において前記内蔵抵抗の大きさは、1つ当たり200μm□以下である、請求項1~14のいずれか一項に記載の半導体装置。
- 前記内蔵抵抗の厚さは、2μm以下である、請求項1~15のいずれか一項に記載の半導体装置。
- 前記制御パッドと同様に前記半導体装置の最表面に配置され、所定の領域を区画するように前記制御パッドから延びるフィンガーをさらに含み、
前記複数のセルは、前記フィンガーで区画された領域に配列されており、
前記内蔵抵抗は、前記制御パッドと前記フィンガーとを接続している、請求項1~16のいずれか一項に記載の半導体装置。 - 前記フィンガーは、メタル配線からなる、請求項17に記載の半導体装置。
- 前記メタル配線は、Alからなる、請求項18に記載の半導体装置。
- 前記メタル配線は、AlCuからなる、請求項18に記載の半導体装置。
- 前記メタル配線は、Cuからなる、請求項18に記載の半導体装置。
- 前記セルがMOSFETセルを構成しており、
前記制御パッドは、前記MOSFETセルにゲート電圧を与えるためのゲートパッドを含む、請求項1~21のいずれか一項に記載の半導体装置。 - 前記MOSFETセルは、プレーナゲート構造を含む、請求項22に記載の半導体装置。
- 前記MOSFETセルは、トレンチゲート構造を含む、請求項22または23に記載の半導体装置。
- 前記セルがIGBTセルを構成しており、
前記制御パッドは、前記IGBTセルゲート電圧を与えるためのゲートパッドを含む、請求項1~21のいずれか一項に記載の半導体装置。 - SiC半導体層と、
外部との電気接続のために最表面に露出した制御パッドと、
所定の領域を区画するように前記制御パッドから延び、前記制御パッドに電気的に接続されたフィンガーと、
前記SiC半導体層において、前記フィンガーで区画された領域に配列され、前記制御パッドからの制御電圧によってオン/オフ制御される複数のセルと、
オン時にチャネルが形成される前記セルのチャネル領域に対向する制御電極と、
前記制御パッドおよび前記フィンガーよりも下方に配置され、前記制御パッドと前記フィンガーとを接続し、前記フィンガーと同じがそれよりも大きい抵抗値を有する材料からなる内蔵抵抗とを含む、半導体装置。 - 前記内蔵抵抗は、メタルからなる、請求項26に記載の半導体装置。
- SiC半導体層と、
前記SiC半導体層に形成され、所定の制御電圧によってオン/オフ制御される複数のセルと、
オン時にチャネルが形成される前記セルのチャネル領域に対向する制御電極と、
外部との電気接続のために最表面に露出しており、前記制御電極と物理的に分離されているが前記制御電極に電気的に接続された制御パッドと、
前記制御パッドと前記制御電極とを電気的に接続するポリシリコンからなる内蔵抵抗とを含む、半導体装置。
Priority Applications (13)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP19215868.1A EP3644363B1 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| EP14865393.4A EP3076431B1 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| CN201910879948.1A CN110634825B (zh) | 2013-11-28 | 2014-11-26 | 半导体装置 |
| US15/039,725 US9917102B2 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| EP22199701.8A EP4141953B1 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| JP2015550968A JP6595915B2 (ja) | 2013-11-28 | 2014-11-26 | 半導体装置 |
| CN201480065081.1A CN106415837B (zh) | 2013-11-28 | 2014-11-26 | 半导体装置 |
| EP25178310.6A EP4583666A3 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| US15/883,690 US10438971B2 (en) | 2013-11-28 | 2018-01-30 | Semiconductor device |
| US16/555,843 US10886300B2 (en) | 2013-11-28 | 2019-08-29 | Semiconductor device |
| US17/109,676 US11367738B2 (en) | 2013-11-28 | 2020-12-02 | Semiconductor device |
| US17/748,633 US11908868B2 (en) | 2013-11-28 | 2022-05-19 | Semiconductor device |
| US18/414,540 US20240153955A1 (en) | 2013-11-28 | 2024-01-17 | Semiconductor device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2013246474 | 2013-11-28 | ||
| JP2013-246474 | 2013-11-28 |
Related Child Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/039,725 A-371-Of-International US9917102B2 (en) | 2013-11-28 | 2014-11-26 | Semiconductor device |
| US15/883,690 Division US10438971B2 (en) | 2013-11-28 | 2018-01-30 | Semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2015080162A1 true WO2015080162A1 (ja) | 2015-06-04 |
Family
ID=53199101
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2014/081273 Ceased WO2015080162A1 (ja) | 2013-11-28 | 2014-11-26 | 半導体装置 |
Country Status (5)
| Country | Link |
|---|---|
| US (6) | US9917102B2 (ja) |
| EP (4) | EP3644363B1 (ja) |
| JP (6) | JP6595915B2 (ja) |
| CN (2) | CN106415837B (ja) |
| WO (1) | WO2015080162A1 (ja) |
Cited By (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2018061009A (ja) * | 2016-09-30 | 2018-04-12 | ローム株式会社 | 半導体装置および半導体パッケージ |
| JP2019068035A (ja) * | 2017-09-28 | 2019-04-25 | 三菱電機株式会社 | 炭化珪素半導体装置 |
| JP2020150179A (ja) * | 2019-03-14 | 2020-09-17 | 富士電機株式会社 | 半導体装置 |
| US11158713B2 (en) | 2018-09-11 | 2021-10-26 | Fuji Electric Co., Ltd. | Semiconductor device |
| JP2022051466A (ja) * | 2020-09-18 | 2022-03-31 | 株式会社東芝 | 半導体装置 |
| US11557587B2 (en) | 2016-09-30 | 2023-01-17 | Rohm Co., Ltd. | Semiconductor device and semiconductor package |
| DE112021002007T5 (de) | 2020-03-30 | 2023-01-26 | Sumitomo Electric Industries, Ltd. | Transistor und Halbleitervorrichtung |
| JP2023017246A (ja) * | 2021-07-26 | 2023-02-07 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2023075028A (ja) * | 2021-11-18 | 2023-05-30 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP2024508422A (ja) * | 2021-03-01 | 2024-02-27 | ウルフスピード インコーポレイテッド | 抵抗値のばらつきの少ないゲート抵抗器を有する半導体デバイス |
| JP2024063244A (ja) * | 2020-09-17 | 2024-05-10 | ローム株式会社 | 半導体装置 |
| WO2025142732A1 (ja) * | 2023-12-28 | 2025-07-03 | ローム株式会社 | 半導体装置 |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP3644363B1 (en) | 2013-11-28 | 2022-11-09 | Rohm Co., Ltd. | Semiconductor device |
| DE102015120747B4 (de) * | 2015-11-30 | 2020-10-22 | Infineon Technologies Austria Ag | Transistorbauelement mit erhöhter gate-drain-kapazität |
| US10403623B2 (en) * | 2017-07-06 | 2019-09-03 | General Electric Company | Gate networks having positive temperature coefficients of resistance (PTC) for semiconductor power conversion devices |
| US10665713B2 (en) * | 2017-09-28 | 2020-05-26 | Mitsubishi Electric Corporation | Silicon carbide semiconductor device |
| EP3531457B1 (en) * | 2018-02-26 | 2022-07-20 | Infineon Technologies Austria AG | Transistor device with gate resistor |
| DE112019005478T5 (de) * | 2018-11-02 | 2021-08-19 | Rohm Co., Ltd. | Halbleitereinheit, halbleiterbauteil, batterieeinheit und fahrzeug |
| JP7139232B2 (ja) * | 2018-12-07 | 2022-09-20 | ルネサスエレクトロニクス株式会社 | 半導体装置及び半導体装置の製造方法 |
| EP3716340A1 (en) * | 2019-03-25 | 2020-09-30 | Infineon Technologies Austria AG | Transistor device |
| FR3096832B1 (fr) * | 2019-05-28 | 2022-05-13 | St Microelectronics Rousset | Structure de transistor |
| CN111403341B (zh) * | 2020-03-28 | 2023-03-28 | 电子科技大学 | 降低窄控制栅结构栅电阻的金属布线方法 |
| JPWO2022201903A1 (ja) * | 2021-03-22 | 2022-09-29 | ||
| WO2022210367A1 (ja) * | 2021-03-29 | 2022-10-06 | ヌヴォトンテクノロジージャパン株式会社 | 半導体装置、電池保護回路、および、パワーマネージメント回路 |
| US20230023195A1 (en) * | 2021-07-22 | 2023-01-26 | Wolfspeed, Inc. | Semiconductor devices having asymmetric integrated lumped gate resistors for balanced turn-on/turn-off behavior and/or multiple spaced-apart lumped gate resistors for improved power handling |
| US11810912B2 (en) | 2021-07-22 | 2023-11-07 | Wolfspeed, Inc. | Semiconductor devices having asymmetric integrated gate resistors for balanced turn-on/turn-off behavior |
| IT202100024752A1 (it) * | 2021-09-28 | 2023-03-28 | St Microelectronics Srl | Dispositivo di potenza in carburo di silicio con resistenza integrata e relativo procedimento di fabbricazione |
| US20230120729A1 (en) * | 2021-10-15 | 2023-04-20 | Wolfspeed, Inc. | Power semiconductor devices including multiple gate bond pads |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000294770A (ja) * | 1999-04-09 | 2000-10-20 | Rohm Co Ltd | 半導体装置 |
| JP2003197914A (ja) * | 2001-12-28 | 2003-07-11 | Fuji Electric Co Ltd | 半導体装置 |
| JP2008270492A (ja) * | 2007-04-19 | 2008-11-06 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| JP2010153636A (ja) * | 2008-12-25 | 2010-07-08 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| JP2010238885A (ja) | 2009-03-31 | 2010-10-21 | Renesas Electronics Corp | 半導体装置とその製造方法 |
| WO2011045834A1 (ja) * | 2009-10-14 | 2011-04-21 | 三菱電機株式会社 | 電力用半導体装置 |
Family Cites Families (43)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0758781B2 (ja) * | 1985-10-24 | 1995-06-21 | 三菱電機株式会社 | 電界効果型半導体装置 |
| JPS62224074A (ja) * | 1986-03-26 | 1987-10-02 | Hitachi Ltd | 絶縁ゲ−ト半導体装置 |
| US4920388A (en) * | 1987-02-17 | 1990-04-24 | Siliconix Incorporated | Power transistor with integrated gate resistor |
| JPS6418267A (en) * | 1987-07-13 | 1989-01-23 | Fuji Electric Co Ltd | Semiconductor device |
| JPH01305576A (ja) * | 1988-06-03 | 1989-12-08 | Fujitsu Ltd | Mis型電界効果トランジスタ |
| JPH04186872A (ja) * | 1990-11-21 | 1992-07-03 | Nec Corp | 縦型mos電界効果トランジスタの製造方法 |
| DE19512799C2 (de) | 1995-04-05 | 1998-11-12 | Siemens Ag | Durch Feldeffekt steuerbares Halbleiterbauelement |
| JPH09219493A (ja) * | 1996-02-08 | 1997-08-19 | Hitachi Ltd | 抵抗素子及びこの製造方法並びにそれが集積された半導体装置 |
| US6236088B1 (en) * | 1997-06-30 | 2001-05-22 | Intersil Corporation | Semiconductor device gate structure for thermal overload protection |
| JPH11312786A (ja) * | 1998-04-30 | 1999-11-09 | Hitachi Ltd | 半導体集積回路 |
| JP3505461B2 (ja) * | 2000-03-03 | 2004-03-08 | 三洋電機株式会社 | 絶縁ゲート型半導体装置 |
| JP4032622B2 (ja) * | 2000-09-06 | 2008-01-16 | 株式会社日立製作所 | 半導体素子及びこれを用いた半導体装置と変換器 |
| JP3881840B2 (ja) | 2000-11-14 | 2007-02-14 | 独立行政法人産業技術総合研究所 | 半導体装置 |
| JP2002246598A (ja) * | 2001-02-15 | 2002-08-30 | Nec Yamagata Ltd | 半導体装置及びその製造方法 |
| JP4846106B2 (ja) * | 2001-02-16 | 2011-12-28 | 三菱電機株式会社 | 電界効果型半導体装置及びその製造方法 |
| JP2002353452A (ja) * | 2001-05-25 | 2002-12-06 | Toshiba Corp | 電力用半導体素子 |
| JP2002368218A (ja) * | 2001-06-08 | 2002-12-20 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| KR100446293B1 (ko) * | 2002-01-07 | 2004-09-01 | 삼성전자주식회사 | 저항체를 포함하는 반도체 소자 제조 방법 |
| JP2004172448A (ja) * | 2002-11-21 | 2004-06-17 | Renesas Technology Corp | 半導体装置 |
| JP2005228851A (ja) * | 2004-02-12 | 2005-08-25 | Mitsubishi Electric Corp | Igbtモジュール |
| KR100629357B1 (ko) * | 2004-11-29 | 2006-09-29 | 삼성전자주식회사 | 퓨즈 및 부하저항을 갖는 낸드 플래시메모리소자 형성방법 |
| KR20070013132A (ko) * | 2005-07-25 | 2007-01-30 | 삼성전자주식회사 | 박막트랜지스터 기판과 박막트랜지스터 기판의 제조방법 |
| JP2007042817A (ja) * | 2005-08-02 | 2007-02-15 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置およびその製造方法 |
| US20070176295A1 (en) * | 2006-02-01 | 2007-08-02 | International Business Machines Corporation | Contact via scheme with staggered vias |
| JP5048273B2 (ja) * | 2006-05-10 | 2012-10-17 | オンセミコンダクター・トレーディング・リミテッド | 絶縁ゲート型半導体装置 |
| US7443225B2 (en) * | 2006-06-30 | 2008-10-28 | Alpha & Omega Semiconductor, Ltd. | Thermally stable semiconductor power device |
| JP2009543324A (ja) * | 2006-07-03 | 2009-12-03 | フリースケール セミコンダクター インコーポレイテッド | 静電気放電保護装置及びそのための方法 |
| JP5132977B2 (ja) * | 2007-04-26 | 2013-01-30 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
| JP5138274B2 (ja) * | 2007-05-25 | 2013-02-06 | 三菱電機株式会社 | 半導体装置 |
| CN101578705B (zh) * | 2007-07-20 | 2012-05-30 | 松下电器产业株式会社 | 碳化硅半导体装置及其制造方法 |
| JP4442698B2 (ja) * | 2007-07-25 | 2010-03-31 | 三菱電機株式会社 | 炭化珪素半導体装置の製造方法 |
| JP2009295867A (ja) * | 2008-06-06 | 2009-12-17 | Rohm Co Ltd | 半導体装置 |
| JP2010016103A (ja) * | 2008-07-02 | 2010-01-21 | Panasonic Corp | 半導体装置 |
| JP2010087124A (ja) * | 2008-09-30 | 2010-04-15 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| US8324686B2 (en) * | 2009-01-16 | 2012-12-04 | Infineon Technologies Austria Ag | Semiconductor device and method for manufacturing |
| JP5476028B2 (ja) * | 2009-04-17 | 2014-04-23 | 株式会社日立製作所 | パワー半導体スイッチング素子のゲート駆動回路及びインバータ回路 |
| US8053809B2 (en) * | 2009-05-26 | 2011-11-08 | International Business Machines Corporation | Device including high-K metal gate finfet and resistive structure and method of forming thereof |
| US9006819B2 (en) * | 2010-04-06 | 2015-04-14 | Mitsubishi Electric Corporation | Power semiconductor device and method for manufacturing same |
| JP5755533B2 (ja) * | 2011-08-26 | 2015-07-29 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP5805585B2 (ja) | 2012-05-23 | 2015-11-04 | 日本電信電話株式会社 | 中継サーバおよび代理アクセス方法 |
| EP3010036B1 (en) * | 2013-06-14 | 2019-10-23 | Shindengen Electric Manufacturing Co., Ltd. | Method for manufacturing a semiconductor device |
| CN103367164B (zh) * | 2013-06-26 | 2015-11-11 | 株洲南车时代电气股份有限公司 | 一种栅极电极及其制备方法 |
| EP3644363B1 (en) | 2013-11-28 | 2022-11-09 | Rohm Co., Ltd. | Semiconductor device |
-
2014
- 2014-11-26 EP EP19215868.1A patent/EP3644363B1/en active Active
- 2014-11-26 EP EP22199701.8A patent/EP4141953B1/en active Active
- 2014-11-26 JP JP2015550968A patent/JP6595915B2/ja active Active
- 2014-11-26 EP EP25178310.6A patent/EP4583666A3/en active Pending
- 2014-11-26 EP EP14865393.4A patent/EP3076431B1/en active Active
- 2014-11-26 CN CN201480065081.1A patent/CN106415837B/zh active Active
- 2014-11-26 WO PCT/JP2014/081273 patent/WO2015080162A1/ja not_active Ceased
- 2014-11-26 US US15/039,725 patent/US9917102B2/en active Active
- 2014-11-26 CN CN201910879948.1A patent/CN110634825B/zh active Active
-
2018
- 2018-01-30 US US15/883,690 patent/US10438971B2/en active Active
-
2019
- 2019-07-29 JP JP2019138919A patent/JP2019197920A/ja active Pending
- 2019-08-29 US US16/555,843 patent/US10886300B2/en active Active
-
2020
- 2020-12-02 US US17/109,676 patent/US11367738B2/en active Active
-
2021
- 2021-09-21 JP JP2021152878A patent/JP7413329B2/ja active Active
-
2022
- 2022-05-19 US US17/748,633 patent/US11908868B2/en active Active
-
2023
- 2023-12-27 JP JP2023221217A patent/JP7618775B2/ja active Active
-
2024
- 2024-01-17 US US18/414,540 patent/US20240153955A1/en active Pending
-
2025
- 2025-01-08 JP JP2025003111A patent/JP2025036776A/ja active Pending
- 2025-05-28 JP JP2025089286A patent/JP7804817B2/ja active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000294770A (ja) * | 1999-04-09 | 2000-10-20 | Rohm Co Ltd | 半導体装置 |
| JP2003197914A (ja) * | 2001-12-28 | 2003-07-11 | Fuji Electric Co Ltd | 半導体装置 |
| JP2008270492A (ja) * | 2007-04-19 | 2008-11-06 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| JP2010153636A (ja) * | 2008-12-25 | 2010-07-08 | Sanyo Electric Co Ltd | 絶縁ゲート型半導体装置 |
| JP2010238885A (ja) | 2009-03-31 | 2010-10-21 | Renesas Electronics Corp | 半導体装置とその製造方法 |
| WO2011045834A1 (ja) * | 2009-10-14 | 2011-04-21 | 三菱電機株式会社 | 電力用半導体装置 |
Cited By (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2018061009A (ja) * | 2016-09-30 | 2018-04-12 | ローム株式会社 | 半導体装置および半導体パッケージ |
| US11557587B2 (en) | 2016-09-30 | 2023-01-17 | Rohm Co., Ltd. | Semiconductor device and semiconductor package |
| US12154900B2 (en) | 2016-09-30 | 2024-11-26 | Rohm Co., Ltd. | Semiconductor device and semiconductor package |
| JP2019068035A (ja) * | 2017-09-28 | 2019-04-25 | 三菱電機株式会社 | 炭化珪素半導体装置 |
| US11158713B2 (en) | 2018-09-11 | 2021-10-26 | Fuji Electric Co., Ltd. | Semiconductor device |
| JP2020150179A (ja) * | 2019-03-14 | 2020-09-17 | 富士電機株式会社 | 半導体装置 |
| US11164859B2 (en) | 2019-03-14 | 2021-11-02 | Fuji Electric Co., Ltd. | Semiconductor device |
| JP7234713B2 (ja) | 2019-03-14 | 2023-03-08 | 富士電機株式会社 | 半導体装置 |
| DE112021002007T5 (de) | 2020-03-30 | 2023-01-26 | Sumitomo Electric Industries, Ltd. | Transistor und Halbleitervorrichtung |
| US12484286B2 (en) | 2020-03-30 | 2025-11-25 | Sumitomo Electric Industries, Ltd. | Transistor and semiconductor device |
| JP2024063244A (ja) * | 2020-09-17 | 2024-05-10 | ローム株式会社 | 半導体装置 |
| JP7495583B2 (ja) | 2020-09-17 | 2024-06-04 | ローム株式会社 | 半導体装置 |
| JP2022051466A (ja) * | 2020-09-18 | 2022-03-31 | 株式会社東芝 | 半導体装置 |
| JP7471974B2 (ja) | 2020-09-18 | 2024-04-22 | 株式会社東芝 | 半導体装置 |
| US11756863B2 (en) | 2020-09-18 | 2023-09-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
| JP2024508422A (ja) * | 2021-03-01 | 2024-02-27 | ウルフスピード インコーポレイテッド | 抵抗値のばらつきの少ないゲート抵抗器を有する半導体デバイス |
| US12426341B2 (en) | 2021-03-01 | 2025-09-23 | Wolfspeed, Inc. | Semiconductor devices having gate resistors with low variation in resistance values |
| JP7743528B2 (ja) | 2021-03-01 | 2025-09-24 | ウルフスピード インコーポレイテッド | 抵抗値のばらつきの少ないゲート抵抗器を有する半導体デバイス |
| JP7658827B2 (ja) | 2021-07-26 | 2025-04-08 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2023017246A (ja) * | 2021-07-26 | 2023-02-07 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2023075028A (ja) * | 2021-11-18 | 2023-05-30 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP7798740B2 (ja) | 2021-11-18 | 2026-01-14 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| WO2025142732A1 (ja) * | 2023-12-28 | 2025-07-03 | ローム株式会社 | 半導体装置 |
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP7413329B2 (ja) | 半導体装置 | |
| CN111463279B (zh) | 半导体装置 | |
| EP2933841B1 (en) | Semiconductor device | |
| JP6600017B2 (ja) | 半導体装置 | |
| JP6956247B2 (ja) | 半導体装置 | |
| JP7261277B2 (ja) | 半導体装置 | |
| JP6896821B2 (ja) | 半導体装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 14865393 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2015550968 Country of ref document: JP Kind code of ref document: A |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 15039725 Country of ref document: US |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| REEP | Request for entry into the european phase |
Ref document number: 2014865393 Country of ref document: EP |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2014865393 Country of ref document: EP |