WO2011113271A1 - 一种半导体器件及其制造方法 - Google Patents
一种半导体器件及其制造方法 Download PDFInfo
- Publication number
- WO2011113271A1 WO2011113271A1 PCT/CN2010/077316 CN2010077316W WO2011113271A1 WO 2011113271 A1 WO2011113271 A1 WO 2011113271A1 CN 2010077316 W CN2010077316 W CN 2010077316W WO 2011113271 A1 WO2011113271 A1 WO 2011113271A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- metal layer
- work function
- gate
- layer
- resistivity
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0225—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate using an initial gate mask complementary to the prospective gate location, e.g. using dummy source and drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
Definitions
- the present invention generally relates to a method of fabricating a semiconductor device and a method of fabricating the same, and, in particular, to a method of fabricating a low resistance gate device based on a gate replacement process.
- CMOS device gate engineering with "high-k gate dielectric/metal gate” technology as the core is the most representative core process in 32/22 nanotechnology, and related materials, processes and structure studies have been carried out extensively. .
- the research on high-k gate dielectric/metal gate technology can be roughly divided into two directions, namely, the front gate process and the gate replacement process (also called the back gate process).
- the gate replacement process a typical step includes forming a dummy gate, then forming a sidewall and source/drain regions of the dummy gate, then removing the dummy gate of the device to form an opening, and then filling a metal with a different work function into the opening The gate is re-formed.
- the advantage of this process is that the gate is formed after the source and drain are generated. In this process, the gate does not need to withstand a high annealing temperature, avoiding the high thermal budget and causing possible work of the device.
- the present invention provides a method of fabricating a semiconductor device, the method comprising: providing a semiconductor substrate; forming a dummy gate stack and a spacer thereof on the substrate, and Forming a source region and a drain region in a semiconductor substrate on both sides of the dummy gate stack, the dummy gate stack including a high-k gate dielectric layer and a dummy gate; removing the dummy gate to expose the high-k gate dielectric a layer to form an opening; a bottom layer and a sidewall-shaped success function metal layer covering the opening; and a first metal layer filling the opening on the work function metal layer; An upper portion of a metal layer is removed; a second metal layer is filled in the opening.
- the first metal layer and the second metal layer may be formed by selecting an element from the group consisting of: Al, Ti, Ta, W, Cu, and combinations thereof.
- the underlying high-k gate dielectric layer can be further removed and a high-k gate dielectric layer can be re-deposited. The benefit of this is to avoid damage to the high-k gate dielectric layer when the dummy gate is removed.
- the present invention also provides a semiconductor device, wherein the device comprises: a semiconductor substrate; a gate stack formed on the semiconductor substrate; and a sidewall; a source region formed in the semiconductor substrate on both sides of the gate stack And a drain region; wherein a lower portion of the gate stack includes: a high-k gate dielectric layer; a work function metal layer formed on the high-k gate dielectric layer; and a first metal layer formed on the work function metal layer Wherein the bottom and sidewalls of the first metal layer are covered by the work function metal layer; wherein the upper portion of the gate stack includes a second metal layer formed on the first metal layer and the work function metal layer.
- the first metal layer and the second metal layer may be formed by selecting an element from the group consisting of: Al, Ti, Ta, W, Cu, and combinations thereof.
- the work function metal layer and the first metal layer are partially removed, and the removed portion is replaced by another low resistivity second metal.
- the layer is formed instead, which greatly reduces the resistivity of the gate electrode, thereby effectively improving the AC characteristics of the device.
- FIG. 1 shows a flow chart of a method of fabricating a semiconductor device in accordance with an embodiment of the present invention
- FIGS. 2-11 illustrate schematic views of various stages of fabrication of a semiconductor device in accordance with an embodiment of the present invention.
- the present invention generally relates to methods of fabricating semiconductor devices.
- the following disclosure provides many different embodiments or examples for implementing different structures of the present invention.
- the components and arrangements of the specific examples are described below. Of course, they are merely examples and are not intended to limit the invention.
- the present invention may repeat reference numerals and/or letters in different examples. This repetition is for the purpose of simplification and clarity, and does not in itself indicate the relationship between the various embodiments and/or arrangements discussed.
- the invention provides examples of various specific processes and materials, but one of ordinary skill in the art will recognize the applicability of other processes and/or the use of other materials.
- the structure of the first feature described below "on" the second feature may include embodiments in which the first and second features are formed in direct contact, and may include additional features formed between the first and second features. Embodiments such that the first and second features may not be in direct contact.
- a semiconductor substrate 200 is provided, with reference to FIG.
- the substrate 200 includes a silicon substrate (e.g., a wafer) in a crystal structure.
- the substrate 200 can include various doping configurations in accordance with design requirements well known in the art (e.g., p-type or n-type substrates).
- the substrate 200 of other examples may also include other basic semiconductors such as germanium and diamond.
- substrate 200 may comprise a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide or indium telluride.
- substrate 200 can optionally include an epitaxial layer that can be altered by stress to enhance performance, and can include a silicon-on-insulator (SOI) structure.
- SOI silicon-on-insulator
- a dummy gate stack 300 and sidewall spacers 208 are formed on the substrate, and source and drain regions 210 are formed in the semiconductor substrate 200 on both sides of the dummy gate stack 300, the dummy gate stack 300 A high-k gate dielectric layer 202 and a dummy gate 204 are included, as shown in FIG.
- the device structure shown in Figure 5 is an intermediate structure forming the device structure of the present invention and can be formed by conventional process steps, materials, and equipment, as will be apparent to those skilled in the art.
- the high-k gate dielectric layer 202 may comprise a high-k dielectric material (eg, a material having a high dielectric constant compared to silicon oxide).
- high k dielectric materials include, for example, bismuth based materials such as HfO 2 , HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, combinations thereof, and/or other suitable materials.
- the dummy gate 204 can be, for example, polysilicon. In this embodiment, The dummy gate 204 includes amorphous silicon.
- Gate dielectric layer 202 and dummy gate 204 may be formed by MOS technology processes such as deposition, photolithography, etching, and/or other suitable methods.
- the high-k gate dielectric layer 202 and the dummy gate 204 are referred to as a dummy gate stack 300 in the following description.
- the sidewall spacers 208 may be formed of silicon nitride, silicon oxide, silicon oxynitride, silicon carbide, fluoride doped silicon glass, low k dielectric materials, combinations thereof, and/or other suitable materials.
- the side wall 208 can have a multi-layered structure. In the present embodiment, the side wall 208 is formed of SiN. Sidewall 208 can be formed by a method that includes depositing a suitable dielectric material.
- the sidewall 208 has a section overlying the dummy gate stack 300, and such a structure can be obtained by processes known to those skilled in the art. In other embodiments, the sidewall spacers 208 may also not be overlaid on the dummy gate stack 300.
- a source region and a drain region 210 are formed, and the source region and the drain region 210 may be implanted into the substrate 200 by implanting p-type or n-type dopants or impurities according to a desired transistor structure. And formed.
- the source and drain regions 210 may be formed by methods including photolithography, ion implantation, diffusion, and/or other suitable processes, and then the source and drain regions 210 are annealed to activate doping.
- source/drain shallow junction regions 206 may also be formed prior to forming the source and drain regions 210, and the source/drain shallow junction regions 206 typically include source/drain extension regions and/or halo regions.
- a metal silicide layer 211 may also be formed on the semiconductor substrate 200 of the source and drain regions 210.
- the metal silicide layer 211 may be formed by self-alignment to form a metal silicide, first depositing a metal material such as Co, Ni, Mo, Pt, and W on the device, and then performing annealing, metal, and the source.
- the surface of the silicon substrate in which the polar region and the drain region 210 are located reacts to form a metal silicide, and then the unreacted metal is removed to form a self-aligned metal silicide layer 211, thereby forming a structure as shown in FIG.
- the interlayer dielectric layer 212 may be, but not limited to, undoped silicon oxide (SiO 2 ), doped silicon oxide (e.g., borosilicate glass, borophosphosilicate glass, etc.), and silicon nitride (Si3N4).
- the interlayer dielectric layer 212 can be formed using methods such as chemical vapor deposition (C VD ), physical vapor deposition (PVD), atomic layer deposition (ALD), and/or other suitable processes.
- C VD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- the interlayer dielectric layer may have a multilayer structure.
- the interlayer dielectric layer 212 and the sidewall spacers 208 are planarized to expose the The upper surface of the dummy gate 204.
- the interlayer dielectric layer 212 may be removed by a chemical mechanical polishing (CMP) method.
- CMP chemical mechanical polishing
- the upper surface of the SiN sidewall spacer 208 is a stop layer, and the upper surface of the sidewall spacer 208 is exposed first, as shown in FIG.
- the sidewall spacer 208 is then subjected to chemical mechanical polishing or reactive ion etching to remove the upper surface of the sidewall spacer 208, thereby exposing the dummy gate 204, as shown in FIG.
- the dummy gate 204 is removed, exposing the high-k gate dielectric layer 202 to form an opening 213.
- dummy gate 204 is selectively etched and stopped on high k gate dielectric layer 202 to form opening 213.
- the dummy gate 204 can be removed using wet etching and/or dry etching.
- the wet etch process includes tetradecyl ammonium hydroxide (TMAH), KOH, or other suitable etchant solution.
- TMAH tetradecyl ammonium hydroxide
- KOH KOH
- the high-k gate dielectric layer can be further removed and a new high-k gate dielectric layer can be re-deposited. The purpose of this is to ensure the surface quality of the gate dielectric layer.
- the present invention is not limited to whether or not the method is used.
- a bottom and sidewall shaped success function metal layer 214 in the opening 213 is covered, and a first metal layer 216 filling the opening is formed on the work function metal layer 214, as shown in FIG.
- a success function metal layer 214 is formed in the opening 213 first, as shown in FIG.
- Materials for the work function metal layer 214 may include TiN, TiAlN, TaN, TaAIN, and combinations thereof.
- a first metal layer 216 is formed on the work function metal layer 214 as shown in FIG.
- the material for the first metal layer 216 may be a metal having a lower resistivity than the work function metal layer 214, such as Al, Ti, Ta, W, and Cu.
- the deposition of the work function metal layer 214 and the first metal layer 216 may be performed by sputtering, PLD, MOCVD, ALD, PEALD or other suitable methods. Then, the work function metal layer 214 and the first metal layer 216 are planarized, and the work function metal layer 214 is formed at the bottom and sidewalls of the opening 213 and the work function metal layer 214 is filled with the opening.
- the first metal layer 216 of 213 is as shown in FIG.
- the first metal layer 216 on the interlayer dielectric layer 212 and the sidewall spacers 208 may be removed by a chemical mechanical polishing (CMP) method with the oxide of the interlayer dielectric layer 212 and the SiN of the sidewall spacers 208 as a stop layer.
- CMP chemical mechanical polishing
- step 105 the work function metal layer 214 in the opening 213 and the upper portion of the first metal layer 216 are removed, as shown in FIG. Part of the etch can be etched by dry or wet etching techniques
- the work function metal layer 214 and the first metal layer 216 form a structure as shown in FIG.
- a second metal layer 218 is filled in the opening 213 to form a gate stack 400 of the device, as shown in FIG.
- a second metal layer 218 can be deposited over the device, and then the interlayer dielectric can be removed by a chemical mechanical polishing (CMP) method with the oxide of the interlayer dielectric layer 212 and the SiN of the sidewall spacer 208 as a stop layer. Layer 212 and second metal layer 218 on sidewall spacer 208, thereby forming the second metal layer 218 and the gate stack 400 structure of the device.
- the material for the second metal layer 218 may be a metal having a lower resistivity than the work function metal layer 214, such as Al, Ti, Ta, W, and Cu.
- the material of the second metal layer is Cu, A1 or a combination thereof.
- the removed portion is replaced by the second metal layer 218, and a portion of the work function metal layer 214 is removed to still satisfy the work function of the adjusting device.
- the second metal layer 218 has a lower resistivity than the work function metal layer 214, thereby reducing the resistivity of the entire gate, wherein the first metal layer 216 and the second metal layer 218 can use the same or different metals.
- the second metal layer 218 has a lower resistivity than the work function metal layer 214, and the first metal layer 216 has a lower resistivity than the work function metal layer 214.
- the thickness of the second metal layer 218 is greater than the thickness of the first metal layer 216. The purpose of the above preferred mode is to further reduce the gate resistance and improve device performance.
- CMOS transistor by a gate replacement process (Replacement Gate or Gate Last)
- a portion of the work function metal layer 214 and the first metal layer 216 are removed.
- the device of this structure is removed by removing a part of the work function metal layer 214 having a high resistivity itself
- the metal itself has a low resistivity, which greatly reduces the overall resistivity of the gate electrode, thereby improving the AC performance of the device.
- the present invention further provides a semiconductor device.
- the device structure is as shown in FIG. 11, and includes: a semiconductor substrate 200; a gate stack formed on the semiconductor substrate 200; and a sidewall 208; a source region and a drain region 210 in a semiconductor substrate on both sides of the gate stack; wherein a lower portion of the gate stack includes: a high-k gate dielectric layer 202; a work function formed on the high-k gate dielectric layer 202 a metal layer 214; a first metal layer 216 formed on the work function metal layer 214, wherein a bottom portion and a sidewall of the first metal layer 216 are formed by the work function metal
- the layer 214 is covered; wherein the upper portion of the gate stack includes a second metal layer 218 formed on the first metal layer 216 and the work function metal layer 214.
- the resistivity of the second metal layer 218 is less than the resistivity of the first metal layer 216, and the resistivity of the first metal layer 216 is less than the resistivity of the work function metal layer 214.
- the first metal layer 216 and the second metal layer 218 may be formed by selecting elements from the group consisting of: Al, Ti, Ta, W, Cu, and combinations thereof.
- the second metal layer is Cu, A1 or a combination thereof.
- the work function metal layer 214 is formed by selecting elements from the group consisting of: TiN, TiAlN, TaN, TaAIN, and combinations thereof.
- the thickness of the second metal layer is greater than the thickness of the first metal layer.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Description
Claims
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/063,733 US20120273901A1 (en) | 2010-03-16 | 2010-09-27 | Semiconductor device and method for manufacturing the same |
| CN2010900008441U CN203277329U (zh) | 2010-03-16 | 2010-09-27 | 一种半导体器件 |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201010127009.0 | 2010-03-16 | ||
| CN2010101270090A CN102194693B (zh) | 2010-03-16 | 2010-03-16 | 一种半导体器件及其制造方法 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2011113271A1 true WO2011113271A1 (zh) | 2011-09-22 |
Family
ID=44602539
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/CN2010/077316 Ceased WO2011113271A1 (zh) | 2010-03-16 | 2010-09-27 | 一种半导体器件及其制造方法 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US20120273901A1 (zh) |
| CN (2) | CN102194693B (zh) |
| WO (1) | WO2011113271A1 (zh) |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8822283B2 (en) | 2011-09-02 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned insulated film for high-k metal gate device |
| CN103094211B (zh) * | 2011-10-31 | 2015-04-01 | 中芯国际集成电路制造(上海)有限公司 | 制造半导体器件的方法 |
| CN103137460B (zh) * | 2011-11-23 | 2016-02-10 | 中国科学院微电子研究所 | 一种分子尺度界面SiO2的形成和控制方法 |
| KR20130104200A (ko) * | 2012-03-13 | 2013-09-25 | 에스케이하이닉스 주식회사 | 반도체 장치 및 그 제조 방법 |
| CN103377892B (zh) * | 2012-04-13 | 2017-05-10 | 中芯国际集成电路制造(上海)有限公司 | 半导体器件制造方法 |
| US8980734B2 (en) * | 2013-03-08 | 2015-03-17 | Freescale Semiconductor, Inc. | Gate security feature |
| US9209086B2 (en) * | 2013-07-22 | 2015-12-08 | Globalfoundries Inc. | Low temperature salicide for replacement gate nanowires |
| US20150118836A1 (en) * | 2013-10-28 | 2015-04-30 | United Microelectronics Corp. | Method of fabricating semiconductor device |
| CN105097690B (zh) * | 2014-05-12 | 2018-10-23 | 中芯国际集成电路制造(上海)有限公司 | 一种制作半导体器件的方法 |
| US9570573B1 (en) * | 2015-08-10 | 2017-02-14 | Globalfoundries Inc. | Self-aligned gate tie-down contacts with selective etch stop liner |
| CN105047552A (zh) * | 2015-08-26 | 2015-11-11 | 上海华力微电子有限公司 | 一种制备金属栅极的方法 |
| DE102017103464B4 (de) | 2016-07-29 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co. Ltd. | Design für ein metall-gate und einen kontaktstift und verfahren zu deren herstellung |
| US10121873B2 (en) * | 2016-07-29 | 2018-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate and contact plug design and method forming same |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090057769A1 (en) * | 2007-08-31 | 2009-03-05 | Andy Wei | Cmos device having gate insulation layers of different type and thickness and a method of forming the same |
| US20090087974A1 (en) * | 2007-09-29 | 2009-04-02 | Andrew Waite | Method of forming high-k gate electrode structures after transistor fabrication |
| CN101656205A (zh) * | 2008-08-20 | 2010-02-24 | 台湾积体电路制造股份有限公司 | 集成电路金属栅极结构及其制造方法 |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6872627B2 (en) * | 2001-07-16 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company | Selective formation of metal gate for dual gate oxide application |
| JP2003234410A (ja) * | 2002-02-08 | 2003-08-22 | Fujitsu Ltd | キャパシタ及びその製造方法並びに半導体装置 |
| US7390709B2 (en) * | 2004-09-08 | 2008-06-24 | Intel Corporation | Method for making a semiconductor device having a high-k gate dielectric layer and a metal gate electrode |
| US7126199B2 (en) * | 2004-09-27 | 2006-10-24 | Intel Corporation | Multilayer metal gate electrode |
| US8101485B2 (en) * | 2005-12-16 | 2012-01-24 | Intel Corporation | Replacement gates to enhance transistor strain |
| JP2009026997A (ja) * | 2007-07-20 | 2009-02-05 | Renesas Technology Corp | 半導体装置およびその製造方法 |
| US7642153B2 (en) * | 2007-10-23 | 2010-01-05 | Texas Instruments Incorporated | Methods for forming gate electrodes for integrated circuits |
| US8536660B2 (en) * | 2008-03-12 | 2013-09-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid process for forming metal gates of MOS devices |
| US8609484B2 (en) * | 2009-11-12 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming high-K metal gate device |
-
2010
- 2010-03-16 CN CN2010101270090A patent/CN102194693B/zh active Active
- 2010-09-27 WO PCT/CN2010/077316 patent/WO2011113271A1/zh not_active Ceased
- 2010-09-27 US US13/063,733 patent/US20120273901A1/en not_active Abandoned
- 2010-09-27 CN CN2010900008441U patent/CN203277329U/zh not_active Expired - Fee Related
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090057769A1 (en) * | 2007-08-31 | 2009-03-05 | Andy Wei | Cmos device having gate insulation layers of different type and thickness and a method of forming the same |
| US20090087974A1 (en) * | 2007-09-29 | 2009-04-02 | Andrew Waite | Method of forming high-k gate electrode structures after transistor fabrication |
| CN101656205A (zh) * | 2008-08-20 | 2010-02-24 | 台湾积体电路制造股份有限公司 | 集成电路金属栅极结构及其制造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN102194693B (zh) | 2013-05-22 |
| CN203277329U (zh) | 2013-11-06 |
| US20120273901A1 (en) | 2012-11-01 |
| CN102194693A (zh) | 2011-09-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN203277329U (zh) | 一种半导体器件 | |
| CN202651088U (zh) | 一种半导体结构 | |
| CN103107091B (zh) | 一种半导体结构及其制造方法 | |
| CN102299156B (zh) | 一种半导体器件及其制造方法 | |
| CN102623405B (zh) | 一种形成半导体结构的方法 | |
| US8420490B2 (en) | High-performance semiconductor device and method of manufacturing the same | |
| WO2011066747A1 (zh) | 半导体器件及其形成方法 | |
| CN202721115U (zh) | 一种半导体结构 | |
| WO2011079594A1 (zh) | 一种半导体器件及其制造方法 | |
| WO2011044776A1 (zh) | 半导体器件的形成方法 | |
| WO2011079586A1 (zh) | 具有改善的载流子迁移率的场效应晶体管器件及其制造方法 | |
| WO2013026243A1 (zh) | 一种半导体结构及其制造方法 | |
| US20110159656A1 (en) | Method for manufacturing a mosfet with a surrounding gate of bulk si | |
| CN103377924B (zh) | 一种半导体结构及其制造方法 | |
| CN102339752A (zh) | 一种基于栅极替代工艺的制造半导体器件的方法 | |
| CN102142373B (zh) | 一种半导体器件的制造方法 | |
| CN102237277B (zh) | 半导体器件及其形成方法 | |
| WO2011075991A1 (zh) | 高性能半导体器件及其形成方法 | |
| CN102254824B (zh) | 半导体器件及其形成方法 | |
| CN203415553U (zh) | 一种半导体结构 | |
| CN102737996B (zh) | 一种制作晶体管和半导体器件的方法 | |
| CN102655094B (zh) | 一种半导体结构及其制造方法 | |
| CN203134802U (zh) | 一种半导体结构 | |
| WO2011124059A1 (zh) | 一种高速晶体管结构及其制造方法 | |
| CN102157378A (zh) | 一种半导体器件的制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| WWE | Wipo information: entry into national phase |
Ref document number: 201090000844.1 Country of ref document: CN |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 13063733 Country of ref document: US |
|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10847740 Country of ref document: EP Kind code of ref document: A1 |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 10847740 Country of ref document: EP Kind code of ref document: A1 |