US20020154253A1 - Active matrix device and display - Google Patents
Active matrix device and display Download PDFInfo
- Publication number
- US20020154253A1 US20020154253A1 US10/081,917 US8191702A US2002154253A1 US 20020154253 A1 US20020154253 A1 US 20020154253A1 US 8191702 A US8191702 A US 8191702A US 2002154253 A1 US2002154253 A1 US 2002154253A1
- Authority
- US
- United States
- Prior art keywords
- capacitor
- charge storage
- picture
- elements
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136213—Storage capacitors associated with the pixel electrode
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/13624—Active matrix addressed cells having more than one switching element per pixel
- G02F1/136245—Active matrix addressed cells having more than one switching element per pixel having complementary transistors
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
Definitions
- the present invention relates to an active matrix device, for example for use as a display.
- the device may comprise a liquid crystal active matrix display implemented using thin film transistor (TFT) techniques, for example based on amorphous silicon or high or low temperature poly-silicon.
- TFT thin film transistor
- Such displays may be used in portable battery-powered equipment.
- FIG. 1 of the accompanying drawings illustrates a conventional type of active matrix device comprising an active matrix 1 of N rows and M columns of picture elements (pixels) such as 2 .
- the pixels of each column are connected to a data line driver 3 by a respective data line such as 4 .
- the data line driver 3 has an input 5 for receiving timing, control and data signals.
- the pixels of each row are connected by a respective scan line such as 6 to a scan line driver 7 .
- the scan line driver 7 is synchronised by the timing signals from the input 5 and activates one scan line 6 at a time in a repeating sequence.
- FIG. 2 of the accompanying drawings illustrates four active matrix pixels of known type .
- Each pixel comprises a TFT 10 whose gate is connected to the scan line 6 and whose source is connected to the data line 4 .
- the drain of the TFT 10 is connected to a pixel electrode 11 and to a first terminal of a storage capacitor 12 , whose second terminal is connected to a common electrode line 13 which is shared by all of the storage capacitors 12 of the same row of pixels.
- the common electrode lines 13 of all of the rows are connected to a common DC supply voltage.
- the TFTs 10 of the pixels act as switches with the switching being controlled by the signals on the scan lines 6 .
- Each pixel 2 of the active matrix is then updated at a frequency known as the frame rate. Updating of a single frame of image data is generally performed on a row-by-row basis.
- the data line driver 3 receives a row of image data to be displayed and charges the M data lines 4 to the corresponding analogue voltages.
- the scan line driver 7 activates one of the scan lines 6 so that all of the TFTs 10 connected to the activated scan line are switched on.
- the TFTs 10 transfer charge from the data lines 4 to the storage capacitors 12 until the voltage across each capacitor is equal to the voltage on the data line.
- the scan line driver 7 then deactivates the row of TFTs 10 , whose source-drain paths return to a high impedance state.
- Active matrix addressing may be further sub-divided into two categories, namely panel-sample-and-hold addressing (also referred to as point-at-a-time addressing) and line-at-a-time addressing.
- panel-sample-and-hold addressing also referred to as point-at-a-time addressing
- line-at-a-time addressing In the former scheme, the data lines are usually isolated from the data line charging circuits of the data line driver 3 when each scanned line is activated. In the latter scheme, the data lines are normally continuously driven during the scan line activation time.
- each TFT 10 when switched off results in charge flow or leakage between each storage capacitor 12 and the data line 4 for that column. This results in an undesirable change in the voltage at the pixel electrode 11 with consequent impairment of image quality.
- the magnitude of the voltage change depends on the size of the leakage current, the size of the storage capacitor 12 and the duration between pixel updates i.e. the frame rate,
- the leakage current of a TFT can be reduced by device design modifications which require changes to the fabrication process. For example, it is possible to introduce a lightly doped drain (LDD) which, in addition to reducing high drain fields, also increases the channel resistance.
- LDD lightly doped drain
- Each TFT switch may also be implemented as a dual or triple gate device, effectively putting two or three switches in series between the data line and the pixel electrode, This results in an increase in the channel resistance and a reduction in the “on” performance of the TFTs.
- U.S. Pat. No. 5,517,150 discloses an arrangement of the type shown in FIG. 3 of the accompanying drawings.
- the pixel arrangement differs from that shown in FIG. 2 of the accompanying drawings by the provision of a further TFT 15 whose source-drain path is connected between the drain of the TFT 10 and the pixel electrode 11 .
- a further capacitor 16 is connected between the common line 13 and the connection between the TFTs 10 and 15 .
- both of the transistors 10 and 15 are turned on so that both of the capacitors 12 and 16 are charged from the data line 4 .
- both transistors are switched off.
- the charge leakage through the transistor 10 results in a variation of the voltage across the capacitor 16 .
- there is only a very small drop in voltage across the transistor 15 and hence a much smaller leakage current so that there is a much smaller change in voltage across the capacitor 12 and hence at the pixel electrode 11 .
- Pixel voltage changes caused by charge leakage may be made smaller by increasing the value of the storage capacitor 12 .
- U.S. Pat. No. 6,023,074 discloses a pixel TFT arrangement similar to that disclosed in U.S. Pat. No. 5,517,150.
- the storage capacitors are implemented as metal-oxide-semiconductor (MOS) capacitors.
- MOS metal-oxide-semiconductor
- FIG. 4 of the accompanying drawings a MOS capacitor is formed by a transistor 18 whose gate g forms one terminal of the capacitor and whose sources and drain d are connected together to form the other terminal.
- the connection between the source and drain may be achieved by heavily doped semiconductor rather than by “ohmic” contact connections to a separate interconnect layer.
- the effective capacitance of the device is voltage dependent as illustrated by the graph in FIG. 4.
- the capacitance is equal to the sum of the gate-source and gate-drain overlap capacitances. Above the threshold voltage Vt, the capacitance changes to include the MOS oxide capacitance in addition to the overlap capacitances.
- U.S. Pat. No. 5,835,170 discloses an arrangement of the type shown in FIG. 5 of the accompanying drawings, in which the common electrode lines 13 are omitted and the second terminals of the capacitors 12 are connected to the scan line 6 of the adjacent row of pixels.
- an active matrix device comprising an array of picture elements, each of which comprises and image element, a first charge storage element connected to the image element, and a first semiconductor switch for connecting a data line to the first element charge storage and the image element, characterised in that each picture element comprises a second charge storage element and a second semiconductor switch switchable independently of the first switch to connect the second charge storage element to the first charge storage element and the image element so as to increase the charge storage capacity.
- Each image element may be a light modulating element and maybe transmissive or reflective.
- each image element may be a liquid crystal element.
- Each image element maybe a light emitting element.
- Each of the first and second switches may be a thin film transistor.
- the charge storage capacity of the second charge storage element maybe greater than that of the first charge storage element.
- the second charge storage element and the second switch may connected in series across the first charge storage element.
- the picture elements may be arranged as rows and columns with the picture elements of each column being connected to a respective data line and the picture elements of each row being connected to a respective scan line.
- the second switches of each row of picture elements may have control terminals connected to a respective control line.
- the control lines maybe connected together.
- the second switch may have a control terminal connected to first terminals of the first and second charge storage elements.
- the first and second charge storage elements of each row of picture elements may have first terminals connected to a respective common line.
- the first and second charge storage elements of each adjacent pair of rows of picture elements may have first terminals connected to a respective common line.
- the first and second charge storage elements of each row of picture elements may have first terminals connected to the scan line of an adjacent row.
- the first and second charge storage elements of each picture element may comprise first and second capacitors, respectively.
- the first and second capacitors of each picture element may have a common plate.
- the common plate may comprise a part of a gate metal interconnect layer.
- the first capacitor of each picture element may have a further plate comprising part of a source metal interconnect layer.
- the second capacitor of each picture element may have a further plate comprising part of a heavily doped silicon layer.
- the second capacitor of each picture element may have a dielectric comprising gate oxide.
- the second capacitor of each picture element may comprise a metal oxide silicon capacitor.
- the metal oxide silicon capacitor may form the second switch and may have source and drain terminals connected to the first switch and the image element.
- the first capacitor of each picture element may comprise the gate/source overlap capacitance and the gate/drain overlap capacitance of the metal oxide silicon capacitor.
- the metal oxide silicon capacitor may have a lightly doped drain below the gate electrode.
- a display comprising a device according to the first aspect of the invention.
- a device in which the storage capability at each pixel may be changed so as to permit operation of the active matrix in different modes, for example so as optimise image quality and power consumption performance.
- a device may be operated with the lower storage capacity which allows faster and more accurate updating to provide operation at a relatively high frame rate with a high quality image.
- a lower frame rate mode may be chosen with the larger storage capacity at the pixels so as to reduce or prevent image corruption by charge leakage during intervals between pixel updates.
- FIG. 1 illustrates schematically a know active matrix display
- FIG. 2 is a circuit diagram of active matrix pixels of a known type of display
- FIG. 3 is a circuit diagram of active matrix pixels of another known type of display ;
- FIG. 4 illustrates a MOS capacitor and the capacitance against gate/source voltage of such a device
- FIG. 5 is a circuit diagram of pixels of a further known type of device
- FIG. 6 is a circuit diagram of pixels of a device constituting a first embodiment of the invention.
- FIG. 7 is a waveform diagram illustrating simulated operation of the pixels shown in FIG. 6 in two modes of operation
- FIG. 8 is a waveform diagram illustrating the result of simulation of the operation of the pixels of FIG. 6 in a panel-sample-and-hold device
- FIG. 9 is circuit diagram of four pixels of a device constituting a second embodiment of the invention.
- FIG. 10 is a circuit diagram of four pixels of a device constituting a third embodiment of the invention.
- FIG. 11 is a circuit diagram of four pixels of a device constituting a fourth embodiment of the invention.
- FIG. 12 is a circuit diagram of four pixels of a device constituting a fifth embodiment of the invention.
- FIG. 13 is a circuit diagram of four pixels of a device constituting a sixth embodiment of the invention.
- FIG. 14 illustrates an example of a mask layout of a pixel of the device shown in FIG. 13;
- FIG. 15 is a a circuit diagram of four pixels of a device constituting a seventh embodiment of the invention.
- FIG. 16 shows an example of a mask layout of a pixel of the type shown in FIG. 15;
- FIG. 17 illustrates schematically operation of an MOS capacitor
- FIG. 18 is a circuit diagram of four pixels of a device constituting an eighth embodiment of the invention.
- FIG. 19 shows an example of a mask layout of a pixel as shown in FIG. 18.
- FIG. 20 is a circuit diagram of four pixels of a device constituting a ninth embodiment of the invention.
- FIG. 6 shows four pixels of an active matrix device, for example in the form of a liquid crystal display panel.
- Each of the pixels comprises a TFT 10 , a storage capacitor 12 , and a pixel electrode 11 as described hereinbefore with reference to, for example, FIG. 2.
- each pixel comprises a further TFT 20 whose drain (or source) is connected to the pixel electrode 11 and whose source (or drain) is connected to a first plate of another storage capacitor 21 , whose other plate Is connected to the common electrode line 13 .
- the gate of the TFT 20 is connected to a capacitor select line which is common to the row of pixels.
- the capacitance Cs 2 of the capacitor 21 need not be the same as the capacitance Cs 1 of the capacitor 12 and may, for example, be substantially higher, for example of the order of five times the value.
- Each pixel has associated with it one vertical signal wire and three horizontal signal wires.
- the vertical wire may be fabricated with the source metal Interconnect layer and the horizontal wires may be fabricated with the gate metal interconnect layer.
- the active matrix device may operate in either of two modes.
- the capacitor select signal lines are connected to a relatively low voltage.
- the TFTs 20 of all of the pixels are turned off so that the capacitor 21 is effectively disconnected from the pixel electrode 11 .
- the lines 22 are connected to a relatively high voltage so that the transistors 20 at all of the pixels are turned on and the capacitor 21 is connected in parallel with the capacitor 12 at each pixel.
- the storage capacitance is equal to the sum of the values Cs 1 and Cs 2 of the capacitors 12 and 21 .
- FIG. 7 is a waveform diagram showing voltage in volts against time in microseconds representing the result of a simulation of the device of FIG. 6 operating in both the low capacitance and high capacitance modes.
- the simulation represents a liquid crystal pixel cell receiving a voltage of ⁇ 3.5 volts in one frame and +3.5 volts in the next frame.
- the pixel voltage is relative to a counter electrode potential of 6 volts so that the voltage supplied to the pixel electrode 11 is 2.5 volts in the first frame and 9.5 volts in the second frame.
- the scan line activation frequency and leakage have been adjusted so that the relative effects can be observed within a reasonable simulation time.
- the value Cs 1 of the capacitor 12 is 100 fF, which is typical for a small direct view active matrix liquid crystal display.
- the value Cs 2 of the capacitor 21 is 500 fF.
- the simulation result does not illustrate the corruption caused to the data line voltage by virtue of charge sharing in a panel-sample-and-hold type of display.
- the data line capacitance is typically 10 pF.
- the change in voltage occurring at the pixel is approximately 1% of the desired data line voltage.
- the change in voltage is closer to 6%.
- FIG. 8 Just prior to the second scan period, the data line is initially at 9.5 volts. When the scan line is activated, both the data line and the capacitors 12 and 21 share charge. The net effect is that the pixel electrode 11 ends up at 9.1 volts instead of the desired 9.5 volts.
- the increased pixel charging time for the high capacitance mode of operation requires careful consideration, especially when the TFTs 10 and 20 are of the amorphous silicon type.
- the mobility of such devices is very low, for example 1 cm 2 /Vs, which limits the rate of charge flow from the data line 4 to the storage capacitors 12 and 21 . It may therefore be necessary or desirable to slow down the active matrix addressing in order for the pixels to be fully charged. Alternatively, it may be possible to write the same Image date to the active matrix in consecutive frames so as to ensure satisfactory cell charging. Such techniques may be accommodated by timing modifications in the data line driver 3 and the scan line driver 7 . In displays fabricated with high performance poly-silicon TFTs 10 and 20 , which may have a mobility in excess of 50 cm 2 /Vs, the high capacitance mode is unlikely to require an extended pixel charging period.
- Reduced accuracy in point-at-a-time display addressing in the high capacitance mode may be compensated within the data line driver or within a liquid crystal driver controller (not shown) to which the display is connected. Such compensation is standard practise since it is generally necessary to compensate for the non-linear voltage/transmission response of liquid crystal pixels; this is generally called “gamma correction”. Nevertheless, accommodation of two compensation schemes within driver circuitry for the high and low capacitance modes represents a significant overhead. It is likely that the display will be operated in the high capacitance mode with reduced frame rates, mainly to reduce power consumption. When this ia the case, achieving high grey-scale accuracy is less important. For example, the display may be operated in a low frame rate 1 bit color mode. Any inaccuracies caused by charge sharing in such a 1 bit color mode are unlikely to present substantial image quality problems.
- FIG. 9 differs from that illustrated in FIG. 6 in that the positions of the TFT 20 and the capacitor 21 have been interchanged. However, operation is not affected by this,
- the device illustrated in FIG. 10 differs from that illustrated In FIG. 6 in that a capacitor-on-gate technique of the type illustrated in FIG. 5 is used to reduce by one the number of horizontal signals traversing each row of the active matrix .
- the lower plates of the capacitors 12 and 21 are connected to the scan line 6 of the adjacent row of pixels so that the common line 13 is not needed.
- the scan lines are used to supply a DC voltage to the lower terminals of the capacitors 12 and 21 and are at zero volts for most of the time.
- the scan lines 6 are switched in turn to a high DC voltage in order to activate the TFTs 10 of the row of pixels.
- such a switching operation should occur before the capacitors are charged.
- the active matrix illustrated in FIG. 10 should be scanned from the bottom row upwards.
- the device illustrated in FIG. 11 differs from that illustrated in FIG. 6 in that the common electrode line 13 and the capacitor select line 22 are replaced by a single line 24 connected to the further plates of the capacitors 12 and 21 and to the gate of the TFT 20 .
- the line 24 In the low capacitance mode, the line 24 is connected to ground so that the TFT 20 is switched off and the effective storage capacitance is that provided by the capacitor 12 .
- the line 24 is connected to the positive supply voltage Vdd so that the TFT 20 is switched on to connect the capacitor 21 across the capacitor 12 . This technique may also be applied to the embodiments described hereinafter.
- FIG. 12 illustrates a device which differ e from that illustrated in FIG. 11 in that each capacitor select and common electrode line 24 is shared by an adjacent pair of rows of pixels. Thus, there are, on average, only 1.5 horizontal signals running through each row of pixels. This technique may also be applied to the embodiments described hereinafter.
- the device illustrated in FIG. 13 is similar to that illustrated in FIG. 6 in that each row of pixels has a common line 13 and a capacitor select line 22 .
- the capacitors 12 and 21 share a common plate which forms part of a gate metal interconnect layer of the integrated structure in which the TFTs 10 and 20 are formed.
- the other plate of the capacitor 12 comprises part of the source metal interconnect layer whereas the other plate of the capacitor 21 forms part of a heavily doped amorphous or poly-silicon layer, for example of N-type material.
- the dielectric of the capacitor 21 is gate oxide so that the capacitance per unit area of the substrate for the capacitor 21 is substantially greater than that of the capacitor 12 . This allows a much larger value of the capacitance Cs 2 of the capacitor 21 to be achieved.
- FIG. 14 shows the mask layout of a device of the type shown in FIG. 13 embodied as a reflective liquid crystal display with a poly-silicon dual-gate TFT structure.
- the data line 4 is implemented on the source metal interconnect layer (SL) and runs vertically at the right hand side of the pixel with a connection through a via 30 with a source of the TFT 10 , which is of dual gate construction.
- the TFT 10 is crossed twice by the scan line 6 , which is formed in the gate metal interconnect layer GL so that two series-connected TFT channels are formed at right angles to one another. This arrangement makes the device more robust to mask alignment errors.
- a via 31 connects the terminal to a large SL electrode, which forms one plate of the capacitor, 12 whose other plate is formed by part of the GL electrode line.
- the SL electrode is also in contact with a reflective electrode (RE) 32 .
- the drain of the TFT 10 is also connected to a poly-silicon track which forms the transistor 20 where it is crossed by the capacitor select line 22 .
- the poly-silicon track is then connected to a heavily doped poly-silicon electrode which forms the capacitor 21 in conjunction with the GL common electrode line 13 .
- Heavy doping of an amorphous or poly-silicon layer underneath a gate layer cannot normally be achieved using the conventional TFT process flow and is likely to require a further mask to define the heavy doping region.
- the device illustrated in FIG. 15 is of a type similar to that illustrated in FIG. 13 but using the single capacitor select and common electrode line 24 as shown in FIG. 31 and with the capacitors 12 and 21 embodied as a MOS capacitor.
- the line 24 is connected to a low voltage, such as ground, the TFT 20 is switched off and the capacitor 12 is formed by a parallel plate capacitor between the layers SL and GL.
- the select signal on the line 24 is high, for example at Vdd, the TFT 20 is switched on and the MOS capacitor of value Cs 2 is in parallel with the capacitor 12 .
- the MOS capacitor 35 is formed by an amorphous or poly-silicon layer underneath a gate electrode.
- the gate electrode is formed by the capacitor select signal line routed on the layer GL and so is at a high potential which is above the threshold voltage Vt of the MOS structure 35 .
- the total capacitance is then equal to the sum of the oxide capacitance and the overlap capacitances as described hereinbefore with reference to FIG. 4.
- FIG. 16 illustrates a mask layout for the device of FIG. 15 embodied as a reflective poly-silicon dual-gate TFT structure. There are only two horizontal signals routed through the pixel. The poly-silicon layer of the MOS capacitor extends beyond the gate metal layer of the capacitor. In a normal self-aligned TFT fabrication flow, this region is heavily doped. As indicated at 33 , this region continues around three edges of the MOS capacitor in order to form the necessary source-drain connection.
- FIG. 17 illustrates the terminal voltages of the MOS capacitor 35 for two conditions.
- the common electrode is at 15 volts, which is a typical supply voltage for an active matrix device.
- the pixel electrode 11 can have any value between 1.5 volts and 10.5 volts in a typical device.
- the MOS threshold voltage In order for the capacitor to be in its high capacitance regime, the MOS threshold voltage must be less than 4.5 volts, which is generally the case for amorphous and poly-silicon pixel TFTs.
- the common electrode is at zero volts.
- the MOS threshold voltage In order for the capacitor to be in its low capacitance regime, the MOS threshold voltage must be greater than ⁇ 1.5 volts, which i n generally the case for amorphous and poly-silicon pixel TFTs.
- i n generally the case for amorphous and poly-silicon pixel TFTs.
- the device shown in FIG. 18 makes use of this capability and differs from that shown in FIG. 15 in that the TFT 20 is omitted because the capacitance switching is performed by the MOS structure 35 .
- the mask layout for one pixel of this device is illustrated in FIG. 19.
- the device illustrated in FIG. 20 differs from that illustrated in FIG. 18 in that the parallel plate capacitor formed by the interconnect layers is omitted. There is therefore no need for an electrode formed on the interconnect layer SL and this results in a very simple pixel circuit.
- the permanently connected storage capacitor is provided by the overlap capacitances whereas the self-switching capacitor is generated by the oxide capacitance and is only switched into circuit when the line 24 is switched to a high voltage, such as Vdd.
- the value Cs 1 of the permanently connected storage capacitor can be chosen using known TFT channel engineering techniques, such as incorporating a lightly doped drain (LDD) under the gate electrode.
- LDD lightly doped drain
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Nonlinear Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- General Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Mathematical Physics (AREA)
- Liquid Crystal (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Thin Film Transistor (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Abstract
Description
- 1.Field of the Inventions
- The present invention relates to an active matrix device, for example for use as a display. The device may comprise a liquid crystal active matrix display implemented using thin film transistor (TFT) techniques, for example based on amorphous silicon or high or low temperature poly-silicon. Such displays may be used in portable battery-powered equipment.
- 2. Description of the Related Art
- FIG. 1 of the accompanying drawings illustrates a conventional type of active matrix device comprising an
active matrix 1 of N rows and M columns of picture elements (pixels) such as 2. The pixels of each column are connected to adata line driver 3 by a respective data line such as 4. Thedata line driver 3 has an input 5 for receiving timing, control and data signals. - The pixels of each row are connected by a respective scan line such as 6 to a scan line driver 7. The scan line driver 7 is synchronised by the timing signals from the input 5 and activates one
scan line 6 at a time in a repeating sequence. - FIG. 2 of the accompanying drawings illustrates four active matrix pixels of known type . Each pixel comprises a
TFT 10 whose gate is connected to thescan line 6 and whose source is connected to thedata line 4. The drain of theTFT 10 is connected to apixel electrode 11 and to a first terminal of astorage capacitor 12, whose second terminal is connected to acommon electrode line 13 which is shared by all of thestorage capacitors 12 of the same row of pixels. Thecommon electrode lines 13 of all of the rows are connected to a common DC supply voltage. - In use, the
TFTs 10 of the pixels act as switches with the switching being controlled by the signals on thescan lines 6. Eachpixel 2 of the active matrix is then updated at a frequency known as the frame rate. Updating of a single frame of image data is generally performed on a row-by-row basis. For each row of pixels, thedata line driver 3 receives a row of image data to be displayed and charges theM data lines 4 to the corresponding analogue voltages. The scan line driver 7 activates one of thescan lines 6 so that all of theTFTs 10 connected to the activated scan line are switched on. TheTFTs 10 transfer charge from thedata lines 4 to thestorage capacitors 12 until the voltage across each capacitor is equal to the voltage on the data line. The scan line driver 7 then deactivates the row ofTFTs 10, whose source-drain paths return to a high impedance state. - Active matrix addressing may be further sub-divided into two categories, namely panel-sample-and-hold addressing (also referred to as point-at-a-time addressing) and line-at-a-time addressing. In the former scheme, the data lines are usually isolated from the data line charging circuits of the
data line driver 3 when each scanned line is activated. In the latter scheme, the data lines are normally continuously driven during the scan line activation time. - The non-infinite impedance of each
TFT 10 when switched off results in charge flow or leakage between eachstorage capacitor 12 and thedata line 4 for that column. This results in an undesirable change in the voltage at thepixel electrode 11 with consequent impairment of image quality. The magnitude of the voltage change depends on the size of the leakage current, the size of thestorage capacitor 12 and the duration between pixel updates i.e. the frame rate, - The leakage current of a TFT can be reduced by device design modifications which require changes to the fabrication process. For example, it is possible to introduce a lightly doped drain (LDD) which, in addition to reducing high drain fields, also increases the channel resistance. Each TFT switch may also be implemented as a dual or triple gate device, effectively putting two or three switches in series between the data line and the pixel electrode, This results in an increase in the channel resistance and a reduction in the “on” performance of the TFTs.
- U.S. Pat. No. 5,517,150 discloses an arrangement of the type shown in FIG. 3 of the accompanying drawings. The pixel arrangement differs from that shown in FIG. 2 of the accompanying drawings by the provision of a
further TFT 15 whose source-drain path is connected between the drain of theTFT 10 and thepixel electrode 11. Also, a further capacitor 16 is connected between thecommon line 13 and the connection between the 10 and 15.TFTs - When the
scan line 6 for a particular pixel is activated, both of the 10 and 15 are turned on so that both of thetransistors capacitors 12 and 16 are charged from thedata line 4. When the scan line is deactivated, both transistors are switched off. As described above, the charge leakage through thetransistor 10 results in a variation of the voltage across the capacitor 16. However, there is only a very small drop in voltage across thetransistor 15 and hence a much smaller leakage current so that there is a much smaller change in voltage across thecapacitor 12 and hence at thepixel electrode 11. - Pixel voltage changes caused by charge leakage may be made smaller by increasing the value of the
storage capacitor 12. However, the storage capacitor cannot be made arbitrarily large. For example, if the display is of the transmissive type, a large storage capacitor may reduce the pixel aperture ratio and therefore the display brightness. Also, it may not be possible to charge fully a relatively large storage capacitor with a relatively small TFT during the available scan line activation time. For panel-sample-and-hold displays the charge on the data line, which has capacitance Cl, is shared with the storage capacitor, which is of capacitance Cs. As a result, the voltage written to the pixel is not the same as that (V1) sampled onto thedata line 4. This voltage disparity ΔV increases with the capacitance of the storage capacitor and, if it is assumed that the storage capacitor is initially uncharged, is given by the expression: - Although it is possible to increase the frame rate in order to minimise the duration for which the pixel voltage has to be held constant, this may not be a practical option. For example, it may not be possible to charge the data lines or storage capacitors during the reduced addressing periods or the power consumption may be increased beyond what is acceptable. For low power applications, it may be desirable to update the active matrix at a relatively low frame rate in order to reduce power consumption.
- U.S. Pat. No. 6,023,074 discloses a pixel TFT arrangement similar to that disclosed in U.S. Pat. No. 5,517,150. However, the storage capacitors are implemented as metal-oxide-semiconductor (MOS) capacitors. As shown in FIG. 4 of the accompanying drawings, a MOS capacitor is formed by a
transistor 18 whose gate g forms one terminal of the capacitor and whose sources and drain d are connected together to form the other terminal. The connection between the source and drain may be achieved by heavily doped semiconductor rather than by “ohmic” contact connections to a separate interconnect layer. The effective capacitance of the device is voltage dependent as illustrated by the graph in FIG. 4. Below the threshold voltage Vt of the MOS device, the capacitance is equal to the sum of the gate-source and gate-drain overlap capacitances. Above the threshold voltage Vt, the capacitance changes to include the MOS oxide capacitance in addition to the overlap capacitances. - U.S. Pat. No. 5,835,170 discloses an arrangement of the type shown in FIG. 5 of the accompanying drawings, in which the
common electrode lines 13 are omitted and the second terminals of thecapacitors 12 are connected to thescan line 6 of the adjacent row of pixels. An advantage of such a capacitor-on-gate arrangement to that the total number of horizontal signals traversing theactive matrix 1 is halved compared with the arrangement shown in FIG. 2 so that a higher pixel aperture ratio may be achieved. However, the scanning direction of theactive matrix 1 is fixed. In particular, the rows of the active matrix must be Scanned from the bottom row upwards in FIG. 5. - According to the invention, there is provided an active matrix device comprising an array of picture elements, each of which comprises and image element, a first charge storage element connected to the image element, and a first semiconductor switch for connecting a data line to the first element charge storage and the image element, characterised in that each picture element comprises a second charge storage element and a second semiconductor switch switchable independently of the first switch to connect the second charge storage element to the first charge storage element and the image element so as to increase the charge storage capacity.
- Each image element may be a light modulating element and maybe transmissive or reflective. For example, each image element may be a liquid crystal element.
- Each image element maybe a light emitting element.
- Each of the first and second switches may be a thin film transistor.
- The charge storage capacity of the second charge storage element maybe greater than that of the first charge storage element.
- For each picture element, the second charge storage element and the second switch may connected in series across the first charge storage element.
- The picture elements may be arranged as rows and columns with the picture elements of each column being connected to a respective data line and the picture elements of each row being connected to a respective scan line.
- The second switches of each row of picture elements may have control terminals connected to a respective control line. The control lines maybe connected together.
- For each picture element, the second switch may have a control terminal connected to first terminals of the first and second charge storage elements.
- The first and second charge storage elements of each row of picture elements may have first terminals connected to a respective common line.
- The first and second charge storage elements of each adjacent pair of rows of picture elements may have first terminals connected to a respective common line.
- The first and second charge storage elements of each row of picture elements may have first terminals connected to the scan line of an adjacent row.
- The first and second charge storage elements of each picture element may comprise first and second capacitors, respectively. The first and second capacitors of each picture element may have a common plate. The common plate may comprise a part of a gate metal interconnect layer. The first capacitor of each picture element may have a further plate comprising part of a source metal interconnect layer. The second capacitor of each picture element may have a further plate comprising part of a heavily doped silicon layer.
- The second capacitor of each picture element may have a dielectric comprising gate oxide. The second capacitor of each picture element may comprise a metal oxide silicon capacitor. The metal oxide silicon capacitor may form the second switch and may have source and drain terminals connected to the first switch and the image element. The first capacitor of each picture element may comprise the gate/source overlap capacitance and the gate/drain overlap capacitance of the metal oxide silicon capacitor. The metal oxide silicon capacitor may have a lightly doped drain below the gate electrode.
- According to a further aspect of the invention, there is provided a display comprising a device according to the first aspect of the invention.
- It is thus possible to provide a device in which the storage capability at each pixel may be changed so as to permit operation of the active matrix in different modes, for example so as optimise image quality and power consumption performance. For example, such a device may be operated with the lower storage capacity which allows faster and more accurate updating to provide operation at a relatively high frame rate with a high quality image. For lower power consumption, a lower frame rate mode may be chosen with the larger storage capacity at the pixels so as to reduce or prevent image corruption by charge leakage during intervals between pixel updates.
- The invention will be further described, by way of example, with reference to the accompanying drawings , in which:
- FIG. 1 illustrates schematically a know active matrix display;
- FIG. 2 is a circuit diagram of active matrix pixels of a known type of display;
- FIG. 3 is a circuit diagram of active matrix pixels of another known type of display ;
- FIG. 4 illustrates a MOS capacitor and the capacitance against gate/source voltage of such a device;
- FIG. 5 is a circuit diagram of pixels of a further known type of device;
- FIG. 6 is a circuit diagram of pixels of a device constituting a first embodiment of the invention;
- FIG. 7 is a waveform diagram illustrating simulated operation of the pixels shown in FIG. 6 in two modes of operation;
- FIG. 8 is a waveform diagram illustrating the result of simulation of the operation of the pixels of FIG. 6 in a panel-sample-and-hold device;
- FIG. 9 is circuit diagram of four pixels of a device constituting a second embodiment of the invention;
- FIG. 10 is a circuit diagram of four pixels of a device constituting a third embodiment of the invention;
- FIG. 11 is a circuit diagram of four pixels of a device constituting a fourth embodiment of the invention;
- FIG. 12 is a circuit diagram of four pixels of a device constituting a fifth embodiment of the invention;
- FIG. 13 is a circuit diagram of four pixels of a device constituting a sixth embodiment of the invention;
- FIG. 14 illustrates an example of a mask layout of a pixel of the device shown in FIG. 13;
- FIG. 15 is a a circuit diagram of four pixels of a device constituting a seventh embodiment of the invention;
- FIG. 16 shows an example of a mask layout of a pixel of the type shown in FIG. 15;
- FIG. 17 illustrates schematically operation of an MOS capacitor;
- FIG. 18 is a circuit diagram of four pixels of a device constituting an eighth embodiment of the invention;
- FIG. 19 shows an example of a mask layout of a pixel as shown in FIG. 18; and
- FIG. 20 is a circuit diagram of four pixels of a device constituting a ninth embodiment of the invention.
- Like reference numerals refer to like parts throughout the drawings.
- FIG. 6 shows four pixels of an active matrix device, for example in the form of a liquid crystal display panel. Each of the pixels comprises a
TFT 10, astorage capacitor 12, and apixel electrode 11 as described hereinbefore with reference to, for example, FIG. 2. In addition, each pixel comprises afurther TFT 20 whose drain (or source) is connected to thepixel electrode 11 and whose source (or drain) is connected to a first plate of anotherstorage capacitor 21, whose other plate Is connected to thecommon electrode line 13. The gate of theTFT 20 is connected to a capacitor select line which is common to the row of pixels. The capacitance Cs2 of thecapacitor 21 need not be the same as the capacitance Cs1 of thecapacitor 12 and may, for example, be substantially higher, for example of the order of five times the value. - Each pixel has associated with it one vertical signal wire and three horizontal signal wires. The vertical wire may be fabricated with the source metal Interconnect layer and the horizontal wires may be fabricated with the gate metal interconnect layer.
- The active matrix device may operate in either of two modes. In the first mode, the capacitor select signal lines are connected to a relatively low voltage. In this mode, the
TFTs 20 of all of the pixels are turned off so that thecapacitor 21 is effectively disconnected from thepixel electrode 11. This is a relatively low capacitance mode in which the storage capacitance at each of the pixels is substantially equal to the value Cs1 of thestorage capacitors 12. In the other higher capacitance mode, thelines 22 are connected to a relatively high voltage so that thetransistors 20 at all of the pixels are turned on and thecapacitor 21 is connected in parallel with thecapacitor 12 at each pixel. In this mode, the storage capacitance is equal to the sum of the values Cs1 and Cs2 of the 12 and 21.capacitors - FIG. 7 is a waveform diagram showing voltage in volts against time in microseconds representing the result of a simulation of the device of FIG. 6 operating in both the low capacitance and high capacitance modes. The simulation represents a liquid crystal pixel cell receiving a voltage of −3.5 volts in one frame and +3.5 volts in the next frame. The pixel voltage is relative to a counter electrode potential of 6 volts so that the voltage supplied to the
pixel electrode 11 is 2.5 volts in the first frame and 9.5 volts in the second frame. The scan line activation frequency and leakage have been adjusted so that the relative effects can be observed within a reasonable simulation time. The value Cs1 of thecapacitor 12 is 100 fF, which is typical for a small direct view active matrix liquid crystal display. The value Cs2 of thecapacitor 21 is 500 fF. - In the low capacitance mode of operation, pixel charging occurs very quickly. However, when the scan line goes low, there is considerable charge injection from the overlap capacitance of the
TFT 10. Also, leakage from thestorage capacitor 12 is very significant. As the pixel electrode voltage moves towards the data line voltage in the high capacitance mode of operation, pixel charging takes longer, there is less charge injection when thetransistor 10 turns off, and the leakage is substantially lower. - The simulation result does not illustrate the corruption caused to the data line voltage by virtue of charge sharing in a panel-sample-and-hold type of display. For a small direct view active matrix liquid crystal display, the data line capacitance is typically 10 pF. For the same storage capacitances, in the low capacitance mode, the change in voltage occurring at the pixel is approximately 1% of the desired data line voltage. In the high capacitance mode, the change in voltage is closer to 6%. The effect of this is Illustrated in FIG. 8. Just prior to the second scan period, the data line is initially at 9.5 volts. When the scan line is activated, both the data line and the
12 and 21 share charge. The net effect is that thecapacitors pixel electrode 11 ends up at 9.1 volts instead of the desired 9.5 volts. - Implementation of the
additional storage capacitor 21 of 500fF together with anextra TFT 20 at each pixel substantially reduces the pixel aperture ratio in small transmissive liquid crystal displays, particularly if the gate and source metal interconnect layers are used to form the parallel plate storage capacitor. However, the pixel aperture ratio is not substantially affected in reflective or transmissive-reflective displays where the 20 and 21 may be disposed underneath a reflective electrode.additional elements - The increased pixel charging time for the high capacitance mode of operation requires careful consideration, especially when the
10 and 20 are of the amorphous silicon type. The mobility of such devices is very low, for example 1 cm2/Vs, which limits the rate of charge flow from theTFTs data line 4 to the 12 and 21. It may therefore be necessary or desirable to slow down the active matrix addressing in order for the pixels to be fully charged. Alternatively, it may be possible to write the same Image date to the active matrix in consecutive frames so as to ensure satisfactory cell charging. Such techniques may be accommodated by timing modifications in thestorage capacitors data line driver 3 and the scan line driver 7. In displays fabricated with high performance poly- 10 and 20, which may have a mobility in excess of 50 cm2/Vs, the high capacitance mode is unlikely to require an extended pixel charging period.silicon TFTs - Reduced accuracy in point-at-a-time display addressing in the high capacitance mode may be compensated within the data line driver or within a liquid crystal driver controller (not shown) to which the display is connected. Such compensation is standard practise since it is generally necessary to compensate for the non-linear voltage/transmission response of liquid crystal pixels; this is generally called “gamma correction”. Nevertheless, accommodation of two compensation schemes within driver circuitry for the high and low capacitance modes represents a significant overhead. It is likely that the display will be operated in the high capacitance mode with reduced frame rates, mainly to reduce power consumption. When this ia the case, achieving high grey-scale accuracy is less important. For example, the display may be operated in a
low frame rate 1 bit color mode. Any inaccuracies caused by charge sharing in such a 1 bit color mode are unlikely to present substantial image quality problems. - The embodiment illustrated in FIG. 9 differs from that illustrated in FIG. 6 in that the positions of the
TFT 20 and thecapacitor 21 have been interchanged. However, operation is not affected by this, - The device illustrated in FIG. 10 differs from that illustrated In FIG. 6 in that a capacitor-on-gate technique of the type illustrated in FIG. 5 is used to reduce by one the number of horizontal signals traversing each row of the active matrix . Thus, the lower plates of the
12 and 21 are connected to thecapacitors scan line 6 of the adjacent row of pixels so that thecommon line 13 is not needed. The scan lines are used to supply a DC voltage to the lower terminals of the 12 and 21 and are at zero volts for most of the time. However, thecapacitors scan lines 6 are switched in turn to a high DC voltage in order to activate theTFTs 10 of the row of pixels. In order to avoid corrupting the voltages stored on the 12 and 21, such a switching operation should occur before the capacitors are charged. Thus, the active matrix illustrated in FIG. 10 should be scanned from the bottom row upwards.capacitors - The device illustrated in FIG. 11 differs from that illustrated in FIG. 6 in that the
common electrode line 13 and the capacitorselect line 22 are replaced by asingle line 24 connected to the further plates of the 12 and 21 and to the gate of thecapacitors TFT 20. This is allowable because the capacitor select signal is essentially a DC signal once the mode of operation has been selected. In the low capacitance mode, theline 24 is connected to ground so that theTFT 20 is switched off and the effective storage capacitance is that provided by thecapacitor 12. In the high capacitance mode, theline 24 is connected to the positive supply voltage Vdd so that theTFT 20 is switched on to connect thecapacitor 21 across thecapacitor 12. This technique may also be applied to the embodiments described hereinafter. - FIG. 12 illustrates a device which differ e from that illustrated in FIG. 11 in that each capacitor select and
common electrode line 24 is shared by an adjacent pair of rows of pixels. Thus, there are, on average, only 1.5 horizontal signals running through each row of pixels. This technique may also be applied to the embodiments described hereinafter. - The device illustrated in FIG. 13 is similar to that illustrated in FIG. 6 in that each row of pixels has a
common line 13 and a capacitorselect line 22. However, the 12 and 21 share a common plate which forms part of a gate metal interconnect layer of the integrated structure in which thecapacitors 10 and 20 are formed. The other plate of theTFTs capacitor 12 comprises part of the source metal interconnect layer whereas the other plate of thecapacitor 21 forms part of a heavily doped amorphous or poly-silicon layer, for example of N-type material. In a typical TFT structure, the dielectric of thecapacitor 21 is gate oxide so that the capacitance per unit area of the substrate for thecapacitor 21 is substantially greater than that of thecapacitor 12. This allows a much larger value of the capacitance Cs2 of thecapacitor 21 to be achieved. - FIG. 14 shows the mask layout of a device of the type shown in FIG. 13 embodied as a reflective liquid crystal display with a poly-silicon dual-gate TFT structure. The
data line 4 is implemented on the source metal interconnect layer (SL) and runs vertically at the right hand side of the pixel with a connection through a via 30 with a source of theTFT 10, which is of dual gate construction. TheTFT 10 is crossed twice by thescan line 6, which is formed in the gate metal interconnect layer GL so that two series-connected TFT channels are formed at right angles to one another. This arrangement makes the device more robust to mask alignment errors. - At the drain of the
TFT 10, a via 31 connects the terminal to a large SL electrode, which forms one plate of the capacitor, 12 whose other plate is formed by part of the GL electrode line. The SL electrode is also in contact with a reflective electrode (RE) 32. The drain of theTFT 10 is also connected to a poly-silicon track which forms thetransistor 20 where it is crossed by the capacitorselect line 22. The poly-silicon track is then connected to a heavily doped poly-silicon electrode which forms thecapacitor 21 in conjunction with the GLcommon electrode line 13. - Heavy doping of an amorphous or poly-silicon layer underneath a gate layer cannot normally be achieved using the conventional TFT process flow and is likely to require a further mask to define the heavy doping region.
- The device illustrated in FIG. 15 is of a type similar to that illustrated in FIG. 13 but using the single capacitor select and
common electrode line 24 as shown in FIG. 31 and with the 12 and 21 embodied as a MOS capacitor. When thecapacitors line 24 is connected to a low voltage, such as ground, theTFT 20 is switched off and thecapacitor 12 is formed by a parallel plate capacitor between the layers SL and GL. When the select signal on theline 24 is high, for example at Vdd, theTFT 20 is switched on and the MOS capacitor of value Cs2 is in parallel with thecapacitor 12. TheMOS capacitor 35 is formed by an amorphous or poly-silicon layer underneath a gate electrode. The gate electrode is formed by the capacitor select signal line routed on the layer GL and so is at a high potential which is above the threshold voltage Vt of theMOS structure 35. The total capacitance is then equal to the sum of the oxide capacitance and the overlap capacitances as described hereinbefore with reference to FIG. 4. - FIG. 16 illustrates a mask layout for the device of FIG. 15 embodied as a reflective poly-silicon dual-gate TFT structure. There are only two horizontal signals routed through the pixel. The poly-silicon layer of the MOS capacitor extends beyond the gate metal layer of the capacitor. In a normal self-aligned TFT fabrication flow, this region is heavily doped. As indicated at 33, this region continues around three edges of the MOS capacitor in order to form the necessary source-drain connection.
- The capacitance of a MOS structure changes depending on the voltage applied to the common electrode. FIG. 17 illustrates the terminal voltages of the
MOS capacitor 35 for two conditions. In the upper diagram of FIG. 17, the common electrode is at 15 volts, which is a typical supply voltage for an active matrix device. Thepixel electrode 11 can have any value between 1.5 volts and 10.5 volts in a typical device. In order for the capacitor to be in its high capacitance regime, the MOS threshold voltage must be less than 4.5 volts, which is generally the case for amorphous and poly-silicon pixel TFTs. - In the configuration illustrated at the lower diagram of FIG. 17, the common electrode is at zero volts. In order for the capacitor to be in its low capacitance regime, the MOS threshold voltage must be greater than −1.5 volts, which i n generally the case for amorphous and poly-silicon pixel TFTs. Thus, by switching the common electrode voltage itself, it is possible to change between the two MOS capacitor regimes to select the two different storage capacitances.
- The device shown in FIG. 18 makes use of this capability and differs from that shown in FIG. 15 in that the
TFT 20 is omitted because the capacitance switching is performed by theMOS structure 35. The mask layout for one pixel of this device is illustrated in FIG. 19. - The device illustrated in FIG. 20 differs from that illustrated in FIG. 18 in that the parallel plate capacitor formed by the interconnect layers is omitted. There is therefore no need for an electrode formed on the interconnect layer SL and this results in a very simple pixel circuit. The permanently connected storage capacitor is provided by the overlap capacitances whereas the self-switching capacitor is generated by the oxide capacitance and is only switched into circuit when the
line 24 is switched to a high voltage, such as Vdd. The value Cs1 of the permanently connected storage capacitor can be chosen using known TFT channel engineering techniques, such as incorporating a lightly doped drain (LDD) under the gate electrode.
Claims (27)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB0104786.9 | 2001-02-27 | ||
| GB0104786A GB2372620A (en) | 2001-02-27 | 2001-02-27 | Active Matrix Device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020154253A1 true US20020154253A1 (en) | 2002-10-24 |
| US6952244B2 US6952244B2 (en) | 2005-10-04 |
Family
ID=9909576
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/081,917 Expired - Fee Related US6952244B2 (en) | 2001-02-27 | 2002-02-20 | Active matrix device and display |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6952244B2 (en) |
| EP (1) | EP1239323B1 (en) |
| JP (1) | JP4140808B2 (en) |
| KR (1) | KR100443219B1 (en) |
| CN (1) | CN1178197C (en) |
| DE (1) | DE60207769T2 (en) |
| GB (1) | GB2372620A (en) |
Cited By (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030132896A1 (en) * | 2001-11-21 | 2003-07-17 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US20060076898A1 (en) * | 2004-09-29 | 2006-04-13 | Seiko Epson Corporation | Printer head and image forming apparatus having the same |
| US20070171176A1 (en) * | 2006-01-20 | 2007-07-26 | Oh Kyong Kwon | Digital-analog converter, data driver, and flat panel display device using the same |
| US20070182692A1 (en) * | 2006-02-09 | 2007-08-09 | Oh Kyong Kwon | Digital-analog converter, data driver, and flat panel display device using the same |
| US20070182693A1 (en) * | 2006-02-09 | 2007-08-09 | Oh Kyong Kwon | Data driver, flat panel display device using the same, and driving method thereof |
| US20070234152A1 (en) * | 2006-02-09 | 2007-10-04 | Kwon Oh K | Data driver and flat panel display device using the same |
| US20090027321A1 (en) * | 2003-08-26 | 2009-01-29 | Seiko Epson Corporation | Method of driving liquid crystal display device, liquid crystal display device, and portable electronic apparatus |
| US20090167660A1 (en) * | 2007-12-28 | 2009-07-02 | Yeongfeng Wang | Liquid crystal display and control method thereof |
| US20100265213A1 (en) * | 2009-04-20 | 2010-10-21 | Hannstar Display Corp. | Touch liquid crystal display and operating method thereof |
| CN101924122A (en) * | 2010-05-20 | 2010-12-22 | 昆山工研院新型平板显示技术中心有限公司 | Active matrix/organic light emitting display and manufacturing method thereof |
| US20100321602A1 (en) * | 2009-05-06 | 2010-12-23 | Chih-Chung Liu | Display panel |
| US20120169954A1 (en) * | 2010-12-31 | 2012-07-05 | Liu Hung-Ta | Liquid crystal display apparatus |
| JP2014074908A (en) * | 2012-09-13 | 2014-04-24 | Semiconductor Energy Lab Co Ltd | Semiconductor device and method of driving semiconductor device |
| US20140368480A1 (en) * | 2012-07-06 | 2014-12-18 | Boe Technology Group Co., Ltd. | Thin film transistor array substrate and driving method therefor as well as liquid crystal display |
| WO2015167702A1 (en) * | 2014-04-30 | 2015-11-05 | Sony Corporation | Image sensor with floating diffusion interconnect capacitor |
| US9305512B2 (en) | 2012-11-08 | 2016-04-05 | Boe Technology Group Co., Ltd | Array substrate, display device and method for controlling refresh rate |
| US20180330683A1 (en) * | 2017-05-15 | 2018-11-15 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Pixel driving electrode, array substrate thereof and display panel |
| US10573268B2 (en) | 2016-09-01 | 2020-02-25 | Boe Technology Group Co., Ltd. | Pixel cell, display substrate, display device, and method of driving pixel electrode |
| US10720827B1 (en) * | 2017-11-06 | 2020-07-21 | Renesas Electronics America Inc. | Low leakage CMOS switch to isolate a capacitor storing an accurate reference |
| US20240242649A1 (en) * | 2021-11-23 | 2024-07-18 | Yunnan Invensight Optoelectronics Technology Co., Ltd. | Driving circuit, driving module, driving method and display device |
Families Citing this family (35)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100980010B1 (en) * | 2003-07-14 | 2010-09-03 | 삼성전자주식회사 | Thin film transistor array panel |
| GB2419950A (en) * | 2004-11-09 | 2006-05-10 | Sharp Kk | Capacitance measuring apparatus for LCD touch screen |
| KR101142785B1 (en) * | 2005-06-28 | 2012-05-08 | 엘지디스플레이 주식회사 | Liquid crystal display device including thin film transistor |
| JP2008123501A (en) * | 2006-10-15 | 2008-05-29 | Fujitsu Ten Ltd | Vehicle information recording device |
| KR101340996B1 (en) | 2007-03-13 | 2013-12-13 | 엘지디스플레이 주식회사 | Display Device and Manufacturing method thereof |
| US7830346B2 (en) * | 2007-07-12 | 2010-11-09 | Au Optronics Corporation | Liquid crystal display panel with color washout improvement by scanning line coupling and applications of same |
| CN101369075B (en) * | 2007-08-15 | 2010-05-26 | 群康科技(深圳)有限公司 | Liquid crystal display device and driving method thereof |
| US8648782B2 (en) * | 2007-10-22 | 2014-02-11 | Semiconductor Energy Laboratory Co., Ltd. | Display device |
| CN101576692B (en) * | 2008-05-09 | 2010-12-29 | 群康科技(深圳)有限公司 | Liquid crystal display device and driving method thereof |
| CN101776825B (en) * | 2009-01-08 | 2012-02-01 | 胜华科技股份有限公司 | Liquid crystal display and its pixel unit |
| US8648787B2 (en) | 2009-02-16 | 2014-02-11 | Himax Display, Inc. | Pixel circuitry for display apparatus |
| TWI420191B (en) * | 2009-02-24 | 2013-12-21 | Himax Display Inc | Pixel circuitry for display apparatus |
| CN101833186B (en) * | 2009-03-10 | 2011-12-28 | 立景光电股份有限公司 | Pixel circuit of display device |
| KR101739574B1 (en) | 2009-07-14 | 2017-05-25 | 삼성디스플레이 주식회사 | Display panel and display panel device inclduing the same |
| US8373814B2 (en) * | 2009-07-14 | 2013-02-12 | Samsung Display Co., Ltd. | Display panel and display panel device including the transistor connected to storage capacitor |
| WO2011061964A1 (en) * | 2009-11-18 | 2011-05-26 | シャープ株式会社 | Substrate for liquid crystal display device, liquid crystal display device, and method for driving liquid crystal display device |
| US9059294B2 (en) * | 2010-01-07 | 2015-06-16 | Sharp Kabushiki Kaisha | Semiconductor device, active matrix substrate, and display device |
| US8411007B2 (en) * | 2010-02-23 | 2013-04-02 | Au Optronics Corporation | LCD display visual enhancement driving circuit and method |
| KR101702105B1 (en) * | 2010-06-16 | 2017-02-03 | 삼성디스플레이 주식회사 | Liquid crystal display and driving method thereof |
| US9230994B2 (en) * | 2010-09-15 | 2016-01-05 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device |
| US9443485B2 (en) | 2010-11-04 | 2016-09-13 | Apple Inc. | Thin-film transistor liquid-crystal display with variable frame frequency |
| CN102081269A (en) * | 2010-11-16 | 2011-06-01 | 华映视讯(吴江)有限公司 | Transistor array substrate |
| US9396689B2 (en) | 2010-12-31 | 2016-07-19 | Hung-Ta LIU | Driving method for a pixel array of a display |
| US8928643B2 (en) * | 2011-02-03 | 2015-01-06 | Ernst Lueder | Means and circuit to shorten the optical response time of liquid crystal displays |
| CN102937766B (en) * | 2012-10-24 | 2015-02-04 | 京东方科技集团股份有限公司 | Array substrate, liquid crystal display device and driving method thereof |
| KR102204674B1 (en) * | 2014-04-03 | 2021-01-20 | 삼성디스플레이 주식회사 | Display device |
| WO2015171645A1 (en) * | 2014-05-06 | 2015-11-12 | Apple Inc. | Thin-film transistor liquid-crystal display with variable frame frequency |
| CN104536225B (en) * | 2014-12-31 | 2018-09-18 | 深圳市华星光电技术有限公司 | Liquid crystal display panel and liquid crystal display device |
| CN104635396B (en) * | 2015-03-13 | 2018-01-23 | 京东方科技集团股份有限公司 | A kind of dot structure, array base palte, display panel and image element driving method |
| JP6870926B2 (en) * | 2016-06-22 | 2021-05-12 | 株式会社半導体エネルギー研究所 | Display devices, display modules, and electronics |
| KR102348062B1 (en) * | 2017-04-04 | 2022-01-10 | 삼성디스플레이 주식회사 | Organic light emitting display device and driving method thereof |
| CN107516504B (en) * | 2017-10-18 | 2020-04-10 | 深圳市华星光电技术有限公司 | Driving method of liquid crystal display |
| CN111341258B (en) * | 2020-03-25 | 2021-04-02 | 上海天马有机发光显示技术有限公司 | Pixel driving circuit, driving method thereof and display device |
| CN113506549A (en) * | 2021-07-13 | 2021-10-15 | 晶门科技(深圳)有限公司 | Thin film transistor liquid crystal display device operable at a wide range of frame rates |
| CN116500774B (en) * | 2022-01-19 | 2023-10-31 | 荣耀终端有限公司 | Electrowetting substrate, electrowetting display panel and electrowetting display device |
Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5362982A (en) * | 1992-04-03 | 1994-11-08 | Matsushita Electric Industrial Co., Ltd. | Insulated gate FET with a particular LDD structure |
| US5550760A (en) * | 1993-02-18 | 1996-08-27 | Digital Equipment Corporation | Simulation of circuits |
| US5618743A (en) * | 1992-09-21 | 1997-04-08 | Siliconix Incorporated | MOS transistor having adjusted threshold voltage formed along with other transistors |
| US5650636A (en) * | 1994-06-02 | 1997-07-22 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display and electrooptical device |
| US5764329A (en) * | 1996-05-17 | 1998-06-09 | Motorola, Inc. | Chiral smectic liquid crystal phase spatial light modulator for unpolarized light in which a reflector is at an angle to the output surface of the liquid crystal cell |
| US5790063A (en) * | 1996-12-16 | 1998-08-04 | Motorola, Inc. | Analog-to-digital converter on CMOS with MOS capacitor |
| US6252566B1 (en) * | 1997-06-05 | 2001-06-26 | Thomson-Lcd | Compensation process for a disturbed capacitive circuit and application to matrix display screens |
| US6271543B1 (en) * | 1998-02-26 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix type display device and method of manufacturing the same |
| US6492676B2 (en) * | 1997-08-26 | 2002-12-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having gate electrode in which depletion layer can be generated |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH02165125A (en) | 1988-12-20 | 1990-06-26 | Seiko Epson Corp | Display device |
| EP0465111B1 (en) | 1990-07-05 | 1996-05-15 | Matsushita Electric Industrial Co., Ltd. | Liquid crystal display device |
| JP2833289B2 (en) * | 1991-10-01 | 1998-12-09 | 日本電気株式会社 | Analog switch |
| US5576857A (en) | 1992-04-02 | 1996-11-19 | Semiconductor Energy Laboratory Co., Ltd. | Electro-optical device with transistors and capacitors method of driving the same |
| JP2901429B2 (en) * | 1992-08-20 | 1999-06-07 | シャープ株式会社 | Display device |
| JP3102666B2 (en) * | 1993-06-28 | 2000-10-23 | シャープ株式会社 | Image display device |
| JPH07199149A (en) * | 1993-12-28 | 1995-08-04 | Sharp Corp | Image display device and driving method thereof |
| JP3297666B2 (en) | 1994-06-02 | 2002-07-02 | 株式会社半導体エネルギー研究所 | Active matrix display device |
| JP3406772B2 (en) | 1996-03-28 | 2003-05-12 | 株式会社東芝 | Active matrix type liquid crystal display |
| JP3423165B2 (en) * | 1996-11-07 | 2003-07-07 | シャープ株式会社 | Liquid crystal display |
| JP3483759B2 (en) * | 1998-03-19 | 2004-01-06 | 株式会社東芝 | Liquid crystal display |
-
2001
- 2001-02-27 GB GB0104786A patent/GB2372620A/en not_active Withdrawn
-
2002
- 2002-02-20 US US10/081,917 patent/US6952244B2/en not_active Expired - Fee Related
- 2002-02-22 DE DE60207769T patent/DE60207769T2/en not_active Expired - Lifetime
- 2002-02-22 EP EP02251249A patent/EP1239323B1/en not_active Expired - Lifetime
- 2002-02-27 KR KR10-2002-0010543A patent/KR100443219B1/en not_active Expired - Fee Related
- 2002-02-27 CN CNB021066779A patent/CN1178197C/en not_active Expired - Fee Related
- 2002-02-27 JP JP2002051695A patent/JP4140808B2/en not_active Expired - Fee Related
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5362982A (en) * | 1992-04-03 | 1994-11-08 | Matsushita Electric Industrial Co., Ltd. | Insulated gate FET with a particular LDD structure |
| US5618743A (en) * | 1992-09-21 | 1997-04-08 | Siliconix Incorporated | MOS transistor having adjusted threshold voltage formed along with other transistors |
| US5550760A (en) * | 1993-02-18 | 1996-08-27 | Digital Equipment Corporation | Simulation of circuits |
| US5650636A (en) * | 1994-06-02 | 1997-07-22 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix display and electrooptical device |
| US6023074A (en) * | 1994-06-02 | 2000-02-08 | Semicondutor Energy Laboratory Co., Ltd. | Active matrix display having storage capacitor associated with each pixel transistor |
| US5764329A (en) * | 1996-05-17 | 1998-06-09 | Motorola, Inc. | Chiral smectic liquid crystal phase spatial light modulator for unpolarized light in which a reflector is at an angle to the output surface of the liquid crystal cell |
| US5790063A (en) * | 1996-12-16 | 1998-08-04 | Motorola, Inc. | Analog-to-digital converter on CMOS with MOS capacitor |
| US6252566B1 (en) * | 1997-06-05 | 2001-06-26 | Thomson-Lcd | Compensation process for a disturbed capacitive circuit and application to matrix display screens |
| US6492676B2 (en) * | 1997-08-26 | 2002-12-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having gate electrode in which depletion layer can be generated |
| US6271543B1 (en) * | 1998-02-26 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Active matrix type display device and method of manufacturing the same |
Cited By (39)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7483001B2 (en) * | 2001-11-21 | 2009-01-27 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US8525760B2 (en) | 2001-11-21 | 2013-09-03 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US20060250333A1 (en) * | 2001-11-21 | 2006-11-09 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US20060267887A1 (en) * | 2001-11-21 | 2006-11-30 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US8294637B2 (en) | 2001-11-21 | 2012-10-23 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US20030132896A1 (en) * | 2001-11-21 | 2003-07-17 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US7982692B2 (en) | 2001-11-21 | 2011-07-19 | Seiko Epson Corporation | Active matrix substrate, electro-optical device, and electronic device |
| US8248338B2 (en) * | 2003-08-26 | 2012-08-21 | Seiko Epson Corporation | Method of driving liquid crystal display device, liquid crystal display device, and portable electronic apparatus |
| US20090027321A1 (en) * | 2003-08-26 | 2009-01-29 | Seiko Epson Corporation | Method of driving liquid crystal display device, liquid crystal display device, and portable electronic apparatus |
| US20060076898A1 (en) * | 2004-09-29 | 2006-04-13 | Seiko Epson Corporation | Printer head and image forming apparatus having the same |
| US20070171176A1 (en) * | 2006-01-20 | 2007-07-26 | Oh Kyong Kwon | Digital-analog converter, data driver, and flat panel display device using the same |
| US8619013B2 (en) | 2006-01-20 | 2013-12-31 | Samsung Display Co., Ltd. | Digital-analog converter, data driver, and flat panel display device using the same |
| US8059140B2 (en) | 2006-02-09 | 2011-11-15 | Samsung Mobile DIsplay Co., Inc. | Data driver and flat panel display device using the same |
| US20070182693A1 (en) * | 2006-02-09 | 2007-08-09 | Oh Kyong Kwon | Data driver, flat panel display device using the same, and driving method thereof |
| US20070234152A1 (en) * | 2006-02-09 | 2007-10-04 | Kwon Oh K | Data driver and flat panel display device using the same |
| US20070182692A1 (en) * | 2006-02-09 | 2007-08-09 | Oh Kyong Kwon | Digital-analog converter, data driver, and flat panel display device using the same |
| US20090167660A1 (en) * | 2007-12-28 | 2009-07-02 | Yeongfeng Wang | Liquid crystal display and control method thereof |
| US8299994B2 (en) * | 2007-12-28 | 2012-10-30 | Chimei Innolux Corporation | Liquid crystal display and control method thereof |
| US20100265213A1 (en) * | 2009-04-20 | 2010-10-21 | Hannstar Display Corp. | Touch liquid crystal display and operating method thereof |
| US20100321602A1 (en) * | 2009-05-06 | 2010-12-23 | Chih-Chung Liu | Display panel |
| US8223286B2 (en) * | 2009-05-06 | 2012-07-17 | Century Display(ShenZhen)Co., Ltd. | Display panel |
| CN101924122A (en) * | 2010-05-20 | 2010-12-22 | 昆山工研院新型平板显示技术中心有限公司 | Active matrix/organic light emitting display and manufacturing method thereof |
| US9202441B2 (en) | 2010-12-31 | 2015-12-01 | Hung-Ta LIU | Electronic apparatus system for dynamically adjusting display mode and drive method of display panel |
| US9274358B2 (en) * | 2010-12-31 | 2016-03-01 | Hung-Ta LIU | Liquid crystal display apparatus |
| US8912994B2 (en) | 2010-12-31 | 2014-12-16 | Hung-Ta LIU | Electronic apparatus system |
| US20120169954A1 (en) * | 2010-12-31 | 2012-07-05 | Liu Hung-Ta | Liquid crystal display apparatus |
| US8917228B2 (en) * | 2010-12-31 | 2014-12-23 | Hung-Ta LIU | Liquid crystal display apparatus |
| US20150070618A1 (en) * | 2010-12-31 | 2015-03-12 | Hung-Ta LIU | Liquid crystal display apparatus |
| US20140368480A1 (en) * | 2012-07-06 | 2014-12-18 | Boe Technology Group Co., Ltd. | Thin film transistor array substrate and driving method therefor as well as liquid crystal display |
| US9356053B2 (en) * | 2012-07-06 | 2016-05-31 | Boe Technology Group Co., Ltd. | Thin film transistor array substrate and driving method therefor as well as liquid crystal display |
| JP2014074908A (en) * | 2012-09-13 | 2014-04-24 | Semiconductor Energy Lab Co Ltd | Semiconductor device and method of driving semiconductor device |
| US9305512B2 (en) | 2012-11-08 | 2016-04-05 | Boe Technology Group Co., Ltd | Array substrate, display device and method for controlling refresh rate |
| WO2015167702A1 (en) * | 2014-04-30 | 2015-11-05 | Sony Corporation | Image sensor with floating diffusion interconnect capacitor |
| US9398237B2 (en) | 2014-04-30 | 2016-07-19 | Sony Corporation | Image sensor with floating diffusion interconnect capacitor |
| US10573268B2 (en) | 2016-09-01 | 2020-02-25 | Boe Technology Group Co., Ltd. | Pixel cell, display substrate, display device, and method of driving pixel electrode |
| US20180330683A1 (en) * | 2017-05-15 | 2018-11-15 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Pixel driving electrode, array substrate thereof and display panel |
| US10720827B1 (en) * | 2017-11-06 | 2020-07-21 | Renesas Electronics America Inc. | Low leakage CMOS switch to isolate a capacitor storing an accurate reference |
| US20240242649A1 (en) * | 2021-11-23 | 2024-07-18 | Yunnan Invensight Optoelectronics Technology Co., Ltd. | Driving circuit, driving module, driving method and display device |
| US12322313B2 (en) * | 2021-11-23 | 2025-06-03 | Yunnan Invensight Optoelectronics Technology Co., Ltd. | Driving circuit, driving module, driving method and display device |
Also Published As
| Publication number | Publication date |
|---|---|
| US6952244B2 (en) | 2005-10-04 |
| JP2002357850A (en) | 2002-12-13 |
| EP1239323B1 (en) | 2005-12-07 |
| JP4140808B2 (en) | 2008-08-27 |
| CN1372242A (en) | 2002-10-02 |
| GB2372620A (en) | 2002-08-28 |
| DE60207769T2 (en) | 2006-08-17 |
| GB0104786D0 (en) | 2001-04-18 |
| DE60207769D1 (en) | 2006-01-12 |
| KR100443219B1 (en) | 2004-08-04 |
| CN1178197C (en) | 2004-12-01 |
| EP1239323A1 (en) | 2002-09-11 |
| KR20020070148A (en) | 2002-09-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6952244B2 (en) | Active matrix device and display | |
| US10170042B2 (en) | Display device having shared column lines | |
| US7532187B2 (en) | Dual-gate transistor display | |
| US6600472B1 (en) | Liquid crystal display device | |
| US8035596B2 (en) | Liquid crystal display device | |
| US6873378B2 (en) | Liquid crystal display panel | |
| KR20030026900A (en) | Active matrix display panel and image display device adapting same | |
| JP3461757B2 (en) | Liquid crystal display | |
| US20120154262A1 (en) | Pixel Circuit And Display Device | |
| US20130106824A1 (en) | Data signal line driving circuit, display device, and data signal line driving method | |
| JP2005128101A (en) | Liquid crystal display device | |
| JP4518717B2 (en) | Liquid crystal display | |
| KR100218511B1 (en) | Liquid crystal display | |
| WO2011074291A1 (en) | Pixel circuit, display device, and method for driving display device | |
| JP3525468B2 (en) | Active matrix liquid crystal display | |
| KR950010664B1 (en) | Thin Film Transistor Liquid Crystal Display Device | |
| JP2000164872A (en) | Thin film transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SHARP KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CAIRNS, GRAHAM ANDREW;DACHS, CATHERINE ROSINDA MARIE ARMIDA;BROWNLOW, MICHAEL JAMES;AND OTHERS;REEL/FRAME:012890/0048;SIGNING DATES FROM 20020226 TO 20020415 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20131004 |