[go: up one dir, main page]

TWI471946B - 薄膜電晶體 - Google Patents

薄膜電晶體 Download PDF

Info

Publication number
TWI471946B
TWI471946B TW99139500A TW99139500A TWI471946B TW I471946 B TWI471946 B TW I471946B TW 99139500 A TW99139500 A TW 99139500A TW 99139500 A TW99139500 A TW 99139500A TW I471946 B TWI471946 B TW I471946B
Authority
TW
Taiwan
Prior art keywords
layer
thin film
film transistor
oxide
drain
Prior art date
Application number
TW99139500A
Other languages
English (en)
Other versions
TW201222676A (en
Inventor
林信宏
張榮芳
高克毅
Original Assignee
群創光電股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 群創光電股份有限公司 filed Critical 群創光電股份有限公司
Priority to TW99139500A priority Critical patent/TWI471946B/zh
Priority to CN2011100372458A priority patent/CN102468340A/zh
Priority to CN201410742453.1A priority patent/CN104409360A/zh
Priority to US13/288,579 priority patent/US8890145B2/en
Publication of TW201222676A publication Critical patent/TW201222676A/zh
Priority to US14/478,172 priority patent/US9362408B2/en
Priority to US14/478,124 priority patent/US9076872B2/en
Priority to US14/478,148 priority patent/US9368631B2/en
Application granted granted Critical
Publication of TWI471946B publication Critical patent/TWI471946B/zh
Priority to US15/155,325 priority patent/US9601519B2/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/40Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
    • H10D86/60Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/031Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/031Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
    • H10D30/0312Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6704Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6729Thin-film transistors [TFT] characterised by the electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/674Thin-film transistors [TFT] characterised by the active materials
    • H10D30/6755Oxide semiconductors, e.g. zinc oxide, copper aluminium oxide or cadmium stannate
    • H10D64/011
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/23Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
    • H10D64/251Source or drain electrodes for field-effect devices
    • H10D64/258Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/691Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/693Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/01Manufacture or treatment
    • H10D86/021Manufacture or treatment of multiple TFTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D86/00Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
    • H10D86/40Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
    • H10D86/421Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs having a particular composition, shape or crystalline structure of the active layer
    • H10D86/423Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs having a particular composition, shape or crystalline structure of the active layer comprising semiconductor materials not belonging to the Group IV, e.g. InGaZnO
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D99/00Subject matter not provided for in other groups of this subclass
    • H10P14/68
    • H10P14/69
    • H10P50/282
    • H10W20/20
    • H10W74/137

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Thin Film Transistor (AREA)

Description

薄膜電晶體
本發明係關於薄膜電晶體,更特別關於氧化物半導體作為通道層之結構及方法。
在薄膜電晶體(TFT)之製程中,氧化物半導體(oxide semiconductor)的開發愈來愈受到重視,在日商與韓商已是列為重點開發項目之一。氧化物半導體可為氧化鋅(ZnO)、氧化鎵鋅(GZO)、氧化鋁鋅(AZO)、氧化鋅錫(ZTO)、氧化銦鋅(IZO)、及氧化銦鎵鋅(IGZO)等等。氧化物半導體用於元件製作上,已有背通道蝕刻(BCE)五道光罩製程、倒閘極共平面型五道光罩製程、與採用蝕刻停止層的六道光罩製程。上述製程中,六道光罩製程之蝕刻停止層可保護通道層,所得到的元件特性表現皆較五道光罩者為佳,但需多一道光罩。以五道光罩製程而言,倒閘極共平面型五道光罩製程可獨立定義各層,較不受蝕刻選擇特性限制,對面板製造商而言所需進行之變更最少,較具量產優勢。但以未來大面積面板所需之銅金屬製程搭配氧化物半導體技術組合,在保護層覆蓋銅金屬層前,需以還原氣氛之電漿(如氫氣電漿)將金屬表面之氧化物還原為銅。然而氧化物半導體對於還原氣氛電漿極為敏感,將造成元件失效。
綜上所述,目前亟需一種新穎製程,在不增加光罩數目的情況下,有效保護通道層不受後續製程如還原電漿損害。
本發明一實施例提供一種薄膜電晶體的形成方法,包括形成閘極於基板上;形成閘極介電層於閘極與基板上;形成源極/汲極於閘極兩側的閘極介電層上;形成氧化物半導體層於源極/汲極與閘極介電層上;形成絕緣蓋層於氧化物半導體層上;以及圖案化絕緣層與氧化物半導體層,形成絕緣蓋層覆蓋通道層。
本發明另一實施例提供一種薄膜電晶體,包括閘極位於基板上;閘極介電層位於閘極與基板上;源極/汲極位於閘極兩側的閘極介電層上;通道層位於閘極中間部份的閘極介電層上,且通道層接觸源極/汲極;以及絕緣蓋層覆蓋通道層,其中通道層包括氧化物半導體。
下列說明中的實施例將揭露如何形成並使用薄膜電晶體。必需理解的是,這些實施例提供多種可行的發明概念,並可應用於多種特定內容中。特定實施例僅用以說明形成及使用實施例的特定方式,並非用以侷限本發明的範圍。
如第1A圖所示,形成圖案化金屬層12於基板10上。基板10可為透光(如玻璃、石英、或類似物)或不透光(如晶圓、陶瓷、或類似物)之剛性無機材質,亦可為塑膠、橡膠、聚酯、或聚碳酸酯等可撓性有機材質。在某些實施例中的基板10採用透光材質,最後形成的薄膜電晶體可應用於穿透式、半穿反、或反射式液晶顯示器。在其他實施例中的基板10採用不透光或透光性不佳的材質,最後形成的薄膜電晶體只能應用於反射式液晶顯示器,或自發光顯示器上。
上述圖案化金屬層12之材質可為金屬、合金、或上述之多層結構。在某些實施例中,圖案化金屬層12為鉬、鋁、銅、鈦等單層或多層組合的金屬或合金。圖案化金屬層12之形成方法可為形成金屬層於基板10上,再以微影圖案化製程搭配蝕刻法形成圖案化金屬層12。金屬層之形成方法可為物理氣相沉積法(PVD)、濺鍍法、或類似方法。微影圖案化製程可為下述步驟:塗佈光阻如旋塗法、軟烘烤、對準光罩、曝光、曝光後烘烤、顯影、沖洗、乾燥如硬烘烤、其他合適製程、或上述之組合。此外,微影之曝光製程可改用其他方法如無光罩微影、電子束直寫、或離子束直寫。蝕刻製程可為乾蝕刻、濕蝕刻、或上述之組合。雖然在後述之第1C圖中,圖案化金屬層12只作為薄膜電晶體之閘極以及與之相連的閘極線,但圖案化金屬層12亦可作為接觸墊、儲存電容之下電極、或其他元件,端視需要而定。
如第1B圖所示,接著形成介電層14於圖案化金屬層12上。介電層14之組成可為有機材質如有機矽氧化合物,或無機材質如氮化矽、氧化矽、氮氧化矽、碳化矽、氧化鋁、氧化鉿、或上述材質之多層結構。介電層14之形成方法可為化學氣相沉積法(CVD)如電漿增強式CVD(PECVD)、低壓CVD(LPCVD)、次常壓CVD(SACVD)、物理氣相沉積(PVD)、或類似技術。雖然在後述之第1C圖中,介電層14僅作為薄膜電晶體閘極介電層,但介電層14亦可作為儲存電容之電容介電層或其他元件,端視需要而定。可以理解的是,第1C圖中剖面線A-A’之剖視圖即第1B圖所示之結構。
如第2A圖所示,形成另一金屬層16於介電層14上。金屬層16之材質可為金屬、合金、或上述之多層結構。在某些實施例中,金屬層16為銅或銅合金。在其他實施例中,金屬層16不含銅,比如鉬/鋁/鉬之多層結構、或鉬/鋁/鈦多層或單層金屬或合金。金屬層16之形成方法可為電鍍法、無電電鍍法、PVD、濺鍍法、或類似方法。
如第2B圖所示,形成圖案化光阻層18於金屬層16上,其形成方法可為微影圖案化製程如上述,在此不贅述。以圖案化光阻層18作遮罩蝕刻金屬層16,即形成源極16A與汲極16B。蝕刻方法可為乾蝕刻、濕蝕刻、或上述之組合。之後可移除圖案化光阻層18,移除方法可為濕式去光阻剝膜液去除或光阻灰化。雖然在後述之第2C圖中,金屬層16在圖案化後作為薄膜電晶體之源極/汲極16A/16B與源極線,但亦可作為其他線路或其他元件,端視需要而定。可以理解的是,第2C圖中剖面線A-A’之剖視圖即第2B圖移除圖案化光阻層18後所示之結構。
如第3A圖所示,形成氧化物半導體層32於第2B圖移除圖案化光阻層18後之結構上,再形成絕緣層34於氧化物半導體層32上。在一實施例中,氧化物半導體層32之組成可為氧化鋅、氧化銦、銦鎵鋅氧化物、或氧化錫。在其他實施例中,氧化物半導體層32可為氧化鋅、氧化銦、銦鎵鋅氧化物、氧化錫、氧化鎵、氧化鋁、及氧化鈦中至少兩者之組合。氧化物半導體層32之形成方法可為CVD如PECVD、LPCVD、SACVD、物理與氣相沉積(PVD)、溶液合成方式沉積、或類似方法。在本發明一實施例中,絕緣層34之組成可為有機材料如壓克力系材料,其形成方法可為旋轉塗佈法、狹縫塗佈法、浸泡法、或其他類似方法。在本發明另一實施例中,絕緣層34之組成可為無機材料如氧化矽、氮化矽、氮氧化矽、氧化鋁、氧化鈦、氧化鉿、或氮化鋁,其形成方法可為濺鍍法、CVD如PECVD、LPCVD、或SACVD、或類似沉積方法。在其他實施例中,絕緣層34之組成為鈍化金屬層如氧化鋁、氧化鈦、氮化鈦、或其他氧化或氮化的金屬層,其形成方法係先形成金屬層於氧化物半導體體層32上,再以氧氣或氮氣鈍化金屬層。不過值得注意的是,鈍化金屬層需考慮到物質本性。舉例來說,氧化鋁與氮化鋁均為絕緣材料,因此鋁的鈍化方式可為氧化或氮化。另一方面,氧化鈦為絕緣材料但氮化鈦仍為導電材料,因此鈦的鈍化方式只能採用氧化而不能採用氮化。上述步驟需於等壓如真空中進行。在本發明一實施例中,形成氧化物半導體層32與絕緣層34之步驟均位於同一反應腔中進行。在本發明其他實施例中,形成氧化物半導體層32與絕緣層34之步驟係於等壓系統中的不同反應腔中進行。
如第3B圖所示,形成圖案化光阻層36於絕緣層34上,其形成方法可為微影圖案化製程如上述,在此不贅述。接著以一段蝕刻製程移除未被圖案化光阻層36覆蓋之絕 緣層34與氧化物半導體層32,形成絕緣蓋層37覆蓋通道層38。上述之一段蝕刻製程可為乾蝕刻如烷類、氫氣、氬氣、與鹵酸等混合氣體,或濕蝕刻如氫氟酸。最後移除圖案化光阻層36,即形成第3C圖所示之結構。
第4A圖至4D圖與第3A圖至3C圖之製程類似,唯一差異在於第4A至4D圖形成絕緣蓋層37與通道層38之蝕刻製程為分段蝕刻製程而非一段蝕刻製程。舉例來說,可先進行第一道蝕刻製程,移除未被圖案化光阻層36遮罩之絕緣層34以形成絕緣蓋層37,如第4C圖所示。接著再進行第二道蝕刻製程,移除未被圖案化光阻層36遮罩之氧化物半導體層32以形成通道層38,再移除圖案化光阻層36如第4D圖所示。第一道蝕刻製程與第二道蝕刻製程可針對氧化物半導體層32與絕緣層34之蝕刻選擇性,分別採用不同的乾蝕刻或濕蝕刻條件。舉例來說,可採用一般蝕刻氧化物的氣體乾蝕刻絕緣層34,再採用草酸或鋁酸濕蝕刻氧化物半導體層32。不論採用一段或分段蝕刻製程,最後都應形成絕緣蓋層37覆蓋通道層38之結構。可以理解的是,第3D圖之剖面線A-A’之剖視圖即第3C或第4D圖所示之結構。
在第3C圖及第4D圖之結構中,絕緣蓋層37之下表面與通道層38之上表面兩者之寬度實質上相等。但在其他實施例中,絕緣蓋層37之下表面寬度可略大於或略小於通道層38之上表面寬度,且兩者之寬度差距約介於0μm至2μm之間。不論如何,絕緣蓋層37之下表面較佳與通道層38之上表面的寬度一致。若寬度差距若超過2μm,將不利後續製程。
接著可形成保護層52於第3C圖(或第4D圖)之結構上。保護層52之組成可為氮化矽、氧化矽、氮氧化矽、碳化矽、氧化鋁、氧化鈦、氧化鉿、或上述材質之多層結構,其形成方式可為CVD、PECVD、或PVD。在本發明一實施例中,在形成保護層52之前,會先以還原性電漿(如氫氣電漿)處理第3C圖(或第4圖)之結構表面,以增加保護層52之接著性。特別是在源極/汲極16A/16B之組成含銅時,通道層38之形成步驟如微影及蝕刻會氧化源極/汲極16A/16B的表面,因此更需以還原製程如氫氣使源極/汲極16A/16B表面之氧化銅還原為銅。若通道層38上方未覆蓋絕緣蓋層37,上述的還原性電漿及/或還原製程均會還原通道層38之氧化物半導體,使其形成導體並破壞元件功能。
接著以微影圖案化製程形成圖案化光阻(未圖示),再以圖案化光阻為遮罩進行蝕刻製程,即形成接觸孔54如第5A圖所示。可以理解的是,第5B圖之剖面線A-A’之剖視圖即第5A圖所示之結構。
如第6A圖所示,形成導電圖案62於第5A圖所示之結構上。導電圖案62係形成於保護層52上作為畫素電極,並經由接觸孔54電性連接至汲極16B。導電圖案62之形成方法為先形成導電層後,再以微影圖案化製程與蝕刻製程圖案化導電層,至此完成薄膜電晶體。若薄膜電晶體係應用於穿透式LCD中,導電圖案62之組成可為銦錫氧化物(ITO)、銦鋅氧化物(IZO)、鋁鋅氧化物(AZO)、鎘錫氧化物(CTO)、氧化錫(SnO2 )、或氧化鋅(ZnO)等透明導電材料。若薄膜電晶體係應用於反射式LCD中,導電圖案62之組成可為鋁、金、錫、銀、銅、鐵、鉛、鉻、鎢、鉬、釹、上述之氮化物、上述之氧化物、上述之氮氧化物、上述之合金、或上述之組合。此外,反射式的導電圖案62之表面呈現凹凸狀,以增加光線之反射及散射之效果。若薄膜電晶體係應用於半穿反LCD中,則分別採用透明組成或反射組成於穿透區或反射區中。
雖然本發明已以數個較佳實施例揭露如上,然其並非用以限定本發明,任何熟習此技藝者,在不脫離本發明之精神和範圍內,當可作任意之更動與潤飾,因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。
A-A’...剖面線
10...基板
12...圖案化金屬層
14...閘極介電層
16...金屬層
16A...源極
16B‧‧‧汲極
18、36‧‧‧圖案化光阻層
32‧‧‧氧化物半導體層
34‧‧‧絕緣層
37‧‧‧絕緣蓋層
38‧‧‧通道層
52‧‧‧保護層
54‧‧‧接觸孔
62‧‧‧導電圖案
第1A-1B、2A-2B、3A-3C、4A-4D、5A及6A圖係本發明某些實施例中,薄膜電晶體之製程剖視圖;以及
第1C、2C、3D、5B及6B圖係本發明某些實施例中,薄膜電晶體之製程上視圖。
10‧‧‧基板
12‧‧‧圖案化金屬層
14‧‧‧閘極介電層
16A‧‧‧源極
16B‧‧‧汲極
37‧‧‧絕緣蓋層
38‧‧‧通道層
52‧‧‧保護層
62‧‧‧導電圖案

Claims (7)

  1. 一種薄膜電晶體,包括:一閘極位於一基板上;一閘極介電層位於該閘極與該基板上;一源極/汲極位於該閘極兩側的該閘極介電層上;一通道層位於該閘極中間部份的閘極介電層上,且該通道層接觸該源極/汲極;以及一絕緣蓋層覆蓋該通道層,其中該通道層包括一氧化物半導體,且該絕緣蓋層的下表面寬度小於該通道層的上表面寬度。
  2. 如申請專利範圍第1項所述之薄膜電晶體,其中該絕緣蓋層包括一有機材料或一無機材料。
  3. 如申請專利範圍第2項所述之薄膜電晶體,其中該有機材料包括壓克力系材料。
  4. 如申請專利範圍第2項所述之薄膜電晶體,其中該無機材料包括氧化矽、氮化矽、氮氧化矽、氧化鋁、氧化鈦、氧化鉿、或氮化鋁。
  5. 如申請專利範圍第1項所述之薄膜電晶體,其中該絕緣蓋層之下表面與該通道層之上表面兩者之間的寬度差距大於0μm且小於或等於2μm。
  6. 如申請專利範圍第1項所述之薄膜電晶體,更包括:一保護層位於該絕緣蓋層、該源極/汲極、與該閘極介電層上;一接觸孔穿過該保護層以露出部份該汲極;以及一導電圖案位於該保護層上以作為一畫素電極,且該 導電圖案經該接觸孔接觸該汲極。
  7. 如申請專利範圍第1項所述之薄膜電晶體,其中該源極/汲極之材料包括銅。
TW99139500A 2010-11-17 2010-11-17 薄膜電晶體 TWI471946B (zh)

Priority Applications (8)

Application Number Priority Date Filing Date Title
TW99139500A TWI471946B (zh) 2010-11-17 2010-11-17 薄膜電晶體
CN2011100372458A CN102468340A (zh) 2010-11-17 2011-01-28 薄膜晶体管与其形成方法
CN201410742453.1A CN104409360A (zh) 2010-11-17 2011-01-28 薄膜晶体管与其形成方法
US13/288,579 US8890145B2 (en) 2010-11-17 2011-11-03 Thin film transistors and methods for manufacturing the same
US14/478,172 US9362408B2 (en) 2010-11-17 2014-09-05 Thin film transistor and display panel including the same
US14/478,124 US9076872B2 (en) 2010-11-17 2014-09-05 Methods for manufacturing thin film transistors
US14/478,148 US9368631B2 (en) 2010-11-17 2014-09-05 Thin film transistor and display panel including the same
US15/155,325 US9601519B2 (en) 2010-11-17 2016-05-16 Thin film transistor and display panel including the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW99139500A TWI471946B (zh) 2010-11-17 2010-11-17 薄膜電晶體

Publications (2)

Publication Number Publication Date
TW201222676A TW201222676A (en) 2012-06-01
TWI471946B true TWI471946B (zh) 2015-02-01

Family

ID=46046983

Family Applications (1)

Application Number Title Priority Date Filing Date
TW99139500A TWI471946B (zh) 2010-11-17 2010-11-17 薄膜電晶體

Country Status (3)

Country Link
US (5) US8890145B2 (zh)
CN (2) CN102468340A (zh)
TW (1) TWI471946B (zh)

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI471946B (zh) * 2010-11-17 2015-02-01 群創光電股份有限公司 薄膜電晶體
CN102646699B (zh) * 2012-01-13 2014-12-10 京东方科技集团股份有限公司 一种氧化物薄膜晶体管及其制备方法
CN104335332B (zh) * 2012-05-28 2017-09-05 夏普株式会社 半导体装置及其制造方法
TWI515911B (zh) 2012-06-07 2016-01-01 群創光電股份有限公司 薄膜電晶體基板及其製作方法以及顯示器
US8704232B2 (en) 2012-06-12 2014-04-22 Apple Inc. Thin film transistor with increased doping regions
US9065077B2 (en) 2012-06-15 2015-06-23 Apple, Inc. Back channel etch metal-oxide thin film transistor and process
CN102779784A (zh) * 2012-06-15 2012-11-14 上海大学 薄膜晶体管阵列基板制造方法
CN102800629B (zh) * 2012-07-23 2014-06-11 京东方科技集团股份有限公司 一种有机薄膜晶体管阵列基板制作方法
TWI493765B (zh) 2012-08-07 2015-07-21 E Ink Holdings Inc 有機半導體元件及其製作方法
CN103594521B (zh) * 2012-08-17 2017-03-01 瀚宇彩晶股份有限公司 半导体元件
US8987027B2 (en) 2012-08-31 2015-03-24 Apple Inc. Two doping regions in lightly doped drain for thin film transistors and associated doping processes
US9685557B2 (en) 2012-08-31 2017-06-20 Apple Inc. Different lightly doped drain length control for self-align light drain doping process
US8748320B2 (en) 2012-09-27 2014-06-10 Apple Inc. Connection to first metal layer in thin film transistor process
US8999771B2 (en) 2012-09-28 2015-04-07 Apple Inc. Protection layer for halftone process of third metal
CN102881654B (zh) 2012-09-29 2016-03-23 京东方科技集团股份有限公司 薄膜晶体管阵列基板及其制备方法、有源矩阵驱动显示装置
US9201276B2 (en) 2012-10-17 2015-12-01 Apple Inc. Process architecture for color filter array in active matrix liquid crystal display
US9001297B2 (en) 2013-01-29 2015-04-07 Apple Inc. Third metal layer for thin film transistor with reduced defects in liquid crystal display
US9088003B2 (en) 2013-03-06 2015-07-21 Apple Inc. Reducing sheet resistance for common electrode in top emission organic light emitting diode display
US9799772B2 (en) * 2013-05-29 2017-10-24 Joled Inc. Thin film transistor device, method for manufacturing same and display device
CN103500711B (zh) * 2013-10-15 2017-06-06 深圳市华星光电技术有限公司 薄膜晶体管的制造方法
US9246013B2 (en) 2013-12-18 2016-01-26 Intermolecular, Inc. IGZO devices with composite channel layers and methods for forming the same
US20150177311A1 (en) * 2013-12-19 2015-06-25 Intermolecular, Inc. Methods and Systems for Evaluating IGZO with Respect to NBIS
KR102166898B1 (ko) * 2014-01-10 2020-10-19 삼성디스플레이 주식회사 박막 트랜지스터 표시판 및 그 제조 방법
CN104375348A (zh) * 2014-12-10 2015-02-25 京东方科技集团股份有限公司 阵列基板及其制造方法和全反射式液晶显示器
KR102338190B1 (ko) * 2015-04-10 2021-12-10 삼성디스플레이 주식회사 박막 트랜지스터 표시판, 이를 포함하는 액정 표시 장치 및 그 제조 방법
CN105161494A (zh) * 2015-06-19 2015-12-16 深圳市华星光电技术有限公司 一种阵列基板及其制成方法、显示面板
CN104966739A (zh) * 2015-07-02 2015-10-07 深圳市华星光电技术有限公司 氧化物薄膜晶体管及其制作方法
TWI567805B (zh) * 2015-07-03 2017-01-21 友達光電股份有限公司 薄膜電晶體及其製作方法
CN113219749B (zh) * 2016-02-17 2023-01-10 群创光电股份有限公司 主动元件阵列基板以及显示面板
WO2018111247A1 (en) * 2016-12-13 2018-06-21 Intel Corporation Passivation dielectrics for oxide semiconductor thin film transistors
CN107910365A (zh) * 2017-10-25 2018-04-13 南京中电熊猫液晶显示科技有限公司 一种薄膜晶体管及其制造方法
TWI668494B (zh) 2018-05-07 2019-08-11 友達光電股份有限公司 顯示面板
US11616057B2 (en) 2019-03-27 2023-03-28 Intel Corporation IC including back-end-of-line (BEOL) transistors with crystalline channel material
CN112530978B (zh) * 2020-12-01 2024-02-13 京东方科技集团股份有限公司 开关器件结构及其制备方法、薄膜晶体管膜层、显示面板
US12074219B2 (en) * 2021-04-22 2024-08-27 Taiwan Semiconductor Manufacturing Company Limited Back channel field effect transistors using a pull back process and methods for forming the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20090126390A (ko) * 2008-06-04 2009-12-09 경희대학교 산학협력단 유기 박막 트랜지스터 및 그 제조 방법
TW201041140A (en) * 2009-02-27 2010-11-16 Ulvac Inc Transistor, transistor manufacturing method, and manufacturing device thereof

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002026326A (ja) * 2000-06-26 2002-01-25 Koninkl Philips Electronics Nv ボトムゲート形薄膜トランジスタ及びその製造方法並びにこれを用いた液晶表示装置
JP4729661B2 (ja) * 2003-07-11 2011-07-20 奇美電子股▲ふん▼有限公司 ヒロックが無いアルミニウム層及びその形成方法
CN100485889C (zh) * 2004-11-03 2009-05-06 中华映管股份有限公司 薄膜晶体管的制造方法
KR20060099870A (ko) * 2005-03-15 2006-09-20 삼성전자주식회사 캡핑막을 구비하는 박막 트랜지스터 및 그 제조 방법
KR101168728B1 (ko) * 2005-07-15 2012-07-26 삼성전자주식회사 배선 구조와 배선 형성 방법 및 박막 트랜지스터 기판과 그제조 방법
KR20070014579A (ko) * 2005-07-29 2007-02-01 삼성전자주식회사 유기 박막 트랜지스터 표시판 및 그 제조 방법
JP4822982B2 (ja) * 2006-08-21 2011-11-24 株式会社東芝 半導体装置の製造方法
KR101270172B1 (ko) * 2007-08-29 2013-05-31 삼성전자주식회사 산화물 박막 트랜지스터 및 그 제조 방법
US7786518B2 (en) * 2007-12-27 2010-08-31 Texas Instruments Incorporated Growth of unfaceted SiGe in MOS transistor fabrication
US8258511B2 (en) * 2008-07-02 2012-09-04 Applied Materials, Inc. Thin film transistors using multiple active channel layers
KR101048996B1 (ko) * 2009-01-12 2011-07-12 삼성모바일디스플레이주식회사 박막 트랜지스터 및 그를 구비하는 평판 표시 장치
US8822988B2 (en) * 2009-03-31 2014-09-02 Hewlett-Packard Development Company, L.P. Thin-film transistor (TFT) with a bi-layer channel
JP5669426B2 (ja) * 2009-05-01 2015-02-12 株式会社半導体エネルギー研究所 半導体装置の作製方法
CN101976650B (zh) * 2010-10-09 2012-06-27 友达光电股份有限公司 薄膜晶体管及其制造方法
TWI471946B (zh) * 2010-11-17 2015-02-01 群創光電股份有限公司 薄膜電晶體
KR101934978B1 (ko) * 2011-08-04 2019-01-04 삼성디스플레이 주식회사 박막 트랜지스터 및 박막 트랜지스터 표시판
KR20140101817A (ko) * 2011-12-02 2014-08-20 가부시키가이샤 한도오따이 에네루기 켄큐쇼 반도체 장치 및 그 제작 방법
KR20130126240A (ko) * 2012-05-11 2013-11-20 삼성디스플레이 주식회사 박막 트랜지스터 표시판
JP2014053571A (ja) * 2012-09-10 2014-03-20 Toshiba Corp 強誘電体メモリ及びその製造方法
KR20140067600A (ko) * 2012-11-27 2014-06-05 삼성디스플레이 주식회사 스위칭 소자, 이를 포함하는 표시 기판 및 이의 제조 방법
KR102039102B1 (ko) * 2012-12-24 2019-11-01 삼성디스플레이 주식회사 박막 트랜지스터 표시판 및 그 제조 방법
KR20140132878A (ko) * 2013-05-08 2014-11-19 삼성디스플레이 주식회사 박막 트랜지스터 표시판 및 그 제조 방법

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20090126390A (ko) * 2008-06-04 2009-12-09 경희대학교 산학협력단 유기 박막 트랜지스터 및 그 제조 방법
TW201041140A (en) * 2009-02-27 2010-11-16 Ulvac Inc Transistor, transistor manufacturing method, and manufacturing device thereof

Also Published As

Publication number Publication date
US9368631B2 (en) 2016-06-14
US9601519B2 (en) 2017-03-21
TW201222676A (en) 2012-06-01
US20140377906A1 (en) 2014-12-25
US9362408B2 (en) 2016-06-07
CN104409360A (zh) 2015-03-11
CN102468340A (zh) 2012-05-23
US20140374750A1 (en) 2014-12-25
US20120119211A1 (en) 2012-05-17
US20160260748A1 (en) 2016-09-08
US8890145B2 (en) 2014-11-18
US20140374751A1 (en) 2014-12-25
US9076872B2 (en) 2015-07-07

Similar Documents

Publication Publication Date Title
TWI471946B (zh) 薄膜電晶體
US7982215B2 (en) TFT substrate and method for manufacturing TFT substrate
JP5253674B2 (ja) 半導体装置およびその製造方法
TWI438851B (zh) 陣列基板及製造該陣列基板的方法
US20160343863A1 (en) Oxide thin film transistor and manufacturing method thereof
TWI577032B (zh) 顯示裝置
WO2018113214A1 (zh) 薄膜晶体管及其制作方法、显示基板、显示装置
US20180069022A1 (en) Thin-film transistor and method of fabricating the same
WO2016029541A1 (zh) 薄膜晶体管及其的制备方法、阵列基板和显示装置
CN100454558C (zh) 一种tft矩阵结构及其制造方法
CN104576760A (zh) 薄膜晶体管及其制备方法、阵列基板和显示装置
CN105990332B (zh) 薄膜晶体管基板及其显示面板
CN109037241A (zh) Ltps阵列基板及其制造方法、显示面板
CN106158976A (zh) 显示装置
WO2019210776A1 (zh) 阵列基板、显示装置、薄膜晶体管及阵列基板的制作方法
US20200194572A1 (en) ARRAY SUBSTRATE AND METHOD FOR MANUFACTURING ARRAY SUBSTRATE (As Amended)
CN108886042A (zh) 阵列基板及其制造方法、显示面板和显示设备
US20200403102A1 (en) Electrode structure and manufacturing method thereof, thin film transistor, and array substrate
US9673228B2 (en) Display panel
CN107910365A (zh) 一种薄膜晶体管及其制造方法
CN100454559C (zh) 一种tft矩阵结构及其制造方法
US8647980B2 (en) Method of forming wiring and method of manufacturing semiconductor substrates
CN110828579A (zh) Bce igzo tft器件及其制作方法
US10147807B2 (en) Method of manufacturing pixel structure

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees