[go: up one dir, main page]

TW202006890A - 模製直接接合且互連的堆疊 - Google Patents

模製直接接合且互連的堆疊 Download PDF

Info

Publication number
TW202006890A
TW202006890A TW108123487A TW108123487A TW202006890A TW 202006890 A TW202006890 A TW 202006890A TW 108123487 A TW108123487 A TW 108123487A TW 108123487 A TW108123487 A TW 108123487A TW 202006890 A TW202006890 A TW 202006890A
Authority
TW
Taiwan
Prior art keywords
substrate
die
circuit element
bonding surface
microelectronic
Prior art date
Application number
TW108123487A
Other languages
English (en)
Other versions
TWI834682B (zh
Inventor
桂蓮 高
賽普里恩 艾米卡 烏佐
傑瑞米 阿弗烈德 提爾
貝高森 哈巴
拉杰詡 卡特卡
Original Assignee
美商英帆薩斯邦德科技有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 美商英帆薩斯邦德科技有限公司 filed Critical 美商英帆薩斯邦德科技有限公司
Publication of TW202006890A publication Critical patent/TW202006890A/zh
Application granted granted Critical
Publication of TWI834682B publication Critical patent/TWI834682B/zh

Links

Images

Classifications

    • H10W90/00
    • H10W20/023
    • H10W20/2134
    • H10W70/611
    • H10W70/635
    • H10W70/65
    • H10W72/0198
    • H10W72/90
    • H10W74/117
    • H10W74/121
    • H10W80/00
    • H10W90/401
    • H10W20/20
    • H10W72/01931
    • H10W72/01953
    • H10W72/874
    • H10W72/923
    • H10W72/941
    • H10W72/944
    • H10W72/952
    • H10W80/102
    • H10W80/312
    • H10W80/327
    • H10W80/333
    • H10W80/334
    • H10W80/701
    • H10W80/743
    • H10W90/288
    • H10W90/291
    • H10W90/297
    • H10W90/701
    • H10W90/722
    • H10W90/792

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Geometry (AREA)
  • Manufacturing & Machinery (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Casting Or Compression Moulding Of Plastics Or The Like (AREA)

Abstract

本發明係關於晶粒及/或晶圓,該些晶粒及/或晶圓以包括堆疊之各種配置而經堆疊且接合,且可覆蓋有模製物以便於處置、封裝以及類似操作。在各個實例中,該模製物可或多或少覆蓋一堆疊,以促進與該堆疊之裝置之連接性、增強熱管理等等。

Description

模製直接接合且互連的堆疊
以下描述關於積體電路(integrated circuit;「IC」)之處理。更特定而言,以下描述關於用於封裝晶粒或晶圓及其他微電子組件之技術。 [優先權主張及相關申請案之交叉參考]
本申請案主張2019年7月2日申請之美國非臨時申請案第16/460,068號及2018年7月6日申請之美國臨時申請案第62/694,845號之權益,該些申請案以全文引用之方式併入本文中。
微電子元件通常包含半導體材料(諸如,矽或砷化鎵)之薄厚塊,其通常稱為半導體晶圓。晶圓可經形成為包括晶圓表面上及/或部分嵌入晶圓內之多個整合式晶片或晶粒。從晶圓分離之晶粒通常作為單獨的經預封裝單元提供。在一些封裝設計中,晶粒經安裝至基板或晶片載體,該基板或晶片載體繼而經安裝在諸如印刷電路板(printed circuit board;PCB)之電路板上。舉例而言,許多晶粒經設置於適合於表面黏著的封裝中。
經封裝半導體晶粒亦可以「堆疊」配置提供,其中一個封裝經設置於(例如)電路板或其他載體上,且另一封裝經黏著在第一封裝之頂部上。該些配置可允許數個不同晶粒或裝置經黏著於電路板上之單個佔據面積內,且可藉由在封裝之間設置短互連來進一步促成高速操作。通常,此互連距離可僅略大於晶粒自身之厚度。對於將在晶粒封裝之堆疊內達成的互連,用於機械及電性連接之互連結構可設置於每一晶粒封裝(除了最頂部封裝以外)之兩側(例如,面)上。
另外,晶粒或晶圓可以三維配置經堆疊作為各種微電子封裝方案之部分。此可包括在較大基底晶粒、裝置、晶圓、基板或類似者上堆疊一或多個晶粒、裝置及/或晶圓之層,以垂直或水平配置堆疊多個晶粒或晶圓,以及兩者之各種組合。
晶粒或晶圓可使用各種接合技術(其包括直接介電接合、非黏合性技術(諸如ZiBond®)或混合接合技術(諸如DBI®),二者均購自英帆薩斯邦德科技有限公司(Invensas Bonding Technologies, Inc.)(前Ziptronix公司)、Xperi公司)以堆疊配置來接合。直接介電接合技術包含自發性共價接合過程,當兩個所製備介電性表面接合在一起時,該自發性共價接合過程在環境條件下進行,而無需黏合劑或介入材料,且混合接合技術添加相應晶粒或晶圓之接合表面處之相應金屬接合墊之金屬對金屬接合,而亦無需介入材料,從而形成統一傳導結構(見例如,美國專利第6,864,585號及第7,485,968號,該些專利以全文引用之方式併如本文中)。金屬接合墊之加熱退火可用於加強金屬對金屬接合。
接合晶粒或晶圓之相應配合表面通常包括嵌入式傳導互連結構(其可為金屬)或類似者。在一些實例中,接合表面經配置且對準使得來自相應表面之傳導互連結構在接合期間結合。結合的互連結構在堆疊晶粒或晶圓之間形成連續傳導互連(用於信號、功率等)。
實施堆疊晶粒及晶圓配置可存在多種挑戰。當使用直接接合技術或混合接合技術來接合堆疊晶粒或晶圓時,通常需要待接合之晶粒或晶圓的表面極平坦、平滑且清潔。舉例而言,大體上,該些表面應具有極低的表面拓樸偏差(亦即,奈米尺度偏差),使得該些表面可緊密配合以形成持續接合。
雙側晶粒或晶圓可經形成及製備用於堆疊及接合,其中晶粒或晶圓之兩側將接合至其他基板、晶圓或晶粒,其諸如具有多個晶粒對晶粒或晶粒對晶圓應用。製備晶粒或晶圓之兩側包括:對兩個表面進行表面處理以符合介電質粗糙度規範及金屬層(例如銅等)凹進規範。混合表面可使用化學機械拋光(chemical mechanical polishing;CMP)製程、電漿製程、濕式及乾式清潔法或類似者來製備以與另一晶粒、晶圓或其他基板接合。
可能需要封裝呈各種組態之堆疊及接合晶粒及晶圓以用於連接性多樣性、性能優化及增強熱管理。
本發明的多種態樣中的第一態樣為一種微電子組件,其包含:第一基板,其具有第一接合表面及嵌入至該第一基板中之第一微電子電路元件,該第一基板之該第一電路元件之一部分在該第一基板之該第一接合表面處暴露;第二基板,其具有第一接合表面及嵌入至該第二基板中之第一微電子電路元件,該第二基板之該第一電路元件之一部分在該第二基板之該第一接合表面處暴露,該第二基板之該第一接合表面混合接合至該第一基板之該第一接合表面而無需黏合劑,使得該第二基板之該第一電路元件電耦接至該第一基板之該第一電路元件,其中該第一基板之側邊緣相對於該第二基板之側邊緣未對準;以及模製物,其覆蓋至少該第二基板之前述側邊緣。
第一態樣之微電子組件進一步包含第一傳導通孔,該第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板。
在第一態樣之微電子組件中,該第一基板包括與該第一接合表面相對之第二表面,且其中該第一傳導通孔延伸至該第一基板之該第二表面且提供從該第一基板之該第一接合表面至該第一基板之該第二表面之電連接性。
第一態樣之微電子組件進一步包含端子連接件,該端子連接件耦接至該第一基板之該第二表面且電耦接至該第一傳導通孔。
在第一態樣之微電子組件中,該第二基板包括與該第一接合表面相對之第二接合表面及嵌入至該第二基板中之第二微電子電路元件,該第二基板之該第二電路元件之一部分在該第二基板之該第二接合表面處暴露。
第一態樣之微電子組件進一步包含第二傳導通孔,該第二傳導通孔電耦接至該第二基板之該第一電路元件及該第二電路元件且至少部分地延伸穿過該第二基板,該第二傳導通孔提供從該第二基板之該第一接合表面至該第二基板之該第二接合表面之電連接性。
在第一態樣之微電子組件中,該第二傳導通孔提供從該第一基板之第二表面至該第二基板之該第二接合表面之電連接性,該第一基板之該第二表面與該第一基板之該第一接合表面相對。
第一態樣之微電子組件進一步包含第三基板,該第三基板具有第一接合表面及嵌入至該第三基板中之第一微電子電路元件,該第三基板之該第一電路元件之一部分在該第三基板之該第一接合表面處暴露,該第三基板之該第一接合表面接合至該第二基板之該第二接合表面,使得該第三基板之該第一電路元件電耦接至該第二基板之該第二電路元件。
在第一態樣之微電子組件中,該第三基板之側邊緣相對於該第二基板之前述側邊緣或該第一基板之前述側邊緣未對準。
在第一態樣之微電子組件中,該模製物覆蓋該第一基板之前述側邊緣、該第二基板之前述側邊緣及該第三基板之前述側邊緣。
在第一態樣之微電子組件中,該模製物覆蓋該第二基板之前述側邊緣及該第三基板之前述側邊緣,而不覆蓋該第一基板之前述側邊緣。
在第一態樣之微電子組件中,該模製物覆蓋與該第三基板之該第一接合表面相對之該第三基板之第二表面。
在第一態樣之微電子組件中,該模製物覆蓋與該第一基板之該第一接合表面相對之該第二基板之第二表面。
本發明的多種態樣中的第二態樣為一種微電子組件,其包含複數個第一態樣之微電子組件。
在第二態樣之微電子組件中,第一基板、第二基板及第三基板之佔據面積為非均一的,且其中自該第一基板延伸至該第三基板之模製物之外部側邊緣為平面的。
本發明的多種態樣中的第三態樣為一種微電子組件,其包含:複數個模製微電子元件堆疊,每個堆疊包含:第一基板,其具有第一接合表面及嵌入至該第一基板中之第一微電子電路元件,該第一基板之該第一電路元件之一部分在該第一基板之該第一接合表面處暴露,且第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板;第二基板,其具有第一接合表面及嵌入至該第二基板中之第一微電子電路元件,該第二基板之該第一電路元件之一部分在該第二基板之該第一接合表面處暴露,且第二傳導通孔電耦接至該第二基板之該第一電路元件且至少部分地延伸穿過該第二基板,該第二基板之該第一接合表面混合接合至該第一基板之該第一接合表面而無需黏合劑,使得該第二基板之該第一電路元件電耦接至該第一基板之該第一電路元件,其中該第一基板之側邊緣相對於該第二基板之側邊緣未對準;以及模製物,其覆蓋至少該第二基板之前述側邊緣。
在第三態樣之微電子組件中,該第一基板包括與該第一接合表面相對之第二表面,且其中該第一傳導通孔延伸至該第一基板之該第二表面且提供從該第一基板之該第一接合表面至該第一基板之該第二表面之電連接性。
在第三態樣之微電子組件中,該第二基板包括與該第一接合表面相對之第二接合表面及嵌入至該第二基板中之第二微電子電路元件,該第二基板之該第二電路元件之一部分在該第二基板之該第二接合表面處暴露,且其中該第二傳導通孔電耦接至該第二基板之該第二電路元件。
在第三態樣之微電子組件中,該第二基板之該第一接合表面及該第二接合表面中之至少一者在該第二基板之周界邊緣處包括有意的凹部。
在第三態樣之微電子組件中,該模製物包含未具有顆粒之第一低黏度化合物,該第一低黏度化合物滲透該第二基板之該周界邊緣處的該凹部,且具有顆粒之第二化合物覆蓋在該第一低黏度化合物上方。
第三態樣之微電子組件進一步包含層合物及/或插入件,且其中該複數個模製微電子元件堆疊混合接合至該層合物或該插入件而無需黏合劑或中介材料。
第三態樣之微電子組件進一步在該層合物之表面上及/或在該插入件之表面上包含至少一個線接合墊。
在第三態樣之微電子組件中,該層合物使用接線來耦接至該插入件,該接線耦接於該層合物之表面上之線接合墊處及該插入件之表面上之線接合墊處。
在第三態樣之微電子組件進一步包含非模製晶粒,該非模製晶粒在無黏合劑之情況下混合接合至該層合物及/或該插入件。
在第三態樣之微電子組件中,至少該第二基板包含固態記憶體裝置。
本發明的多種態樣中的第四態樣為一種形成微電子組件之方法,其包含:形成微電子堆疊,其包含:提供具有前側及背側之第一基板,該背側具有包含非傳導接合層之接合表面以及經暴露電性傳導第一電路元件,該第一基板具有第一傳導通孔,該第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板;提供具有前側及背側之第二基板,該前側包括非傳導接合層及經暴露電性傳導第一電路元件;藉由使該第一基板之該非傳導接合層與該第二基板之該非傳導接合層接觸來將該第二基板之該前側耦接至該第一基板之該背側,該第一基板之側邊緣相對於該第二基板之側邊緣未對準,且使該第一基板之該第一電路元件與該第二基板之該第一電路元件接觸;以及用模製物覆蓋至少該第二基板之前述側邊緣。
第四態樣之方法進一步包含用該模製物覆蓋該第二基板之該背側。
在第四態樣之方法中,該第二基板之該背側包括第二非傳導接合層及經暴露電性傳導第二電路元件,該第二基板具有第二傳導通孔,該第二傳導通孔電耦接該第二基板之該第一電路元件及該第二電路元件。
第四態樣之方法進一步包含:提供具有前側及背側之第三基板,該前側包括非傳導接合層及經暴露電性傳導第一電路元件;藉由使該第三基板之該非傳導接合層與該第二基板之該非傳導接合層接觸來將該第三基板之該前側耦接至該第二基板之該背側,該第三基板之側邊緣相對於該第二基板之側邊緣及/或該第一基板之側邊緣未對準,且使該第三基板之該第一電路元件與該第二基板之該第二電路元件接觸;以及用該模製物覆蓋該第三基板之前述側邊緣。
第四態樣之方法進一步包含在該第一基板之一周界處之該第一基板之該接合層處及/或該第二基板之一周界處之該第二基板之該接合層處形成一凹部,及在用該模製物覆蓋該第一基板之該些側邊緣及該第二基板之該些側邊緣之前,用一低黏度化合物填充至少該凹部。
第四態樣之方法進一步包含將該微電子堆疊混合接合至具有至少一個線接合接觸墊之半導體插入件。
第四態樣之方法進一步包含將該插入件耦接至具有第二線接合接觸墊之層合物,及用接線將該插入件之該至少一個線接合接觸墊接合至該層合物之該第二線接合接觸墊。
在第四態樣之方法中,形成該微電子組件包含形成複數個微電子堆疊。
本發明的多種態樣中的第五態樣為一種微電子組件,其包含:第一晶粒,其具有第一接合表面及嵌入至該第一晶粒中之第一微電子電路元件,該第一電路元件之一部分在該第一晶粒之該第一接合表面處暴露;以及第二晶粒,其具有第一接合表面及嵌入至該第二晶粒中之第一微電子電路元件,該第二晶粒之該第一電路元件之一部分在該第二晶粒之該第一接合表面處暴露,該第一晶粒之該第一接合表面混合接合至該第二晶粒之該第一接合表面,使該第一晶粒電耦接至該第二晶粒而無需黏合層,其中該第一晶粒之側邊緣包含比安置於該第二晶粒之側邊緣上之模製層薄的模製層。
本發明的多種態樣中的第六態樣為一種微電子組件,其包含:第一晶粒,其具有包含第一微電子電路元件之第一接合表面;第二晶粒,其具有包含第二微電子電路元件之第一接合表面;該第一晶粒之該第一接合表面混合接合至該第二晶粒之該第一接合表面,使該第一晶粒電耦接至該第二晶粒而無需黏合層;以及模製層,其安置於該第一晶粒之側邊緣及該第二晶粒之側邊緣上,其中該第一晶粒上的該模製層之厚度不同於該第二晶粒上的該模製層之厚度。
第六態樣之微電子組件進一步包含第一傳導通孔,該第一傳導通孔電耦接至該第一晶粒之該第一電路元件且至少部分地延伸穿過該第一晶粒。
在第六態樣之微電子組件中,該第一晶粒之該第一接合表面或該第二晶粒之該第一接合表面包含具有小於20微米之間距的複數個電路元件。
在第六態樣之微電子組件中,該第一晶粒之該第一接合表面或該第二晶粒之該第一接合表面包含具有小於1微米之間距的複數個電路元件。
概述
揭示代表性技術及裝置,其包括用於堆疊及接合晶粒及/或晶圓(包括混合接合晶粒與晶粒、晶粒與晶圓及晶圓與晶圓而無需黏合劑)之製程步驟。在各種具體實例中,晶粒及/或晶圓以包括堆疊之各種配置而經堆疊且接合,且可覆蓋有模製物以便於處置、封裝以及類似操作。在各個實例中,模製物可或多或少覆蓋一堆疊,以促進與該堆疊之裝置之連接性、增強熱管理等等。
參考電性及電子構件以及變化之載體論述各種實施方案及配置。雖然提及具體構件(即,晶粒、晶圓、積體電路(IC)晶片晶粒、基板等),但此不意欲為限制性的,而是為了易於論述及便於說明。參考晶圓、晶粒、基板或類似者論述之技術及裝置適用於任一類型或數目之電性構件、電路(例如,積體電路(IC)、混合電路、ASICS、記憶體裝置、處理器等)、構件之群組、被動元件、微機電系統(Micro-Electro Mechanical Systems;MEMS)構件、封裝式構件、結構(例如,晶圓、面板、板、PCB等)及類似者,其可經整合及耦接以彼此介接,與外部電路、系統、載體及類似者介接。這些不同構件、電路、群組、封裝、結構及類似者中之每一者可大體上稱作「微電子構件」。為簡單起見,除非另外指定,否則接合至另一構件之構件將在本文中稱作「晶粒」。 例示性具體實例
圖1為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖。在所展示之實例中,藉由堆疊且接合(例如,混合接合而無需黏合劑)複數個晶粒102(例如,所需任何數量之晶粒102)來形成堆疊100(或微電子組件100)。在一替代具體實例中,藉由堆疊且接合(例如,混合接合而無需黏合劑)複數個晶圓來形成堆疊100,該複數個晶圓隨後單體化(singulation)為圖1中所展示之晶粒102。在一實施方案中,如圖1中所示,晶粒102在堆疊100中可不完全對準。換言之,晶粒102之邊緣不精確排列,且自堆疊100之一個晶粒102至另一晶粒102存在一些誤差或未對準「e」。在各個實例中,未對準「e」可歸因於取放工具之準確度容限或類似者。
可使用各種技術形成晶粒102(或晶圓),以包括基底基板104及一或多個絕緣層或介電層106。舉例而言,圖1處所展示之晶粒102可表示雙側晶粒102,其在基底層104之兩個表面上具有絕緣層106。如圖1中亦展示,亦可包含晶粒102',其可為單側或雙側主晶粒或主晶圓。單側晶粒102或102'可定位於堆疊100中作為頂部晶粒102、底部晶粒102或作為堆疊100中之任一其他晶粒102,在該任一其他晶粒中不需要與晶粒102之兩側之直接接合連接。除非另外規定,否則如本文中所使用之參考「晶粒102」包括單側及雙側晶粒及晶圓兩者。
基底基板104可包含矽、鍺、玻璃、石英、介電表面、直接或間接能隙半導體材料或層或另一合適的材料。絕緣層106沉積或形成於基板104上方,且可包含無機介電材料層,諸如氧化物、氮化物、氮氧化物、碳氧化物、碳化物、碳氮化物、金剛石、類金剛石材料、玻璃、陶瓷、玻璃陶瓷以及類似者。
晶粒102之接合表面108可包括傳導特徵110,諸如TSV、跡線、襯墊及互連結構,該些傳導特徵(例如)嵌入至絕緣層106中且經配置以使得在接合期間可視需要配合且結合來自相對裝置之相應接合表面108之傳導特徵110。結合的傳導特徵110可形成堆疊裝置之間的連續傳導互連(以用於信號、功率、接地等)。
鑲嵌製程(或類似者)可用以在絕緣層106中形成嵌入式傳導特徵110。傳導特徵110可包含金屬(例如,銅等)或其他傳導材料或材料組合,且包括結構、跡線、襯墊、圖案等等。在一些實例中,障壁層可在沉積傳導特徵110之材料之前經沉積於用於傳導特徵110之空腔中,使得障壁層安置於傳導特徵110與絕緣層106之間。障壁層可包含鉭層、鈦層、鎢層或具有其各種相應化合物或合金之其組合(例如,或另一傳導材料),以防止或減少傳導特徵110之材料擴散至絕緣層106中。在形成傳導特徵110後,裝置晶圓102(其包括絕緣層106及傳導特徵110)之經暴露表面可(例如,經由CMP)平面化以形成平坦接合表面108。
形成接合表面108包括對表面108進行表面處理以符合介電質粗糙度規範及金屬層(例如,銅等)凹進規範(若規定),從而製備用於混合接合之表面108。換言之,接合表面108經形成為儘可能平坦及平滑的,且具有極小(奈米尺度)表面拓樸偏差。各種習知製程(諸如化學機械拋光(CMP)、乾式或濕式蝕刻等等)可用於實現低表面粗糙度。此製程提供產生可靠接合之平坦且光滑的表面108。
部分地延伸至所製備表面108下方之介電基板106中之嵌入式傳導跡線112可用於貫穿晶粒102將傳導特徵110電耦接至所需構件。舉例而言,傳導特徵110可耦接至傳導(例如,銅)矽穿孔(through-silicon vias;TSV)114或類似者,該矽穿孔部分地或完全延伸穿過晶粒102以穿過晶粒102之厚度形成電連接。舉例而言,取決於晶粒102之厚度,在一些情況下,TSV 114可延伸約50微米。圖式展示晶粒102的實例,其具有傳導特徵110、跡線112及TSV 114之並不意欲為限制的各種配置。在各種具體實例中,傳導特徵110、跡線112及TSV 114中之一些可不存在於晶粒102(或晶圓)中,且在其他具體實例中,額外傳導特徵110、跡線112及TSV 114可存在,或其他電路構件以及類似者可存在。
晶粒102可(例如)在無黏合劑之情況下經混合接合至具有金屬襯墊110、跡線112及/或TSV 114之其他晶粒102,以在形成堆疊100時穿過晶粒102形成所需電連接。混合接合包括各晶粒102之相應絕緣層106之直接介電質對介電質接合(例如,ZIBOND®)而無需黏合劑或其他中介材料,以及各晶粒102之相應傳導特徵110之直接金屬對金屬接合(例如,DBI®)亦而無需中介材料。當在環境溫度下使相應接合表面108在一起時,介電質對介電質接合自發地進行。金屬對金屬接合(其可包括傳導特徵10之金屬之間的擴散)可在有壓力或無壓力之情況下憑藉加熱進行。
如圖1中所示,可(例如,經由傳導特徵110)自堆疊100之頂部晶粒102之頂部表面、(例如,經由傳導特徵110、跡線112及TSV 114)經過堆疊100之晶粒102(任何數目的晶粒102)且(例如,經由TSV 114)至堆疊100之底部晶粒102之底部表面建立電連接性。在圖1的實例中,傳導特徵110提供至堆疊100之頂部表面的連接性,且具有至少一個電耦接墊116之TSV 114提供至堆疊100之底部晶粒102之底部表面的連接性(在一些情況下,鈦層(圖中未示)或類似者可將TSV 114耦接至襯墊116)。在替代具體實例中,堆疊100之頂部表面及底部表面中的一者或兩者可不具有連接性,或與所展示不同的構件可提供至堆疊100之頂部表面或底部表面的連接性。舉例而言,在一些具體實例中,堆疊100可不包括堆疊100之頂部表面處之傳導特徵110,或頂部晶粒102中之TSV 114,或底部晶粒102中之TSV 114及襯墊116。
在一些實施方案中,TSV 114中之一或多者提供晶粒102之間的熱連接性。舉例而言,TSV可幫助將熱量自一些晶粒102耗散或傳輸至其他晶粒102及/或至外部環境。在實施方案中,TSV 114包含導熱材料,且可包括導熱障壁層(圖中未示)。在一些實例中,基於相關晶粒102之功能(例如,產熱),TSV 114可經大小設定以用於最佳熱耗散。
圖2為微電子組件200之橫截面剖面圖,該微電子組件包含晶粒102之多個堆疊100。在一些具體實例中,各堆疊100包括相同數量之晶粒102。在其他具體實例中,一些堆疊100可包括與組件200之其他堆疊100不同數量之晶粒102。在一實施方案中,如圖2中所示,晶粒102在堆疊100中不完全對準。換言之,晶粒102之邊緣在堆疊100內並不精確排列,且自晶粒102至晶粒102存在一些邊緣之誤差或未對準。在一些具體實例中,堆疊100自已如上文所論述經堆疊及接合之複數個晶圓中經單體化。
在一實施方案中,晶粒102'之底部集合包含用於堆疊100之主晶圓202。在實施方案中,晶粒102可堆疊至主晶圓202上,其隨後視需要在堆疊100之邊界處經單體化。在其他實施方案中,若存在,主晶圓202可在製程中之不同步驟處經單體化。
如圖2中所示,組件200之堆疊100中之一或多者可經覆蓋於包含密封體或類似者之模製物204中。在各種具體實例中,模製物204可包含高強度、高熱應力(高耐熱性)密封體材料,其亦可具有高熱耗散特徵。此外,模製物204可需要具有小於20之熱膨脹係數(coefficient of thermal expansion;CTE),以輔助控制翹曲。舉例而言,HITACHI®提供此類密封體或「環氧模製化合物」,其稱作「CEL」。其他相似產品亦可購得。在一個具體實例中,組件200覆蓋有模製物204,隨後組件200分割成多個堆疊100。單獨堆疊100可視需要覆蓋有額外密封體204。在其他具體實例中,堆疊100在堆疊100之形成後經模製,該堆疊之形成包括將單獨晶粒102堆疊且接合至堆疊100中或晶圓之單體化以形成晶粒102及堆疊100。舉例而言,模製物204可在晶粒102之單體化之前或之後經沉積。在任一情況下,模製物204可覆蓋晶粒102或所選晶粒102之整個堆疊100。舉例而言,在一具體實例中,主晶圓202(及晶粒102')可不覆蓋有模製物204。此可歸因於製造製程或因為設計。
對於本文中所揭示之所有實施方案,模製物204可包含覆蓋在堆疊100之晶粒102中的一些或全部上方及/或圍繞其之單層密封體,或模製物204可包含相同或不同材料之密封體之多個層(例如,層合物)。此外,在一實施方案中,模製物204包含密封體內之顆粒,且模製物204具有進展之顆粒密度,即自在堆疊100之頂部或底部處低顆粒或無顆粒之狀態至在堆疊100之頂部或底部中之另一者處較高顆粒密度之狀態。在一個實例中,當存在時,顆粒可以不同密度存在於密封體之多個層中。在各種具體實例中,模製物204包含無機殼體或類似者。
在一些實例中,將模製物204添加至晶粒102之堆疊100及/或組件200向堆疊100或組件200提供最終封裝。堆疊解決方案使得易於處理期間之處置及組裝,以及應用中之部署。模製物204對晶粒102及堆疊100以及組件200及可封裝有晶粒102之任何離散構件提供保護。
在一實施方案中,如圖2處所示,堆疊100中之一或多者(或所有堆疊100)之頂部表面可不含模製物204。頂部晶粒102之裸頂部表面可用於堆疊100之頂部晶粒102與其他電路、裝置(例如,光學、射頻(radio frequency;RF)、類比、數位、邏輯、記憶或其他裝置)或(例如)包括額外晶粒102或組件200之類似者(例如,當傳導特徵110存在於頂部晶粒102之頂部表面處時)之進一步互連。替代地或額外地,頂部晶粒102之頂部表面可經覆蓋以增強熱耗散。舉例而言,熱量可自晶粒102更容易及有效地耗散而無需組件200之頂部晶粒102之頂部表面處的密封體204。在此類情況下,傳導特徵110(以及跡線112)可不存在於頂部晶粒102之頂部表面處。舉例而言,若TSV 114用於經由頂部表面幫助耗散熱量,則TSV可存在。
在一實施方案中,組件200包括組件200之表面(諸如,底部表面)處之一或多個電接觸或端子206。端子206可用於將組件電耦接至另一電路、裝置、印刷電路板(PCB)或類似者。如圖2中所示,端子206可經由襯墊116電耦接至組件200之堆疊100之晶粒102(諸如,最底部晶粒102)之TSV 114(或其他互連件)。舉例而言,組件200可包括自堆疊100中之一或多者之頂部晶粒102(例如,在一些情況下,頂部晶粒102之頂部表面)穿過堆疊100之晶粒102至端子206的電連接性。
在一些具體實例中,額外層、電路構件、通孔以及類似者亦可視需要併入至堆疊100及/或組件200中。在替代實施方案中,TSV 114可在一些晶粒102中及/或一些堆疊100中為可選的。
在一實施方案中,如圖3處所示,堆疊100中之一或多者(或所有堆疊100)之頂部表面可包括模製物204。在實施方案中,堆疊100及組件200之頂部表面處之模製物204在處置、組裝、部署等等期間保護堆疊100及組件200。在一具體實例中,堆疊100中之每一者分別覆蓋有模製物204,此包括堆疊100之頂部及側部。在一具體實例中,主晶圓202(及晶粒102')可不覆蓋有模製物204。如圖3的實例中所示,在一些具體實例中,當不在晶粒102及組件200之頂部表面處形成電連接時,組件200之頂部晶粒102可不包括傳導特徵110(或跡線112及/或TSV 114)。舉例而言,當這些構件用於其他目的時(例如,當電路構件安置於上部絕緣層106上或內時,或類似者),這些構件可為可選的。
亦如圖3在的實例中所示,在一些應用中,晶粒102可具有構件之各種組態及配置。舉例而言,如圖3處所示,晶粒102"可包括TSV 114,該些TSV直接耦接至鄰近晶粒102上之傳導墊110以提供與相鄰接合晶粒102之連接性。舉例而言,TSV 114之末端表面可在晶粒102"之接合表面108處暴露,從而形成與相鄰晶粒102上之傳導墊110接合之接觸表面。在其他具體實例中,亦如圖3處所示,晶粒102"可包括接合表面處之傳導墊110,其中TSV 114直接耦接至傳導墊110。這些傳導墊110可接合至相鄰晶粒102上之傳導墊110(或其他傳導結構)。
在一實施方案中,如圖4及5所示,整個堆疊100可覆蓋有模製物204,此包括主晶圓202及晶粒102'。在實施方案中,主晶圓202可在密封步驟之前單體化為晶粒102',從而有助於該主晶圓由模製物204覆蓋。多個晶粒102可經堆疊(以群組方式或一次一個地)至主晶粒102'上以形成堆疊100,該堆疊可隨後覆蓋有模製物204。替代地,在所有晶粒102經堆疊及接合至堆疊100中後,模製物204可應用於組件200。在任何情況下,模製物204可存在於堆疊100之側部上。此外,在替代具體實例中之模製步驟後,組件200之堆疊100可彼此分隔開。
如所示,圖4說明例示性組件200,其中組件200及堆疊100之頂部表面(亦即,背部)不含模製物204。在一具體實例中,模製物204可沉積於組件200上方,且隨後自堆疊100之頂部表面經移除。在各個實例中,模製物204可自堆疊100之頂部表面經移除以提供與頂部晶粒102之互連,以用於改良的熱耗散或類似者。圖5說明頂部表面(亦即,背部)覆蓋有模製物204的情況。
如圖6及7中所示,堆疊100之晶粒102可不為大小均一的(例如,尺寸、面積、佔據面積、厚度等)。具有不同佔據面積或厚度之晶粒102(例如)可經堆疊及接合以形成堆疊100。在無模製物204之情況下,非均一晶粒102之堆疊100呈現不均勻側邊緣及/或不同高度之堆疊100。用模製物204覆蓋堆疊100可呈現均一封裝(在側邊緣/表面中以及高度),如堆疊100及/或組件200。
圖6處所說明之實例展示一具體實例,其中晶粒102覆蓋有模製物204,但主晶圓(主晶粒102')不覆蓋有模製物204。在一些具體實例中,頂部晶粒102之側邊緣上之模製層204的厚度比安置於下方第二晶粒102之側邊緣上之模製層204的厚度厚。圖7之實例展示一具體實例,其中晶粒102及主晶粒102'全部覆蓋有模製物204,如上文所論述。
如圖8及9處所示,在一些實施方案中,堆疊100可包括晶粒102,該些晶粒在一側上具有互連件而在另一側上不具有互連件。舉例而言,如圖解中所示,頂部晶粒102可不具有與晶粒102之頂部表面之互連件。在此類情況下,在堆疊100或組件200之頂部(例如,背部)表面上可不需要互連件。在替代具體實例中,其他晶粒102可包括僅一側上之互連件。在一些具體實例中,TSV 114亦可選用於頂部晶粒102,然而,TSV 114可用於熱耗散。
在一些實例中,如圖8及9處所示,散熱片802或其他構件902(例如,感測器、光學構件等)可包括於堆疊100中。舉例而言,散熱片802可位於堆疊100之頂部處以幫助熱量自堆疊100之一或多個晶粒102耗散至環境中。在一些情況下,導熱TSV 114可幫助將餘熱自一些晶粒102轉移至其他晶粒102且轉移至散熱片802。在替代具體實例中,散熱片802或其他構件902可視其應用及效能需要定位於堆疊100內的某處或堆疊100之底部處的某處。
如圖8及9處所示,當散熱片802或其他構件902位於堆疊100之頂部處時,堆疊100之頂部(例如,晶粒102之頂部或「背部」表面)可不含模製物204。在一些情況下,當其他堆疊100(例如,包括散熱片802或其他構件902之堆疊100)可不含頂部表面處之模製物204,同時具有堆疊100之側部處之模製物204時,組件200之堆疊100中之一些可包括模製物204,該模製物整個圍繞堆疊100且包括堆疊100之頂部表面處。
如圖10及11處所示,在一些具體實例中,均一及/或非均一晶粒102可經堆疊及接合以形成堆疊100,其中多個晶粒102橫向地放置於組件200封裝內之單一層級(level)上。舉例而言,如圖10處所示,主晶圓202可不在堆疊100中之每一者處經單體化。因此,超過一個堆疊100可經接合至單個主晶粒102'。舉例而言,在圖10的實例中,第二及第三堆疊100經接合至單個主晶粒102',且第四及第五堆疊100經接合至另一主晶粒102'。
如圖10處所示,接合至主晶粒102'之堆疊100之群組可一起經覆蓋於模製物204中。舉例而言,在實例中,第二及第三堆疊100可一起覆蓋於模製物204中(例如,通常經密封),且第四及第五堆疊100可一起經覆蓋於模製物204中(例如,通常經密封)。替代地或組合地,接合至共同主晶粒102'之堆疊100之一些群組的模製物204可經分隔,其中分隔的模製物204分別圍繞每一堆疊100。主晶粒102'(或晶圓)可不含模製物,如實例中所示。替代地,主晶粒102'(或晶圓)可覆蓋有模製物204。
如圖11處所示,在一些具體實例中,額外晶粒102可以橫向配置堆疊於組件200之單一層級上,從而形成一或多個共同堆疊或部分共同堆疊1100。舉例而言,圖11展示部分共同堆疊1100之實例。在實例中,接合至主晶粒102'之第一列晶粒102在堆疊100中之每一者處可不經單體化。因此,超過一個堆疊100可經接合至單個主晶粒102'及單個「第一列」晶粒102。
舉例而言,在圖11的實例中,第二及第三堆疊100包含接合至單個主晶粒102'之單個第一列晶粒102。第二及第三堆疊100之晶粒102之後續列接合至單個第一列晶粒102。相應地,第二及第三堆疊100共用共同主晶粒102'及共同第一列晶粒102。當一些晶粒102為多個堆疊100所共用時,此產生部分共同堆疊1100。在其他具體實例中,晶粒102之額外列可為第二及第三堆疊100所共用。舉例而言,若多個堆疊100之所有列之晶粒102為多個堆疊100所共用,則此將產生共同堆疊1100。
如圖11中所示,第四及第五堆疊100亦包含接合至單個主晶粒102'之單個第一列晶粒102。第四及第五堆疊100之晶粒102之後續列接合至單個第一列晶粒102。相應地,第四及第五堆疊100共用共同主晶粒102'及共同第一列晶粒102,從而產生部分共同堆疊1100。
如圖10及11處所示,第一堆疊100覆蓋有模製物204(除主晶粒102'以外),且部分共同堆疊1100中之每一者亦覆蓋有模製物204(除主晶粒102'以外)。然而,如圖10及11處所示,一或多個部分共同堆疊1100可包括部分共同堆疊1100之晶粒102之頂部表面處的模製物204,且一或多個部分共同堆疊1100可不含部分共同堆疊1100之晶粒102之頂部表面處的模製物204。如上文所論述,移除頂部晶粒102之頂部表面處之模製物204(或不沉積模製物204)可允許與頂部晶粒102之互連性,可允許自頂部晶粒102之改良熱耗散,等等。 額外具體實例
圖12及13說明組件200之例示性具體實例,其中接合晶粒102之一或多個堆疊100接合至主晶圓202。在一些實例中,主晶圓202可經單體化為主晶粒102'(圖中未示)。在如所示的各種具體實例中,晶粒102可為雙側晶粒,該些雙側晶粒具有嵌入於基底層104之任一側上之絕緣層106內之傳導特徵110。可假定諸如跡線112及TSV 114之一些細節存在於一些具體實例中,但為了圖式清楚起見,未說明該些細節。
在一實施方案中,如圖12及13處所示,絕緣層106中之一或多者可在晶粒102之周界邊緣處經蝕刻(見1202),從而移除周界處之絕緣層106中之一些。周界蝕刻1202可基於裝置、封裝、處理或類似者之規範而為有意的(intentional)。在實施方案中,蝕刻1202可存在於晶粒102之一或多個側部或邊緣上。在一些情況下,蝕刻1202包含移除周界處之絕緣層106之一部分及暴露下方之基底層104。在其他情況下,蝕刻1202並不暴露基底層104,或蝕刻1202亦同樣移除基底層104中之一些。
圖14為根據一具體實例之具有經蝕刻周界邊緣(凹部1202)之晶粒102之額外圖解。在一例示性具體實例中,圖14之圖解更緊密展示凹部1202相對於基底層104及絕緣層106之相對尺度。在其他具體實例中,其他比例可存在。
在一些情況下,模製物204化合物可經顆粒填充,如上文所論述。舉例而言,顆粒可添加至模製物204以改變模製物204之熱膨脹係數(CTE)。此可例如藉由均衡跨封裝(例如,組件200)之CTE來幫助減少封裝翹曲。然而,在一些情況下,模製物204中之顆粒可過大以至於不能裝配於由周界蝕刻形成之較小凹部1202內。在模製物204應用於堆疊100後留下之任何空隙可引起封裝(例如,組件200)之組件中的「爆米花(popcorn)」故障。
在各種實施方案中,如圖13處所示,模製物204之多個層可用於降低可能的故障,而非不包括模製物204中之顆粒(且不接受如此操作之益處)。舉例而言,第一低黏度化合物1302可圍繞堆疊100經應用,從而形成圍繞堆疊100且滲透經蝕刻凹部1202之一層化合物1302。層1302可隨後緊接有一層模製物204。
在實施方案中,第一層化合物1302可不包括填充劑或顆粒。舉例而言,由於具有低黏度,化合物1302之主要目的可為填充晶粒102中之經蝕刻凹部1302。然而,化合物1302亦可在堆疊100之晶粒102之垂直壁上方形成層。在應用第一層化合物1302後,堆疊100及/或組件200可覆蓋有模製物204。在替代具體實例中,額外層亦可用以覆蓋堆疊100及/或組件200。
在其他實施方案中,第一層(低黏度)化合物1302(或樹脂)可包括足夠小之亞微米顆粒或甚至奈米顆粒以併入於凹部1202內。亞微米或奈米顆粒可包含二氧化矽(silica)、矽、二氧化矽/矽化合物或類似者。奈米顆粒可在一些情況下平均為20 nm大小(例如,直徑),且可在其他情況下更小或更大。
在一具體實例中,第一層化合物1302(具有亞微米或奈米級填充劑顆粒)在晶粒102之垂直壁及凹部1202上方形成層。在一些具體實例中,較佳的係第一層化合物1302之亞微米或奈米顆料含量大於5%。模製層204通常包含顆粒含量通常大於50%之強化顆粒,且可較佳的係模製層204之顆粒含量高於凹部1202內之第一層化合物1302之顆粒含量。類似地,在一些應用中,可較佳的係模製層204中之顆粒的標稱大小大於第一層化合物1302中之顆粒的標稱大小。
參考圖15及16,在通常實踐中,使用球柵格陣列(ball-grid arrays;BGA)及其他類似技術將記憶體晶粒耦接至其他記憶體晶粒。在那些情況中,記憶體晶粒對記憶體晶粒間距通常為約45微米。使用類似技術,邏輯晶粒對插入件間距為約90至100微米。然而,在一些具體實例中,可能及切實可行的係分別以較細間距來組裝記憶體晶粒堆疊(諸如堆疊100),且然後將其堆疊在邏輯晶粒上。應注意在一些情況下,邏輯晶粒可不大於記憶體晶粒。
圖15及16展示「高頻寬記憶體」組件200之實例,該組件包括耦接至邏輯晶粒1502之記憶體晶粒102(例如,動態隨機存取記憶體(dynamic random access memory;DRAM)、靜態隨機存取記憶體(static random access memory;SRAM)、快閃記憶體等)之堆疊100。在各種實施方案中,晶粒102經混合接合(DBI®)以形成堆疊100,如上文所論述。如圖15中所示,堆疊100(或底部晶粒102)可經混合接合至邏輯晶粒1502。邏輯晶粒1502可包括端子206,該些端子用於將組件200耦接至電路、PCB、裝置或類似者,如上文所論述。使用直接或混合接合技術,晶粒102之間及晶粒102與邏輯晶粒1502之間的距離極大地減小(由於晶粒厚度相對於當前技術,距離為晶粒厚度加上Cu柱及焊球高度)。在一個具體實例中,經接合晶粒102中之一或多者之接合表面處的電路元件(諸如傳導特徵110或類似者)小於20微米且在其他應用中小於5微米或甚至小於1微米。
如圖16中所示,可使用覆晶技術或類似者替代地將堆疊100耦接至邏輯晶粒1502。舉例而言,覆晶端子1602可耦接至底部晶粒102之底部側,該底部晶粒之底部側與邏輯晶粒1502之頂部表面處之端子1602介接。相應地,混合接合及覆晶技術之組合可與組件200一起使用。在替代具體實例中,其他耦接技術亦可視需要用以將混合接合之堆疊100耦接至邏輯晶粒1502、插入件或類似者。
亦展示於圖16中的為模製物1604,該模製物覆蓋覆晶端子1602且填充堆疊100與邏輯晶粒1502之間的間隙。在一些具體實例中,組件200亦可視需要覆蓋有模製物204以供處置、封裝等等。
圖17至20展示在各種應用中使用堆疊100及/或組件200之額外實施方案。舉例而言,在圖17處,展示包括各種晶粒102之組件1700,該組件包括混合接合至插入件1702之晶粒102之堆疊100。在一具體實例中,插入件1702包含半導體,例如矽。為了清楚起見簡化圖式。
在各種具體實例中,如圖17處所示,一些晶粒102可經模製,且其他晶粒102可未經模製。散熱片或其他冷卻裝置1704(例如,風扇等)耦接至未模製晶粒102以冷卻晶粒102(其可包含大功率構件,諸如處理器或類似者)。插入件1702包括混合接合墊110以及至少一個線接合墊1706。
如圖18中所示,線接合墊1706可用於經由接線1804將遠端構件(例如,耦接至(或穿過)層合物1802或與該層合物一體化之構件)耦接至襯墊1706。在所展示之一具體實例中,層合物1802混合接合至插入件1702。替代地,層合物1802可藉由另一接合技術耦接至插入件1702。
舉例而言,如圖19中所示,層合物1802可藉由BGA技術、另一表面黏著技術或類似者來耦接至插入件1702。在一實施方案中,如圖19所示,層合物1802可包括一或多個線接合墊1902,該些線接合墊可與接線1804一起使用以耦接至線接合墊1706或類似者。
在一具體實例中,如圖19所示,組件200或堆疊100可封裝有另一構件1904,該另一構件可混合接合至插入件1702。構件1904及組件200或堆疊100可經覆蓋於模製物1906中,該模製物視需要包含密封體(或其他封裝)。封裝或堆疊100及構件1904可混合接合至插入件1702。冷卻裝置1704可耦接至構件1904及/或堆疊100,如圖19中所示。或者,填充物1604可用於覆蓋端子206且填充插入件1702與層合物1802之間的間隙。或者,插入件1702可與其他構件一起或單獨地經密封。
如圖20所示,堆疊100可覆蓋有模製物204,且其他晶粒102及/或構件可不覆蓋有該模製物。散熱片或其他冷卻裝置1704(例如,風扇等)耦接至未模製晶粒102以冷卻晶粒102(其可包含大功率構件,諸如處理器或類似者)。額外冷卻裝置亦可耦接至堆疊100,該堆疊在堆疊100之頂部表面處可不含模製物204。插入件1702包括混合接合墊110以及至少一個線接合墊1706。如所示,插入件1702可經由BGA配置或其他耦接技術來耦接至層合物1802。 例示性製程
圖21為說明形成包含晶粒堆疊(諸如,晶粒102之堆疊100)之經堆疊及接合之微電子組件(諸如,微電子組件200)之例示性製程2100的流程圖。在一些具體實例中,晶粒之堆疊可覆蓋有模製物(諸如,模製物204)以供處置、處理、應用以及類似者。製程2100係指圖1至20。
描述製程之次序並不意欲理解為限制,且製程中之任何數目的所描述程序區塊可按任何次序組合以實施該製程或替代製程。或者,可在不脫離本文中所描述之主題之精神及範疇的情況下自製程刪除單獨區塊。此外,可在不脫離本文中所描述之主題之範疇的情況下以任何適合之硬體、軟體、韌體或其組合實施製程。在替代實施方案中,其他技術可以各種組合包括於製程中且保持在本發明之範疇內。
在區塊2102處,製程包括形成微電子堆疊(諸如,晶粒102之堆疊100)。在一替代具體實例中,製程包含形成複數個微電子堆疊。在一實施方案中,形成微電子堆疊包括以下區塊:
在區塊2104處,製程包括提供具有前側及背側之第一基板(諸如,第一晶粒102)。背側具有包含非傳導接合層之接合表面及經暴露電性傳導第一電路元件。第一基板具有第一傳導通孔,該第一傳導通孔電耦接至第一基板之第一電路元件且至少部分地延伸穿過第一基板。
在區塊2106處,製程包括提供具有前側及背側之第二基板。前側包括非傳導接合層及經暴露電性傳導第一電路元件。
在區塊2108處,製程包括藉由接觸第一基板之非傳導接合層及第二基板之非傳導接合層來將第二基板之前側耦接至第一基板之背側。在一具體實例中,第一基板之側邊緣相對於第二基板之側邊緣未對準。耦接包括使第一基板之第一電路元件與第二基板之第一電路元件接觸(例如,混合接合)。
在區塊2110處,製程包括用模製物(諸如,模製物204)覆蓋第一基板之側邊緣及第二基板之側邊緣。在一實施方案中,製程包括用模製物覆蓋第二基板之背側。在各種具體實例中,模製物包括超過一個層或超過一種材料或化合物。在一些具體實例中,複數個模製物層中之至少一者包括顆粒以幫助均衡組件之CTE,從而避免組件之翹曲。
在一具體實例中,第二基板之背側包括第二非傳導接合層及經暴露電性傳導第二電路元件。在具體實例中,第二基板具有第二傳導通孔,該第二傳導通孔電耦接第二基板之第一電路元件及第二電路元件。
在一實施方案中,製程包括提供具有前側及背側之第三基板,前側包括非傳導接合層及經暴露電性傳導第一電路元件。製程包括藉由使第三基板之非傳導接合層與第二基板之非傳導接合層接觸來將第三基板之前側耦接至第二基板之背側。在一具體實例中,第三基板之側邊緣相對於第二基板之側邊緣及/或第一基板之側邊緣未對準。耦接包括使第三基板之第一電路元件與第二基板之第二電路元件接觸(例如,混合接合)。
在實施方案中,製程包括在第一基板之周界及/或第二基板之周界處形成第一基板之接合層及/或第二基板之接合層處之凹部,及在用模製物覆蓋第一基板之側邊緣及第二基板之側邊緣之前用低黏度化合物填充至少該凹部。
在另一實施方案中,製程包括用模製物覆蓋第三基板之側邊緣。在再一實施方案中,製程包括用模製物覆蓋第三基板之背側。
在一實施方案中,製程包括將微電子堆疊混合接合至具有至少一個線接合接觸墊之半導體插入件。在另一實施方案中,製程包括將插入件耦接至具有第二線接合接觸墊之層合物,及用接線將插入件之至少一個線接合接觸墊接合至層合物之第二線接合接觸墊。舉例而言,插入件可混合接合至層合物。
在其他實施方案中,微電子組件之各種部分覆蓋有一或多個模製物層,而其他部分不覆蓋有模製物。
儘管在此處論述各種實施方案及實例,但其他實施方案及實例可藉由組合個別實施方案及實例之特徵及元件來成為可能。在各種具體實例中,相較於本文中所描述之製程步驟,一些製程步驟可經修改或消除。
本文中所描述之技術、構件及裝置不限於圖1至21之說明,且可在不脫離本發明之範疇的情況下應用於包括其他電性構件之其他設計、類型、配置及構造。在一些情況下,額外或替代構件、技術、序列或製程可用於實施本文中所描述之技術。此外,構件及/或技術可以各種組合經配置及/或組合,同時引起類似或大致相同之結果。 結論
儘管已以特定針對於結構特徵及/或方法行動之語言描述了本發明之實施方案,但應理解,實施方案不一定限於所描述之特定特徵或行動。確切而言,將特定特徵及動作揭示為實施實例裝置及技術之代表性形式。
本文之每項申請專利範圍構成單獨具體實例,且組合不同申請專利範圍之具體實例及/或不同具體實例在本發明之範疇內,且將在查閱本發明之後對於所屬領域中具有通常知識者顯而易見。
100‧‧‧堆疊/微電子組件 102‧‧‧晶粒 102'‧‧‧晶粒 102"‧‧‧晶粒 104‧‧‧基底基板 106‧‧‧絕緣層/介電層 108‧‧‧接合表面 110‧‧‧傳導特徵 112‧‧‧傳導跡線 114‧‧‧傳導矽穿孔 116‧‧‧電耦接墊/襯墊 200‧‧‧微電子組件 202‧‧‧主晶圓 204‧‧‧模製物 206‧‧‧電接觸/端子 802‧‧‧散熱片 902‧‧‧其他構件 1100‧‧‧共同堆疊/部分共同堆疊 1202‧‧‧蝕刻/凹部 1302‧‧‧第一低黏度化合物 1502‧‧‧邏輯晶粒 1602‧‧‧覆晶端子 1604‧‧‧模製物 1700‧‧‧組件 1702‧‧‧插入件 1704‧‧‧散熱片/冷卻裝置 1706‧‧‧線接合墊 1802‧‧‧層合物 1804‧‧‧接線 1902‧‧‧線接合墊 1904‧‧‧構件 1906‧‧‧模製物 2100‧‧‧製程 2102‧‧‧區塊 2104‧‧‧區塊 2106‧‧‧區塊 2108‧‧‧區塊 2110‧‧‧區塊 e‧‧‧誤差/未對準
參看隨附圖式闡述具體實施方式。在圖式中,元件符號之一或多個最左側數字鑑別首次出現該元件符號之圖式。在不同圖式中使用相同元件符號指示類似或相同物件。 對此論述,圖式中所說明之裝置及系統展示為具有大量構件。如本文中所描述,裝置及/或系統之各種實施方案可包括較少構件且保持在本發明之範疇內。替代地,裝置及/或系統之其他實施方案可包括額外構件或所描述構件之各種組合,且保持在本發明之範疇內。 圖1為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖。 圖2為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中不覆蓋該堆疊之頂部。 圖3為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中覆蓋該堆疊之頂部。 圖4為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中不覆蓋該堆疊之頂部且模製物延伸至堆疊之底部。 圖5為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中覆蓋該堆疊之頂部且模製物延伸至堆疊之底部。 圖6為根據一具體實例之具有大小不等晶粒之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中覆蓋該堆疊之頂部。 圖7為根據一具體實例之具有大小不等晶粒之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中覆蓋該堆疊之頂部且模製物延伸至堆疊之底部。 圖8為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中堆疊之頂部晶粒在一側上並不具有互連件。 圖9為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖,在該具體實例中堆疊之頂部晶粒在一側上並不具有互連件且模製物延伸至堆疊之底部。 圖10為根據一具體實例之包括晶粒在單一層級上之一些橫向放置的例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖。 圖11為根據一具體實例之包括晶粒及晶圓在單一層級上之一些橫向放置的例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖。 圖12為根據一具體實例之包括晶粒邊緣之一些蝕刻的例示性晶粒對晶圓及/或晶粒對晶粒堆疊之橫截面剖面圖。 圖13為根據一具體實例之包括晶粒邊緣之一些蝕刻的例示性晶粒對晶圓及/或晶粒對晶粒堆疊及模製物之橫截面剖面圖。 圖14為根據另一具體實例之包括晶粒邊緣之一些蝕刻的例示性晶粒對晶圓及/或晶粒對晶粒混合接合堆疊之橫截面剖面圖。 圖15為根據一具體實例之例示性晶粒對晶圓及/或晶粒對晶粒記憶體堆疊之橫截面剖面圖。 圖16為根據一具體實例之包括覆晶封端的例示性晶粒對晶圓及/或晶粒對晶粒混合接合堆疊之橫截面剖面圖。 圖17至20展示根據各種具體實例之包括基板上之各種組合的例示性晶粒對晶圓及/或晶粒對晶粒混合接合堆疊之橫截面剖面圖。 圖21為根據一具體實例之說明用於形成經堆疊及經接合結構之例示性製程的流程圖。
100‧‧‧堆疊/微電子組件
102‧‧‧晶粒
102'‧‧‧晶粒
104‧‧‧基底基板
106‧‧‧絕緣層/介電層
108‧‧‧接合表面
110‧‧‧傳導特徵
112‧‧‧傳導跡線
114‧‧‧傳導矽穿孔
116‧‧‧電耦接墊/襯墊
e‧‧‧誤差/未對準

Claims (38)

  1. 一種微電子組件,其包含: 第一基板,其具有第一接合表面及嵌入至該第一基板中之第一微電子電路元件,該第一基板之該第一電路元件之一部分在該第一基板之該第一接合表面處暴露; 第二基板,其具有第一接合表面及嵌入至該第二基板中之第一微電子電路元件,該第二基板之該第一電路元件之一部分在該第二基板之該第一接合表面處暴露,該第二基板之該第一接合表面混合接合至該第一基板之該第一接合表面而無需黏合劑,使得該第二基板之該第一電路元件電耦接至該第一基板之該第一電路元件,其中該第一基板之側邊緣相對於該第二基板之側邊緣未對準;以及 模製物,其覆蓋至少該第二基板之前述側邊緣。
  2. 如請求項1所述之微電子組件,其進一步包含第一傳導通孔,該第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板。
  3. 如請求項2所述之微電子組件,其中該第一基板包括與該第一接合表面相對之第二表面,且其中該第一傳導通孔延伸至該第一基板之該第二表面且提供從該第一基板之該第一接合表面至該第一基板之該第二表面之電連接性。
  4. 如請求項3所述之微電子組件,其進一步包含端子連接件,該端子連接件耦接至該第一基板之該第二表面且電耦接至該第一傳導通孔。
  5. 如請求項2所述之微電子組件,其中該第二基板包括與該第一接合表面相對之第二接合表面及嵌入至該第二基板中之第二微電子電路元件,該第二基板之該第二電路元件之一部分在該第二基板之該第二接合表面處暴露。
  6. 如請求項5所述之微電子組件,其進一步包含第二傳導通孔,該第二傳導通孔電耦接至該第二基板之該第一電路元件及該第二電路元件且至少部分地延伸穿過該第二基板,該第二傳導通孔提供從該第二基板之該第一接合表面至該第二基板之該第二接合表面之電連接性。
  7. 如請求項6所述之微電子組件,其中該第二傳導通孔提供從該第一基板之第二表面至該第二基板之該第二接合表面之電連接性,該第一基板之該第二表面與該第一基板之該第一接合表面相對。
  8. 如請求項6所述之微電子組件,其進一步包含第三基板,該第三基板具有第一接合表面及嵌入至該第三基板中之第一微電子電路元件,該第三基板之該第一電路元件之一部分在該第三基板之該第一接合表面處暴露,該第三基板之該第一接合表面接合至該第二基板之該第二接合表面,使得該第三基板之該第一電路元件電耦接至該第二基板之該第二電路元件。
  9. 如請求項8所述之微電子組件,其中該第三基板之側邊緣相對於該第二基板之前述側邊緣或該第一基板之前述側邊緣未對準。
  10. 如請求項8所述之微電子組件,其中該模製物覆蓋該第一基板之前述側邊緣、該第二基板之前述側邊緣及該第三基板之前述側邊緣。
  11. 如請求項8所述之微電子組件,其中該模製物覆蓋該第二基板之前述側邊緣及該第三基板之前述側邊緣,而不覆蓋該第一基板之前述側邊緣。
  12. 如請求項8所述之微電子組件,其中該模製物覆蓋與該第三基板之該第一接合表面相對之該第三基板之第二表面。
  13. 如請求項1所述之微電子組件,其中該模製物覆蓋與該第一基板之該第一接合表面相對之該第二基板之第二表面。
  14. 一種微電子組件,其包含請求項10所述之複數個微電子組件。
  15. 如請求項14所述之微電子組件,其中第一基板、第二基板及第三基板之佔據面積為非均一的,且其中自該第一基板延伸至該第三基板之模製物之外部側邊緣為平面的。
  16. 一種微電子組件,其包含: 複數個模製微電子元件堆疊,每個堆疊包含: 第一基板,其具有第一接合表面及嵌入至該第一基板中之第一微電子電路元件,該第一基板之該第一電路元件之一部分在該第一基板之該第一接合表面處暴露,且第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板; 第二基板,其具有第一接合表面及嵌入至該第二基板中之第一微電子電路元件,該第二基板之該第一電路元件之一部分在該第二基板之該第一接合表面處暴露,且第二傳導通孔電耦接至該第二基板之該第一電路元件且至少部分地延伸穿過該第二基板,該第二基板之該第一接合表面混合接合至該第一基板之該第一接合表面而無需黏合劑,使得該第二基板之該第一電路元件電耦接至該第一基板之該第一電路元件,其中該第一基板之側邊緣相對於該第二基板之側邊緣未對準;以及 模製物,其覆蓋至少該第二基板之前述側邊緣。
  17. 如請求項16所述之微電子組件,其中該第一基板包括與該第一接合表面相對之第二表面,且其中該第一傳導通孔延伸至該第一基板之該第二表面且提供從該第一基板之該第一接合表面至該第一基板之該第二表面之電連接性。
  18. 如請求項17所述之微電子組件,其中該第二基板包括與該第一接合表面相對之第二接合表面及嵌入至該第二基板中之第二微電子電路元件,該第二基板之該第二電路元件之一部分在該第二基板之該第二接合表面處暴露,且其中該第二傳導通孔電耦接至該第二基板之該第二電路元件。
  19. 如請求項18所述之微電子組件,其中該第二基板之該第一接合表面及該第二接合表面中之至少一者在該第二基板之周界邊緣處包括有意的凹部。
  20. 如請求項19所述之微電子組件,其中該模製物包含未具有顆粒之第一低黏度化合物,該第一低黏度化合物滲透該第二基板之該周界邊緣處的該凹部,且具有顆粒之第二化合物覆蓋在該第一低黏度化合物上方。
  21. 如請求項16所述之微電子組件,其進一步包含層合物及/或插入件,且其中該複數個模製微電子元件堆疊混合接合至該層合物或該插入件而無需黏合劑或中介材料。
  22. 如請求項21所述之微電子組件,其進一步在該層合物之表面上及/或在該插入件之表面上包含至少一個線接合墊。
  23. 如請求項21所述之微電子組件,其中該層合物使用接線來耦接至該插入件,該接線耦接於該層合物之表面上之線接合墊處及該插入件之表面上之線接合墊處。
  24. 如請求項21所述之微電子組件,其進一步包含非模製晶粒,該非模製晶粒在無黏合劑之情況下混合接合至該層合物及/或該插入件。
  25. 如請求項16所述之微電子組件,其中至少該第二基板包含固態記憶體裝置。
  26. 一種形成微電子組件之方法,其包含: 形成微電子堆疊,其包含: 提供具有前側及背側之第一基板,該背側具有包含非傳導接合層之接合表面以及經暴露電性傳導第一電路元件,該第一基板具有第一傳導通孔,該第一傳導通孔電耦接至該第一基板之該第一電路元件且至少部分地延伸穿過該第一基板; 提供具有前側及背側之第二基板,該前側包括非傳導接合層及經暴露電性傳導第一電路元件; 藉由使該第一基板之該非傳導接合層與該第二基板之該非傳導接合層接觸來將該第二基板之該前側耦接至該第一基板之該背側,該第一基板之側邊緣相對於該第二基板之側邊緣未對準,且使該第一基板之該第一電路元件與該第二基板之該第一電路元件接觸;以及 用模製物覆蓋至少該第二基板之前述側邊緣。
  27. 如請求項26所述之方法,其進一步包含用該模製物覆蓋該第二基板之該背側。
  28. 如請求項26所述之方法,其中該第二基板之該背側包括第二非傳導接合層及經暴露電性傳導第二電路元件,該第二基板具有第二傳導通孔,該第二傳導通孔電耦接該第二基板之該第一電路元件及該第二電路元件。
  29. 如請求項28所述之方法,其進一步包含: 提供具有前側及背側之第三基板,該前側包括非傳導接合層及經暴露電性傳導第一電路元件; 藉由使該第三基板之該非傳導接合層與該第二基板之該非傳導接合層接觸來將該第三基板之該前側耦接至該第二基板之該背側,該第三基板之側邊緣相對於該第二基板之側邊緣及/或該第一基板之側邊緣未對準,且使該第三基板之該第一電路元件與該第二基板之該第二電路元件接觸;以及 用該模製物覆蓋該第三基板之前述側邊緣。
  30. 如請求項26所述之方法,其進一步包含在該第一基板之一周界處之該第一基板之該接合層處及/或該第二基板之一周界處之該第二基板之該接合層處形成一凹部,及在用該模製物覆蓋該第一基板之該些側邊緣及該第二基板之該些側邊緣之前,用一低黏度化合物填充至少該凹部。
  31. 如請求項26所述之方法,其進一步包含將該微電子堆疊混合接合至具有至少一個線接合接觸墊之半導體插入件。
  32. 如請求項31所述之方法,其進一步包含將該插入件耦接至具有第二線接合接觸墊之層合物,及用接線將該插入件之該至少一個線接合接觸墊接合至該層合物之該第二線接合接觸墊。
  33. 如請求項26所述之方法,其中形成該微電子組件包含形成複數個微電子堆疊。
  34. 一種微電子組件,其包含: 第一晶粒,其具有第一接合表面及嵌入至該第一晶粒中之第一微電子電路元件,該第一電路元件之一部分在該第一晶粒之該第一接合表面處暴露;以及 第二晶粒,其具有第一接合表面及嵌入至該第二晶粒中之第一微電子電路元件,該第二晶粒之該第一電路元件之一部分在該第二晶粒之該第一接合表面處暴露,該第一晶粒之該第一接合表面混合接合至該第二晶粒之該第一接合表面,使該第一晶粒電耦接至該第二晶粒而無需黏合層,其中該第一晶粒之側邊緣包含比安置於該第二晶粒之側邊緣上之模製層薄的模製層。
  35. 一種微電子組件,其包含: 第一晶粒,其具有包含第一微電子電路元件之第一接合表面; 第二晶粒,其具有包含第二微電子電路元件之第一接合表面; 該第一晶粒之該第一接合表面混合接合至該第二晶粒之該第一接合表面,使該第一晶粒電耦接至該第二晶粒而無需黏合層;以及 模製層,其安置於該第一晶粒之側邊緣及該第二晶粒之側邊緣上,其中該第一晶粒上的該模製層之厚度不同於該第二晶粒上的該模製層之厚度。
  36. 如請求項35所述之微電子組件,其進一步包含第一傳導通孔,該第一傳導通孔電耦接至該第一晶粒之該第一電路元件且至少部分地延伸穿過該第一晶粒。
  37. 如請求項35所述之微電子組件,其中該第一晶粒之該第一接合表面或該第二晶粒之該第一接合表面包含具有小於20微米之間距的複數個電路元件。
  38. 如請求項35所述之微電子組件,其中該第一晶粒之該第一接合表面或該第二晶粒之該第一接合表面包含具有小於1微米之間距的複數個電路元件。
TW108123487A 2018-07-06 2019-07-03 模製直接接合且互連的堆疊 TWI834682B (zh)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201862694845P 2018-07-06 2018-07-06
US62/694,845 2018-07-06
US16/460,068 US11158606B2 (en) 2018-07-06 2019-07-02 Molded direct bonded and interconnected stack
US16/460,068 2019-07-02

Publications (2)

Publication Number Publication Date
TW202006890A true TW202006890A (zh) 2020-02-01
TWI834682B TWI834682B (zh) 2024-03-11

Family

ID=69060191

Family Applications (2)

Application Number Title Priority Date Filing Date
TW108123487A TWI834682B (zh) 2018-07-06 2019-07-03 模製直接接合且互連的堆疊
TW113104743A TW202427685A (zh) 2018-07-06 2019-07-03 模製直接接合且互連的堆疊

Family Applications After (1)

Application Number Title Priority Date Filing Date
TW113104743A TW202427685A (zh) 2018-07-06 2019-07-03 模製直接接合且互連的堆疊

Country Status (3)

Country Link
US (5) US11158606B2 (zh)
TW (2) TWI834682B (zh)
WO (1) WO2020010136A1 (zh)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11574891B2 (en) 2021-01-26 2023-02-07 Nanya Technology Corporation Semiconductor device with heat dissipation unit and method for fabricating the same
TWI803013B (zh) * 2020-11-13 2023-05-21 南亞科技股份有限公司 製造半導體裝置的方法
TWI845034B (zh) * 2022-06-21 2024-06-11 日商鎧俠股份有限公司 半導體裝置及半導體記憶裝置
TWI863431B (zh) * 2022-07-24 2024-11-21 台灣積體電路製造股份有限公司 具有連續密封環的堆疊晶圓封裝結構及其形成方法
TWI866336B (zh) * 2023-07-17 2024-12-11 華邦電子股份有限公司 封裝結構及其形成方法
TWI873754B (zh) * 2022-08-02 2025-02-21 銓心半導體異質整合股份有限公司 半導體裝置、半導體基板及其製造方法
US12255163B2 (en) 2021-08-12 2025-03-18 Micron Technology, Inc. Bond pads for semiconductor die assemblies and associated methods and systems
TWI892170B (zh) * 2022-10-03 2025-08-01 台灣積體電路製造股份有限公司 半導體裝置、半導體封裝結構及形成半導體裝置的方法

Families Citing this family (127)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7109092B2 (en) 2003-05-19 2006-09-19 Ziptronix, Inc. Method of room temperature covalent bonding
US7485968B2 (en) 2005-08-11 2009-02-03 Ziptronix, Inc. 3D IC method and device
US8735219B2 (en) 2012-08-30 2014-05-27 Ziptronix, Inc. Heterogeneous annealing method and device
US10886250B2 (en) 2015-07-10 2021-01-05 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US9953941B2 (en) 2015-08-25 2018-04-24 Invensas Bonding Technologies, Inc. Conductive barrier direct hybrid bonding
US10204893B2 (en) 2016-05-19 2019-02-12 Invensas Bonding Technologies, Inc. Stacked dies and methods for forming bonded structures
US10580735B2 (en) 2016-10-07 2020-03-03 Xcelsis Corporation Stacked IC structure with system level wiring on multiple sides of the IC die
US10672663B2 (en) 2016-10-07 2020-06-02 Xcelsis Corporation 3D chip sharing power circuit
US11176450B2 (en) 2017-08-03 2021-11-16 Xcelsis Corporation Three dimensional circuit implementing machine trained network
TWI822659B (zh) 2016-10-27 2023-11-21 美商艾德亞半導體科技有限責任公司 用於低溫接合的結構和方法
CN108288616B (zh) 2016-12-14 2023-04-07 成真股份有限公司 芯片封装
US10002844B1 (en) 2016-12-21 2018-06-19 Invensas Bonding Technologies, Inc. Bonded structures
US20180182665A1 (en) 2016-12-28 2018-06-28 Invensas Bonding Technologies, Inc. Processed Substrate
CN117878055A (zh) 2016-12-28 2024-04-12 艾德亚半导体接合科技有限公司 堆栈基板的处理
TW202431592A (zh) 2016-12-29 2024-08-01 美商艾德亞半導體接合科技有限公司 具有整合式被動構件的接合結構
WO2018169968A1 (en) 2017-03-16 2018-09-20 Invensas Corporation Direct-bonded led arrays and applications
US10515913B2 (en) 2017-03-17 2019-12-24 Invensas Bonding Technologies, Inc. Multi-metal contact structure
US10508030B2 (en) 2017-03-21 2019-12-17 Invensas Bonding Technologies, Inc. Seal for microelectronic assembly
WO2018186198A1 (ja) * 2017-04-04 2018-10-11 ソニーセミコンダクタソリューションズ株式会社 固体撮像装置、及び電子機器
US10269756B2 (en) 2017-04-21 2019-04-23 Invensas Bonding Technologies, Inc. Die processing
US10879212B2 (en) 2017-05-11 2020-12-29 Invensas Bonding Technologies, Inc. Processed stacked dies
US10446441B2 (en) 2017-06-05 2019-10-15 Invensas Corporation Flat metal features for microelectronics applications
US10217720B2 (en) 2017-06-15 2019-02-26 Invensas Corporation Multi-chip modules formed using wafer-level processing of a reconstitute wafer
US10447274B2 (en) 2017-07-11 2019-10-15 iCometrue Company Ltd. Logic drive based on standard commodity FPGA IC chips using non-volatile memory cells
US10957679B2 (en) 2017-08-08 2021-03-23 iCometrue Company Ltd. Logic drive based on standardized commodity programmable logic semiconductor IC chips
US10630296B2 (en) 2017-09-12 2020-04-21 iCometrue Company Ltd. Logic drive with brain-like elasticity and integrality based on standard commodity FPGA IC chips using non-volatile memory cells
US10840205B2 (en) 2017-09-24 2020-11-17 Invensas Bonding Technologies, Inc. Chemical mechanical polishing for hybrid bonding
US11031285B2 (en) 2017-10-06 2021-06-08 Invensas Bonding Technologies, Inc. Diffusion barrier collar for interconnects
US10923408B2 (en) 2017-12-22 2021-02-16 Invensas Bonding Technologies, Inc. Cavity packages
US11380597B2 (en) 2017-12-22 2022-07-05 Invensas Bonding Technologies, Inc. Bonded structures
US10608642B2 (en) 2018-02-01 2020-03-31 iCometrue Company Ltd. Logic drive using standard commodity programmable logic IC chips comprising non-volatile radom access memory cells
US10727219B2 (en) 2018-02-15 2020-07-28 Invensas Bonding Technologies, Inc. Techniques for processing devices
US11169326B2 (en) 2018-02-26 2021-11-09 Invensas Bonding Technologies, Inc. Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects
US11256004B2 (en) 2018-03-20 2022-02-22 Invensas Bonding Technologies, Inc. Direct-bonded lamination for improved image clarity in optical devices
US10991804B2 (en) 2018-03-29 2021-04-27 Xcelsis Corporation Transistor level interconnection methodologies utilizing 3D interconnects
US11056348B2 (en) 2018-04-05 2021-07-06 Invensas Bonding Technologies, Inc. Bonding surfaces for microelectronics
US10790262B2 (en) 2018-04-11 2020-09-29 Invensas Bonding Technologies, Inc. Low temperature bonded structures
US11244916B2 (en) 2018-04-11 2022-02-08 Invensas Bonding Technologies, Inc. Low temperature bonded structures
US10964664B2 (en) 2018-04-20 2021-03-30 Invensas Bonding Technologies, Inc. DBI to Si bonding for simplified handle wafer
US11004757B2 (en) 2018-05-14 2021-05-11 Invensas Bonding Technologies, Inc. Bonded structures
US11276676B2 (en) 2018-05-15 2022-03-15 Invensas Bonding Technologies, Inc. Stacked devices and methods of fabrication
US12476637B2 (en) 2018-05-24 2025-11-18 iCometrue Company Ltd. Logic drive using standard commodity programmable logic IC chips
US10923413B2 (en) 2018-05-30 2021-02-16 Xcelsis Corporation Hard IP blocks with physically bidirectional passageways
CN112585740B (zh) 2018-06-13 2025-05-13 隔热半导体粘合技术公司 作为焊盘的tsv
US11393779B2 (en) 2018-06-13 2022-07-19 Invensas Bonding Technologies, Inc. Large metal pads over TSV
US10910344B2 (en) 2018-06-22 2021-02-02 Xcelsis Corporation Systems and methods for releveled bump planes for chiplets
WO2020010056A1 (en) 2018-07-03 2020-01-09 Invensas Bonding Technologies, Inc. Techniques for joining dissimilar materials in microelectronics
US11158606B2 (en) 2018-07-06 2021-10-26 Invensas Bonding Technologies, Inc. Molded direct bonded and interconnected stack
US11462419B2 (en) 2018-07-06 2022-10-04 Invensas Bonding Technologies, Inc. Microelectronic assemblies
US12406959B2 (en) 2018-07-26 2025-09-02 Adeia Semiconductor Bonding Technologies Inc. Post CMP processing for hybrid bonding
US11515291B2 (en) 2018-08-28 2022-11-29 Adeia Semiconductor Inc. Integrated voltage regulator and passive components
US11296044B2 (en) 2018-08-29 2022-04-05 Invensas Bonding Technologies, Inc. Bond enhancement structure in microelectronics for trapping contaminants during direct-bonding processes
US11011494B2 (en) 2018-08-31 2021-05-18 Invensas Bonding Technologies, Inc. Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics
US11309334B2 (en) 2018-09-11 2022-04-19 iCometrue Company Ltd. Logic drive using standard commodity programmable logic IC chips comprising non-volatile random access memory cells
US10937762B2 (en) 2018-10-04 2021-03-02 iCometrue Company Ltd. Logic drive based on multichip package using interconnection bridge
US11158573B2 (en) 2018-10-22 2021-10-26 Invensas Bonding Technologies, Inc. Interconnect structures
US11616046B2 (en) 2018-11-02 2023-03-28 iCometrue Company Ltd. Logic drive based on chip scale package comprising standardized commodity programmable logic IC chip and memory IC chip
US11211334B2 (en) 2018-11-18 2021-12-28 iCometrue Company Ltd. Logic drive based on chip scale package comprising standardized commodity programmable logic IC chip and memory IC chip
US11244920B2 (en) 2018-12-18 2022-02-08 Invensas Bonding Technologies, Inc. Method and structures for low temperature device bonding
CN113196469B (zh) * 2018-12-21 2024-03-29 株式会社村田制作所 电子部件模块的制造方法及电子部件模块
US11476213B2 (en) 2019-01-14 2022-10-18 Invensas Bonding Technologies, Inc. Bonded structures without intervening adhesive
US11387202B2 (en) 2019-03-01 2022-07-12 Invensas Llc Nanowire bonding interconnect for fine-pitch microelectronics
US11901281B2 (en) 2019-03-11 2024-02-13 Adeia Semiconductor Bonding Technologies Inc. Bonded structures with integrated passive component
US10854578B2 (en) 2019-03-29 2020-12-01 Invensas Corporation Diffused bitline replacement in stacked wafer memory
US11610846B2 (en) 2019-04-12 2023-03-21 Adeia Semiconductor Bonding Technologies Inc. Protective elements for bonded structures including an obstructive element
US11205625B2 (en) 2019-04-12 2021-12-21 Invensas Bonding Technologies, Inc. Wafer-level bonding of obstructive elements
US11373963B2 (en) 2019-04-12 2022-06-28 Invensas Bonding Technologies, Inc. Protective elements for bonded structures
US11355404B2 (en) 2019-04-22 2022-06-07 Invensas Bonding Technologies, Inc. Mitigating surface damage of probe pads in preparation for direct bonding of a substrate
US11385278B2 (en) 2019-05-23 2022-07-12 Invensas Bonding Technologies, Inc. Security circuitry for bonded structures
DE102019128274A1 (de) * 2019-05-30 2020-12-03 Taiwan Semiconductor Manufacturing Co., Ltd. Package-in-Package-gebildetes System
US12374641B2 (en) 2019-06-12 2025-07-29 Adeia Semiconductor Bonding Technologies Inc. Sealed bonded structures and methods for forming the same
US11296053B2 (en) 2019-06-26 2022-04-05 Invensas Bonding Technologies, Inc. Direct bonded stack structures for increased reliability and improved yield in microelectronics
US11227838B2 (en) 2019-07-02 2022-01-18 iCometrue Company Ltd. Logic drive based on multichip package comprising standard commodity FPGA IC chip with cooperating or supporting circuits
US11887930B2 (en) 2019-08-05 2024-01-30 iCometrue Company Ltd. Vertical interconnect elevator based on through silicon vias
US12080672B2 (en) 2019-09-26 2024-09-03 Adeia Semiconductor Bonding Technologies Inc. Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive
US12113054B2 (en) 2019-10-21 2024-10-08 Adeia Semiconductor Technologies Llc Non-volatile dynamic random access memory
US11862602B2 (en) 2019-11-07 2024-01-02 Adeia Semiconductor Technologies Llc Scalable architecture for reduced cycles across SOC
US11762200B2 (en) 2019-12-17 2023-09-19 Adeia Semiconductor Bonding Technologies Inc. Bonded optical devices
US11876076B2 (en) 2019-12-20 2024-01-16 Adeia Semiconductor Technologies Llc Apparatus for non-volatile random access memory stacks
US11842894B2 (en) 2019-12-23 2023-12-12 Adeia Semiconductor Bonding Technologies Inc. Electrical redundancy for bonded structures
US11721653B2 (en) 2019-12-23 2023-08-08 Adeia Semiconductor Bonding Technologies Inc. Circuitry for electrical redundancy in bonded structures
CN111276469A (zh) * 2020-02-25 2020-06-12 武汉新芯集成电路制造有限公司 一种键合结构及其制造方法
WO2021188846A1 (en) 2020-03-19 2021-09-23 Invensas Bonding Technologies, Inc. Dimension compensation control for directly bonded structures
US11742314B2 (en) 2020-03-31 2023-08-29 Adeia Semiconductor Bonding Technologies Inc. Reliable hybrid bonded apparatus
US11735523B2 (en) 2020-05-19 2023-08-22 Adeia Semiconductor Bonding Technologies Inc. Laterally unconfined structure
US12120885B2 (en) * 2021-04-14 2024-10-15 Taiwan Semiconductor Manufacturing Company Limited Ferroelectric tunnel junction memory device using a magnesium oxide tunneling dielectric and methods for forming the same
US11631647B2 (en) 2020-06-30 2023-04-18 Adeia Semiconductor Bonding Technologies Inc. Integrated device packages with integrated device die and dummy element
US11424191B2 (en) * 2020-06-30 2022-08-23 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor devices and methods of manufacture
KR102823977B1 (ko) 2020-08-20 2025-06-24 삼성전자주식회사 반도체 패키지 및 그 제조방법
US11728273B2 (en) 2020-09-04 2023-08-15 Adeia Semiconductor Bonding Technologies Inc. Bonded structure with interconnect structure
US11764177B2 (en) 2020-09-04 2023-09-19 Adeia Semiconductor Bonding Technologies Inc. Bonded structure with interconnect structure
US12057402B2 (en) * 2020-09-18 2024-08-06 Intel Corporation Direct bonding in microelectronic assemblies
CN112164674A (zh) * 2020-09-24 2021-01-01 芯盟科技有限公司 堆叠式高带宽存储器
US11264357B1 (en) 2020-10-20 2022-03-01 Invensas Corporation Mixed exposure for large die
KR20230097121A (ko) 2020-10-29 2023-06-30 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 직접 접합 방법 및 구조체
CN114628262B (zh) * 2020-12-10 2024-10-11 武汉新芯集成电路股份有限公司 半导体器件的制作方法
KR20230125309A (ko) 2020-12-28 2023-08-29 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 기판-관통 비아를 가지는 구조체 및 이를 형성하기위한 방법
EP4268274A4 (en) 2020-12-28 2024-10-30 Adeia Semiconductor Bonding Technologies Inc. STRUCTURES COMPRISING THROUGH-THROUGH-SUBSTRATE VIA HOLES AND METHODS OF FORMING SAME
KR20230126736A (ko) 2020-12-30 2023-08-30 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 전도성 특징부를 갖는 구조 및 그 형성방법
TW202240808A (zh) 2021-01-08 2022-10-16 成真股份有限公司 使用於積體電路晶片封裝結構中的微型熱導管
US11742322B2 (en) * 2021-01-20 2023-08-29 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated fan-out package having stress release structure
EP4315398A4 (en) 2021-03-31 2025-03-05 Adeia Semiconductor Bonding Technologies Inc. DIRECT ADHESION AND REMOVING A CARRIER
US12176321B2 (en) * 2021-03-31 2024-12-24 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages and method of forming the same
US11721685B2 (en) * 2021-05-26 2023-08-08 Avago Technologies International Sales Pte. Limited Copper-bonded memory stacks with copper-bonded interconnection memory systems
US12176278B2 (en) 2021-05-30 2024-12-24 iCometrue Company Ltd. 3D chip package based on vertical-through-via connector
KR20240036698A (ko) 2021-08-02 2024-03-20 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 결합 구조체를 위한 보호 반도체 소자
US12268012B2 (en) 2021-09-24 2025-04-01 iCometrue Company Ltd. Multi-output look-up table (LUT) for use in coarse-grained field-programmable-gate-array (FPGA) integrated-circuit (IC) chip
EP4406020A4 (en) 2021-09-24 2026-01-21 Adeia Semiconductor Bonding Technologies Inc Bonded structure with active interposer
KR20230053445A (ko) 2021-10-14 2023-04-21 삼성전자주식회사 반도체 패키지
US12040300B2 (en) 2021-11-04 2024-07-16 Airoha Technology Corp. Semiconductor package using hybrid-type adhesive
US11658152B1 (en) * 2021-11-05 2023-05-23 Nanya Technology Corporation Die bonding structure, stack structure, and method of forming die bonding structure
WO2023122509A1 (en) 2021-12-20 2023-06-29 Adeia Semiconductor Bonding Technologies Inc. Thermoelectric cooling for die packages
US20230197655A1 (en) * 2021-12-22 2023-06-22 Adeia Semiconductor Bonding Technologies Inc. Low stress direct hybrid bonding
US20230207475A1 (en) * 2021-12-23 2023-06-29 Intel Corporation Hybrid bonded stacked memory with tsv as chiplet for package structure
US12142596B2 (en) * 2022-02-25 2024-11-12 Nanya Technology Corporation Semiconductor structure and manufacturing method thereof
EP4515594A1 (en) 2022-04-25 2025-03-05 Adeia Semiconductor Bonding Technologies Inc. Expansion controlled structure for direct bonding and method of forming same
US12500187B2 (en) * 2022-05-11 2025-12-16 Qualcomm Incorporated Package comprising an interconnection die located between substrates
US20240021571A1 (en) * 2022-07-18 2024-01-18 Applied Materials, Inc. Hybrid bonding of semiconductor structures to advanced substrate panels
US20240038702A1 (en) * 2022-07-27 2024-02-01 Adeia Semiconductor Bonding Technologies Inc. High-performance hybrid bonded interconnect systems
CN115424996B (zh) * 2022-08-16 2025-11-21 海光信息技术股份有限公司 转接板及其形成方法和封装结构
CN115295435B (zh) * 2022-08-24 2024-11-29 武汉新芯集成电路股份有限公司 中介层结构及其制造方法
US20240194638A1 (en) * 2022-12-09 2024-06-13 Powerchip Semiconductor Manufacturing Corporation Stacked semiconductor device and method of fabricating the same
US12506114B2 (en) 2022-12-29 2025-12-23 Adeia Semiconductor Bonding Technologies Inc. Directly bonded metal structures having aluminum features and methods of preparing same
US12341083B2 (en) 2023-02-08 2025-06-24 Adeia Semiconductor Bonding Technologies Inc. Electronic device cooling structures bonded to semiconductor elements
US20240298454A1 (en) * 2023-03-01 2024-09-05 Adeia Semiconductor Bonding Technologies Inc. Multichannel memory with serdes
US20240332231A1 (en) * 2023-03-31 2024-10-03 Adeia Semiconductor Bonding Technologies Inc. Direct hybrid bonding in topographic packages
US20250167185A1 (en) * 2023-11-22 2025-05-22 Nxp Usa, Inc. Stacked electronic packages

Family Cites Families (647)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2626408B1 (fr) 1988-01-22 1990-05-11 Thomson Csf Capteur d'image a faible encombrement
JPH0272642A (ja) 1988-09-07 1990-03-12 Nec Corp 基板の接続構造および接続方法
JPH0344067A (ja) 1989-07-11 1991-02-25 Nec Corp 半導体基板の積層方法
US5019673A (en) 1990-08-22 1991-05-28 Motorola, Inc. Flip-chip package for integrated circuits
JPH04337694A (ja) 1991-05-15 1992-11-25 Nec Yamagata Ltd 電子部品保護用樹脂膜
CA2083072C (en) 1991-11-21 1998-02-03 Shinichi Hasegawa Method for manufacturing polyimide multilayer wiring substrate
US6008126A (en) 1992-04-08 1999-12-28 Elm Technology Corporation Membrane dielectric isolation IC fabrication
EP0651449B1 (en) 1993-11-01 2002-02-13 Matsushita Electric Industrial Co., Ltd. Electronic component and method for producing the same
KR960009074A (ko) 1994-08-29 1996-03-22 모리시다 요이치 반도체 장치 및 그 제조방법
DE4433330C2 (de) 1994-09-19 1997-01-30 Fraunhofer Ges Forschung Verfahren zur Herstellung von Halbleiterstrukturen mit vorteilhaften Hochfrequenzeigenschaften sowie eine Halbleiterwaferstruktur
JP3979687B2 (ja) 1995-10-26 2007-09-19 アプライド マテリアルズ インコーポレイテッド ハロゲンをドープした酸化珪素膜の膜安定性を改良する方法
KR100274333B1 (ko) 1996-01-19 2001-01-15 모기 쥰이찌 도체층부착 이방성 도전시트 및 이를 사용한 배선기판
US5956605A (en) 1996-09-20 1999-09-21 Micron Technology, Inc. Use of nitrides for flip-chip encapsulation
US5729896A (en) 1996-10-31 1998-03-24 International Business Machines Corporation Method for attaching a flip chip on flexible circuit carrier using chip with metallic cap on solder
US6221753B1 (en) 1997-01-24 2001-04-24 Micron Technology, Inc. Flip chip technique for chip assembly
JP4032454B2 (ja) 1997-06-27 2008-01-16 ソニー株式会社 三次元回路素子の製造方法
US6097096A (en) 1997-07-11 2000-08-01 Advanced Micro Devices Metal attachment method and structure for attaching substrates at low temperatures
US6049124A (en) 1997-12-10 2000-04-11 Intel Corporation Semiconductor package
US5854507A (en) 1998-07-21 1998-12-29 Hewlett-Packard Company Multiple chip assembly
JP2000100679A (ja) 1998-09-22 2000-04-07 Canon Inc 薄片化による基板間微小領域固相接合法及び素子構造
FR2787241B1 (fr) 1998-12-14 2003-01-31 Ela Medical Sa Composant microelectronique cms enrobe, notamment pour un dispositif medical implantable actif, et son procede de fabrication
JP3532788B2 (ja) 1999-04-13 2004-05-31 唯知 須賀 半導体装置及びその製造方法
US6782610B1 (en) 1999-05-21 2004-08-31 North Corporation Method for fabricating a wiring substrate by electroplating a wiring film on a metal base
JP3767246B2 (ja) 1999-05-26 2006-04-19 富士通株式会社 複合モジュール及びプリント回路基板ユニット
JP2001102479A (ja) 1999-09-27 2001-04-13 Toshiba Corp 半導体集積回路装置およびその製造方法
US6500694B1 (en) 2000-03-22 2002-12-31 Ziptronix, Inc. Three dimensional device integration method and integrated device
US6984571B1 (en) 1999-10-01 2006-01-10 Ziptronix, Inc. Three dimensional device integration method and integrated device
US6902987B1 (en) 2000-02-16 2005-06-07 Ziptronix, Inc. Method for low temperature bonding and bonded structure
JP2001284520A (ja) 2000-04-04 2001-10-12 Matsushita Electric Ind Co Ltd 半導体チップ搭載用の配線基板、配線基板の製造方法、中継接続用の配線基板、半導体装置および半導体装置間接続構造
JP2001313350A (ja) 2000-04-28 2001-11-09 Sony Corp チップ状電子部品及びその製造方法、並びにその製造に用いる疑似ウエーハ及びその製造方法
US7247932B1 (en) 2000-05-19 2007-07-24 Megica Corporation Chip package with capacitor
JP4322402B2 (ja) 2000-06-22 2009-09-02 大日本印刷株式会社 プリント配線基板及びその製造方法
JP3440057B2 (ja) 2000-07-05 2003-08-25 唯知 須賀 半導体装置およびその製造方法
US6423640B1 (en) 2000-08-09 2002-07-23 Taiwan Semiconductor Manufacturing Co., Ltd. Headless CMP process for oxide planarization
US6507115B2 (en) 2000-12-14 2003-01-14 International Business Machines Corporation Multi-chip integrated circuit module
JP3420748B2 (ja) 2000-12-14 2003-06-30 松下電器産業株式会社 半導体装置及びその製造方法
US6686588B1 (en) 2001-01-16 2004-02-03 Amkor Technology, Inc. Optical module with lens integral holder
JP2002359345A (ja) 2001-03-30 2002-12-13 Toshiba Corp 半導体装置及びその製造方法
JP2002353416A (ja) 2001-05-25 2002-12-06 Sony Corp 半導体記憶装置およびその製造方法
US6887769B2 (en) 2002-02-06 2005-05-03 Intel Corporation Dielectric recess for wafer-to-wafer and die-to-die metal bonding and method of fabricating the same
TWI309074B (en) 2002-02-07 2009-04-21 Advanced Epitaxy Technology Method of forming semiconductor device
US6762076B2 (en) 2002-02-20 2004-07-13 Intel Corporation Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices
ATE367077T1 (de) 2002-05-23 2007-08-15 Ibm Verbesserte struktur gestapelter kontaktlöcher in mehrschichtigen elektronischen bauelementeträgern
US7573136B2 (en) 2002-06-27 2009-08-11 Micron Technology, Inc. Semiconductor device assemblies and packages including multiple semiconductor device components
US7105980B2 (en) 2002-07-03 2006-09-12 Sawtek, Inc. Saw filter device and method employing normal temperature bonding for producing desirable filter production and performance characteristics
JP4083502B2 (ja) 2002-08-19 2008-04-30 株式会社フジミインコーポレーテッド 研磨方法及びそれに用いられる研磨用組成物
JP4579489B2 (ja) 2002-09-02 2010-11-10 新光電気工業株式会社 半導体チップ製造方法及び半導体チップ
US7023093B2 (en) 2002-10-24 2006-04-04 International Business Machines Corporation Very low effective dielectric constant interconnect Structures and methods for fabricating the same
US6713857B1 (en) 2002-12-05 2004-03-30 Ultra Tera Corporation Low profile stacked multi-chip semiconductor package with chip carrier having opening and fabrication method of the semiconductor package
JP2004193493A (ja) 2002-12-13 2004-07-08 Nec Machinery Corp ダイピックアップ方法および装置
US7354798B2 (en) 2002-12-20 2008-04-08 International Business Machines Corporation Three-dimensional device fabrication method
TW586677U (en) 2003-01-22 2004-05-01 Via Tech Inc Stack structure of chip package
US6962835B2 (en) 2003-02-07 2005-11-08 Ziptronix, Inc. Method for room temperature metal direct bonding
TWI239629B (en) 2003-03-17 2005-09-11 Seiko Epson Corp Method of manufacturing semiconductor device, semiconductor device, circuit substrate and electronic apparatus
US6908027B2 (en) 2003-03-31 2005-06-21 Intel Corporation Complete device layer transfer without edge exclusion via direct wafer bonding and constrained bond-strengthening process
US7109092B2 (en) 2003-05-19 2006-09-19 Ziptronix, Inc. Method of room temperature covalent bonding
TWI275168B (en) 2003-06-06 2007-03-01 Sanyo Electric Co Semiconductor device and method for making the same
US6873049B2 (en) 2003-07-31 2005-03-29 The Boeing Company Near hermetic power chip on board device and manufacturing method therefor
US6867073B1 (en) 2003-10-21 2005-03-15 Ziptronix, Inc. Single mask via method and device
US7183643B2 (en) 2003-11-04 2007-02-27 Tessera, Inc. Stacked packages and systems incorporating the same
US7205233B2 (en) 2003-11-07 2007-04-17 Applied Materials, Inc. Method for forming CoWRe alloys by electroless deposition
JP2005175423A (ja) 2003-11-18 2005-06-30 Denso Corp 半導体パッケージ
TWI228286B (en) 2003-11-24 2005-02-21 Ind Tech Res Inst Bonding structure with buffer layer and method of forming the same
US7060601B2 (en) 2003-12-17 2006-06-13 Tru-Si Technologies, Inc. Packaging substrates for integrated circuits and soldering methods
KR100538158B1 (ko) 2004-01-09 2005-12-22 삼성전자주식회사 웨이퍼 레벨 적층 칩 접착 방법
US20050161808A1 (en) 2004-01-22 2005-07-28 Anderson Douglas G. Wafer, intermediate wafer assembly and associated method for fabricating a silicon on insulator wafer having an improved edge profile
DE102004013681B3 (de) 2004-03-18 2005-11-17 Infineon Technologies Ag Halbleitermodul mit einem Kopplungssubstrat und Verfahren zur Herstellung desselben
JP4865197B2 (ja) 2004-06-30 2012-02-01 ルネサスエレクトロニクス株式会社 半導体装置およびその製造方法
CN101714512B (zh) 2004-08-20 2012-10-10 佐伊科比株式会社 具有三维层叠结构的半导体器件的制造方法
US20060057945A1 (en) 2004-09-16 2006-03-16 Chia-Lin Hsu Chemical mechanical polishing process
US7566634B2 (en) 2004-09-24 2009-07-28 Interuniversitair Microelektronica Centrum (Imec) Method for chip singulation
US20060076634A1 (en) 2004-09-27 2006-04-13 Lauren Palmateer Method and system for packaging MEMS devices with incorporated getter
US7262492B2 (en) 2004-09-28 2007-08-28 Intel Corporation Semiconducting device that includes wirebonds
WO2006043122A1 (en) 2004-10-21 2006-04-27 Infineon Technologies Ag Semiconductor package and method to produce the same
TWI303864B (en) 2004-10-26 2008-12-01 Sanyo Electric Co Semiconductor device and method for making the same
FR2880184B1 (fr) 2004-12-28 2007-03-30 Commissariat Energie Atomique Procede de detourage d'une structure obtenue par assemblage de deux plaques
GB0505680D0 (en) 2005-03-22 2005-04-27 Cambridge Display Tech Ltd Apparatus and method for increased device lifetime in an organic electro-luminescent device
TWI242820B (en) 2005-03-29 2005-11-01 Siliconware Precision Industries Co Ltd Sensor semiconductor device and method for fabricating the same
US7364945B2 (en) 2005-03-31 2008-04-29 Stats Chippac Ltd. Method of mounting an integrated circuit package in an encapsulant cavity
JP4275096B2 (ja) 2005-04-14 2009-06-10 パナソニック株式会社 半導体チップの製造方法
US7354862B2 (en) 2005-04-18 2008-04-08 Intel Corporation Thin passivation layer on 3D devices
US7671449B2 (en) 2005-05-04 2010-03-02 Sun Microsystems, Inc. Structures and methods for an application of a flexible bridge
US7989958B2 (en) 2005-06-14 2011-08-02 Cufer Assett Ltd. L.L.C. Patterned contact
JP4983049B2 (ja) * 2005-06-24 2012-07-25 セイコーエプソン株式会社 半導体装置および電子機器
US7485968B2 (en) 2005-08-11 2009-02-03 Ziptronix, Inc. 3D IC method and device
US7786572B2 (en) 2005-09-13 2010-08-31 Taiwan Semiconductor Manufacturing Company, Ltd. System in package (SIP) structure
US7682937B2 (en) 2005-11-25 2010-03-23 Advanced Laser Separation International B.V. Method of treating a substrate, method of processing a substrate using a laser beam, and arrangement
KR100804392B1 (ko) 2005-12-02 2008-02-15 주식회사 네패스 반도체 패키지 및 그 제조 방법
US7193423B1 (en) 2005-12-12 2007-03-20 International Business Machines Corporation Wafer-to-wafer alignments
DE102005060081B4 (de) 2005-12-15 2007-08-30 Infineon Technologies Ag Elektronisches Bauteil mit zumindest einer Leiterplatte und mit einer Mehrzahl gleichartiger Halbleiterbausteine und Verfahren
US7402442B2 (en) 2005-12-21 2008-07-22 International Business Machines Corporation Physically highly secure multi-chip assembly
US7781309B2 (en) 2005-12-22 2010-08-24 Sumco Corporation Method for manufacturing direct bonded SOI wafer and direct bonded SOI wafer manufactured by the method
US20070158024A1 (en) 2006-01-11 2007-07-12 Symbol Technologies, Inc. Methods and systems for removing multiple die(s) from a surface
TWI299552B (en) 2006-03-24 2008-08-01 Advanced Semiconductor Eng Package structure
US7972683B2 (en) 2006-03-28 2011-07-05 Innovative Micro Technology Wafer bonding material with embedded conductive particles
JP4160083B2 (ja) 2006-04-11 2008-10-01 シャープ株式会社 光学装置用モジュール及び光学装置用モジュールの製造方法
JP4844216B2 (ja) 2006-04-26 2011-12-28 凸版印刷株式会社 多層回路配線基板及び半導体装置
US7385283B2 (en) 2006-06-27 2008-06-10 Taiwan Semiconductor Manufacturing Co., Ltd. Three dimensional integrated circuit and method of making the same
US7554203B2 (en) 2006-06-30 2009-06-30 Intel Corporation Electronic assembly with stacked IC's using two or more different connection technologies and methods of manufacture
US7750488B2 (en) 2006-07-10 2010-07-06 Tezzaron Semiconductor, Inc. Method for bonding wafers to produce stacked integrated circuits
KR100809696B1 (ko) * 2006-08-08 2008-03-06 삼성전자주식회사 사이즈가 상이한 복수의 반도체 칩이 적층된 멀티 칩패키지 및 그 제조방법
TWI305036B (en) 2006-09-28 2009-01-01 Siliconware Precision Industries Co Ltd Sensor-type package structure and fabrication method thereof
US7901989B2 (en) 2006-10-10 2011-03-08 Tessera, Inc. Reconstituted wafer level stacking
JP2008130603A (ja) 2006-11-16 2008-06-05 Toshiba Corp イメージセンサ用ウェハレベルパッケージ及びその製造方法
JP5011981B2 (ja) 2006-11-30 2012-08-29 富士通株式会社 デバイス素子製造方法およびダイシング方法
US7812459B2 (en) 2006-12-19 2010-10-12 Taiwan Semiconductor Manufacturing Company, Ltd. Three-dimensional integrated circuits with protection layers
US8178964B2 (en) 2007-03-30 2012-05-15 Advanced Chip Engineering Technology, Inc. Semiconductor device package with die receiving through-hole and dual build-up layers over both side-surfaces for WLP and method of the same
US8178963B2 (en) 2007-01-03 2012-05-15 Advanced Chip Engineering Technology Inc. Wafer level package with die receiving through-hole and method of the same
US20080165521A1 (en) 2007-01-09 2008-07-10 Kerry Bernstein Three-dimensional architecture for self-checking and self-repairing integrated circuits
US7803693B2 (en) 2007-02-15 2010-09-28 John Trezza Bowed wafer hybridization compensation
US7919410B2 (en) 2007-03-14 2011-04-05 Aptina Imaging Corporation Packaging methods for imager devices
US8609463B2 (en) 2007-03-16 2013-12-17 Stats Chippac Ltd. Integrated circuit package system employing multi-package module techniques
JP2008258383A (ja) 2007-04-04 2008-10-23 Spansion Llc 半導体装置及びその製造方法
EP2137757B1 (en) 2007-04-17 2015-09-02 Imec Method for reducing the thickness of substrates
JP4734282B2 (ja) 2007-04-23 2011-07-27 株式会社日立製作所 半導体チップおよび半導体装置
US8119500B2 (en) 2007-04-25 2012-02-21 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer bonding
DE102007020656B4 (de) 2007-04-30 2009-05-07 Infineon Technologies Ag Werkstück mit Halbleiterchips, Halbleiterbauteil und Verfahren zur Herstellung eines Werkstücks mit Halbleiterchips
US7723159B2 (en) 2007-05-04 2010-05-25 Stats Chippac, Ltd. Package-on-package using through-hole via die on saw streets
TWI332790B (en) 2007-06-13 2010-11-01 Ind Tech Res Inst Image sensor module with a three-dimensional dies-stacking structure
US7553752B2 (en) 2007-06-20 2009-06-30 Stats Chippac, Ltd. Method of making a wafer level integration package
US20090001599A1 (en) 2007-06-28 2009-01-01 Spansion Llc Die attachment, die stacking, and wire embedding using film
US20090029274A1 (en) 2007-07-25 2009-01-29 3M Innovative Properties Company Method for removing contamination with fluorinated compositions
US8044497B2 (en) 2007-09-10 2011-10-25 Intel Corporation Stacked die package
US20090127667A1 (en) 2007-11-21 2009-05-21 Powertech Technology Inc. Semiconductor chip device having through-silicon-via (TSV) and its fabrication method
JP2009135348A (ja) 2007-12-03 2009-06-18 Panasonic Corp 半導体チップと半導体装置およびそれらの製造方法
US7871902B2 (en) 2008-02-13 2011-01-18 Infineon Technologies Ag Crack stop trenches
US8120186B2 (en) 2008-02-15 2012-02-21 Qimonda Ag Integrated circuit and method
TWI723953B (zh) 2008-03-05 2021-04-11 美國伊利諾大學理事會 可延展且可折疊的電子裝置
CN102015943A (zh) 2008-03-07 2011-04-13 3M创新有限公司 具有图案化背衬的切割带和晶粒附连粘合剂
US8064224B2 (en) 2008-03-31 2011-11-22 Intel Corporation Microelectronic package containing silicon patches for high density interconnects, and method of manufacturing same
KR20090106822A (ko) 2008-04-07 2009-10-12 삼성전자주식회사 웨이퍼 본딩 방법 및 그 방법에 의해 본딩된 웨이퍼 구조체
US7968373B2 (en) 2008-05-02 2011-06-28 Stats Chippac Ltd. Integrated circuit package on package system
US8253230B2 (en) 2008-05-15 2012-08-28 Micron Technology, Inc. Disabling electrical connections using pass-through 3D interconnects and associated systems and methods
US8349635B1 (en) 2008-05-20 2013-01-08 Silicon Laboratories Inc. Encapsulated MEMS device and method to form the same
US7969009B2 (en) 2008-06-30 2011-06-28 Qualcomm Incorporated Through silicon via bridge interconnect
JP2010034294A (ja) 2008-07-29 2010-02-12 Nec Electronics Corp 半導体装置およびその設計方法
US8193632B2 (en) 2008-08-06 2012-06-05 Industrial Technology Research Institute Three-dimensional conducting structure and method of fabricating the same
WO2010024678A1 (en) 2008-09-01 2010-03-04 Nederlandse Organisatie Voor Toegepast-Natuurwetenschappelijk Onderzoek Tno Chip die clamping device and transfer method
US9818680B2 (en) 2011-07-27 2017-11-14 Broadpak Corporation Scalable semiconductor interposer integration
US9893004B2 (en) 2011-07-27 2018-02-13 Broadpak Corporation Semiconductor interposer integration
JP2010073964A (ja) 2008-09-19 2010-04-02 Fujitsu Microelectronics Ltd 半導体装置の製造方法
KR20100037300A (ko) 2008-10-01 2010-04-09 삼성전자주식회사 내장형 인터포저를 갖는 반도체장치의 형성방법
US7843052B1 (en) 2008-11-13 2010-11-30 Amkor Technology, Inc. Semiconductor devices and fabrication methods thereof
WO2010059781A1 (en) 2008-11-19 2010-05-27 Semprius, Inc. Printing semiconductor elements by shear-assisted elastomeric stamp transfer
FR2938976A1 (fr) 2008-11-24 2010-05-28 St Microelectronics Grenoble Dispositif semi-conducteur a composants empiles
US7897481B2 (en) 2008-12-05 2011-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. High throughput die-to-wafer bonding using pre-alignment
US8168458B2 (en) 2008-12-08 2012-05-01 Stats Chippac, Ltd. Semiconductor device and method of forming bond wires and stud bumps in recessed region of peripheral area around the device for electrical interconnection to other devices
KR100945800B1 (ko) 2008-12-09 2010-03-05 김영혜 이종 접합 웨이퍼 제조방법
US20100164083A1 (en) 2008-12-29 2010-07-01 Numonyx B.V. Protective thin film coating in chip packaging
US7816856B2 (en) 2009-02-25 2010-10-19 Global Oled Technology Llc Flexible oled display with chiplets
US8610019B2 (en) 2009-02-27 2013-12-17 Mineral Separation Technologies Inc. Methods for sorting materials
JP5714564B2 (ja) 2009-03-30 2015-05-07 クゥアルコム・インコーポレイテッドQualcomm Incorporated 上部ポストパッシベーション技術および底部構造技術を使用する集積回路チップ
US8476165B2 (en) 2009-04-01 2013-07-02 Tokyo Electron Limited Method for thinning a bonding wafer
US20100258952A1 (en) 2009-04-08 2010-10-14 Interconnect Portfolio Llc Interconnection of IC Chips by Flex Circuit Superstructure
JP2010245383A (ja) 2009-04-08 2010-10-28 Elpida Memory Inc 半導体装置および半導体装置の製造方法
US8013525B2 (en) 2009-04-09 2011-09-06 Global Oled Technology Llc Flexible OLED display with chiplets
US8072056B2 (en) 2009-06-10 2011-12-06 Medtronic, Inc. Apparatus for restricting moisture ingress
JP5321270B2 (ja) 2009-06-17 2013-10-23 信越化学工業株式会社 フリップチップ型半導体装置用シリコーンアンダーフィル材およびそれを使用するフリップチップ型半導体装置
US8227904B2 (en) 2009-06-24 2012-07-24 Intel Corporation Multi-chip package and method of providing die-to-die interconnects in same
US8263434B2 (en) 2009-07-31 2012-09-11 Stats Chippac, Ltd. Semiconductor device and method of mounting die with TSV in cavity of substrate for electrical interconnect of Fi-PoP
JP5304536B2 (ja) 2009-08-24 2013-10-02 ソニー株式会社 半導体装置
US8482132B2 (en) 2009-10-08 2013-07-09 International Business Machines Corporation Pad bonding employing a self-aligned plated liner for adhesion enhancement
JP5697898B2 (ja) 2009-10-09 2015-04-08 ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. 半導体装置及びその製造方法
JP2011128140A (ja) 2009-11-19 2011-06-30 Dainippon Printing Co Ltd センサデバイス及びその製造方法
US9202769B2 (en) 2009-11-25 2015-12-01 Stats Chippac, Ltd. Semiconductor device and method of forming thermal lid for balancing warpage and thermal management
JP5644096B2 (ja) 2009-11-30 2014-12-24 ソニー株式会社 接合基板の製造方法及び固体撮像装置の製造方法
EP2339614A1 (en) 2009-12-22 2011-06-29 Imec Method for stacking semiconductor chips
FR2954585B1 (fr) 2009-12-23 2012-03-02 Soitec Silicon Insulator Technologies Procede de realisation d'une heterostructure avec minimisation de contrainte
US8138014B2 (en) 2010-01-29 2012-03-20 Stats Chippac, Ltd. Method of forming thin profile WLCSP with vertical interconnect over package footprint
JP5609144B2 (ja) 2010-02-19 2014-10-22 ソニー株式会社 半導体装置および貫通電極のテスト方法
JP2011171614A (ja) 2010-02-22 2011-09-01 Casio Computer Co Ltd 半導体装置及び半導体装置の製造方法
US9385095B2 (en) 2010-02-26 2016-07-05 Taiwan Semiconductor Manufacturing Company, Ltd. 3D semiconductor package interposer with die cavity
JP5423874B2 (ja) 2010-03-18 2014-02-19 日本電気株式会社 半導体素子内蔵基板およびその製造方法
US8674513B2 (en) 2010-05-13 2014-03-18 Taiwan Semiconductor Manufacturing Company, Ltd. Interconnect structures for substrate
US8241964B2 (en) 2010-05-13 2012-08-14 Stats Chippac, Ltd. Semiconductor device and method of embedding bumps formed on semiconductor die into penetrable adhesive layer to reduce die shifting during encapsulation
JP5517800B2 (ja) 2010-07-09 2014-06-11 キヤノン株式会社 固体撮像装置用の部材および固体撮像装置の製造方法
SG177816A1 (en) 2010-07-15 2012-02-28 Soitec Silicon On Insulator Methods of forming bonded semiconductor structures, and semiconductor structures formed by such methods
US8481406B2 (en) 2010-07-15 2013-07-09 Soitec Methods of forming bonded semiconductor structures
US8791575B2 (en) 2010-07-23 2014-07-29 Tessera, Inc. Microelectronic elements having metallic pads overlying vias
US8415808B2 (en) 2010-07-28 2013-04-09 Sandisk Technologies Inc. Semiconductor device with die stack arrangement including staggered die and efficient wire bonding
US8361842B2 (en) 2010-07-30 2013-01-29 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded wafer-level bonding approaches
US8288201B2 (en) 2010-08-25 2012-10-16 Stats Chippac, Ltd. Semiconductor device and method of forming FO-WLCSP with discrete semiconductor components mounted under and over semiconductor die
US8435835B2 (en) 2010-09-02 2013-05-07 Stats Chippac, Ltd. Semiconductor device and method of forming base leads from base substrate as standoff for stacking semiconductor die
US9224647B2 (en) 2010-09-24 2015-12-29 Stats Chippac, Ltd. Semiconductor device and method of forming TSV interposer with semiconductor die and build-up interconnect structure on opposing surfaces of the interposer
KR20120032254A (ko) 2010-09-28 2012-04-05 삼성전자주식회사 반도체 적층 패키지 및 이의 제조 방법
FR2966283B1 (fr) 2010-10-14 2012-11-30 Soi Tec Silicon On Insulator Tech Sa Procede pour realiser une structure de collage
US8377798B2 (en) 2010-11-10 2013-02-19 Taiwan Semiconductor Manufacturing Co., Ltd Method and structure for wafer to wafer bonding in semiconductor packaging
TWI538071B (zh) 2010-11-16 2016-06-11 星科金朋有限公司 具連接結構之積體電路封裝系統及其製造方法
US8476146B2 (en) 2010-12-03 2013-07-02 Taiwan Semiconductor Manufacturing Company, Ltd. Reducing wafer distortion through a low CTE layer
US8987137B2 (en) 2010-12-16 2015-03-24 Lsi Corporation Method of fabrication of through-substrate vias
US8620164B2 (en) 2011-01-20 2013-12-31 Intel Corporation Hybrid III-V silicon laser formed by direct bonding
JP5682327B2 (ja) 2011-01-25 2015-03-11 ソニー株式会社 固体撮像素子、固体撮像素子の製造方法、及び電子機器
US20120194719A1 (en) 2011-02-01 2012-08-02 Scott Churchwell Image sensor units with stacked image sensors and image processors
JP5659033B2 (ja) 2011-02-04 2015-01-28 株式会社東芝 半導体装置の製造方法
US20120199960A1 (en) 2011-02-07 2012-08-09 Texas Instruments Incorporated Wire bonding for interconnection between interposer and flip chip die
US8988299B2 (en) 2011-02-17 2015-03-24 International Business Machines Corporation Integrated antenna for RFIC package applications
US8623702B2 (en) 2011-02-24 2014-01-07 Stats Chippac, Ltd. Semiconductor device and method of forming conductive THV and RDL on opposite sides of semiconductor die for RDL-to-RDL bonding
JP2012191062A (ja) 2011-03-11 2012-10-04 Toshiba Corp 半導体装置
EP2686878B1 (en) 2011-03-16 2016-05-18 MEMC Electronic Materials, Inc. Silicon on insulator structures having high resistivity regions in the handle wafer and methods for producing such structures
US8501537B2 (en) 2011-03-31 2013-08-06 Soitec Methods for bonding semiconductor structures involving annealing processes, and bonded semiconductor structures formed using such methods
US8716105B2 (en) 2011-03-31 2014-05-06 Soitec Methods for bonding semiconductor structures involving annealing processes, and bonded semiconductor structures and intermediate structures formed using such methods
KR20120123919A (ko) 2011-05-02 2012-11-12 삼성전자주식회사 칩 적층 반도체 패키지 제조 방법 및 이에 의해 제조된 칩 적층 반도체 패키지
EP3534399A1 (en) 2011-05-24 2019-09-04 Sony Corporation Semiconductor device
US9252172B2 (en) 2011-05-31 2016-02-02 Stats Chippac, Ltd. Semiconductor device and method of forming EWLB semiconductor package with vertical interconnect structure and cavity region
US9029242B2 (en) 2011-06-15 2015-05-12 Applied Materials, Inc. Damage isolation by shaped beam delivery in laser scribing process
KR20130007371A (ko) 2011-07-01 2013-01-18 삼성전자주식회사 반도체 패키지
JP5982748B2 (ja) 2011-08-01 2016-08-31 ソニー株式会社 半導体装置、半導体装置の製造方法、および電子機器
US8697493B2 (en) 2011-07-18 2014-04-15 Soitec Bonding surfaces for direct bonding of semiconductor structures
US8710648B2 (en) 2011-08-09 2014-04-29 Alpha & Omega Semiconductor, Inc. Wafer level packaging structure with large contact area and preparation method thereof
US9190297B2 (en) 2011-08-11 2015-11-17 Stats Chippac, Ltd. Semiconductor device and method of forming a stackable semiconductor package with vertically-oriented discrete electrical devices as interconnect structures
US8441131B2 (en) 2011-09-12 2013-05-14 Globalfoundries Inc. Strain-compensating fill patterns for controlling semiconductor chip package interactions
US8816404B2 (en) 2011-09-16 2014-08-26 Stats Chippac, Ltd. Semiconductor device and method of forming stacked semiconductor die and conductive interconnect structure through an encapsulant
US20130075923A1 (en) 2011-09-23 2013-03-28 YeongIm Park Integrated circuit packaging system with encapsulation and method of manufacture thereof
KR101906408B1 (ko) 2011-10-04 2018-10-11 삼성전자주식회사 반도체 패키지 및 그 제조 방법
US9123830B2 (en) 2011-11-11 2015-09-01 Sumitomo Bakelite Co., Ltd. Manufacturing method for semiconductor device
TWI467736B (zh) * 2012-01-04 2015-01-01 國立交通大學 立體積體電路裝置
US8686570B2 (en) 2012-01-20 2014-04-01 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-dimensional integrated circuit structures and methods of forming the same
US8698308B2 (en) 2012-01-31 2014-04-15 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structural designs to minimize package defects
JP5994274B2 (ja) 2012-02-14 2016-09-21 ソニー株式会社 半導体装置、半導体装置の製造方法、及び、電子機器
JP2013168577A (ja) 2012-02-16 2013-08-29 Elpida Memory Inc 半導体装置の製造方法
TWI469312B (zh) 2012-03-09 2015-01-11 財團法人工業技術研究院 晶片堆疊結構及其製作方法
US20130265733A1 (en) 2012-04-04 2013-10-10 Texas Instruments Incorporated Interchip communication using an embedded dielectric waveguide
US9111949B2 (en) 2012-04-09 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus of wafer level package for heterogeneous integration technology
CN103377911B (zh) 2012-04-16 2016-09-21 中国科学院微电子研究所 提高化学机械平坦化工艺均匀性的方法
US20130277855A1 (en) 2012-04-24 2013-10-24 Terry (Teckgyu) Kang High density 3d package
US9142517B2 (en) 2012-06-05 2015-09-22 Taiwan Semiconductor Manufacturing Company, Ltd. Hybrid bonding mechanisms for semiconductor wafers
US8809123B2 (en) 2012-06-05 2014-08-19 Taiwan Semiconductor Manufacturing Company, Ltd. Three dimensional integrated circuit structures and hybrid bonding methods for semiconductor wafers
US8723309B2 (en) 2012-06-14 2014-05-13 Stats Chippac Ltd. Integrated circuit packaging system with through silicon via and method of manufacture thereof
KR20140006587A (ko) 2012-07-06 2014-01-16 삼성전자주식회사 반도체 패키지
US8759961B2 (en) 2012-07-16 2014-06-24 International Business Machines Corporation Underfill material dispensing for stacked semiconductor chips
US9006908B2 (en) 2012-08-01 2015-04-14 Marvell Israel (M.I.S.L) Ltd. Integrated circuit interposer and method of manufacturing the same
US8963336B2 (en) 2012-08-03 2015-02-24 Samsung Electronics Co., Ltd. Semiconductor packages, methods of manufacturing the same, and semiconductor package structures including the same
US8735219B2 (en) 2012-08-30 2014-05-27 Ziptronix, Inc. Heterogeneous annealing method and device
US9136293B2 (en) 2012-09-07 2015-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus for sensor module
US8872349B2 (en) 2012-09-11 2014-10-28 Intel Corporation Bridge interconnect with air gap in package assembly
US8963335B2 (en) 2012-09-13 2015-02-24 Invensas Corporation Tunable composite interposer
US20140070405A1 (en) 2012-09-13 2014-03-13 Globalfoundries Inc. Stacked semiconductor devices with a glass window wafer having an engineered coefficient of thermal expansion and methods of making same
US9368404B2 (en) 2012-09-28 2016-06-14 Plasma-Therm Llc Method for dicing a substrate with back metal
US9136236B2 (en) 2012-09-28 2015-09-15 Intel Corporation Localized high density substrate routing
US8912670B2 (en) 2012-09-28 2014-12-16 Intel Corporation Bumpless build-up layer package including an integrated heat spreader
US9177884B2 (en) 2012-10-09 2015-11-03 Avago Technologies General Ip (Singapore) Pte. Ltd. Two-sided-access extended wafer-level ball grid array (eWLB) package, assembly and method
US8975726B2 (en) 2012-10-11 2015-03-10 Taiwan Semiconductor Manufacturing Company, Ltd. POP structures and methods of forming the same
KR20140058020A (ko) 2012-11-05 2014-05-14 삼성전자주식회사 발광 소자 및 그 제조 방법
US9252491B2 (en) 2012-11-30 2016-02-02 Taiwan Semiconductor Manufacturing Company, Ltd. Embedding low-k materials in antennas
US9190380B2 (en) 2012-12-06 2015-11-17 Intel Corporation High density substrate routing in BBUL package
US8878353B2 (en) 2012-12-20 2014-11-04 Invensas Corporation Structure for microelectronic packaging with bond elements to encapsulation surface
DE102012224310A1 (de) 2012-12-21 2014-06-26 Tesa Se Gettermaterial enthaltendes Klebeband
US20140175655A1 (en) 2012-12-22 2014-06-26 Industrial Technology Research Institute Chip bonding structure and manufacturing method thereof
US8970023B2 (en) 2013-02-04 2015-03-03 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and methods of forming same
TWI518991B (zh) 2013-02-08 2016-01-21 巽晨國際股份有限公司 Integrated antenna and integrated circuit components of the shielding module
US8946784B2 (en) 2013-02-18 2015-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Method and apparatus for image sensor packaging
US8901748B2 (en) 2013-03-14 2014-12-02 Intel Corporation Direct external interconnect for embedded interconnect bridge package
US9443796B2 (en) 2013-03-15 2016-09-13 Taiwan Semiconductor Manufacturing Company, Ltd. Air trench in packages incorporating hybrid bonding
US9087765B2 (en) 2013-03-15 2015-07-21 Qualcomm Incorporated System-in-package with interposer pitch adapter
US8802538B1 (en) 2013-03-15 2014-08-12 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for hybrid wafer bonding
US9312198B2 (en) 2013-03-15 2016-04-12 Intel Deutschland Gmbh Chip package-in-package and method thereof
US10269619B2 (en) 2013-03-15 2019-04-23 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer level chip scale packaging intermediate structure apparatus and method
US9054063B2 (en) 2013-04-05 2015-06-09 Infineon Technologies Ag High power single-die semiconductor package
US9064937B2 (en) 2013-05-30 2015-06-23 International Business Machines Corporation Substrate bonding with diffusion barrier structures
FR3007403B1 (fr) 2013-06-20 2016-08-05 Commissariat Energie Atomique Procede de realisation d'un dispositif microelectronique mecaniquement autonome
KR102077153B1 (ko) 2013-06-21 2020-02-14 삼성전자주식회사 관통전극을 갖는 반도체 패키지 및 그 제조방법
JP2015012244A (ja) 2013-07-01 2015-01-19 株式会社東芝 半導体発光素子
US9929050B2 (en) 2013-07-16 2018-03-27 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming three-dimensional integrated circuit (3DIC) stacking structure
US9324698B2 (en) 2013-08-13 2016-04-26 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-chip structure and method of forming same
US9633869B2 (en) 2013-08-16 2017-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with interposers and methods for forming the same
WO2015040798A1 (ja) 2013-09-20 2015-03-26 パナソニックIpマネジメント株式会社 半導体装置及びその製造方法
US9159690B2 (en) 2013-09-25 2015-10-13 Intel Corporation Tall solders for through-mold interconnect
US9349703B2 (en) 2013-09-25 2016-05-24 Intel Corporation Method for making high density substrate interconnect using inkjet printing
US9723716B2 (en) 2013-09-27 2017-08-01 Infineon Technologies Ag Contact pad structure, an electronic component, and a method for manufacturing a contact pad structure
FR3011679B1 (fr) 2013-10-03 2017-01-27 Commissariat Energie Atomique Procede ameliore d'assemblage par collage direct entre deux elements, chaque element comprenant des portions de metal et de materiaux dielectriques
KR102143518B1 (ko) 2013-10-16 2020-08-11 삼성전자 주식회사 칩 적층 반도체 패키지 및 그 제조 방법
US9257399B2 (en) 2013-10-17 2016-02-09 Taiwan Semiconductor Manufacturing Company, Ltd. 3D integrated circuit and methods of forming the same
US9373527B2 (en) 2013-10-30 2016-06-21 Taiwan Semiconductor Manufacturing Company, Ltd. Chip on package structure and method
US9530730B2 (en) 2013-11-08 2016-12-27 Taiwan Semiconductor Manufacturing Company, Ltd. Configurable routing for packaging applications
JP6441025B2 (ja) 2013-11-13 2018-12-19 株式会社東芝 半導体チップの製造方法
KR102147354B1 (ko) 2013-11-14 2020-08-24 삼성전자 주식회사 반도체 패키지 및 그 제조 방법
US9570421B2 (en) 2013-11-14 2017-02-14 Taiwan Semiconductor Manufacturing Co., Ltd. Stacking of multiple dies for forming three dimensional integrated circuit (3DIC) structure
US9330954B2 (en) 2013-11-22 2016-05-03 Invensas Corporation Substrate-to-carrier adhesion without mechanical adhesion between abutting surfaces thereof
US9583456B2 (en) 2013-11-22 2017-02-28 Invensas Corporation Multiple bond via arrays of different wire heights on a same substrate
US9224697B1 (en) 2013-12-09 2015-12-29 Xilinx, Inc. Multi-die integrated circuits implemented using spacer dies
JP2015115446A (ja) 2013-12-11 2015-06-22 株式会社東芝 半導体装置の製造方法
US9318474B2 (en) 2013-12-16 2016-04-19 Apple Inc. Thermally enhanced wafer level fan-out POP package
US9437572B2 (en) 2013-12-18 2016-09-06 Taiwan Semiconductor Manufacturing Company, Ltd. Conductive pad structure for hybrid bonding and methods of forming same
EP2889900B1 (en) 2013-12-19 2019-11-06 IMEC vzw Method for aligning micro-electronic components using an alignment liquid and electrostatic alignment as well as corresponding assembly of aligned micro-electronic components
US10170409B2 (en) 2013-12-23 2019-01-01 Intel Corporation Package on package architecture and method for making
US9768038B2 (en) 2013-12-23 2017-09-19 STATS ChipPAC, Pte. Ltd. Semiconductor device and method of making embedded wafer level chip scale packages
US9396300B2 (en) 2014-01-16 2016-07-19 Taiwan Semiconductor Manufacturing Company, Ltd. Packaging methods for semiconductor devices, packaged semiconductor devices, and design methods thereof
CN103730379A (zh) 2014-01-16 2014-04-16 苏州晶方半导体科技股份有限公司 芯片封装方法及结构
US9653442B2 (en) 2014-01-17 2017-05-16 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and methods of forming same
US9343433B2 (en) 2014-01-28 2016-05-17 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with stacked dies and methods of forming the same
US20150287697A1 (en) 2014-04-02 2015-10-08 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Device and Method
US10971476B2 (en) 2014-02-18 2021-04-06 Qualcomm Incorporated Bottom package with metal post interconnections
US9293437B2 (en) * 2014-02-20 2016-03-22 Taiwan Semiconductor Manufacturing Company, Ltd. Functional block stacked 3DIC and method of making same
US20150255349A1 (en) 2014-03-07 2015-09-10 JAMES Matthew HOLDEN Approaches for cleaning a wafer during hybrid laser scribing and plasma etching wafer dicing processes
US20150262902A1 (en) 2014-03-12 2015-09-17 Invensas Corporation Integrated circuits protected by substrates with cavities, and methods of manufacture
US9355997B2 (en) 2014-03-12 2016-05-31 Invensas Corporation Integrated circuit assemblies with reinforcement frames, and methods of manufacture
US9418924B2 (en) 2014-03-20 2016-08-16 Invensas Corporation Stacked die integrated circuit
US9299736B2 (en) 2014-03-28 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. Hybrid bonding with uniform pattern density
US9230941B2 (en) 2014-03-28 2016-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. Bonding structure for stacked semiconductor devices
US9076860B1 (en) 2014-04-04 2015-07-07 Applied Materials, Inc. Residue removal from singulated die sidewall
US8975163B1 (en) 2014-04-10 2015-03-10 Applied Materials, Inc. Laser-dominated laser scribing and plasma etch hybrid wafer dicing
US9601463B2 (en) 2014-04-17 2017-03-21 Taiwan Semiconductor Manufacturing Company, Ltd. Fan-out stacked system in package (SIP) and the methods of making the same
US9472458B2 (en) 2014-06-04 2016-10-18 Semiconductor Components Industries, Llc Method of reducing residual contamination in singulated semiconductor die
US9385110B2 (en) 2014-06-18 2016-07-05 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method
KR102275705B1 (ko) 2014-07-11 2021-07-09 삼성전자주식회사 웨이퍼 대 웨이퍼 접합 구조
US9601353B2 (en) 2014-07-30 2017-03-21 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with molding structures and methods of forming the same
US9666559B2 (en) 2014-09-05 2017-05-30 Invensas Corporation Multichip modules and methods of fabrication
US9601437B2 (en) 2014-09-09 2017-03-21 Nxp B.V. Plasma etching and stealth dicing laser process
US10468381B2 (en) 2014-09-29 2019-11-05 Apple Inc. Wafer level integration of passive devices
US9536848B2 (en) 2014-10-16 2017-01-03 Globalfoundries Inc. Bond pad structure for low temperature flip chip bonding
US9394161B2 (en) 2014-11-14 2016-07-19 Taiwan Semiconductor Manufacturing Co., Ltd. MEMS and CMOS integration with low-temperature bonding
US9673096B2 (en) 2014-11-14 2017-06-06 Infineon Technologies Ag Method for processing a semiconductor substrate and a method for processing a semiconductor wafer
KR102360381B1 (ko) 2014-12-01 2022-02-11 삼성전자주식회사 적층 구조를 갖는 반도체 소자 및 그 제조방법
US9548273B2 (en) 2014-12-04 2017-01-17 Invensas Corporation Integrated circuit assemblies with rigid layers used for protection against mechanical thinning and for other purposes, and methods of fabricating such assemblies
US9899442B2 (en) 2014-12-11 2018-02-20 Invensas Corporation Image sensor device
US11069734B2 (en) 2014-12-11 2021-07-20 Invensas Corporation Image sensor device
US20160358891A1 (en) 2014-12-15 2016-12-08 Intel Corporation Opossum-die package-on-package apparatus
US9583462B2 (en) 2015-01-22 2017-02-28 Qualcomm Incorporated Damascene re-distribution layer (RDL) in fan out split die application
KR101672622B1 (ko) 2015-02-09 2016-11-03 앰코 테크놀로지 코리아 주식회사 반도체 디바이스 및 그 제조 방법
US9508660B2 (en) 2015-02-10 2016-11-29 Intel Corporation Microelectronic die having chamfered corners
US9633974B2 (en) 2015-03-04 2017-04-25 Apple Inc. System in package fan out stacking architecture and process flow
DE102015103274A1 (de) 2015-03-06 2016-09-08 HARTING Electronics GmbH Kabelabdichtung
JP6738591B2 (ja) 2015-03-13 2020-08-12 古河電気工業株式会社 半導体ウェハの処理方法、半導体チップおよび表面保護テープ
US9443824B1 (en) 2015-03-30 2016-09-13 Qualcomm Incorporated Cavity bridge connection for die split architecture
US9659907B2 (en) 2015-04-07 2017-05-23 Apple Inc. Double side mounting memory integration in thin low warpage fanout package
US10068862B2 (en) 2015-04-09 2018-09-04 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming a package in-fan out package
US10074630B2 (en) 2015-04-14 2018-09-11 Amkor Technology, Inc. Semiconductor package with high routing density patch
US9666502B2 (en) 2015-04-17 2017-05-30 Taiwan Semiconductor Manufacturing Company, Ltd. Discrete polymer in fan-out packages
US9601471B2 (en) 2015-04-23 2017-03-21 Apple Inc. Three layer stack structure
US9613931B2 (en) 2015-04-30 2017-04-04 Taiwan Semiconductor Manufacturing Company, Ltd. Fan-out stacked system in package (SIP) having dummy dies and methods of making the same
US9595494B2 (en) 2015-05-04 2017-03-14 Qualcomm Incorporated Semiconductor package with high density die to die connection and method of making the same
US10032756B2 (en) 2015-05-21 2018-07-24 Mediatek Inc. Semiconductor package assembly with facing active surfaces of first and second semiconductor die and method for forming the same
US20160343685A1 (en) 2015-05-21 2016-11-24 Mediatek Inc. Semiconductor package assembly and method for forming the same
JP6468071B2 (ja) 2015-05-25 2019-02-13 富士通株式会社 半導体装置及び電子装置並びに半導体装置の製造方法
KR101664411B1 (ko) 2015-06-04 2016-10-14 주식회사 에스에프에이반도체 웨이퍼 레벨의 팬 아웃 패키지 제조방법
US9741620B2 (en) 2015-06-24 2017-08-22 Invensas Corporation Structures and methods for reliable packages
US9704827B2 (en) 2015-06-25 2017-07-11 Taiwan Semiconductor Manufacturing Co., Ltd. Hybrid bond pad structure
US9656852B2 (en) 2015-07-06 2017-05-23 Taiwan Semiconductor Manufacturing Company Ltd. CMOS-MEMS device structure, bonding mesa structure and associated method
US10886250B2 (en) 2015-07-10 2021-01-05 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US10075657B2 (en) 2015-07-21 2018-09-11 Fermi Research Alliance, Llc Edgeless large area camera system
US10352991B2 (en) 2015-07-21 2019-07-16 Fermi Research Alliance, Llc Edgeless large area ASIC
US9728521B2 (en) 2015-07-23 2017-08-08 Taiwan Semiconductor Manufacturing Co., Ltd. Hybrid bond using a copper alloy for yield improvement
US9559081B1 (en) 2015-08-21 2017-01-31 Apple Inc. Independent 3D stacking
US9953941B2 (en) 2015-08-25 2018-04-24 Invensas Bonding Technologies, Inc. Conductive barrier direct hybrid bonding
US9768145B2 (en) 2015-08-31 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of forming multi-die package structures including redistribution layers
US10049953B2 (en) 2015-09-21 2018-08-14 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing an integrated fan-out package having fan-out redistribution layer (RDL) to accommodate electrical connectors
US9917072B2 (en) 2015-09-21 2018-03-13 Taiwan Semiconductor Manufacturing Company, Ltd. Method of manufacturing an integrated stacked package with a fan-out redistribution layer (RDL) and a same encapsulating process
US9754891B2 (en) 2015-09-23 2017-09-05 International Business Machines Corporation Low-temperature diffusion doping of copper interconnects independent of seed layer composition
WO2017052652A1 (en) 2015-09-25 2017-03-30 Intel Corporation Combination of semiconductor die with another die by hybrid bonding
US10032751B2 (en) 2015-09-28 2018-07-24 Invensas Corporation Ultrathin layer for forming a capacitive interface between joined integrated circuit components
KR101787832B1 (ko) 2015-10-22 2017-10-19 앰코 테크놀로지 코리아 주식회사 반도체 패키지 제조 방법 및 이를 이용한 반도체 패키지
US10163856B2 (en) 2015-10-30 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Stacked integrated circuit structure and method of forming
US9524959B1 (en) 2015-11-04 2016-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. System on integrated chips and methods of forming same
US9711458B2 (en) 2015-11-13 2017-07-18 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and formation method for chip package
FR3044167B1 (fr) 2015-11-20 2018-01-05 Commissariat A L'energie Atomique Et Aux Energies Alternatives Dispositif optoelectronique a diodes electroluminescentes comportant au moins une diode zener
US9666560B1 (en) 2015-11-25 2017-05-30 Invensas Corporation Multi-chip microelectronic assembly with built-up fine-patterned circuit structure
US9627365B1 (en) 2015-11-30 2017-04-18 Taiwan Semiconductor Manufacturing Company, Ltd. Tri-layer CoWoS structure
US9496239B1 (en) 2015-12-11 2016-11-15 International Business Machines Corporation Nitride-enriched oxide-to-oxide 3D wafer bonding
US9852988B2 (en) 2015-12-18 2017-12-26 Invensas Bonding Technologies, Inc. Increased contact alignment tolerance for direct bonding
KR20170075125A (ko) 2015-12-22 2017-07-03 에스케이하이닉스 주식회사 반도체 패키지 및 제조 방법
US9881882B2 (en) 2016-01-06 2018-01-30 Mediatek Inc. Semiconductor package with three-dimensional antenna
US20170200659A1 (en) 2016-01-08 2017-07-13 International Business Machines Corporation Porous underfill enabling rework
US9923011B2 (en) 2016-01-12 2018-03-20 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure with stacked semiconductor dies
US10446532B2 (en) 2016-01-13 2019-10-15 Invensas Bonding Technologies, Inc. Systems and methods for efficient transfer of semiconductor elements
JP2017130610A (ja) 2016-01-22 2017-07-27 ソニー株式会社 イメージセンサ、製造方法、及び、電子機器
US20170243845A1 (en) 2016-02-19 2017-08-24 Qualcomm Incorporated Fan-out wafer-level packages with improved topology
US10050018B2 (en) 2016-02-26 2018-08-14 Taiwan Semiconductor Manufacturing Company, Ltd. 3DIC structure and methods of forming
US10636767B2 (en) 2016-02-29 2020-04-28 Invensas Corporation Correction die for wafer/die stack
US9831148B2 (en) 2016-03-11 2017-11-28 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated fan-out package including voltage regulators and methods forming same
JP6453796B2 (ja) 2016-03-14 2019-01-16 株式会社東芝 半導体装置およびその製造方法
US11018080B2 (en) 2016-03-21 2021-05-25 Agency For Science, Technology And Research Semiconductor package and method of forming the same
US10186468B2 (en) 2016-03-31 2019-01-22 Infineon Technologies Ag System and method for a transducer in an eWLB package
TWI606563B (zh) 2016-04-01 2017-11-21 力成科技股份有限公司 薄型晶片堆疊封裝構造及其製造方法
CN108701690B (zh) 2016-04-01 2023-10-27 英特尔公司 用于管芯堆叠的技术和关联配置
US10002857B2 (en) 2016-04-12 2018-06-19 Qualcomm Incorporated Package on package (PoP) device comprising thermal interface material (TIM) in cavity of an encapsulation layer
US10026716B2 (en) 2016-04-15 2018-07-17 Taiwan Semiconductor Manufacturing Company, Ltd. 3DIC formation with dies bonded to formed RDLs
US9761559B1 (en) 2016-04-21 2017-09-12 Micron Technology, Inc. Semiconductor package and fabrication method thereof
US20170330855A1 (en) 2016-05-13 2017-11-16 Taiwan Semiconductor Manufacturing Company, Ltd. System and Method for Immersion Bonding
US10204893B2 (en) 2016-05-19 2019-02-12 Invensas Bonding Technologies, Inc. Stacked dies and methods for forming bonded structures
US10032722B2 (en) 2016-05-31 2018-07-24 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package structure having am antenna pattern and manufacturing method thereof
US9972565B1 (en) 2016-06-07 2018-05-15 National Technology & Engineering Solutions Of Sandia, Llc Lateral vias for connections to buried microconductors
KR102505856B1 (ko) 2016-06-09 2023-03-03 삼성전자 주식회사 웨이퍼 대 웨이퍼 접합 구조체
KR102521881B1 (ko) 2016-06-15 2023-04-18 삼성전자주식회사 반도체 소자 및 이의 제조 방법
US9865566B1 (en) 2016-06-15 2018-01-09 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
US9818729B1 (en) 2016-06-16 2017-11-14 Taiwan Semiconductor Manufacturing Company, Ltd. Package-on-package structure and method
KR102538175B1 (ko) 2016-06-20 2023-06-01 삼성전자주식회사 반도체 패키지
US10431738B2 (en) 2016-06-24 2019-10-01 Taiwan Semiconductor Manufacturing Co., Ltd. Integrated fan-out package and method for fabricating the same
US9941241B2 (en) 2016-06-30 2018-04-10 International Business Machines Corporation Method for wafer-wafer bonding
KR102570582B1 (ko) * 2016-06-30 2023-08-24 삼성전자 주식회사 반도체 패키지 및 그 제조 방법
US9859254B1 (en) 2016-06-30 2018-01-02 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and a manufacturing method thereof
US11355427B2 (en) 2016-07-01 2022-06-07 Intel Corporation Device, method and system for providing recessed interconnect structures of a substrate
EP3479398B1 (en) 2016-07-01 2025-02-19 Intel Corporation Molded embedded bridge for enhanced emib applications
US9966360B2 (en) 2016-07-05 2018-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package and manufacturing method thereof
US9892961B1 (en) 2016-08-09 2018-02-13 International Business Machines Corporation Air gap spacer formation for nano-scale semiconductor devices
US10672741B2 (en) 2016-08-18 2020-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages with thermal-electrical-mechanical chips and methods of forming the same
EP3288076B1 (en) 2016-08-25 2021-06-23 IMEC vzw A semiconductor die package and method of producing the package
KR102548835B1 (ko) 2016-08-26 2023-06-30 인텔 코포레이션 집적 회로 디바이스 구조체들 및 양면 제조 기술들
US10535632B2 (en) 2016-09-02 2020-01-14 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package structure and method of manufacturing the same
KR102649471B1 (ko) 2016-09-05 2024-03-21 삼성전자주식회사 반도체 패키지 및 그의 제조 방법
US9768133B1 (en) 2016-09-22 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and method of forming the same
US11508662B2 (en) 2016-09-30 2022-11-22 Intel Corporation Device and method of very high density routing used with embedded multi-die interconnect bridge
US10446487B2 (en) 2016-09-30 2019-10-15 Invensas Bonding Technologies, Inc. Interface structures and methods for forming same
US9972611B2 (en) 2016-09-30 2018-05-15 Intel Corporation Stacked semiconductor package having fault detection and a method for identifying a fault in a stacked package
US10748864B2 (en) 2016-10-05 2020-08-18 Semiconductor Components Industries, Llc Bonded semiconductor package and related methods
US11176450B2 (en) 2017-08-03 2021-11-16 Xcelsis Corporation Three dimensional circuit implementing machine trained network
US10672663B2 (en) 2016-10-07 2020-06-02 Xcelsis Corporation 3D chip sharing power circuit
US10580735B2 (en) 2016-10-07 2020-03-03 Xcelsis Corporation Stacked IC structure with system level wiring on multiple sides of the IC die
US10872852B2 (en) 2016-10-12 2020-12-22 Micron Technology, Inc. Wafer level package utilizing molded interposer
US9722098B1 (en) 2016-10-18 2017-08-01 Ase Electronics (M) Sdn Bhd Semiconductor device package and method of manufacturing the same
US10304801B2 (en) 2016-10-31 2019-05-28 Taiwan Semiconductor Manufacturing Company, Ltd. Redistribution layers in semiconductor packages and methods of forming same
US20180130768A1 (en) 2016-11-09 2018-05-10 Unisem (M) Berhad Substrate Based Fan-Out Wafer Level Packaging
US10153222B2 (en) 2016-11-14 2018-12-11 Taiwan Semiconductor Manufacturing Company, Ltd. Package structures and methods of forming the same
US10529690B2 (en) 2016-11-14 2020-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Package structures and methods of forming the same
US10177078B2 (en) 2016-11-28 2019-01-08 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming chip package structure
US10163750B2 (en) 2016-12-05 2018-12-25 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure for heat dissipation
US10453832B2 (en) 2016-12-15 2019-10-22 Taiwan Semiconductor Manufacturing Co., Ltd. Seal ring structures and methods of forming same
US10002844B1 (en) 2016-12-21 2018-06-19 Invensas Bonding Technologies, Inc. Bonded structures
CN117878055A (zh) 2016-12-28 2024-04-12 艾德亚半导体接合科技有限公司 堆栈基板的处理
US20180182665A1 (en) 2016-12-28 2018-06-28 Invensas Bonding Technologies, Inc. Processed Substrate
US20180190583A1 (en) 2016-12-29 2018-07-05 Invensas Bonding Technologies, Inc. Bonded structures with integrated passive component
TW202431592A (zh) 2016-12-29 2024-08-01 美商艾德亞半導體接合科技有限公司 具有整合式被動構件的接合結構
US10276909B2 (en) 2016-12-30 2019-04-30 Invensas Bonding Technologies, Inc. Structure comprising at least a first element bonded to a carrier having a closed metallic channel waveguide formed therein
US10431614B2 (en) 2017-02-01 2019-10-01 Semiconductor Components Industries, Llc Edge seals for semiconductor packages
US9865567B1 (en) 2017-02-02 2018-01-09 Xilinx, Inc. Heterogeneous integration of integrated circuit device and companion device
US10522499B2 (en) 2017-02-09 2019-12-31 Invensas Bonding Technologies, Inc. Bonded structures
WO2018169968A1 (en) 2017-03-16 2018-09-20 Invensas Corporation Direct-bonded led arrays and applications
US10515913B2 (en) 2017-03-17 2019-12-24 Invensas Bonding Technologies, Inc. Multi-metal contact structure
US10508030B2 (en) 2017-03-21 2019-12-17 Invensas Bonding Technologies, Inc. Seal for microelectronic assembly
JP6640780B2 (ja) 2017-03-22 2020-02-05 キオクシア株式会社 半導体装置の製造方法および半導体装置
US10784191B2 (en) 2017-03-31 2020-09-22 Invensas Bonding Technologies, Inc. Interface structures and methods for forming same
US10522449B2 (en) 2017-04-10 2019-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with Si-substrate-free interposer and method forming same
US10269756B2 (en) 2017-04-21 2019-04-23 Invensas Bonding Technologies, Inc. Die processing
US10580823B2 (en) 2017-05-03 2020-03-03 United Microelectronics Corp. Wafer level packaging method
US10879212B2 (en) 2017-05-11 2020-12-29 Invensas Bonding Technologies, Inc. Processed stacked dies
US10446441B2 (en) 2017-06-05 2019-10-15 Invensas Corporation Flat metal features for microelectronics applications
US10541228B2 (en) 2017-06-15 2020-01-21 Taiwan Semiconductor Manufacturing Company, Ltd. Packages formed using RDL-last process
US10217720B2 (en) 2017-06-15 2019-02-26 Invensas Corporation Multi-chip modules formed using wafer-level processing of a reconstitute wafer
US10658335B2 (en) 2017-06-16 2020-05-19 Futurewei Technologies, Inc. Heterogenous 3D chip stack for a mobile processor
US10588220B2 (en) 2017-07-20 2020-03-10 Molex, Llc Dry method of metallizing polymer thick film surfaces
US10304805B2 (en) 2017-08-24 2019-05-28 Micron Technology, Inc. Dual sided fan-out package having low warpage across all temperatures
US10707145B2 (en) 2017-09-08 2020-07-07 Kemet Electronics Corporation High density multi-component packages
US11558029B2 (en) 2017-09-14 2023-01-17 Kyocera Corporation Acoustic wave device and communication apparatus
US10468384B2 (en) 2017-09-15 2019-11-05 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming embedded die substrate, and system-in-package modules with the same
US10840205B2 (en) 2017-09-24 2020-11-17 Invensas Bonding Technologies, Inc. Chemical mechanical polishing for hybrid bonding
US11195748B2 (en) 2017-09-27 2021-12-07 Invensas Corporation Interconnect structures and methods for forming same
KR101901711B1 (ko) 2017-09-27 2018-09-27 삼성전기 주식회사 팬-아웃 반도체 패키지
US11393745B2 (en) 2017-09-29 2022-07-19 Intel Corporation Semiconductor packages with embedded interconnects
US10332899B2 (en) 2017-09-29 2019-06-25 Intel Corporation 3D package having edge-aligned die stack with direct inter-die wire connections
US11031285B2 (en) 2017-10-06 2021-06-08 Invensas Bonding Technologies, Inc. Diffusion barrier collar for interconnects
US10818624B2 (en) 2017-10-24 2020-10-27 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and method for manufacturing the same
US11251157B2 (en) 2017-11-01 2022-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. Die stack structure with hybrid bonding structure and method of fabricating the same and package
US10672820B2 (en) 2017-11-23 2020-06-02 Taiwan Semiconductor Manufacturing Co., Ltd. Hybrid bonded structure
US10529693B2 (en) 2017-11-29 2020-01-07 Advanced Micro Devices, Inc. 3D stacked dies with disparate interconnect footprints
US10483156B2 (en) 2017-11-29 2019-11-19 International Business Machines Corporation Non-embedded silicon bridge chip for multi-chip module
US11011503B2 (en) 2017-12-15 2021-05-18 Invensas Bonding Technologies, Inc. Direct-bonded optoelectronic interconnect for high-density integrated photonics
US10312221B1 (en) 2017-12-17 2019-06-04 Advanced Micro Devices, Inc. Stacked dies and dummy components for improved thermal performance
US10923408B2 (en) 2017-12-22 2021-02-16 Invensas Bonding Technologies, Inc. Cavity packages
US11380597B2 (en) 2017-12-22 2022-07-05 Invensas Bonding Technologies, Inc. Bonded structures
TWI643307B (zh) 2018-01-30 2018-12-01 矽品精密工業股份有限公司 電子封裝件及其製法
US10559507B1 (en) 2018-02-06 2020-02-11 Facebook Technologies, Llc Direct wafer mapping and selective elastomer deposition
US11127738B2 (en) 2018-02-09 2021-09-21 Xcelsis Corporation Back biasing of FD-SOI circuit blocks
US10727219B2 (en) 2018-02-15 2020-07-28 Invensas Bonding Technologies, Inc. Techniques for processing devices
US11169326B2 (en) 2018-02-26 2021-11-09 Invensas Bonding Technologies, Inc. Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects
US10847478B2 (en) 2018-02-27 2020-11-24 Amkor Technology Singapore Holding Pte. Ltd. Method of forming an electronic device structure having an electronic component with an on-edge orientation and related structures
US11256004B2 (en) 2018-03-20 2022-02-22 Invensas Bonding Technologies, Inc. Direct-bonded lamination for improved image clarity in optical devices
US10991804B2 (en) 2018-03-29 2021-04-27 Xcelsis Corporation Transistor level interconnection methodologies utilizing 3D interconnects
US11056348B2 (en) 2018-04-05 2021-07-06 Invensas Bonding Technologies, Inc. Bonding surfaces for microelectronics
US10790262B2 (en) 2018-04-11 2020-09-29 Invensas Bonding Technologies, Inc. Low temperature bonded structures
US10964664B2 (en) 2018-04-20 2021-03-30 Invensas Bonding Technologies, Inc. DBI to Si bonding for simplified handle wafer
US10937743B2 (en) 2018-04-30 2021-03-02 Taiwan Semiconductor Manufacturing Company, Ltd. Mixing organic materials into hybrid packages
US10825772B2 (en) 2018-04-30 2020-11-03 Xilinx, Inc. Redundancy scheme for multi-chip stacked devices
US11398258B2 (en) 2018-04-30 2022-07-26 Invensas Llc Multi-die module with low power operation
US11075137B2 (en) 2018-05-02 2021-07-27 Semiconductor Components Industries, Llc High power module package structures
US10403577B1 (en) 2018-05-03 2019-09-03 Invensas Corporation Dielets on flexible and stretchable packaging for microelectronics
US11469138B2 (en) 2018-05-04 2022-10-11 Taiwan Semiconductor Manufacturing Company, Ltd. Via for coupling attached component upper electrode to substrate
US11004757B2 (en) 2018-05-14 2021-05-11 Invensas Bonding Technologies, Inc. Bonded structures
US11276676B2 (en) 2018-05-15 2022-03-15 Invensas Bonding Technologies, Inc. Stacked devices and methods of fabrication
US10510629B2 (en) 2018-05-18 2019-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and method of forming same
US10727204B2 (en) 2018-05-29 2020-07-28 Advances Micro Devices, Inc. Die stacking for multi-tier 3D integration
US10923413B2 (en) 2018-05-30 2021-02-16 Xcelsis Corporation Hard IP blocks with physically bidirectional passageways
US11171117B2 (en) 2018-06-12 2021-11-09 Invensas Bonding Technologies, Inc. Interlayer connection of stacked microelectronic components
US11393779B2 (en) 2018-06-13 2022-07-19 Invensas Bonding Technologies, Inc. Large metal pads over TSV
CN112585740B (zh) 2018-06-13 2025-05-13 隔热半导体粘合技术公司 作为焊盘的tsv
US10685937B2 (en) 2018-06-15 2020-06-16 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package having dummy structures and method of forming same
US10910344B2 (en) 2018-06-22 2021-02-02 Xcelsis Corporation Systems and methods for releveled bump planes for chiplets
US10333623B1 (en) 2018-06-25 2019-06-25 Taiwan Semiconductor Manufacturing Co., Ltd. Optical transceiver
US10672674B2 (en) 2018-06-29 2020-06-02 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor device package having testing pads on a topmost die
US10930633B2 (en) 2018-06-29 2021-02-23 Taiwan Semiconductor Manufacturing Company, Ltd. Buffer design for package integration
WO2020010056A1 (en) 2018-07-03 2020-01-09 Invensas Bonding Technologies, Inc. Techniques for joining dissimilar materials in microelectronics
US11462419B2 (en) 2018-07-06 2022-10-04 Invensas Bonding Technologies, Inc. Microelectronic assemblies
US11158606B2 (en) * 2018-07-06 2021-10-26 Invensas Bonding Technologies, Inc. Molded direct bonded and interconnected stack
US12406959B2 (en) 2018-07-26 2025-09-02 Adeia Semiconductor Bonding Technologies Inc. Post CMP processing for hybrid bonding
KR102560697B1 (ko) 2018-07-31 2023-07-27 삼성전자주식회사 인터포저를 가지는 반도체 패키지
US10700094B2 (en) 2018-08-08 2020-06-30 Xcelsis Corporation Device disaggregation for improved performance
US10727205B2 (en) 2018-08-15 2020-07-28 Taiwan Semiconductor Manufacturing Co., Ltd. Hybrid bonding technology for stacking integrated circuits
US11515291B2 (en) 2018-08-28 2022-11-29 Adeia Semiconductor Inc. Integrated voltage regulator and passive components
US11296044B2 (en) 2018-08-29 2022-04-05 Invensas Bonding Technologies, Inc. Bond enhancement structure in microelectronics for trapping contaminants during direct-bonding processes
US11011494B2 (en) 2018-08-31 2021-05-18 Invensas Bonding Technologies, Inc. Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics
US10797031B2 (en) 2018-09-20 2020-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package
US10504824B1 (en) 2018-09-21 2019-12-10 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit package and method
US10868353B2 (en) 2018-09-27 2020-12-15 Taiwan Semiconductor Manufacturing Company, Ltd. Electronic device and manufacturing method thereof
US11158573B2 (en) 2018-10-22 2021-10-26 Invensas Bonding Technologies, Inc. Interconnect structures
KR20200047845A (ko) 2018-10-24 2020-05-08 삼성전자주식회사 반도체 패키지
US10861808B2 (en) 2018-11-21 2020-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. Bonding structure of dies with dangling bonds
US11158607B2 (en) 2018-11-29 2021-10-26 Apple Inc. Wafer reconstitution and die-stitching
US10867978B2 (en) 2018-12-11 2020-12-15 Advanced Micro Devices, Inc. Integrated circuit module with integrated discrete devices
US11244920B2 (en) 2018-12-18 2022-02-08 Invensas Bonding Technologies, Inc. Method and structures for low temperature device bonding
US11476213B2 (en) 2019-01-14 2022-10-18 Invensas Bonding Technologies, Inc. Bonded structures without intervening adhesive
KR102803426B1 (ko) 2019-01-24 2025-05-07 삼성전기주식회사 브리지 내장 인터포저, 및 이를 포함하는 패키지 기판 및 반도체 패키지
US11387202B2 (en) 2019-03-01 2022-07-12 Invensas Llc Nanowire bonding interconnect for fine-pitch microelectronics
US11901281B2 (en) 2019-03-11 2024-02-13 Adeia Semiconductor Bonding Technologies Inc. Bonded structures with integrated passive component
US11552019B2 (en) 2019-03-12 2023-01-10 Intel Corporation Substrate patch reconstitution options
US10770430B1 (en) 2019-03-22 2020-09-08 Xilinx, Inc. Package integration for memory devices
US10854578B2 (en) 2019-03-29 2020-12-01 Invensas Corporation Diffused bitline replacement in stacked wafer memory
US11205625B2 (en) 2019-04-12 2021-12-21 Invensas Bonding Technologies, Inc. Wafer-level bonding of obstructive elements
US11373963B2 (en) 2019-04-12 2022-06-28 Invensas Bonding Technologies, Inc. Protective elements for bonded structures
US11610846B2 (en) 2019-04-12 2023-03-21 Adeia Semiconductor Bonding Technologies Inc. Protective elements for bonded structures including an obstructive element
US11355404B2 (en) 2019-04-22 2022-06-07 Invensas Bonding Technologies, Inc. Mitigating surface damage of probe pads in preparation for direct bonding of a substrate
US11385278B2 (en) 2019-05-23 2022-07-12 Invensas Bonding Technologies, Inc. Security circuitry for bonded structures
US12374641B2 (en) 2019-06-12 2025-07-29 Adeia Semiconductor Bonding Technologies Inc. Sealed bonded structures and methods for forming the same
US12341129B2 (en) 2019-06-13 2025-06-24 Intel Corporation Substrateless double-sided embedded multi-die interconnect bridge
US11145623B2 (en) 2019-06-14 2021-10-12 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit packages and methods of forming the same
US11296053B2 (en) 2019-06-26 2022-04-05 Invensas Bonding Technologies, Inc. Direct bonded stack structures for increased reliability and improved yield in microelectronics
US11101240B2 (en) 2019-06-28 2021-08-24 Taiwan Semiconductor Manufacturing Company, Ltd. Isolation bonding film for semiconductor packages and methods of forming the same
US20210020577A1 (en) 2019-07-16 2021-01-21 Dyi-chung Hu Semiconductor package and manufacturing method thereof
US11978685B2 (en) 2019-07-25 2024-05-07 Intel Corporation Glass core patch with in situ fabricated fan-out layer to enable die tiling applications
US11742301B2 (en) 2019-08-19 2023-08-29 Advanced Micro Devices, Inc. Fan-out package with reinforcing rivets
US11094635B2 (en) 2019-08-22 2021-08-17 Taiwan Semiconductor Manufacturing Co., Ltd. Package structure and method for forming the same
US11094613B2 (en) 2019-08-22 2021-08-17 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure and manufacturing method thereof
US11508677B2 (en) 2019-08-29 2022-11-22 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor package for high-speed data transmission and manufacturing method thereof
US11133263B2 (en) 2019-09-17 2021-09-28 Intel Corporation High-density interconnects for integrated circuit packages
US10998272B2 (en) 2019-09-17 2021-05-04 Intel Corporation Organic interposers for integrated circuit packages
EP4657524A2 (en) 2019-09-25 2025-12-03 INTEL Corporation Molded interconnects in bridges for integrated-circuit packages
US11183477B2 (en) 2019-09-26 2021-11-23 Intel Corporation Mixed hybrid bonding structures and methods of forming the same
US12080672B2 (en) 2019-09-26 2024-09-03 Adeia Semiconductor Bonding Technologies Inc. Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive
US11824040B2 (en) 2019-09-27 2023-11-21 Taiwan Semiconductor Manufacturing Company, Ltd. Package component, electronic device and manufacturing method thereof
TWI734455B (zh) 2019-10-09 2021-07-21 財團法人工業技術研究院 多晶片封裝件及其製造方法
US12113054B2 (en) 2019-10-21 2024-10-08 Adeia Semiconductor Technologies Llc Non-volatile dynamic random access memory
US20210125965A1 (en) 2019-10-24 2021-04-29 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US11688693B2 (en) 2019-10-29 2023-06-27 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor packages and method of manufacture
US11164817B2 (en) 2019-11-01 2021-11-02 International Business Machines Corporation Multi-chip package structures with discrete redistribution layers
US11862602B2 (en) 2019-11-07 2024-01-02 Adeia Semiconductor Technologies Llc Scalable architecture for reduced cycles across SOC
US11762200B2 (en) 2019-12-17 2023-09-19 Adeia Semiconductor Bonding Technologies Inc. Bonded optical devices
US11876076B2 (en) 2019-12-20 2024-01-16 Adeia Semiconductor Technologies Llc Apparatus for non-volatile random access memory stacks
US11721653B2 (en) 2019-12-23 2023-08-08 Adeia Semiconductor Bonding Technologies Inc. Circuitry for electrical redundancy in bonded structures
US11842894B2 (en) 2019-12-23 2023-12-12 Adeia Semiconductor Bonding Technologies Inc. Electrical redundancy for bonded structures
US11791275B2 (en) 2019-12-27 2023-10-17 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and method of manufacturing
US11616026B2 (en) 2020-01-17 2023-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and method of manufacture
US11600526B2 (en) 2020-01-22 2023-03-07 iCometrue Company Ltd. Chip package based on through-silicon-via connector and silicon interconnection bridge
US20210242152A1 (en) 2020-02-05 2021-08-05 Invensas Bonding Technologies, Inc. Selective alteration of interconnect pads for direct bonding
TW202135243A (zh) 2020-03-04 2021-09-16 力成科技股份有限公司 扇出型堆疊式半導體封裝結構之多層模封方法
US20210280507A1 (en) 2020-03-05 2021-09-09 Qualcomm Incorporated Package comprising dummy interconnects
WO2021188846A1 (en) 2020-03-19 2021-09-23 Invensas Bonding Technologies, Inc. Dimension compensation control for directly bonded structures
US11742314B2 (en) 2020-03-31 2023-08-29 Adeia Semiconductor Bonding Technologies Inc. Reliable hybrid bonded apparatus
US11515229B2 (en) 2020-03-31 2022-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and manufacturing method thereof
US11594498B2 (en) 2020-04-27 2023-02-28 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor package and method
US11735523B2 (en) 2020-05-19 2023-08-22 Adeia Semiconductor Bonding Technologies Inc. Laterally unconfined structure
TWI732568B (zh) 2020-05-28 2021-07-01 欣興電子股份有限公司 內埋元件的基板結構及其製造方法
US11233035B2 (en) 2020-05-28 2022-01-25 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and method of manufacturing the same
US11508633B2 (en) 2020-05-28 2022-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure having taper-shaped conductive pillar and method of forming thereof
US11562963B2 (en) 2020-06-05 2023-01-24 Intel Corporation Stacked semiconductor package and method of forming the same
US11955431B2 (en) 2020-06-05 2024-04-09 Intel Corporation Interposer structures and methods for 2.5D and 3D packaging
US11239184B2 (en) 2020-06-11 2022-02-01 Advanced Semicondutor Engineering, Inc. Package substrate, electronic device package and method for manufacturing the same
US11335650B2 (en) 2020-06-11 2022-05-17 Advanced Semiconductor Engineering, Inc. Package substrate, electronic device package and method for manufacturing the same
US11342272B2 (en) 2020-06-11 2022-05-24 Advanced Semiconductor Engineering, Inc. Substrate structures, and methods for forming the same and semiconductor package structures
US11450615B2 (en) 2020-06-12 2022-09-20 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and method of fabricating the same
US11631647B2 (en) 2020-06-30 2023-04-18 Adeia Semiconductor Bonding Technologies Inc. Integrated device packages with integrated device die and dummy element
US11574890B2 (en) 2020-07-01 2023-02-07 Amkor Technology Singapore Holding Pte. Lte. Semiconductor devices and methods of manufacturing semiconductor devices
US11764177B2 (en) 2020-09-04 2023-09-19 Adeia Semiconductor Bonding Technologies Inc. Bonded structure with interconnect structure
US11728273B2 (en) 2020-09-04 2023-08-15 Adeia Semiconductor Bonding Technologies Inc. Bonded structure with interconnect structure
US11264357B1 (en) 2020-10-20 2022-03-01 Invensas Corporation Mixed exposure for large die
CN116635998A (zh) 2020-10-29 2023-08-22 美商艾德亚半导体接合科技有限公司 直接键合方法和结构
KR20230097121A (ko) 2020-10-29 2023-06-30 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 직접 접합 방법 및 구조체
KR20230125309A (ko) 2020-12-28 2023-08-29 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 기판-관통 비아를 가지는 구조체 및 이를 형성하기위한 방법
EP4268274A4 (en) 2020-12-28 2024-10-30 Adeia Semiconductor Bonding Technologies Inc. STRUCTURES COMPRISING THROUGH-THROUGH-SUBSTRATE VIA HOLES AND METHODS OF FORMING SAME
KR20230128062A (ko) 2020-12-30 2023-09-01 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 직접 접합 구조
KR20230126736A (ko) 2020-12-30 2023-08-30 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 전도성 특징부를 갖는 구조 및 그 형성방법
WO2022187402A1 (en) 2021-03-03 2022-09-09 Invensas Bonding Technologies, Inc. Contact structures for direct bonding
EP4315399A4 (en) 2021-03-31 2025-02-26 Adeia Semiconductor Bonding Technologies Inc. DIRECT BONDING AND DETACHMENT FROM A SUPPORT
EP4315398A4 (en) 2021-03-31 2025-03-05 Adeia Semiconductor Bonding Technologies Inc. DIRECT ADHESION AND REMOVING A CARRIER
US12341114B2 (en) 2021-06-14 2025-06-24 Intel Corporation Microelectronic assemblies having a hybrid bonded interposer for die-to-die fan-out scaling
CN117716488A (zh) 2021-06-30 2024-03-15 美商艾德亚半导体接合科技有限公司 结合层中具有布线结构的元件
EP4371153A4 (en) 2021-07-16 2025-05-21 Adeia Semiconductor Bonding Technologies Inc. OPTICALLY OBSTRUCTIVE PROTECTIVE ELEMENT FOR BONDED STRUCTURES
KR20240036698A (ko) 2021-08-02 2024-03-20 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 결합 구조체를 위한 보호 반도체 소자
JP2024532903A (ja) 2021-09-01 2024-09-10 アデイア セミコンダクター テクノロジーズ リミテッド ライアビリティ カンパニー インターポーザを備えた積層構造
US20230067677A1 (en) 2021-09-01 2023-03-02 Invensas Bonding Technologies, Inc. Sequences and equipment for direct bonding
EP4402717A4 (en) 2021-09-14 2025-10-22 Adeia Semiconductor Bonding Technologies Inc METHOD FOR BONDING THIN SUBSTRATES
EP4406020A4 (en) 2021-09-24 2026-01-21 Adeia Semiconductor Bonding Technologies Inc Bonded structure with active interposer
WO2023069323A1 (en) 2021-10-18 2023-04-27 Adeia Semiconductor Technologies Llc Reduced parasitic capacitance in bonded structures
EP4420165A4 (en) 2021-10-19 2025-08-13 Adeia Semiconductor Bonding Technologies Inc STACKED INDUCTOR COILS IN A MULTI-CHIP STACK
WO2023070033A1 (en) 2021-10-22 2023-04-27 Adeia Semiconductor Technologies Llc Radio frequency device packages
JP2024541923A (ja) 2021-10-25 2024-11-13 アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド 積層化電子デバイス用の電力分配
US20230125395A1 (en) 2021-10-27 2023-04-27 Adeia Semiconductor Bonding Technologies Inc. Stacked structures with capacitive coupling connections
CN118435345A (zh) 2021-10-28 2024-08-02 美商艾德亚半导体接合科技有限公司 扩散势垒及其形成方法
US20230140107A1 (en) 2021-10-28 2023-05-04 Adeia Semiconductor Bonding Technologies Inc. Direct bonding methods and structures
US20230142680A1 (en) 2021-10-28 2023-05-11 Adeia Semiconductor Bonding Technologies Inc. Stacked electronic devices
WO2023081273A1 (en) 2021-11-05 2023-05-11 Adeia Semiconductor Bonding Technologies Inc. Multi-channel device stacking
JP2024540486A (ja) 2021-11-17 2024-10-31 アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド 積層ダイのサーマルバイパス
US20230154828A1 (en) 2021-11-18 2023-05-18 Adeia Semiconductor Bonding Technologies Inc. Fluid cooling for die stacks
US20230187264A1 (en) 2021-12-13 2023-06-15 Adeia Semiconductor Technologies Llc Methods for bonding semiconductor elements
KR20240122826A (ko) 2021-12-13 2024-08-13 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 상호연결 구조체
JP2024543728A (ja) 2021-12-17 2024-11-22 アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド ダイレクトボンディングのための導電性フィーチャを有する構造及びその形成方法
CN118614163A (zh) 2021-12-20 2024-09-06 美商艾德亚半导体接合科技有限公司 微电子中的热电冷却
WO2023122513A1 (en) 2021-12-20 2023-06-29 Adeia Semiconductor Bonding Technologies Inc. Direct bonding and debonding of elements
WO2023122509A1 (en) 2021-12-20 2023-06-29 Adeia Semiconductor Bonding Technologies Inc. Thermoelectric cooling for die packages
US20230197655A1 (en) 2021-12-22 2023-06-22 Adeia Semiconductor Bonding Technologies Inc. Low stress direct hybrid bonding
US20230207474A1 (en) 2021-12-23 2023-06-29 Adeia Semiconductor Bonding Technologies Inc. Bonded structures with interconnect assemblies
US20230207514A1 (en) 2021-12-23 2023-06-29 Adeia Semiconductor Bonding Technologies Inc. Apparatuses and methods for die bond control
US20240213191A1 (en) 2021-12-23 2024-06-27 Adeia Semiconductor Bonding Technologies Inc. Controlled grain growth for bonding and bonded structure with controlled grain growth
US20230215836A1 (en) 2021-12-23 2023-07-06 Adeia Semiconductor Bonding Technologies Inc. Direct bonding on package substrates
JP2024545355A (ja) 2021-12-27 2024-12-05 アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド 直接結合されたフレームウェハ
WO2023147502A1 (en) 2022-01-31 2023-08-03 Adeia Semiconductor Bonding Technologies Inc. Heat dissipating system for electronic devices
EP4483406A1 (en) 2022-02-24 2025-01-01 Adeia Semiconductor Bonding Technologies Inc. Bonded structures
WO2023178112A1 (en) 2022-03-16 2023-09-21 Adeia Semiconductor Bonding Technologies Inc. Expansion control for bonding
EP4515594A1 (en) 2022-04-25 2025-03-05 Adeia Semiconductor Bonding Technologies Inc. Expansion controlled structure for direct bonding and method of forming same
CN119110988A (zh) 2022-05-05 2024-12-10 美商艾德亚半导体接合科技有限公司 低温直接键合
US20230360950A1 (en) 2022-05-05 2023-11-09 Adeia Semiconductor Bonding Technologies Inc. Gang-flipping of dies prior to bonding
US20230369136A1 (en) 2022-05-13 2023-11-16 Adeia Semiconductor Bonding Technologies Inc. Bonding surface validation on dicing tape
WO2023229976A1 (en) 2022-05-23 2023-11-30 Adeia Semiconductor Bonding Technologies Inc. Testing elements for bonded structures
US20240038702A1 (en) 2022-07-27 2024-02-01 Adeia Semiconductor Bonding Technologies Inc. High-performance hybrid bonded interconnect systems
US20240055407A1 (en) 2022-08-11 2024-02-15 Adeia Semiconductor Bonding Technologies Inc. Bonded debugging elements for integrated circuits and methods for debugging integrated circuits using same
US20240079376A1 (en) 2022-09-07 2024-03-07 Adeia Semiconductor Bonding Technologies Inc. Rapid thermal processing for direct bonding
US20240105674A1 (en) 2022-09-07 2024-03-28 Adeia Semiconductor Bonding Technologies Inc. Bonded structure and method of forming same
US20240170411A1 (en) 2022-11-18 2024-05-23 Adeia Semiconductor Bonding Technologies Inc. Scribe lane reinforcement
CN120642052A (zh) 2022-12-01 2025-09-12 艾德亚半导体接合科技有限公司 背面功率输送网络
US20240186268A1 (en) 2022-12-01 2024-06-06 Adeia Semiconductor Bonding Technologies Inc. Directly bonded structure with frame structure
US20240186269A1 (en) 2022-12-02 2024-06-06 Adeia Semiconductor Bonding Technologies Inc. Bonded structure with security die
US20240213210A1 (en) 2022-12-23 2024-06-27 Adeia Semiconductor Bonding Technologies Inc. System and method for using acoustic waves to counteract deformations during bonding
KR20250129701A (ko) 2022-12-28 2025-08-29 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 기능적 및 비-기능적 전도성 패드를 가지는 본딩 층을 갖는 반도체 엘리먼트
US20240222319A1 (en) 2022-12-28 2024-07-04 Adeia Semiconductor Bonding Technologies Inc. Debonding repair devices
US12506114B2 (en) 2022-12-29 2025-12-23 Adeia Semiconductor Bonding Technologies Inc. Directly bonded metal structures having aluminum features and methods of preparing same
US12341083B2 (en) 2023-02-08 2025-06-24 Adeia Semiconductor Bonding Technologies Inc. Electronic device cooling structures bonded to semiconductor elements
US20240298454A1 (en) 2023-03-01 2024-09-05 Adeia Semiconductor Bonding Technologies Inc. Multichannel memory with serdes
US20240304593A1 (en) 2023-03-06 2024-09-12 Adeia Semiconductor Bonding Technologies Inc. Direct bonding methods and structures
US20240312951A1 (en) 2023-03-14 2024-09-19 Adeia Semiconductor Bonding Technologies Inc. System and method for bonding transparent conductor substrates
US20240332227A1 (en) 2023-03-31 2024-10-03 Adeia Semiconductor Bonding Technologies Inc Semiconductor element with bonding layer having low-k dielectric material
EP4666322A1 (en) 2023-03-31 2025-12-24 Adeia Semiconductor Bonding Technologies Inc. Interposer for backside power delivery network
US20240332231A1 (en) 2023-03-31 2024-10-03 Adeia Semiconductor Bonding Technologies Inc. Direct hybrid bonding in topographic packages
US20240332248A1 (en) 2023-03-31 2024-10-03 Adeia Semiconductor Bonding Technologies Inc. Direct hybrid bonding in topographic packages
US20240332184A1 (en) 2023-03-31 2024-10-03 Adeia Semiconductor Bonding Technologies, Inc. Direct bonding on buried power rails
US20240387419A1 (en) 2023-05-18 2024-11-21 Adeia Semiconductor Bonding Technologies Inc. Direct hybrid bond pad having tapered sidewall
US20250006632A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Embedded chiplets with backside power delivery network
US20250004197A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Directly bonded optical components
US20250006689A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Structures and methods for bonding dies
US20250006642A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Chiplet-to-chiplet protocol switch
US20250006679A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Conductive materials for direct bonding
US20250006674A1 (en) 2023-06-30 2025-01-02 Adeia Semiconductor Bonding Technologies Inc. Methods and structures for low temperature hybrid bonding

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI803013B (zh) * 2020-11-13 2023-05-21 南亞科技股份有限公司 製造半導體裝置的方法
US11574891B2 (en) 2021-01-26 2023-02-07 Nanya Technology Corporation Semiconductor device with heat dissipation unit and method for fabricating the same
TWI809551B (zh) * 2021-01-26 2023-07-21 南亞科技股份有限公司 具有散熱單元的半導體元件及其製備方法
US11728316B2 (en) 2021-01-26 2023-08-15 Nanya Technology Corporation Method for fabricating semiconductor device with heat dissipation features
US12255163B2 (en) 2021-08-12 2025-03-18 Micron Technology, Inc. Bond pads for semiconductor die assemblies and associated methods and systems
TWI845034B (zh) * 2022-06-21 2024-06-11 日商鎧俠股份有限公司 半導體裝置及半導體記憶裝置
TWI863431B (zh) * 2022-07-24 2024-11-21 台灣積體電路製造股份有限公司 具有連續密封環的堆疊晶圓封裝結構及其形成方法
TWI873754B (zh) * 2022-08-02 2025-02-21 銓心半導體異質整合股份有限公司 半導體裝置、半導體基板及其製造方法
TWI892170B (zh) * 2022-10-03 2025-08-01 台灣積體電路製造股份有限公司 半導體裝置、半導體封裝結構及形成半導體裝置的方法
TWI866336B (zh) * 2023-07-17 2024-12-11 華邦電子股份有限公司 封裝結構及其形成方法

Also Published As

Publication number Publication date
US11764189B2 (en) 2023-09-19
US20220020729A1 (en) 2022-01-20
US20250246583A1 (en) 2025-07-31
US12266640B2 (en) 2025-04-01
TWI834682B (zh) 2024-03-11
US11837582B2 (en) 2023-12-05
US20240243103A1 (en) 2024-07-18
US11158606B2 (en) 2021-10-26
TW202427685A (zh) 2024-07-01
US20230253367A1 (en) 2023-08-10
WO2020010136A1 (en) 2020-01-09
US20200013754A1 (en) 2020-01-09

Similar Documents

Publication Publication Date Title
TWI834682B (zh) 模製直接接合且互連的堆疊
US12243851B2 (en) Offset pads over TSV
US12482776B2 (en) Metal pads over TSV
TWI591798B (zh) 用於保護防止機械薄化和其它目的之具有剛性層的積體電路組件和製造此組件之方法
US10083919B2 (en) Packaging for high speed chip to chip communication
TW202013656A (zh) 微電子組件
CN104900597B (zh) 半导体封装件及方法
TWI585932B (zh) 晶片封裝結構
TWI776693B (zh) 封裝結構及其形成方法
CN112385036A (zh) 模制的直接键合和互连的堆叠
CN110867385A (zh) 一种封装结构及其制备方法
CN210692483U (zh) 一种封装结构
CN115579324A (zh) 中介层结构及其制作方法
CN210516718U (zh) 一种封装结构
TW202403979A (zh) 半導體封裝及其製造方法
TW202046417A (zh) 堆疊微電子構件的中間層連接