CN1391278A - 半导体装置及其制造方法 - Google Patents
半导体装置及其制造方法 Download PDFInfo
- Publication number
- CN1391278A CN1391278A CN02123018A CN02123018A CN1391278A CN 1391278 A CN1391278 A CN 1391278A CN 02123018 A CN02123018 A CN 02123018A CN 02123018 A CN02123018 A CN 02123018A CN 1391278 A CN1391278 A CN 1391278A
- Authority
- CN
- China
- Prior art keywords
- semiconductor chip
- semiconductor
- chip
- mentioned
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W72/20—
-
- H10W70/60—
-
- H10W72/012—
-
- H10W90/00—
-
- H10W90/811—
-
- H10W72/075—
-
- H10W72/251—
-
- H10W72/252—
-
- H10W72/29—
-
- H10W72/50—
-
- H10W72/552—
-
- H10W72/865—
-
- H10W72/9415—
-
- H10W72/952—
-
- H10W74/00—
-
- H10W90/24—
-
- H10W90/722—
-
- H10W90/732—
-
- H10W90/756—
Landscapes
- Wire Bonding (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP178104/2001 | 2001-06-13 | ||
| JP178104/01 | 2001-06-13 | ||
| JP2001178104 | 2001-06-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1391278A true CN1391278A (zh) | 2003-01-15 |
| CN1267993C CN1267993C (zh) | 2006-08-02 |
Family
ID=19018853
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB021230188A Expired - Fee Related CN1267993C (zh) | 2001-06-13 | 2002-06-13 | 半导体装置及其制造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US6677674B2 (zh) |
| KR (1) | KR100497974B1 (zh) |
| CN (1) | CN1267993C (zh) |
| TW (1) | TW544901B (zh) |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1622326B (zh) * | 2003-11-28 | 2010-07-07 | 恩益禧电子股份有限公司 | 偏移结合的多芯片半导体器件 |
| CN102064135A (zh) * | 2010-10-21 | 2011-05-18 | 日月光半导体制造股份有限公司 | 具有金属柱的芯片及具有金属柱的芯片的封装结构 |
| US8552553B2 (en) | 2009-10-14 | 2013-10-08 | Advanced Semiconductor Engineering, Inc. | Semiconductor device |
| US8569885B2 (en) | 2010-10-29 | 2013-10-29 | Advanced Semiconductor Engineering, Inc. | Stacked semiconductor packages and related methods |
| US8686568B2 (en) | 2012-09-27 | 2014-04-01 | Advanced Semiconductor Engineering, Inc. | Semiconductor package substrates having layered circuit segments, and related methods |
| US8698307B2 (en) | 2010-09-27 | 2014-04-15 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with integrated metal pillars and manufacturing methods thereof |
| CN104011851A (zh) * | 2011-12-22 | 2014-08-27 | 英特尔公司 | 具有窗口插入器的3d集成电路封装 |
| US8884443B2 (en) | 2012-07-05 | 2014-11-11 | Advanced Semiconductor Engineering, Inc. | Substrate for semiconductor package and process for manufacturing |
| CN104517936A (zh) * | 2013-09-30 | 2015-04-15 | 联发科技股份有限公司 | 封装结构 |
| CN104916552A (zh) * | 2014-03-14 | 2015-09-16 | 株式会社东芝 | 半导体装置的制造方法及半导体装置 |
| CN108183098A (zh) * | 2017-12-22 | 2018-06-19 | 中国电子科技集团公司第四十七研究所 | 大容量存储器电路的3d错层堆叠封装结构 |
Families Citing this family (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003023138A (ja) * | 2001-07-10 | 2003-01-24 | Toshiba Corp | メモリチップ及びこれを用いたcocデバイス、並びに、これらの製造方法 |
| JP3787295B2 (ja) * | 2001-10-23 | 2006-06-21 | ローム株式会社 | 半導体装置 |
| JP3851845B2 (ja) * | 2002-06-06 | 2006-11-29 | 株式会社ルネサステクノロジ | 半導体装置 |
| US6815254B2 (en) * | 2003-03-10 | 2004-11-09 | Freescale Semiconductor, Inc. | Semiconductor package with multiple sides having package contacts |
| JP2004288815A (ja) * | 2003-03-20 | 2004-10-14 | Seiko Epson Corp | 半導体装置及びその製造方法 |
| TW591780B (en) * | 2003-03-21 | 2004-06-11 | Univ Nat Central | Flip chip Au bump structure and method of manufacturing the same |
| DE10319900A1 (de) * | 2003-04-29 | 2004-11-25 | Infineon Technologies Ag | Optoelektronische Sende- und/oder Empfangsanordnung |
| US20040232560A1 (en) * | 2003-05-22 | 2004-11-25 | Chao-Yuan Su | Flip chip assembly process and substrate used therewith |
| JP2005243132A (ja) * | 2004-02-26 | 2005-09-08 | Renesas Technology Corp | 半導体装置 |
| JP4353845B2 (ja) * | 2004-03-31 | 2009-10-28 | 富士通株式会社 | 半導体装置の製造方法 |
| US7015587B1 (en) * | 2004-09-07 | 2006-03-21 | National Semiconductor Corporation | Stacked die package for semiconductor devices |
| JP4602223B2 (ja) * | 2005-10-24 | 2010-12-22 | 株式会社東芝 | 半導体装置とそれを用いた半導体パッケージ |
| FI119728B (fi) * | 2005-11-23 | 2009-02-27 | Vti Technologies Oy | Menetelmä mikroelektromekaanisen komponentin valmistamiseksi ja mikroelektromekaaninen komponentti |
| KR100681263B1 (ko) * | 2006-01-17 | 2007-02-09 | 삼성전자주식회사 | 반도체 패키지 |
| JP2007288003A (ja) * | 2006-04-18 | 2007-11-01 | Sharp Corp | 半導体装置 |
| WO2007147137A2 (en) | 2006-06-15 | 2007-12-21 | Sitime Corporation | Stacked die package for mems resonator system |
| JP4910512B2 (ja) * | 2006-06-30 | 2012-04-04 | 富士通セミコンダクター株式会社 | 半導体装置および半導体装置の製造方法 |
| US7622333B2 (en) * | 2006-08-04 | 2009-11-24 | Stats Chippac Ltd. | Integrated circuit package system for package stacking and manufacturing method thereof |
| US7645638B2 (en) * | 2006-08-04 | 2010-01-12 | Stats Chippac Ltd. | Stackable multi-chip package system with support structure |
| US8642383B2 (en) | 2006-09-28 | 2014-02-04 | Stats Chippac Ltd. | Dual-die package structure having dies externally and simultaneously connected via bump electrodes and bond wires |
| US7683467B2 (en) * | 2006-12-07 | 2010-03-23 | Stats Chippac Ltd. | Integrated circuit package system employing structural support |
| US7759783B2 (en) * | 2006-12-07 | 2010-07-20 | Stats Chippac Ltd. | Integrated circuit package system employing thin profile techniques |
| TWI335055B (en) * | 2007-06-29 | 2010-12-21 | Chipmos Technologies Inc | Chip-stacked package structure |
| EP2011762B1 (en) * | 2007-07-02 | 2015-09-30 | Denso Corporation | Semiconductor device with a sensor connected to an external element |
| US20090152740A1 (en) * | 2007-12-17 | 2009-06-18 | Soo-San Park | Integrated circuit package system with flip chip |
| TW201133745A (en) * | 2009-08-27 | 2011-10-01 | Advanpack Solutions Private Ltd | Stacked bump interconnection structure and semiconductor package formed using the same |
| US8212342B2 (en) * | 2009-12-10 | 2012-07-03 | Stats Chippac Ltd. | Integrated circuit package system with removable backing element having plated terminal leads and method of manufacture thereof |
| US9287249B2 (en) | 2012-04-11 | 2016-03-15 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor device |
| JP5954075B2 (ja) * | 2012-09-21 | 2016-07-20 | ソニー株式会社 | 半導体装置及び半導体装置の製造方法 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0521703A (ja) * | 1991-07-11 | 1993-01-29 | Mitsubishi Electric Corp | 半導体装置 |
| JP3007023B2 (ja) * | 1995-05-30 | 2000-02-07 | シャープ株式会社 | 半導体集積回路およびその製造方法 |
| US5874781A (en) * | 1995-08-16 | 1999-02-23 | Micron Technology, Inc. | Angularly offset stacked die multichip device and method of manufacture |
| EP0890989A4 (en) | 1997-01-24 | 2006-11-02 | Rohm Co Ltd | SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD |
| JP3316409B2 (ja) * | 1997-03-13 | 2002-08-19 | ローム株式会社 | 複数のicチップを備えた半導体装置の構造 |
| US6057598A (en) * | 1997-01-31 | 2000-05-02 | Vlsi Technology, Inc. | Face on face flip chip integration |
| KR19990069438A (ko) * | 1998-02-09 | 1999-09-06 | 김영환 | 칩 스택 패키지 |
| US6376914B2 (en) * | 1999-12-09 | 2002-04-23 | Atmel Corporation | Dual-die integrated circuit package |
| KR20010061886A (ko) * | 1999-12-29 | 2001-07-07 | 윤종용 | 적층 칩 패키지 |
| US6252305B1 (en) * | 2000-02-29 | 2001-06-26 | Advanced Semiconductor Engineering, Inc. | Multichip module having a stacked chip arrangement |
| JP2001274316A (ja) * | 2000-03-23 | 2001-10-05 | Hitachi Ltd | 半導体装置及びその製造方法 |
| JP3813788B2 (ja) * | 2000-04-14 | 2006-08-23 | 株式会社ルネサステクノロジ | 半導体装置及びその製造方法 |
| US6448659B1 (en) * | 2000-04-26 | 2002-09-10 | Advanced Micro Devices, Inc. | Stacked die design with supporting O-ring |
| US6391682B1 (en) * | 2000-06-21 | 2002-05-21 | Siliconware Precision Industries Co., Ltd. | Method of performing flip-chip underfill in a wire-bonded chip-on-chip ball-grid array integrated circuit package module |
| US6900528B2 (en) * | 2001-06-21 | 2005-05-31 | Micron Technology, Inc. | Stacked mass storage flash memory package |
-
2002
- 2002-06-07 TW TW091112325A patent/TW544901B/zh active
- 2002-06-11 KR KR10-2002-0032538A patent/KR100497974B1/ko not_active Expired - Fee Related
- 2002-06-12 US US10/170,136 patent/US6677674B2/en not_active Expired - Lifetime
- 2002-06-13 CN CNB021230188A patent/CN1267993C/zh not_active Expired - Fee Related
Cited By (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1622326B (zh) * | 2003-11-28 | 2010-07-07 | 恩益禧电子股份有限公司 | 偏移结合的多芯片半导体器件 |
| US8552553B2 (en) | 2009-10-14 | 2013-10-08 | Advanced Semiconductor Engineering, Inc. | Semiconductor device |
| US8698307B2 (en) | 2010-09-27 | 2014-04-15 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with integrated metal pillars and manufacturing methods thereof |
| CN102064135A (zh) * | 2010-10-21 | 2011-05-18 | 日月光半导体制造股份有限公司 | 具有金属柱的芯片及具有金属柱的芯片的封装结构 |
| CN102064135B (zh) * | 2010-10-21 | 2015-07-22 | 日月光半导体制造股份有限公司 | 具有金属柱的芯片及具有金属柱的芯片的封装结构 |
| US8569885B2 (en) | 2010-10-29 | 2013-10-29 | Advanced Semiconductor Engineering, Inc. | Stacked semiconductor packages and related methods |
| CN104011851A (zh) * | 2011-12-22 | 2014-08-27 | 英特尔公司 | 具有窗口插入器的3d集成电路封装 |
| US9224707B2 (en) | 2012-07-05 | 2015-12-29 | Advanced Semiconductor Engineering, Inc. | Substrate for semiconductor package and process for manufacturing |
| US8884443B2 (en) | 2012-07-05 | 2014-11-11 | Advanced Semiconductor Engineering, Inc. | Substrate for semiconductor package and process for manufacturing |
| US9437532B2 (en) | 2012-07-05 | 2016-09-06 | Advanced Semiconductor Engineering, Inc. | Substrate for semiconductor package and process for manufacturing |
| US8686568B2 (en) | 2012-09-27 | 2014-04-01 | Advanced Semiconductor Engineering, Inc. | Semiconductor package substrates having layered circuit segments, and related methods |
| CN104517936A (zh) * | 2013-09-30 | 2015-04-15 | 联发科技股份有限公司 | 封装结构 |
| US10727202B2 (en) | 2013-09-30 | 2020-07-28 | Mediatek Inc. | Package structure |
| US11348900B2 (en) | 2013-09-30 | 2022-05-31 | Mediatek Inc. | Package structure |
| CN104916552A (zh) * | 2014-03-14 | 2015-09-16 | 株式会社东芝 | 半导体装置的制造方法及半导体装置 |
| CN108183098A (zh) * | 2017-12-22 | 2018-06-19 | 中国电子科技集团公司第四十七研究所 | 大容量存储器电路的3d错层堆叠封装结构 |
Also Published As
| Publication number | Publication date |
|---|---|
| US6677674B2 (en) | 2004-01-13 |
| CN1267993C (zh) | 2006-08-02 |
| KR100497974B1 (ko) | 2005-07-01 |
| KR20020095123A (ko) | 2002-12-20 |
| TW544901B (en) | 2003-08-01 |
| US20020192855A1 (en) | 2002-12-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1267993C (zh) | 半导体装置及其制造方法 | |
| US10170458B2 (en) | Manufacturing method of package-on-package structure | |
| CN1266764C (zh) | 半导体器件及其制造方法 | |
| US8076770B2 (en) | Semiconductor device including a first land on the wiring substrate and a second land on the sealing portion | |
| CN1188906C (zh) | 层叠芯片封装件的制造方法 | |
| CN1622326A (zh) | 偏移结合的多芯片半导体器件 | |
| JPH06244231A (ja) | 気密半導体デバイスおよびその製造方法 | |
| CN1842906A (zh) | 可颠倒无引线封装及其制造和使用方法 | |
| CN1314708A (zh) | 半导体装置 | |
| CN1519928A (zh) | 半导体器件及其制造方法 | |
| TW201250885A (en) | QFN package and manufacturing process thereof | |
| KR20170086828A (ko) | 메탈범프를 이용한 클립 본딩 반도체 칩 패키지 | |
| CN1541053A (zh) | 布线基体和电子部分封装结构 | |
| CN1453868A (zh) | 多芯片封装体及其制造方法 | |
| KR101153693B1 (ko) | 반도체 장치 | |
| CN1213487C (zh) | 半导体组件及其制造方法 | |
| CN101752353B (zh) | 多芯片半导体封装构造 | |
| CN101032021A (zh) | 低矮外形、芯片级封装及制作方法 | |
| CN100336217C (zh) | 树脂密封型半导体器件及其制造方法 | |
| JP3972182B2 (ja) | 半導体装置の製造方法 | |
| JP3670625B2 (ja) | 半導体装置およびその製造方法 | |
| CN107546217A (zh) | 柱顶互连的封装堆栈方法与构造 | |
| CN1929120A (zh) | 堆叠型芯片封装结构、芯片封装体及其制造方法 | |
| CN1315168C (zh) | 晶圆级封装制作工艺及其晶片结构 | |
| CN1725462A (zh) | 半导体器件及半导体器件的制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| TR01 | Transfer of patent right | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20170802 Address after: California, USA Patentee after: Sony Corp. Address before: California, USA Patentee before: Nova Semiconductor Ltd. Effective date of registration: 20170802 Address after: California, USA Patentee after: Nova Semiconductor Ltd. Address before: Osaka Japan Patentee before: Matsushita Electric Industrial Co.,Ltd. |
|
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20060802 Termination date: 20200613 |