US20220246475A1 - Component and Method of Manufacturing a Component Using an Ultrathin Carrier - Google Patents
Component and Method of Manufacturing a Component Using an Ultrathin Carrier Download PDFInfo
- Publication number
- US20220246475A1 US20220246475A1 US17/660,150 US202217660150A US2022246475A1 US 20220246475 A1 US20220246475 A1 US 20220246475A1 US 202217660150 A US202217660150 A US 202217660150A US 2022246475 A1 US2022246475 A1 US 2022246475A1
- Authority
- US
- United States
- Prior art keywords
- component
- carrier
- layer
- metal
- metal pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H10P54/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H10P14/40—
-
- H10W76/13—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H10W72/07636—
-
- H10W72/07637—
-
- H10W72/352—
-
- H10W72/381—
-
- H10W72/884—
-
- H10W72/886—
-
- H10W74/00—
-
- H10W74/114—
-
- H10W90/736—
-
- H10W90/756—
-
- H10W90/766—
Definitions
- Embodiments of the invention relate generally to a method of manufacture a component, and in particular embodiments, to a method of manufacture a component using an ultrathin wafer.
- ultrathin wafers are difficult because they break easier than regular wafers during dicing. Moreover, the separated chips may break during the pick-up process or while wire bonded.
- a method for manufacturing a component comprises forming a plurality of components on a carrier, the plurality of components being separated from each other by kerf regions on a front side of the carrier and forming a metal pattern on a backside of the carrier, wherein the metal pattern covers the backside of the carrier except over regions corresponding to the kerf regions.
- the method further comprises generating the component by separating the carrier.
- a method for manufacturing a component comprises forming a plurality of components on a carrier and forming a metal pattern on a backside of the carrier, the metal pattern comprising free standing metal blocks separated by spaces. The method further comprises forming the component by separating the carrier along the spaces.
- a method for manufacturing a wafer comprises forming kerf regions and chips on a first main surface of the wafer and forming a metal pattern on a second main surface of the wafer, wherein the metal pattern covers the second main surface of the wafer except over regions corresponding to the kerf regions.
- a packaged semiconductor device comprises a carrier and a component disposed on the carrier, the component comprising a substrate having a thickness of about 20 ⁇ m or less and a metal block comprising a thickness of about 20 ⁇ m or more.
- the packaged semiconductor device further comprises a connection layer connecting the carrier and the component, and a conductive wire or a conductive clip connecting a component contact pad of the component with a carrier contact pad of the carrier.
- the packaged semiconductor device finally comprises an encapsulant encapsulating the component.
- FIG. 1 shows a flow chart of an embodiment of a method to manufacture a component package
- FIG. 2 shows an embodiment of a top surface of a patterned photoresist on the backside of a carrier
- FIG. 3 a shows an embodiment of a top surface of a patterned metal layer on the backside of a carrier
- FIG. 3 b shows an embodiment of a cross-section of a patterned metal layer on the backside of a carrier
- FIG. 4 shows an embodiment of a singulated component having a metal block on the backside
- FIG. 5 a shows an embodiment of a packaged component comprising a metal block on the backside
- FIG. 5 b shows an embodiment of a packaged component comprising a metal block on the backside
- FIG. 6 a shows an embodiment of a backside metal pattern arrangement
- FIG. 6 b shows an embodiment of a backside metal pattern arrangement.
- a safe and secure processing of conventional wafers and chips typically requires a silicon thickness of about 60 ⁇ m or more for the substrate of the wafers or chips. Processing of wafers or chips below this thickness is difficult because there are serious handling problems in front end and back end processes. For example, when the chips are removed from the sawing foil (pick-up) they may break or fracture due to their thin silicon substrate. Moreover, when the chips are wire bonded they may break or crack due to the mechanical pressure and the ultrasound applied to the chips. A 100% loss of the processed chips may be experienced.
- Embodiments of the invention provide mechanical stabilization of ultra-thin carriers and components. Embodiments of the invention further provide an excellent electrical and thermal contact on the backside of a component. Embodiments of the invention provide a void free backside contact for a component.
- An advantage of the mechanical stabilization of the component and the carrier is a reliable handling of the component and the carrier with an ultra-thin substrate.
- a further advantage of components with ultra-thin substrate is that the electrical and thermal parameters are improved relative to components with regular sized substrate. For example, the electrical resistance of the components may be reduced because of the thinner substrate.
- FIG. 1 shows a flow chart 100 of an embodiment of a method for manufacturing a packaged electric component.
- a carrier is mounted on a support carrier.
- the carrier may be a workpiece, a substrate, a wafer, or a printed circuit board (PCB).
- PCB printed circuit board
- the carrier may be a semiconductor substrate such as silicon or germanium, or a compound substrate such as SiGe, GaAs, InP, GaN or SiC. Alternatively, the carrier comprises other materials.
- the substrate may be a single crystal silicon or a silicon-on insulator (SOI). The substrate may be doped or un-doped.
- One or more interconnect metallization layers may be arranged on the carrier.
- a passivation layer is disposed on the interconnect metallization layers forming a top surface or a first main surface of the carrier.
- the passivation layer may electrical isolate and structure component contacts or component contact pads of the components of the carrier.
- the passivation layer may comprise SiN, for example.
- the first main surface is located on the front side of the carrier.
- the carrier comprises a bottom surface or a second main surface.
- the second main surface is located on the backside of the carrier.
- the first main surface is the surface where the active areas are predominately disposed and the second main surface is the surface which is active area free or which is predominately active area free.
- the carrier comprises a plurality of components such as chips or dies.
- the component may comprise a discrete device such as a single semiconductor device or an integrated circuit (IC).
- the component may comprise a power semiconductor device such as a bipolar transistor, an insulated gate bipolar transistor (IGBT), a power MOSFET, a thyristor or a diode.
- the component may be resistor, a protective device, a capacitor, a sensor or a detector, for example.
- the carrier comprises kerfs, kerf lines or kerf regions separating and structuring the components.
- the carrier is separated, singulated or cut along the kerf lines into single components.
- the carrier comprises a grid or a pattern of kerf lines in x-direction and in y-directions.
- the kerf lines are the region along which the components are separated from each other.
- the carrier may be attached to a support carrier.
- the support carrier may be a glass carrier.
- the support carrier may be semiconductive carrier such as a silicon carrier.
- the first main surface of the carrier is glued to the glass carrier so that the second main surface of the carrier is exposed.
- the carrier is thinned, that is, the thickness of the backside of the carrier is reduced.
- the substrate is thinned to a thickness of about less than about 40 ⁇ m or to a thickness of about less than about 20 ⁇ m.
- the substrate is thinned to a thickness of about 10 ⁇ m to about 20 ⁇ m.
- the substrate may be thinned by grinding or abrasive cutting. A mercury cleaning which removes excess glue residues after mounting the carrier to the support carrier may not be carried out because the cleaning step may lead to edge breakings of the component during grinding.
- the carrier is smoothened and cleaned.
- the carrier is smoothened applying a wet etch such as an HNO 3 and a cleaned applying a water cleaning.
- an optional stress relaxation is carried out.
- the stress relaxation may be advantageous because the substrate thickness (after thinning) may be in a same or similar dimension range as the interconnect metallization layers on the front side of the carrier and the CTEs of the substrate and the interconnect metallization layers are different.
- the stress relaxation may be carried out applying a Cryo process.
- the Cryo process may be carried out at temperatures of about ⁇ 70° C.
- the backside of the carrier is aligned to the front side of the carrier.
- the front side alignment mark is copied, imaged, mapped or reproduced on the backside of the carrier.
- the backside of the carrier is aligned with the front side alignment mark.
- the carrier can be aligned by “seeing through” the substrate of the carrier.
- an under-layer is formed on the backside of the carrier.
- the under-layer may be a metal layer.
- the under-layer may be aluminum (Al) or aluminum alloy, titanium (Ti) or titanium alloy, or a combination thereof.
- the under-layer may comprise copper (Cu), nickel vanadium (NiV) or silver (Ag).
- the under-layer may be a layer stack.
- the under-layer may comprise a first layer adjacent to the carrier and a second layer disposed on the first layer. The first layer may be an adhesion layer and the second layer may be barrier layer.
- the first layer comprises an aluminum or aluminum alloy (e.g., 200 nm thick) and the second layer comprises titanium or titanium alloy (e.g., 200 nm thick).
- the under-layer may be formed by sputtering. Alternatively other deposition processes may be used such as physical vapor deposition (PVD), chemical vapor deposition (CVD) or evaporation.
- a seed layer is formed over the under-layer.
- the seed layer may be a metal layer.
- the seed layer may be aluminum (Al) or aluminum alloy, copper (Cu) or copper alloy, or a combination thereof.
- the seed layer may be formed by sputtering. Alternatively other deposition processes may be used such as physical vapor deposition (PVD), chemical vapor deposition (CVD) or evaporation. In one embodiment sputtering is carried out at low temperatures, e.g., at temperatures of about 100° C.
- the under-layer and the seed layer are formed in a single process forming a layer stack providing a contact, a barrier and a seed layer.
- a photoresist is formed over the seed layer.
- the photoresist may be formed by spin-coating.
- the photoresist may be a resists which enables resist thicknesses larger than about 20 ⁇ m.
- the photoresist is patterned and developed.
- the photoresist is patterned and developed such that the photoresist pattern mirrors or maps the kerf regions or kerf lines on the front side of the carrier.
- the photoresist is removed over the backside of the components and remains standing over the kerf regions or kerf lines.
- patterning of the photoresist forms photoresist ridges, fins or bars.
- the ridges, fins or bars may comprise the form of frames or cross-like bars.
- the ridges, fins or bars may comprise the form of a circumference of a square or a rectangular. Alternatively, the ridges, fins or bars may comprise other forms.
- the removed portions of the photoresist may comprise the form of panels, squares, rectangles, checks, or blocks. Alternatively, the removed portions of the photoresist may comprise other forms.
- FIG. 2 shows a detail of an embodiment of a photoresist pattern on the backside of the carrier. Photoresist ridges, fins or bars 210 remain standing while the photoresist is removed from the areas 220 .
- the ridges, fins or bars 210 comprise the same thickness d 1 in x-direction and in y-direction.
- the carrier may be cleaned to remove unnecessary organic deposits. For example, the carrier may be cleaned with an O 2 plasma.
- a metal pattern is formed.
- the metal pattern or metal layer is formed by galvanic plating.
- the carrier is immersed in a metal bath and the metal pattern (metal blocks) are electro plated from and over the seed layer between the photoresist ridges, fins and bars.
- the carrier is immersed in a copper (Cu) bath.
- the metal thickness is adjusted by leaving the carrier a predetermined time in the metal bath.
- the metal thickness of the copper blocks may be about 20 ⁇ m to about 50 ⁇ m or about 20 ⁇ m to about 100 ⁇ m.
- the metal blocks may be thicker than the substrate of the components. In one embodiment the metal is thicker than the substrate when the metal block is not only configured to be an electrical contact but also configured to be a heat-sink.
- An advantage of the electroplating process is that a thick metal pattern can be formed in a comparably short period of time.
- a further advantage is that the electroplating process provides void free metal blocks and void free interface to the component carrier.
- FIG. 3 a shows a detail of a top view of an embodiment of a metal pattern or metal layer (e.g., copper) on the backside of the carrier.
- the metal blocks 320 are spaced apart from each other by the resist ridges, bars or fins 310 .
- FIG. 3 b shows a detail of a cross-sectional view of the metal pattern on the backside of the carrier.
- the resist ridges, fins or bars 310 are placed between the metal blocks 320 over a substrate 300 .
- a seed layer and/or under-layer may be disposed between the substrate 300 and the resist bars/metal blocks 310 , 320 .
- the metal pattern is formed by other fast depositing processes.
- the metal pattern may be formed by a screen printing process applying an inkjet printer or stencil printing process.
- step 155 the remaining photoresist layer is removed.
- the photoresist frame or the photoresist ridges, fins or bars are removed.
- the photoresist is removed by organic liquid media.
- step 160 the support carrier and the carrier are placed on a dicing foil. Then the support carrier is removed from the carrier.
- the components are separated, singulated or cut from the carrier.
- the carrier is singulated using a dicing laser.
- the carrier is singulated applying a plasma etch using the metal blocks as hard mask. Alternatively the carrier is singulated using a dicing saw.
- FIG. 4 shows a distance d of a rim or gap 430 between the circumference of the component 410 and the circumference of the backside metal block 420 .
- the distance d 2 is as small as possible, e.g., between about 5 ⁇ m and about 0 ⁇ m.
- the separated individual components are flipped and assembled on a component carrier.
- the component carrier may be a workpiece, a substrate, a wafer, or a printed circuit board (PCB).
- the component carrier is a leadframe comprising a metal such as copper (Cu) or a copper alloy, nickel (Ni) or nickel alloy, silver (Ag) or silver alloys, or a combination thereof.
- the component is attached to the component carrier at the component placement area.
- the metal layer or metal block on the backside of the component is attached to the top surface of the component carrier.
- the metal layer is bonded to the top surface of the component carrier using a soldering, eutectic bonding or an epoxy bonding.
- the second main surface is bonded or glued to the top surface of the carrier using an adhesive tape, a solder paste or a solder.
- the connection between the component and the component carrier is an electrical connection.
- the connection is an insulating barrier.
- the component is bonded to the component carrier.
- component contacts or component contact pads disposed on a top surface or first main surface of the component are bonded to component carrier contacts or component carrier contact pads of the component carrier.
- the contacts of the component are wire bonded, ball bonded, clip bonded or otherwise bonded to the contacts of the component carrier.
- the wires or conductive clips comprise a metal such as aluminum (Al), copper (Cu), silver (Ag) or gold (Au).
- a first component contact disposed on the first main surface of the component is electrically connected to a first component carrier contact.
- the component may further comprise a second component contact and/or a third component contact on the first main surface.
- the component may have other contact pad arrangements on its first main surfaces.
- the component is encapsulated with a molding compound.
- the encapsulation material may be a molding compound.
- the molding compound may comprise a thermoset material or a thermoplastic material.
- the molding compound may comprise a coarse grained material.
- the molding compound may be applied to encapsulate the component and at least portions of the component carrier.
- the encapsulation material may be a laminate material such as a prepreg material.
- the encapsulated component/component carrier may be diced into packaged electric components each comprising a component.
- the individual packaged electric components are singulated using a dicing saw.
- FIG. 5 a shows a packaged electric component comprising a component 500 having a thickness d 3 and a metal block 540 having a thickness d 4 , wherein d 3 is substantially the same as d 4 .
- the metal block (e.g., copper) 540 may be soldered to the component carrier (e.g., lead frame) 590 .
- One or more component contact pads 512 of the component 500 are connected via wires or conductive clips 514 to one or more component carrier contact pads 592 of the component carrier 590 .
- FIG. 5 b shows a packaged electric component comprising a component 500 having a thickness d 5 and a metal block 540 having a thickness d 6 , wherein d 6 is substantially larger than d 5 .
- the metal block 540 may comprise a heat sink.
- the metal block (e.g., copper) 540 may be soldered to the component carrier (e.g., lead frame) 590 .
- One or more component contact pads 512 of the component 500 are connected via wires or conductive clips 514 to one or more component carrier contact pads 592 of the component carrier 590 .
- FIG. 6 a shows the backside metal pattern arrangement 600 in a flipped position.
- a wafer 610 is glued or connected to a glass carrier 620 .
- the wafer 610 is connected to the glass carrier 620 on its front side.
- an alignment mark is arranged on its backside of the wafer 610 .
- a seed layer or a seed layer together with an under-layer 630 is disposed directly adjacent to the wafer 610 .
- the seed layer (together with the under-layer) 630 may comprise a metal layer stack.
- the seed layer 630 may cover the entire backside of the wafer 610 .
- a metal pattern 640 (e.g., copper) is arranged over the seed layer/under-layer on the backside of the wafer 610 .
- the wafer (e.g., substrate of the wafer) 610 comprises a thickness d 7 and the metal pattern 640 comprises a thickness d 8 .
- the thickness d 8 is larger than the thickness d 7 .
- the metal pattern 640 is structured by a resist pattern 650 .
- FIG. 6 b shows the backside metal pattern arrangement 600 after it is placed on a dicing foil 660 .
- the resist pattern 650 and the glass carrier 620 have been removed.
- FIG. 6 b shows the backside metal pattern arrangement 600 wherein the metal blocks 640 are separated by spaces or air gaps 670 .
- the spaces or air gaps 670 are replacing the removed resist pattern 650 .
- FIG. 6 b shows the wafer 610 is cut with a cutting tool 680 in and along the spaces or air gaps 670 .
- the cutting tool 680 cuts through the wafer 610 and the under-layer/seed layer 630 but not through the metal pattern/blocks 640 .
- the cutting tool 680 may be a dicing laser.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Dicing (AREA)
Abstract
Description
- This application is a continuation of U.S. patent application Ser. No. 16/248,255, filed Jan. 15, 2019, which application is a continuation of U.S. patent application Ser. No. 13/542,655, filed on Jul. 5, 2012, which applications are hereby incorporated herein by reference.
- Embodiments of the invention relate generally to a method of manufacture a component, and in particular embodiments, to a method of manufacture a component using an ultrathin wafer.
- Processing ultrathin wafers is difficult because they break easier than regular wafers during dicing. Moreover, the separated chips may break during the pick-up process or while wire bonded.
- In accordance with an embodiment of the present invention, a method for manufacturing a component comprises forming a plurality of components on a carrier, the plurality of components being separated from each other by kerf regions on a front side of the carrier and forming a metal pattern on a backside of the carrier, wherein the metal pattern covers the backside of the carrier except over regions corresponding to the kerf regions. The method further comprises generating the component by separating the carrier.
- In accordance with an embodiment of the present invention, a method for manufacturing a component comprises forming a plurality of components on a carrier and forming a metal pattern on a backside of the carrier, the metal pattern comprising free standing metal blocks separated by spaces. The method further comprises forming the component by separating the carrier along the spaces.
- In accordance with an embodiment of the present invention, a method for manufacturing a wafer comprises forming kerf regions and chips on a first main surface of the wafer and forming a metal pattern on a second main surface of the wafer, wherein the metal pattern covers the second main surface of the wafer except over regions corresponding to the kerf regions.
- In accordance with an embodiment of the present invention, a packaged semiconductor device comprises a carrier and a component disposed on the carrier, the component comprising a substrate having a thickness of about 20 μm or less and a metal block comprising a thickness of about 20 μm or more. The packaged semiconductor device further comprises a connection layer connecting the carrier and the component, and a conductive wire or a conductive clip connecting a component contact pad of the component with a carrier contact pad of the carrier. The packaged semiconductor device finally comprises an encapsulant encapsulating the component.
- For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIG. 1 shows a flow chart of an embodiment of a method to manufacture a component package; -
FIG. 2 shows an embodiment of a top surface of a patterned photoresist on the backside of a carrier; -
FIG. 3a shows an embodiment of a top surface of a patterned metal layer on the backside of a carrier; -
FIG. 3b shows an embodiment of a cross-section of a patterned metal layer on the backside of a carrier; -
FIG. 4 shows an embodiment of a singulated component having a metal block on the backside; -
FIG. 5a shows an embodiment of a packaged component comprising a metal block on the backside; -
FIG. 5b shows an embodiment of a packaged component comprising a metal block on the backside; -
FIG. 6a shows an embodiment of a backside metal pattern arrangement; and -
FIG. 6b shows an embodiment of a backside metal pattern arrangement. - The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
- The present invention will be described with respect to embodiments in a specific context, namely a thin wafer processing method and device. The invention may also be applied, however, to other carrier processing methods and devices.
- A safe and secure processing of conventional wafers and chips typically requires a silicon thickness of about 60 μm or more for the substrate of the wafers or chips. Processing of wafers or chips below this thickness is difficult because there are serious handling problems in front end and back end processes. For example, when the chips are removed from the sawing foil (pick-up) they may break or fracture due to their thin silicon substrate. Moreover, when the chips are wire bonded they may break or crack due to the mechanical pressure and the ultrasound applied to the chips. A 100% loss of the processed chips may be experienced.
- Embodiments of the invention provide mechanical stabilization of ultra-thin carriers and components. Embodiments of the invention further provide an excellent electrical and thermal contact on the backside of a component. Embodiments of the invention provide a void free backside contact for a component. An advantage of the mechanical stabilization of the component and the carrier is a reliable handling of the component and the carrier with an ultra-thin substrate. A further advantage of components with ultra-thin substrate is that the electrical and thermal parameters are improved relative to components with regular sized substrate. For example, the electrical resistance of the components may be reduced because of the thinner substrate.
-
FIG. 1 shows aflow chart 100 of an embodiment of a method for manufacturing a packaged electric component. In afirst step 110, a carrier is mounted on a support carrier. The carrier may be a workpiece, a substrate, a wafer, or a printed circuit board (PCB). - The carrier may be a semiconductor substrate such as silicon or germanium, or a compound substrate such as SiGe, GaAs, InP, GaN or SiC. Alternatively, the carrier comprises other materials. The substrate may be a single crystal silicon or a silicon-on insulator (SOI). The substrate may be doped or un-doped.
- One or more interconnect metallization layers may be arranged on the carrier. A passivation layer is disposed on the interconnect metallization layers forming a top surface or a first main surface of the carrier. The passivation layer may electrical isolate and structure component contacts or component contact pads of the components of the carrier. The passivation layer may comprise SiN, for example. The first main surface is located on the front side of the carrier. The carrier comprises a bottom surface or a second main surface. The second main surface is located on the backside of the carrier.
- In one embodiment, the first main surface is the surface where the active areas are predominately disposed and the second main surface is the surface which is active area free or which is predominately active area free.
- The carrier comprises a plurality of components such as chips or dies. The component may comprise a discrete device such as a single semiconductor device or an integrated circuit (IC). For example, the component may comprise a power semiconductor device such as a bipolar transistor, an insulated gate bipolar transistor (IGBT), a power MOSFET, a thyristor or a diode. Alternatively, the component may be resistor, a protective device, a capacitor, a sensor or a detector, for example.
- The carrier comprises kerfs, kerf lines or kerf regions separating and structuring the components. The carrier is separated, singulated or cut along the kerf lines into single components. The carrier comprises a grid or a pattern of kerf lines in x-direction and in y-directions. The kerf lines are the region along which the components are separated from each other.
- The carrier may be attached to a support carrier. The support carrier may be a glass carrier. Alternatively, the support carrier may be semiconductive carrier such as a silicon carrier. In one embodiment, the first main surface of the carrier is glued to the glass carrier so that the second main surface of the carrier is exposed.
- In
step 115, the carrier is thinned, that is, the thickness of the backside of the carrier is reduced. For example, the substrate is thinned to a thickness of about less than about 40 μm or to a thickness of about less than about 20 μm. Alternatively, the substrate is thinned to a thickness of about 10 μm to about 20 μm. The substrate may be thinned by grinding or abrasive cutting. A mercury cleaning which removes excess glue residues after mounting the carrier to the support carrier may not be carried out because the cleaning step may lead to edge breakings of the component during grinding. - In
step 120, the carrier is smoothened and cleaned. For example, the carrier is smoothened applying a wet etch such as an HNO3 and a cleaned applying a water cleaning. - In
step 125, an optional stress relaxation is carried out. The stress relaxation may be advantageous because the substrate thickness (after thinning) may be in a same or similar dimension range as the interconnect metallization layers on the front side of the carrier and the CTEs of the substrate and the interconnect metallization layers are different. The stress relaxation may be carried out applying a Cryo process. For example, the Cryo process may be carried out at temperatures of about −70° C. - In
step 130, the backside of the carrier is aligned to the front side of the carrier. In one embodiment the front side alignment mark is copied, imaged, mapped or reproduced on the backside of the carrier. Alternatively, the backside of the carrier is aligned with the front side alignment mark. For example, the carrier can be aligned by “seeing through” the substrate of the carrier. - In
step 135, optionally an under-layer is formed on the backside of the carrier. The under-layer may be a metal layer. For example, the under-layer may be aluminum (Al) or aluminum alloy, titanium (Ti) or titanium alloy, or a combination thereof. Alternatively, the under-layer may comprise copper (Cu), nickel vanadium (NiV) or silver (Ag). The under-layer may be a layer stack. For example, the under-layer may comprise a first layer adjacent to the carrier and a second layer disposed on the first layer. The first layer may be an adhesion layer and the second layer may be barrier layer. In one example, the first layer comprises an aluminum or aluminum alloy (e.g., 200 nm thick) and the second layer comprises titanium or titanium alloy (e.g., 200 nm thick). The under-layer may be formed by sputtering. Alternatively other deposition processes may be used such as physical vapor deposition (PVD), chemical vapor deposition (CVD) or evaporation. - A seed layer is formed over the under-layer. The seed layer may be a metal layer. For example, the seed layer may be aluminum (Al) or aluminum alloy, copper (Cu) or copper alloy, or a combination thereof. The seed layer may be formed by sputtering. Alternatively other deposition processes may be used such as physical vapor deposition (PVD), chemical vapor deposition (CVD) or evaporation. In one embodiment sputtering is carried out at low temperatures, e.g., at temperatures of about 100° C. In one embodiment the under-layer and the seed layer are formed in a single process forming a layer stack providing a contact, a barrier and a seed layer.
- In
step 140, a photoresist is formed over the seed layer. The photoresist may be formed by spin-coating. The photoresist may be a resists which enables resist thicknesses larger than about 20 μm. Then, instep 145 the photoresist is patterned and developed. In one embodiment the photoresist is patterned and developed such that the photoresist pattern mirrors or maps the kerf regions or kerf lines on the front side of the carrier. The photoresist is removed over the backside of the components and remains standing over the kerf regions or kerf lines. In one embodiment patterning of the photoresist forms photoresist ridges, fins or bars. The ridges, fins or bars may comprise the form of frames or cross-like bars. The ridges, fins or bars may comprise the form of a circumference of a square or a rectangular. Alternatively, the ridges, fins or bars may comprise other forms. In one embodiment the removed portions of the photoresist may comprise the form of panels, squares, rectangles, checks, or blocks. Alternatively, the removed portions of the photoresist may comprise other forms.FIG. 2 shows a detail of an embodiment of a photoresist pattern on the backside of the carrier. Photoresist ridges, fins or bars 210 remain standing while the photoresist is removed from theareas 220. In one embodiment, the ridges, fins or bars 210 comprise the same thickness d1 in x-direction and in y-direction. The carrier may be cleaned to remove unnecessary organic deposits. For example, the carrier may be cleaned with an O2 plasma. - In
step 150, a metal pattern is formed. In one embodiment the metal pattern or metal layer is formed by galvanic plating. The carrier is immersed in a metal bath and the metal pattern (metal blocks) are electro plated from and over the seed layer between the photoresist ridges, fins and bars. For example, the carrier is immersed in a copper (Cu) bath. The metal thickness is adjusted by leaving the carrier a predetermined time in the metal bath. For example, the metal thickness of the copper blocks may be about 20 μm to about 50 μm or about 20 μm to about 100 μm. The metal blocks may be thicker than the substrate of the components. In one embodiment the metal is thicker than the substrate when the metal block is not only configured to be an electrical contact but also configured to be a heat-sink. - An advantage of the electroplating process is that a thick metal pattern can be formed in a comparably short period of time. A further advantage is that the electroplating process provides void free metal blocks and void free interface to the component carrier.
-
FIG. 3a shows a detail of a top view of an embodiment of a metal pattern or metal layer (e.g., copper) on the backside of the carrier. The metal blocks 320 are spaced apart from each other by the resist ridges, bars orfins 310.FIG. 3b shows a detail of a cross-sectional view of the metal pattern on the backside of the carrier. The resist ridges, fins or bars 310 are placed between the metal blocks 320 over asubstrate 300. A seed layer and/or under-layer may be disposed between thesubstrate 300 and the resist bars/ 310, 320.metal blocks - In an embodiment the metal pattern is formed by other fast depositing processes. For example, the metal pattern may be formed by a screen printing process applying an inkjet printer or stencil printing process.
- In
step 155, the remaining photoresist layer is removed. For example, the photoresist frame or the photoresist ridges, fins or bars are removed. The photoresist is removed by organic liquid media. - In
step 160, the support carrier and the carrier are placed on a dicing foil. Then the support carrier is removed from the carrier. Instep 165, the components are separated, singulated or cut from the carrier. In one embodiment the carrier is singulated using a dicing laser. In one embodiment the carrier is singulated applying a plasma etch using the metal blocks as hard mask. Alternatively the carrier is singulated using a dicing saw. An embodiment of a detail of acomponent 410 with abackside metal 420 is shown inFIG. 4 .FIG. 4 shows a distance d of a rim orgap 430 between the circumference of thecomponent 410 and the circumference of thebackside metal block 420. In one embodiment it is advantages that the distance d2 is as small as possible, e.g., between about 5 μm and about 0 μm. - In
step 170, the separated individual components are flipped and assembled on a component carrier. The component carrier may be a workpiece, a substrate, a wafer, or a printed circuit board (PCB). In one embodiment the component carrier is a leadframe comprising a metal such as copper (Cu) or a copper alloy, nickel (Ni) or nickel alloy, silver (Ag) or silver alloys, or a combination thereof. - The component is attached to the component carrier at the component placement area. For example, the metal layer or metal block on the backside of the component is attached to the top surface of the component carrier. In one embodiment the metal layer is bonded to the top surface of the component carrier using a soldering, eutectic bonding or an epoxy bonding. Alternatively, the second main surface is bonded or glued to the top surface of the carrier using an adhesive tape, a solder paste or a solder. In one embodiment the connection between the component and the component carrier is an electrical connection. Alternatively, the connection is an insulating barrier.
- In
step 175, the component is bonded to the component carrier. For example, component contacts or component contact pads disposed on a top surface or first main surface of the component are bonded to component carrier contacts or component carrier contact pads of the component carrier. The contacts of the component are wire bonded, ball bonded, clip bonded or otherwise bonded to the contacts of the component carrier. The wires or conductive clips comprise a metal such as aluminum (Al), copper (Cu), silver (Ag) or gold (Au). - For example, a first component contact disposed on the first main surface of the component is electrically connected to a first component carrier contact. The component may further comprise a second component contact and/or a third component contact on the first main surface. Alternatively, the component may have other contact pad arrangements on its first main surfaces.
- At
step 180, the component is encapsulated with a molding compound. In one embodiment the encapsulation material may be a molding compound. The molding compound may comprise a thermoset material or a thermoplastic material. The molding compound may comprise a coarse grained material. In one embodiment the molding compound may be applied to encapsulate the component and at least portions of the component carrier. Alternatively, the encapsulation material may be a laminate material such as a prepreg material. - Optionally, when several of components are placed on the component carrier, the encapsulated component/component carrier may be diced into packaged electric components each comprising a component. For example, the individual packaged electric components are singulated using a dicing saw.
-
FIG. 5a shows a packaged electric component comprising acomponent 500 having a thickness d3 and ametal block 540 having a thickness d4, wherein d3 is substantially the same as d4. The metal block (e.g., copper) 540 may be soldered to the component carrier (e.g., lead frame) 590. One or morecomponent contact pads 512 of thecomponent 500 are connected via wires orconductive clips 514 to one or more componentcarrier contact pads 592 of thecomponent carrier 590. -
FIG. 5b shows a packaged electric component comprising acomponent 500 having a thickness d5 and ametal block 540 having a thickness d6, wherein d6 is substantially larger than d5. Themetal block 540 may comprise a heat sink. The metal block (e.g., copper) 540 may be soldered to the component carrier (e.g., lead frame) 590. One or morecomponent contact pads 512 of thecomponent 500 are connected via wires orconductive clips 514 to one or more componentcarrier contact pads 592 of thecomponent carrier 590. -
FIG. 6a shows the backsidemetal pattern arrangement 600 in a flipped position. Awafer 610 is glued or connected to aglass carrier 620. Thewafer 610 is connected to theglass carrier 620 on its front side. In this embodiment an alignment mark is arranged on its backside of thewafer 610. A seed layer or a seed layer together with an under-layer 630 is disposed directly adjacent to thewafer 610. The seed layer (together with the under-layer) 630 may comprise a metal layer stack. Theseed layer 630 may cover the entire backside of thewafer 610. A metal pattern 640 (e.g., copper) is arranged over the seed layer/under-layer on the backside of thewafer 610. The wafer (e.g., substrate of the wafer) 610 comprises a thickness d7 and themetal pattern 640 comprises a thickness d8. The thickness d8 is larger than the thickness d7. Themetal pattern 640 is structured by a resistpattern 650. -
FIG. 6b shows the backsidemetal pattern arrangement 600 after it is placed on adicing foil 660. The resistpattern 650 and theglass carrier 620 have been removed.FIG. 6b shows the backsidemetal pattern arrangement 600 wherein the metal blocks 640 are separated by spaces orair gaps 670. The spaces orair gaps 670 are replacing the removed resistpattern 650. AsFIG. 6b shows thewafer 610 is cut with acutting tool 680 in and along the spaces orair gaps 670. Thecutting tool 680 cuts through thewafer 610 and the under-layer/seed layer 630 but not through the metal pattern/blocks 640. Thecutting tool 680 may be a dicing laser. - Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.
- Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/660,150 US20220246475A1 (en) | 2012-07-05 | 2022-04-21 | Component and Method of Manufacturing a Component Using an Ultrathin Carrier |
| US19/020,532 US20250157857A1 (en) | 2012-07-05 | 2025-01-14 | Component and method of manufacturing a component using an ultrathin carrier |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/542,655 US10186458B2 (en) | 2012-07-05 | 2012-07-05 | Component and method of manufacturing a component using an ultrathin carrier |
| US16/248,255 US11367654B2 (en) | 2012-07-05 | 2019-01-15 | Component and method of manufacturing a component using an ultrathin carrier |
| US17/660,150 US20220246475A1 (en) | 2012-07-05 | 2022-04-21 | Component and Method of Manufacturing a Component Using an Ultrathin Carrier |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/248,255 Continuation US11367654B2 (en) | 2012-07-05 | 2019-01-15 | Component and method of manufacturing a component using an ultrathin carrier |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/020,532 Division US20250157857A1 (en) | 2012-07-05 | 2025-01-14 | Component and method of manufacturing a component using an ultrathin carrier |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20220246475A1 true US20220246475A1 (en) | 2022-08-04 |
Family
ID=49780794
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/542,655 Active 2034-11-04 US10186458B2 (en) | 2012-07-05 | 2012-07-05 | Component and method of manufacturing a component using an ultrathin carrier |
| US16/248,255 Active 2032-11-12 US11367654B2 (en) | 2012-07-05 | 2019-01-15 | Component and method of manufacturing a component using an ultrathin carrier |
| US17/660,150 Pending US20220246475A1 (en) | 2012-07-05 | 2022-04-21 | Component and Method of Manufacturing a Component Using an Ultrathin Carrier |
| US19/020,532 Pending US20250157857A1 (en) | 2012-07-05 | 2025-01-14 | Component and method of manufacturing a component using an ultrathin carrier |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/542,655 Active 2034-11-04 US10186458B2 (en) | 2012-07-05 | 2012-07-05 | Component and method of manufacturing a component using an ultrathin carrier |
| US16/248,255 Active 2032-11-12 US11367654B2 (en) | 2012-07-05 | 2019-01-15 | Component and method of manufacturing a component using an ultrathin carrier |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/020,532 Pending US20250157857A1 (en) | 2012-07-05 | 2025-01-14 | Component and method of manufacturing a component using an ultrathin carrier |
Country Status (3)
| Country | Link |
|---|---|
| US (4) | US10186458B2 (en) |
| CN (1) | CN103531536A (en) |
| DE (1) | DE102013106994A1 (en) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10186458B2 (en) | 2012-07-05 | 2019-01-22 | Infineon Technologies Ag | Component and method of manufacturing a component using an ultrathin carrier |
| US9368436B2 (en) * | 2014-08-04 | 2016-06-14 | Infineon Technologies Ag | Source down semiconductor devices and methods of formation thereof |
| US10032670B2 (en) | 2016-06-14 | 2018-07-24 | Infineon Technologies Ag | Plasma dicing of silicon carbide |
| US11114343B2 (en) * | 2019-01-25 | 2021-09-07 | Semiconductor Components Industries, Llc | Partial backside metal removal singulation system and related methods |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070284715A1 (en) * | 2006-06-07 | 2007-12-13 | Advanced Semiconductor Engineering, Inc. | System-in-package device |
| US20110026232A1 (en) * | 2009-07-30 | 2011-02-03 | Megica Corporation | System-in packages |
| US10186458B2 (en) * | 2012-07-05 | 2019-01-22 | Infineon Technologies Ag | Component and method of manufacturing a component using an ultrathin carrier |
Family Cites Families (69)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2666788B2 (en) * | 1995-10-19 | 1997-10-22 | 日本電気株式会社 | Manufacturing method of chip size semiconductor device |
| DE19980448D2 (en) * | 1998-03-14 | 2004-12-09 | Andreas Jakob | Method and device for treating wafers with components when thinning the wafer and when separating the components |
| WO2001084640A1 (en) * | 2000-04-26 | 2001-11-08 | Osram Opto Semiconductors Gmbh | Gan-based light-emitting-diode chip and a method for producing a luminescent diode component |
| US6303978B1 (en) | 2000-07-27 | 2001-10-16 | Motorola, Inc. | Optical semiconductor component and method of manufacture |
| US6908784B1 (en) * | 2002-03-06 | 2005-06-21 | Micron Technology, Inc. | Method for fabricating encapsulated semiconductor components |
| US8294172B2 (en) * | 2002-04-09 | 2012-10-23 | Lg Electronics Inc. | Method of fabricating vertical devices using a metal support film |
| US6808960B2 (en) * | 2002-10-25 | 2004-10-26 | Omni Vision International Holding Ltd | Method for making and packaging image sensor die using protective coating |
| TWI241030B (en) | 2003-09-19 | 2005-10-01 | Tinggi Technologies Pte Ltd | Fabrication of conductive metal layer on semiconductor devices |
| US7008861B2 (en) * | 2003-12-11 | 2006-03-07 | Cree, Inc. | Semiconductor substrate assemblies and methods for preparing and dicing the same |
| US20050151268A1 (en) * | 2004-01-08 | 2005-07-14 | Boyd William D. | Wafer-level assembly method for chip-size devices having flipped chips |
| US7154186B2 (en) * | 2004-03-18 | 2006-12-26 | Fairchild Semiconductor Corporation | Multi-flip chip on lead frame on over molded IC package and method of assembly |
| US7202141B2 (en) * | 2004-03-29 | 2007-04-10 | J.P. Sercel Associates, Inc. | Method of separating layers of material |
| WO2006035321A2 (en) * | 2004-05-06 | 2006-04-06 | United Test And Assembly Center, Ltd. | Structurally-enhanced integrated circuit package and method of manufacture |
| US8728937B2 (en) * | 2004-07-30 | 2014-05-20 | Osram Opto Semiconductors Gmbh | Method for producing semiconductor chips using thin film technology |
| JP5305655B2 (en) * | 2004-07-30 | 2013-10-02 | オスラム オプト セミコンダクターズ ゲゼルシャフト ミット ベシュレンクテル ハフツング | Manufacturing method of semiconductor chip by thin film technology and thin film semiconductor chip |
| US8318519B2 (en) * | 2005-01-11 | 2012-11-27 | SemiLEDs Optoelectronics Co., Ltd. | Method for handling a semiconductor wafer assembly |
| JP4338650B2 (en) * | 2005-01-12 | 2009-10-07 | パナソニック株式会社 | Manufacturing method of semiconductor chip |
| KR101158158B1 (en) * | 2005-01-24 | 2012-06-19 | 파나소닉 주식회사 | Manufacturing method for semiconductor chips, and semiconductor chip |
| JP4275096B2 (en) * | 2005-04-14 | 2009-06-10 | パナソニック株式会社 | Manufacturing method of semiconductor chip |
| JP4288252B2 (en) * | 2005-04-19 | 2009-07-01 | パナソニック株式会社 | Manufacturing method of semiconductor chip |
| KR101458143B1 (en) * | 2006-03-01 | 2014-11-05 | 씬 머티리얼즈 아게 | Method for processing, in particular, thin rear sides of a wafer, wafer-carrier arrangement and method for producing said type of wafer-carrier arrangement |
| JP5165207B2 (en) * | 2006-03-29 | 2013-03-21 | オンセミコンダクター・トレーディング・リミテッド | Manufacturing method of semiconductor device |
| US8022552B2 (en) * | 2006-06-27 | 2011-09-20 | Megica Corporation | Integrated circuit and method for fabricating the same |
| US8421227B2 (en) * | 2006-06-28 | 2013-04-16 | Megica Corporation | Semiconductor chip structure |
| US7435664B2 (en) | 2006-06-30 | 2008-10-14 | Intel Corporation | Wafer-level bonding for mechanically reinforced ultra-thin die |
| JP5023614B2 (en) * | 2006-08-24 | 2012-09-12 | パナソニック株式会社 | Semiconductor chip manufacturing method and semiconductor wafer processing method |
| CN100552993C (en) | 2006-09-22 | 2009-10-21 | 亿光电子工业股份有限公司 | High heat conduction LED packaging structure |
| JP4544231B2 (en) * | 2006-10-06 | 2010-09-15 | パナソニック株式会社 | Manufacturing method of semiconductor chip |
| US7655527B2 (en) * | 2006-11-07 | 2010-02-02 | Infineon Technologies Austria Ag | Semiconductor element and process of manufacturing semiconductor element |
| US7841075B2 (en) * | 2007-06-19 | 2010-11-30 | E. I. Du Pont De Nemours And Company | Methods for integration of thin-film capacitors into the build-up layers of a PWB |
| DE102007030129A1 (en) * | 2007-06-29 | 2009-01-02 | Osram Opto Semiconductors Gmbh | Method for producing a plurality of optoelectronic components and optoelectronic component |
| US8859396B2 (en) * | 2007-08-07 | 2014-10-14 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8585915B2 (en) * | 2007-10-29 | 2013-11-19 | Micron Technology, Inc. | Methods for fabricating sub-resolution alignment marks on semiconductor structures |
| JP4539773B2 (en) * | 2008-03-07 | 2010-09-08 | 株式会社デンソー | Semiconductor device and manufacturing method thereof |
| US8375577B2 (en) * | 2008-06-04 | 2013-02-19 | National Semiconductor Corporation | Method of making foil based semiconductor package |
| KR100993342B1 (en) * | 2008-09-03 | 2010-11-10 | 삼성전기주식회사 | Printed circuit board and manufacturing method thereof |
| SG162633A1 (en) * | 2008-12-22 | 2010-07-29 | Helios Applied Systems Pte Ltd | Integrated system for manufacture of sub-micron 3d structures using 2-d photon lithography and nanoimprinting and process thereof |
| US8202786B2 (en) * | 2010-07-15 | 2012-06-19 | Infineon Technologies Austria Ag | Method for manufacturing semiconductor devices having a glass substrate |
| US8865522B2 (en) * | 2010-07-15 | 2014-10-21 | Infineon Technologies Austria Ag | Method for manufacturing semiconductor devices having a glass substrate |
| JP5675504B2 (en) * | 2010-08-06 | 2015-02-25 | ルネサスエレクトロニクス株式会社 | Semiconductor device, electronic device, and manufacturing method of semiconductor device |
| US8389334B2 (en) * | 2010-08-17 | 2013-03-05 | National Semiconductor Corporation | Foil-based method for packaging intergrated circuits |
| US8580100B2 (en) * | 2011-02-24 | 2013-11-12 | Massachusetts Institute Of Technology | Metal deposition using seed layers |
| US20120288698A1 (en) * | 2011-03-23 | 2012-11-15 | Advanced Diamond Technology, Inc | Method of fabrication, device structure and submount comprising diamond on metal substrate for thermal dissipation |
| US20120273935A1 (en) * | 2011-04-29 | 2012-11-01 | Stefan Martens | Semiconductor Device and Method of Making a Semiconductor Device |
| JP5888995B2 (en) * | 2012-01-16 | 2016-03-22 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
| US8816495B2 (en) * | 2012-02-16 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structures and formation methods of packages with heat sinks |
| US8803302B2 (en) * | 2012-05-31 | 2014-08-12 | Freescale Semiconductor, Inc. | System, method and apparatus for leadless surface mounted semiconductor package |
| US9034733B2 (en) * | 2012-08-20 | 2015-05-19 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8664089B1 (en) * | 2012-08-20 | 2014-03-04 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8987057B2 (en) * | 2012-10-01 | 2015-03-24 | Nxp B.V. | Encapsulated wafer-level chip scale (WLSCP) pedestal packaging |
| US9245804B2 (en) * | 2012-10-23 | 2016-01-26 | Nxp B.V. | Using a double-cut for mechanical protection of a wafer-level chip scale package (WLCSP) |
| US20140110826A1 (en) * | 2012-10-23 | 2014-04-24 | Nxp B.V. | Backside protection for a wafer-level chip scale package (wlcsp) |
| US8946894B2 (en) * | 2013-02-18 | 2015-02-03 | Triquint Semiconductor, Inc. | Package for high-power semiconductor devices |
| US9548247B2 (en) * | 2013-07-22 | 2017-01-17 | Infineon Technologies Austria Ag | Methods for producing semiconductor devices |
| CN103489792B (en) * | 2013-08-06 | 2016-02-03 | 江苏长电科技股份有限公司 | First be honored as a queen and lose three-dimensional systematic flip chip encapsulation structure and process |
| US9293409B2 (en) * | 2013-09-11 | 2016-03-22 | Infineon Technologies Ag | Method for manufacturing a semiconductor device, and semiconductor device |
| US8906745B1 (en) * | 2013-09-12 | 2014-12-09 | Micro Processing Technology, Inc. | Method using fluid pressure to remove back metal from semiconductor wafer scribe streets |
| EP2950338B1 (en) * | 2014-05-28 | 2019-04-24 | ams AG | Dicing method for wafer-level packaging |
| US9472458B2 (en) * | 2014-06-04 | 2016-10-18 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| CN105280567B (en) * | 2014-06-19 | 2018-12-28 | 株式会社吉帝伟士 | Semiconductor package assembly and a manufacturing method thereof |
| US9349670B2 (en) * | 2014-08-04 | 2016-05-24 | Micron Technology, Inc. | Semiconductor die assemblies with heat sink and associated systems and methods |
| US9385041B2 (en) * | 2014-08-26 | 2016-07-05 | Semiconductor Components Industries, Llc | Method for insulating singulated electronic die |
| CN109637934B (en) * | 2014-10-11 | 2023-12-22 | 意法半导体有限公司 | Electronic devices and methods of manufacturing electronic devices |
| US9673096B2 (en) * | 2014-11-14 | 2017-06-06 | Infineon Technologies Ag | Method for processing a semiconductor substrate and a method for processing a semiconductor wafer |
| US9466585B1 (en) * | 2015-03-21 | 2016-10-11 | Nxp B.V. | Reducing defects in wafer level chip scale package (WLCSP) devices |
| KR101843621B1 (en) * | 2015-12-04 | 2018-03-29 | 앰코테크놀로지코리아(주) | Method for fabricating semiconductor package and semiconductor package using the same |
| US10672664B2 (en) * | 2016-03-01 | 2020-06-02 | Infineon Technologies Ag | Composite wafer, semiconductor device, electronic component and method of manufacturing a semiconductor device |
| US10373869B2 (en) * | 2017-05-24 | 2019-08-06 | Semiconductor Components Industries, Llc | Method of separating a back layer on a substrate using exposure to reduced temperature and related apparatus |
| DE102018101710A1 (en) * | 2018-01-25 | 2019-07-25 | Osram Opto Semiconductors Gmbh | OPTOELECTRONIC COMPONENT AND METHOD FOR PRODUCING AN OPTOELECTRONIC COMPONENT |
-
2012
- 2012-07-05 US US13/542,655 patent/US10186458B2/en active Active
-
2013
- 2013-07-03 DE DE102013106994.0A patent/DE102013106994A1/en not_active Withdrawn
- 2013-07-05 CN CN201310280719.0A patent/CN103531536A/en active Pending
-
2019
- 2019-01-15 US US16/248,255 patent/US11367654B2/en active Active
-
2022
- 2022-04-21 US US17/660,150 patent/US20220246475A1/en active Pending
-
2025
- 2025-01-14 US US19/020,532 patent/US20250157857A1/en active Pending
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070284715A1 (en) * | 2006-06-07 | 2007-12-13 | Advanced Semiconductor Engineering, Inc. | System-in-package device |
| US20110026232A1 (en) * | 2009-07-30 | 2011-02-03 | Megica Corporation | System-in packages |
| US10186458B2 (en) * | 2012-07-05 | 2019-01-22 | Infineon Technologies Ag | Component and method of manufacturing a component using an ultrathin carrier |
| US11367654B2 (en) * | 2012-07-05 | 2022-06-21 | Infineon Technologies Ag | Component and method of manufacturing a component using an ultrathin carrier |
Also Published As
| Publication number | Publication date |
|---|---|
| US11367654B2 (en) | 2022-06-21 |
| US20250157857A1 (en) | 2025-05-15 |
| US20140008805A1 (en) | 2014-01-09 |
| DE102013106994A1 (en) | 2014-01-09 |
| US10186458B2 (en) | 2019-01-22 |
| CN103531536A (en) | 2014-01-22 |
| US20190148233A1 (en) | 2019-05-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20250157857A1 (en) | Component and method of manufacturing a component using an ultrathin carrier | |
| US6316287B1 (en) | Chip scale surface mount packages for semiconductor device and process of fabricating the same | |
| US9054063B2 (en) | High power single-die semiconductor package | |
| US6562647B2 (en) | Chip scale surface mount package for semiconductor device and process of fabricating the same | |
| CN103383921B (en) | Semiconductor package part and forming method thereof | |
| US8642389B2 (en) | Method of manufacturing a semiconductor device | |
| CN101221915B (en) | Wafer-level chip-scale packaging of power MOSFETs | |
| TW201705409A (en) | Semiconductor device and method of encapsulating semiconductor die | |
| CN1288255A (en) | Semiconductor device chip scale surface assembling and packaging, and mfg. method therefor | |
| CN101465301A (en) | Wafer level chip scale packaging | |
| US20150364376A1 (en) | Semiconductor device and manufacturing method thereof | |
| US9520380B2 (en) | Wafer process for molded chip scale package (MCSP) with thick backside metallization | |
| US9362216B2 (en) | Conductive pads and methods of formation thereof | |
| US20130134589A1 (en) | Chip-package and a method for forming a chip-package | |
| US11721654B2 (en) | Ultra-thin multichip power devices | |
| US20140306327A1 (en) | Semiconductor device and method of manufacturing thereof | |
| US20140319689A1 (en) | Contact Pads with Sidewall Spacers and Method of Making Contact Pads with Sidewall Spacers | |
| US10916485B2 (en) | Molded wafer level packaging | |
| CN111146145B (en) | Enhanced semiconductor die and related methods | |
| US9123764B2 (en) | Method of manufacturing a component comprising cutting a carrier | |
| CN114765162A (en) | Semiconductor device with tapered metal coated sidewalls | |
| HK1117646B (en) | Power mosfet wafer level chip-scale package |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION COUNTED, NOT YET MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION COUNTED, NOT YET MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION COUNTED, NOT YET MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |