[go: up one dir, main page]

US20220068705A1 - Method of manufacturing trench type semiconductor device - Google Patents

Method of manufacturing trench type semiconductor device Download PDF

Info

Publication number
US20220068705A1
US20220068705A1 US17/093,586 US202017093586A US2022068705A1 US 20220068705 A1 US20220068705 A1 US 20220068705A1 US 202017093586 A US202017093586 A US 202017093586A US 2022068705 A1 US2022068705 A1 US 2022068705A1
Authority
US
United States
Prior art keywords
layer
oxide layer
trench
gate
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US17/093,586
Other versions
US11264269B1 (en
Inventor
Jau-Yan Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Power Electronics Corp USA
Original Assignee
Advanced Power Electronics Corp USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Power Electronics Corp USA filed Critical Advanced Power Electronics Corp USA
Assigned to ADVANCED POWER ELECTRONICS CORP. reassignment ADVANCED POWER ELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, JAU-YAN
Application granted granted Critical
Publication of US11264269B1 publication Critical patent/US11264269B1/en
Publication of US20220068705A1 publication Critical patent/US20220068705A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/64Double-diffused metal-oxide semiconductor [DMOS] FETs
    • H10D30/66Vertical DMOS [VDMOS] FETs
    • H10D30/668Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
    • H10W10/014
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76205Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
    • H01L29/4236
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/028Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
    • H10D30/0291Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
    • H10D30/0297Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/111Field plates
    • H10D64/117Recessed field plates, e.g. trench field plates or buried field plates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/311Gate electrodes for field-effect devices
    • H10D64/411Gate electrodes for field-effect devices for FETs
    • H10D64/511Gate electrodes for field-effect devices for FETs for IGFETs
    • H10D64/512Disposition of the gate electrodes, e.g. buried gates
    • H10D64/513Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/311Gate electrodes for field-effect devices
    • H10D64/411Gate electrodes for field-effect devices for FETs
    • H10D64/511Gate electrodes for field-effect devices for FETs for IGFETs
    • H10D64/517Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
    • H10D64/518Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
    • H10W10/0121
    • H10W10/13
    • H10W10/17
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/393Body regions of DMOS transistors or IGBTs 

Definitions

  • the present disclosure generally relates to a method of manufacturing a semiconductor device. More particularly, the present disclosure relates to a method of manufacturing a trench type semiconductor device.
  • the power metal oxide semiconductor field effect transistor also referred to as power transistor
  • the power transistor has very low on-state resistance and has the advantage of very fast switching speed, so that the power transistor has become the mainstream of power components.
  • the power transistors can be classified according to the current flowing path thereof.
  • the current flowing path in parallel on the surface of the element is called the horizontal type, and the current flowing path vertically is called the vertical type.
  • the drain of the vertical power transistor is located at the bottom thereof, so that the resistance per unit area of the chip can be reduced.
  • a trench-type gate power transistor can effectively reduce on-state resistance and therefore becomes the mainstream of high-frequency and low-voltage power components.
  • the reductions of the on-state resistance and gate capacitance are effectively to improve the response speed of the power components so as to improve product quality thereof.
  • One objective of the embodiments of the present invention is to provide a method of manufacturing a trench type semiconductor device able to reduce the input capacitance and the reverse transfer capacitance of the semiconductor device and increase the output capacitance of the semiconductor device so as to improve the gate capacitance characteristics and the gate response speed of the semiconductor device.
  • the embodiments of the present invention provides a method of manufacturing a trench type semiconductor device including the following steps. First, an epitaxial layer is formed on a substrate, then a trench is formed in the epitaxial layer, and a gate structure is formed in the trench.
  • the gate structure includes an upper gate and a lower gate, and an intermediate insulating portion, and the intermediate insulating portion is located in the upper gate.
  • the method of manufacturing a trench type semiconductor device further includes a step of depositing a first oxide layer in the trench and a step of depositing a first polysilicon layer on the first oxide layer and in the trench.
  • a thickness of the first oxide layer is about 5000 angstroms ( ⁇ ) to 10000 angstroms, and a thickness of the first polysilicon layer is about 6000 angstroms to 10000 angstroms and fills up the trench.
  • the method of manufacturing a trench type semiconductor device further includes a step of etching back the first polysilicon layer until lower than an upper surface of the first oxide layer about 1.5 microns to 2 microns.
  • the method of manufacturing a trench type semiconductor device further includes a step of oxidizing a surface of the first polysilicon layer to form a second oxide layer, and a step of enclosing the lower gate by the second oxide layer and the first oxide layer.
  • the method of manufacturing a trench type semiconductor device further includes a step of depositing a silicon nitride layer in the trench, a step of etching back the silicon nitride layer to form the intermediate insulating portion, and a step of etching back the first oxide layer to remove a portion of the first oxide layer to form a first dielectric layer and expose a partial surface of the epitaxial layer, and the first dielectric layer and the second oxide layer enclose the lower gate.
  • the method of manufacturing a trench type semiconductor device further includes a step of oxidizing the partial surface of the epitaxial layer to form a gate oxide layer.
  • the method of manufacturing a trench type semiconductor device further includes a step of depositing a second polysilicon layer to fill up the trench, and a step of etching back the second polysilicon layer until lower than an upper surface of the gate oxide layer about 200 angstroms to 500 angstroms.
  • the method of manufacturing a trench type semiconductor device further includes a step of implanting ions into the epitaxial layer and driving in the ions by heating, and a step of utilizing a source mask to define a source region.
  • the method of manufacturing a trench type semiconductor device further includes a step of forming a second dielectric layer on the gate oxide layer, a step of etching the second dielectric layer and the gate oxide layer with a contact mask to form a plurality of openings, and a step of depositing a metal layer on the second dielectric layer and in the openings.
  • the method of manufacturing a trench type semiconductor device can produce a power transistor, the volume of the upper gate is effectively reduced by the intermediate insulating portion, the upper gate is accurately formed between the intermediate insulating portion and the gate oxide layer, and the first dielectric layer and the second oxide layer are simultaneously utilized to enclose the lower gate. Therefore, the drain-source breakdown voltage (BVDSS) is effectively increased, the input capacitance (Ciss) and the reverse transfer capacitance (Crss) are reduced and the output capacitance (Coss) is increased to improve the gate capacitance characteristics, and increase the gate response speed.
  • BVDSS drain-source breakdown voltage
  • FIGS. 1 to 8 are partial cross-sectional side structural views of a trench type semiconductor device in a manufacturing process according to an embodiment of the present invention.
  • FIGS. 1 to 8 are partial cross-sectional side structural views of a trench type semiconductor device in a manufacturing process according to an embodiment of the present invention. Referring to FIGS. 1 to 8 , a method of manufacturing a trench type semiconductor device is illustrated. First, referring to FIG. 1 , an epitaxial layer 120 is formed on a substrate 110 , and a trench 122 is formed in the epitaxial layer 120 .
  • the substrate 110 is an N-type semiconductor substrate or P-type semiconductor substrate.
  • the N-type conductive impurities are pentavalent impurities, such as phosphorus or arsenic
  • the P-type conductive impurities are trivalent impurities, such as boron, aluminum, or gallium.
  • the epitaxial layer 120 has the same conductivity type as the substrate 110 , and the doping concentration of the epitaxial layer 120 is generally lower than that of the substrate 110 .
  • the substrate 110 has a high concentration of N-type doping
  • the epitaxial layer 120 may have a low concentration of N-type doping.
  • the width of the trench 122 is about 1 to 2 microns, and the depth of the trench 122 is about 5 to 7 microns.
  • a first oxide layer 130 is deposited in the trench 122 , and then a first polysilicon layer 140 is deposited on the first oxide layer 130 and in the trench 122 .
  • the thickness of the first oxide layer 130 is about 5000 angstroms ( ⁇ ) to 10000 angstroms
  • the thickness of the first polysilicon layer 140 is about 6000 angstroms to 10000 angstroms and fills up the trench 122 .
  • the first polysilicon layer 140 is etched back to reduce the first polysilicon layer 140 until the upper surface of the first polysilicon layer 140 is lower than the upper surface of the first oxide layer 130 . Afterwards, the surface of the first polysilicon layer 140 is oxidized to form a second oxide layer 144 , and the second oxide layer 144 and the first oxide layer 130 fully enclose the lower gate 142 , so that the lower gate 142 is sealed in the first oxide layer 130 and the second oxide layer 144 .
  • the first polysilicon layer 140 is etched back to reduce the first polysilicon layer 140 until the upper surface of the first polysilicon layer 140 is lower than the upper surface of the first oxide layer 130 about 1.5 microns to 2 microns, and the thickness of the second oxide layer 144 is about 100 angstroms to 200 angstroms.
  • a silicon nitride layer 150 is deposited in the trench 122 .
  • the silicon nitride layer 150 is etched back to form an intermediate insulating portion 152
  • the first oxide layer 130 is etched back to remove a portion of the first oxide layer 130 so as to form a first dielectric layer 132 and expose a partial surface of the epitaxial layer 120
  • the first dielectric layer 132 and the second oxide layer 144 enclose the lower gate 142 .
  • the thickness of the silicon nitride layer 150 is about 3000 angstroms to 8000 angstroms, and the upper surface of the intermediate insulating portion 152 is lower than the upper surface of the epitaxial layer 120 about 200 angstroms to 500 angstroms after the the silicon nitride layer 150 is etched back.
  • the first oxide layer 130 is etched back to form the first dielectric layer 132 and the upper surface thereof is lower than the upper surface of the epitaxial layer 120 about 1.0 to 1.5 microns.
  • the method of manufacturing a trench type semiconductor device further includes the following steps.
  • the exposed surface of the epitaxial layer 120 is oxidized to form a gate oxide layer 160 .
  • a second polysilicon layer 170 is deposited to fill up the trench 122 .
  • the thickness of the gate oxide layer 160 is about 500 angstroms to 1000 angstroms.
  • the thickness of the second polysilicon layer 170 is about 3000 angstroms to 5000 angstroms to fill up the space of the trench 122 .
  • the second polysilicon layer 170 is subsequently etched back until lower than the upper surface of the gate oxide layer 160 about 200 angstroms to 500 angstroms.
  • an ion implantation is carried out.
  • the ions are implanted into the epitaxial layer 120 around the gate structure 210 and the ions are further deeply driven in the epitaxial layer 120 by heating.
  • boron and other trivalent elements are utilized to carry out a P-type ion implantation, and then the boron and other trivalent elements are deeply driven in by heating.
  • a source mask is utilized to define a source region.
  • a source mask is utilized to implant ions in the source region 180 and the ions are further driven in by heating, for example, arsenic, phosphorous, antimony and other pentavalent elements are utilized to carry out the N-type ion implantation with the source mask shielded a partial area, and then the ions are deeply driven in by heating.
  • a second dielectric layer 190 is formed on the gate oxide layer 160 and the gate structure 210 , and the second dielectric layer 190 and the gate oxide layer 160 are etched to form the required openings 162 with a contact mask.
  • a metal layer 200 is deposited on the second dielectric layer 190 and in the openings 162 , and the metal circuits are formed by etching with required mask.
  • the second dielectric layer 190 includes a boro-phospho-silicate glass (BPSG) as a dielectric layer and the thickness is about 6000 angstroms to 10000 angstroms.
  • the metal layer 200 is an aluminum metal layer, and the thickness thereof is about 3.0 microns to 5.0 microns.
  • the upper gate 172 of the gate structure 210 is formed between the intermediate insulating portion 152 and the gate oxide layer 160 so that the intermediate insulating portion 152 is located in the upper gate 172 , and the lower gate 142 is enclosed by the first dielectric layer 132 and the second oxide layer 144 .
  • the method of manufacturing a trench type semiconductor device can produce a power transistor, the volume of the upper gate is effectively reduced by the intermediate insulating portion, the upper gate is accurately formed between the intermediate insulating portion and the gate oxide layer, and the first dielectric layer and the second oxide layer are simultaneously utilized to enclose the lower gate. Therefore, the drain-source breakdown voltage (BVDSS) is effectively increased, the input capacitance (Ciss) and the reverse transfer capacitance (Crss) are reduced and the output capacitance (Coss) is increased to improve the gate capacitance characteristics, and increase the gate response speed.
  • BVDSS drain-source breakdown voltage

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A method of manufacturing a trench type semiconductor device includes the following steps. First, an epitaxial layer is formed on a substrate, then a trench is formed in the epitaxial layer, and a gate structure is formed in the trench. The gate structure includes an upper gate and a lower gate, and an intermediate insulating portion, and the intermediate insulating portion is located in the upper gate.

Description

    RELATED APPLICATIONS
  • This application claims priority to Taiwan Application Serial Number 109129904, filed Sep. 1, 2020, which is herein incorporated by reference.
  • TECHNICAL FIELD
  • The present disclosure generally relates to a method of manufacturing a semiconductor device. More particularly, the present disclosure relates to a method of manufacturing a trench type semiconductor device.
  • BACKGROUND
  • The power metal oxide semiconductor field effect transistor (power MOSFET), also referred to as power transistor, is currently widely used in analog circuits and digital circuits. The power transistor has very low on-state resistance and has the advantage of very fast switching speed, so that the power transistor has become the mainstream of power components.
  • The power transistors can be classified according to the current flowing path thereof. The current flowing path in parallel on the surface of the element is called the horizontal type, and the current flowing path vertically is called the vertical type. The drain of the vertical power transistor is located at the bottom thereof, so that the resistance per unit area of the chip can be reduced.
  • In addition, a trench-type gate power transistor can effectively reduce on-state resistance and therefore becomes the mainstream of high-frequency and low-voltage power components. For the power components, the reductions of the on-state resistance and gate capacitance are effectively to improve the response speed of the power components so as to improve product quality thereof.
  • SUMMARY
  • One objective of the embodiments of the present invention is to provide a method of manufacturing a trench type semiconductor device able to reduce the input capacitance and the reverse transfer capacitance of the semiconductor device and increase the output capacitance of the semiconductor device so as to improve the gate capacitance characteristics and the gate response speed of the semiconductor device.
  • To achieve these and other advantages and in accordance with the objective of the embodiments of the present invention, as the embodiment broadly describes herein, the embodiments of the present invention provides a method of manufacturing a trench type semiconductor device including the following steps. First, an epitaxial layer is formed on a substrate, then a trench is formed in the epitaxial layer, and a gate structure is formed in the trench. The gate structure includes an upper gate and a lower gate, and an intermediate insulating portion, and the intermediate insulating portion is located in the upper gate.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of depositing a first oxide layer in the trench and a step of depositing a first polysilicon layer on the first oxide layer and in the trench.
  • In some embodiments, a thickness of the first oxide layer is about 5000 angstroms (Å) to 10000 angstroms, and a thickness of the first polysilicon layer is about 6000 angstroms to 10000 angstroms and fills up the trench.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of etching back the first polysilicon layer until lower than an upper surface of the first oxide layer about 1.5 microns to 2 microns.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of oxidizing a surface of the first polysilicon layer to form a second oxide layer, and a step of enclosing the lower gate by the second oxide layer and the first oxide layer.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of depositing a silicon nitride layer in the trench, a step of etching back the silicon nitride layer to form the intermediate insulating portion, and a step of etching back the first oxide layer to remove a portion of the first oxide layer to form a first dielectric layer and expose a partial surface of the epitaxial layer, and the first dielectric layer and the second oxide layer enclose the lower gate.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of oxidizing the partial surface of the epitaxial layer to form a gate oxide layer.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of depositing a second polysilicon layer to fill up the trench, and a step of etching back the second polysilicon layer until lower than an upper surface of the gate oxide layer about 200 angstroms to 500 angstroms.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of implanting ions into the epitaxial layer and driving in the ions by heating, and a step of utilizing a source mask to define a source region.
  • In some embodiments, the method of manufacturing a trench type semiconductor device further includes a step of forming a second dielectric layer on the gate oxide layer, a step of etching the second dielectric layer and the gate oxide layer with a contact mask to form a plurality of openings, and a step of depositing a metal layer on the second dielectric layer and in the openings.
  • Hence, the method of manufacturing a trench type semiconductor device can produce a power transistor, the volume of the upper gate is effectively reduced by the intermediate insulating portion, the upper gate is accurately formed between the intermediate insulating portion and the gate oxide layer, and the first dielectric layer and the second oxide layer are simultaneously utilized to enclose the lower gate. Therefore, the drain-source breakdown voltage (BVDSS) is effectively increased, the input capacitance (Ciss) and the reverse transfer capacitance (Crss) are reduced and the output capacitance (Coss) is increased to improve the gate capacitance characteristics, and increase the gate response speed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The foregoing aspects and many of the attendant advantages of this invention will be more readily appreciated as the same becomes better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
  • FIGS. 1 to 8 are partial cross-sectional side structural views of a trench type semiconductor device in a manufacturing process according to an embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • The following description is of the best presently contemplated mode of carrying out the present disclosure. This description is not to be taken in a limiting sense but is made merely for the purpose of describing the general principles of the invention. The scope of the invention should be determined by referencing the appended claims.
  • FIGS. 1 to 8 are partial cross-sectional side structural views of a trench type semiconductor device in a manufacturing process according to an embodiment of the present invention. Referring to FIGS. 1 to 8, a method of manufacturing a trench type semiconductor device is illustrated. First, referring to FIG. 1, an epitaxial layer 120 is formed on a substrate 110, and a trench 122 is formed in the epitaxial layer 120. In some embodiments, the substrate 110 is an N-type semiconductor substrate or P-type semiconductor substrate. Taking a silicon substrate as an example, the N-type conductive impurities are pentavalent impurities, such as phosphorus or arsenic, and the P-type conductive impurities are trivalent impurities, such as boron, aluminum, or gallium.
  • In addition, the epitaxial layer 120 has the same conductivity type as the substrate 110, and the doping concentration of the epitaxial layer 120 is generally lower than that of the substrate 110. When the substrate 110 has a high concentration of N-type doping, and the epitaxial layer 120 may have a low concentration of N-type doping.
  • In some embodiments, the width of the trench 122 is about 1 to 2 microns, and the depth of the trench 122 is about 5 to 7 microns.
  • Subsequently, referring to FIG. 2, a first oxide layer 130 is deposited in the trench 122, and then a first polysilicon layer 140 is deposited on the first oxide layer 130 and in the trench 122. In some embodiments, the thickness of the first oxide layer 130 is about 5000 angstroms (Å) to 10000 angstroms, and the thickness of the first polysilicon layer 140 is about 6000 angstroms to 10000 angstroms and fills up the trench 122.
  • Referring to FIG. 3, the first polysilicon layer 140 is etched back to reduce the first polysilicon layer 140 until the upper surface of the first polysilicon layer 140 is lower than the upper surface of the first oxide layer 130. Afterwards, the surface of the first polysilicon layer 140 is oxidized to form a second oxide layer 144, and the second oxide layer 144 and the first oxide layer 130 fully enclose the lower gate 142, so that the lower gate 142 is sealed in the first oxide layer 130 and the second oxide layer 144. In some embodiments, the first polysilicon layer 140 is etched back to reduce the first polysilicon layer 140 until the upper surface of the first polysilicon layer 140 is lower than the upper surface of the first oxide layer 130 about 1.5 microns to 2 microns, and the thickness of the second oxide layer 144 is about 100 angstroms to 200 angstroms.
  • In addition, referring to FIG. 4, a silicon nitride layer 150 is deposited in the trench 122. Referring to FIG. 5, the silicon nitride layer 150 is etched back to form an intermediate insulating portion 152, and the first oxide layer 130 is etched back to remove a portion of the first oxide layer 130 so as to form a first dielectric layer 132 and expose a partial surface of the epitaxial layer 120, and the first dielectric layer 132 and the second oxide layer 144 enclose the lower gate 142.
  • In some embodiments, the thickness of the silicon nitride layer 150 is about 3000 angstroms to 8000 angstroms, and the upper surface of the intermediate insulating portion 152 is lower than the upper surface of the epitaxial layer 120 about 200 angstroms to 500 angstroms after the the silicon nitride layer 150 is etched back. In addition, the first oxide layer 130 is etched back to form the first dielectric layer 132 and the upper surface thereof is lower than the upper surface of the epitaxial layer 120 about 1.0 to 1.5 microns.
  • Referring to FIG. 6, the method of manufacturing a trench type semiconductor device further includes the following steps. The exposed surface of the epitaxial layer 120 is oxidized to form a gate oxide layer 160. Subsequently, a second polysilicon layer 170 is deposited to fill up the trench 122. In some embodiments, the thickness of the gate oxide layer 160 is about 500 angstroms to 1000 angstroms. The thickness of the second polysilicon layer 170 is about 3000 angstroms to 5000 angstroms to fill up the space of the trench 122.
  • Referring to FIG. 7, the second polysilicon layer 170 is subsequently etched back until lower than the upper surface of the gate oxide layer 160 about 200 angstroms to 500 angstroms. In addition, an ion implantation is carried out. The ions are implanted into the epitaxial layer 120 around the gate structure 210 and the ions are further deeply driven in the epitaxial layer 120 by heating. In some embodiments, boron and other trivalent elements are utilized to carry out a P-type ion implantation, and then the boron and other trivalent elements are deeply driven in by heating. Subsequently, a source mask is utilized to define a source region. In some embodiments, a source mask is utilized to implant ions in the source region 180 and the ions are further driven in by heating, for example, arsenic, phosphorous, antimony and other pentavalent elements are utilized to carry out the N-type ion implantation with the source mask shielded a partial area, and then the ions are deeply driven in by heating.
  • Referring to FIG. 8, as illustrated in the drawing, a second dielectric layer 190 is formed on the gate oxide layer 160 and the gate structure 210, and the second dielectric layer 190 and the gate oxide layer 160 are etched to form the required openings 162 with a contact mask. In addition, a metal layer 200 is deposited on the second dielectric layer 190 and in the openings 162, and the metal circuits are formed by etching with required mask. In some embodiments, the second dielectric layer 190 includes a boro-phospho-silicate glass (BPSG) as a dielectric layer and the thickness is about 6000 angstroms to 10000 angstroms. In addition, the metal layer 200 is an aluminum metal layer, and the thickness thereof is about 3.0 microns to 5.0 microns.
  • In some embodiments, the upper gate 172 of the gate structure 210 is formed between the intermediate insulating portion 152 and the gate oxide layer 160 so that the intermediate insulating portion 152 is located in the upper gate 172, and the lower gate 142 is enclosed by the first dielectric layer 132 and the second oxide layer 144.
  • Accordingly, the method of manufacturing a trench type semiconductor device can produce a power transistor, the volume of the upper gate is effectively reduced by the intermediate insulating portion, the upper gate is accurately formed between the intermediate insulating portion and the gate oxide layer, and the first dielectric layer and the second oxide layer are simultaneously utilized to enclose the lower gate. Therefore, the drain-source breakdown voltage (BVDSS) is effectively increased, the input capacitance (Ciss) and the reverse transfer capacitance (Crss) are reduced and the output capacitance (Coss) is increased to improve the gate capacitance characteristics, and increase the gate response speed.
  • As is understood by a person skilled in the art, the foregoing preferred embodiments of the present invention are illustrative of the present invention rather than limiting of the present invention. It is intended that various modifications and similar arrangements be included within the spirit and scope of the appended claims, the scope of which should be accorded the broadest interpretation so as to encompass all such modifications and similar structures.

Claims (8)

1. A method of manufacturing a trench type semiconductor device, comprising:
forming an epitaxial layer on a substrate;
forming a trench in the epitaxial layer;
forming a gate structure in the trench, wherein the gate structure comprises an upper gate, a lower gate and an intermediate insulating portion, and the intermediate insulating portion is located in the upper gate;
depositing a first oxide layer in the trench;
depositing a first polysilicon layer on the first oxide layer and in the trench;
etching back the first polysilicon layer until lower than an upper surface of the first oxide layer;
oxidizing a surface of the first polysilicon layer to form a second oxide layer, and enclosing the lower gate by the second oxide layer and the first oxide layer;
depositing a silicon nitride layer in the trench;
etching back the silicon nitride layer to form the intermediate insulating portion;
etching back the first oxide layer to remove a portion of the first oxide layer to form a first dielectric layer and expose a partial surface of the epitaxial layer, and the first dielectric layer and the second oxide layer enclose the lower gate;
oxidizing the partial surface of the epitaxial layer to form a gate oxide layer;
depositing a second polysilicon layer to fill up the trench; and
etching back the second polysilicon layer to expose the intermediate insulating portion.
2. (canceled)
3. The method of manufacturing a trench type semiconductor device of claim 1, wherein a thickness of the first oxide layer is about 5000 angstroms (Å) to 10000 angstroms, and a thickness of the first polysilicon layer is about 6000 angstroms to 10000 angstroms and fills up the trench.
4. The method of manufacturing a trench type semiconductor device of claim 3, further comprising:
etching back the first polysilicon layer until lower than the upper surface of the first oxide layer about 1.5 microns to 2 microns.
5-7. (canceled)
8. The method of manufacturing a trench type semiconductor device of claim 4, further comprising:
etching back the second polysilicon layer until lower than an upper surface of the gate oxide layer about 200 angstroms to 500 angstroms.
9. The method of manufacturing a trench type semiconductor device of claim 8, further comprising:
implanting ions into the epitaxial layer and driving in the ions by heating; and
utilizing a source mask to define a source region.
10. The method of manufacturing a trench type semiconductor device of claim 9, further comprising:
forming a second dielectric layer on the gate oxide layer;
etching the second dielectric layer and the gate oxide layer with a contact mask to form a plurality of openings; and
depositing a metal layer on the second dielectric layer and in the openings.
US17/093,586 2020-09-01 2020-11-09 Method of manufacturing trench type semiconductor device Active US11264269B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW109129904A TWI754367B (en) 2020-09-01 2020-09-01 Method for manufacturing trench type semiconductor device
TW109129904 2020-09-01

Publications (2)

Publication Number Publication Date
US11264269B1 US11264269B1 (en) 2022-03-01
US20220068705A1 true US20220068705A1 (en) 2022-03-03

Family

ID=80357029

Family Applications (1)

Application Number Title Priority Date Filing Date
US17/093,586 Active US11264269B1 (en) 2020-09-01 2020-11-09 Method of manufacturing trench type semiconductor device

Country Status (2)

Country Link
US (1) US11264269B1 (en)
TW (1) TWI754367B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11557962B2 (en) 2016-02-09 2023-01-17 Faraday Semi, Inc. Chip embedded power converters
US11621230B2 (en) 2019-04-17 2023-04-04 Faraday Semi, Inc. Electrical devices and methods of manufacture
US11652062B2 (en) 2019-02-19 2023-05-16 Faraday Semi, Inc. Chip embedded integrated voltage regulator
US11855534B2 (en) 2020-07-29 2023-12-26 Faraday Semi, Inc. Power converters with bootstrap
US11990839B2 (en) 2022-06-21 2024-05-21 Faraday Semi, Inc. Power converters with large duty cycles

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8247296B2 (en) * 2009-12-09 2012-08-21 Semiconductor Components Industries, Llc Method of forming an insulated gate field effect transistor device having a shield electrode structure
TWI588991B (en) * 2016-03-09 2017-06-21 大中積體電路股份有限公司 Trench power semiconductor device
TWI622124B (en) * 2017-06-30 2018-04-21 帥群微電子股份有限公司 Method for manufacturing trench type power semiconductor device
TWI639232B (en) * 2017-06-30 2018-10-21 帥群微電子股份有限公司 Trench power semiconductor device and manufacturing method thereof
WO2019142722A1 (en) * 2018-01-17 2019-07-25 ローム株式会社 Semiconductor device, and method for manufacturing same
US11251297B2 (en) * 2018-03-01 2022-02-15 Ipower Semiconductor Shielded gate trench MOSFET devices
US10615263B2 (en) * 2018-06-11 2020-04-07 Vanguard International Semiconductor Corporation Semiconductor devices and methods for forming the same
JP7279394B2 (en) * 2019-02-15 2023-05-23 富士電機株式会社 Semiconductor device and method for manufacturing semiconductor device

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11557962B2 (en) 2016-02-09 2023-01-17 Faraday Semi, Inc. Chip embedded power converters
US11996770B2 (en) 2016-02-09 2024-05-28 Faraday Semi, Inc. Chip embedded power converters
US11652062B2 (en) 2019-02-19 2023-05-16 Faraday Semi, Inc. Chip embedded integrated voltage regulator
US11621230B2 (en) 2019-04-17 2023-04-04 Faraday Semi, Inc. Electrical devices and methods of manufacture
US12199046B2 (en) 2019-04-17 2025-01-14 Faraday Semi, Inc. Electrical devices and methods of manufacture
US11855534B2 (en) 2020-07-29 2023-12-26 Faraday Semi, Inc. Power converters with bootstrap
US11990839B2 (en) 2022-06-21 2024-05-21 Faraday Semi, Inc. Power converters with large duty cycles

Also Published As

Publication number Publication date
US11264269B1 (en) 2022-03-01
TWI754367B (en) 2022-02-01
TW202211307A (en) 2022-03-16

Similar Documents

Publication Publication Date Title
US11264269B1 (en) Method of manufacturing trench type semiconductor device
KR101900843B1 (en) Trench power MOSFET with reduced on-resistance
US10861965B2 (en) Power MOSFET with an integrated pseudo-Schottky diode in source contact trench
CN102856182B (en) Manufacture method and the structure of Iusulated gate semiconductor device
US6432775B2 (en) Trench DMOS transistor structure having a low resistance path to a drain contact located on an upper surface
US6670673B2 (en) Semiconductor device and method for manufacturing semiconductor device
TWI475614B (en) Ditch installation structure and manufacturing
US7161208B2 (en) Trench mosfet with field relief feature
US9722071B1 (en) Trench power transistor
US9000516B2 (en) Super-junction device and method of forming the same
KR20120091211A (en) Semoconductor device
CN115939189A (en) A trench gate semiconductor device and its manufacturing method
CN111509044B (en) Semiconductor structures and methods of forming them
US11444167B2 (en) Method of manufacturing trench type semiconductor device
US11502192B2 (en) Monolithic charge coupled field effect rectifier embedded in a charge coupled field effect transistor
CN119317170B (en) Shielded gate trench MOS device and manufacturing method
CN118367010B (en) A low voltage creep P-type trench gate MOS device and manufacturing method
CN221201181U (en) Super junction LDMOS structure
CN116031303B (en) Super junction device, manufacturing method thereof and electronic device
US8072027B2 (en) 3D channel architecture for semiconductor devices
CN114121628B (en) Method for manufacturing trench semiconductor device
CN113659011A (en) Integrated device based on super junction MOSFET and manufacturing method thereof
CN102082097A (en) Trench metal oxide semiconductor field effect transistor, a method for fabricating same and power conversion system
CN114188220B (en) Trench type semiconductor component manufacturing method
TWI751697B (en) Method for manufacturing trench type semiconductor device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

AS Assignment

Owner name: ADVANCED POWER ELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, JAU-YAN;REEL/FRAME:054329/0744

Effective date: 20200817

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 4