US20210327722A1 - Method for producing semiconductor element - Google Patents
Method for producing semiconductor element Download PDFInfo
- Publication number
- US20210327722A1 US20210327722A1 US17/179,533 US202117179533A US2021327722A1 US 20210327722 A1 US20210327722 A1 US 20210327722A1 US 202117179533 A US202117179533 A US 202117179533A US 2021327722 A1 US2021327722 A1 US 2021327722A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal electrode
- electrode layer
- single crystal
- dopant
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/18, H10D48/04 and H10D48/07, with or without impurities, e.g. doping materials
- H01L21/38—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions
- H01L21/385—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
-
- H10P32/14—
-
- H10P32/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/18, H10D48/04 and H10D48/07, with or without impurities, e.g. doping materials
- H01L21/42—Bombardment with radiation
- H01L21/423—Bombardment with radiation with high-energy radiation
- H01L21/425—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/426—Bombardment with radiation with high-energy radiation producing ion implantation using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/18, H10D48/04 and H10D48/07, with or without impurities, e.g. doping materials
- H01L21/46—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428
- H01L21/477—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/60—Schottky-barrier diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D99/00—Subject matter not provided for in other groups of this subclass
-
- H10P30/202—
-
- H10P30/22—
-
- H10P32/17—
-
- H10P95/50—
-
- H10P95/90—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
Definitions
- the present disclosure relates to a method for producing a semiconductor element.
- Power devices are mounted in many types of power converters, such as inverters that are mounted in hybrid vehicles and electric vehicles.
- New wide-gap semiconductor materials such as SiC and GaN have become a focus of research with the goal of realizing low loss power devices and providing power devices with higher voltage resistance and lower loss than the current silicon (Si) types, and their research and development is being actively pursued.
- Gallium oxide due to its physical properties such as a wider band gap than even SiC and GaN, is expected to provide even more excellent device properties such as high voltage resistance and low loss when applied in power devices.
- PTL 1 discloses a method for producing a semiconductor element in which activated annealing is carried out after ion implantation of Mg into a gallium oxide single crystal layer, to form a high-resistance region, and then a metal electrode layer is situated over the high-resistance region.
- the metal electrode layer becomes situated on the surface of a gallium oxide-based single crystal semiconductor layer carrying such damage, and the damage can potentially result in malfunction.
- a method for producing a semiconductor element which includes:
- the precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer, and a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and
- providing the semiconductor element precursor includes:
- doping the dopant by ion implantation of the dopant into at least part of the exposed portion of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- the gallium oxide-based single crystal semiconductor layer has a substrate layer and a drift layer formed on the substrate layer
- the metal electrode layer is formed on the surface of the drift layer
- the dopant is doped into at least part of the exposed portion of the drift layer surface where the metal electrode layer is not layered.
- the thickness of the drift layer is 0.5 ⁇ m to 20.0 ⁇ m.
- the metal electrode layer is a layer comprising one or more metals selected from the group consisting of Ti, Mo, Ni and Pt.
- FIG. 1A is a schematic diagram showing a state where deposition 2 of a metal electrode body layer 20 is being carried out on the surface of a gallium oxide-based single crystal semiconductor layer 10 in the production method according to an embodiment of the disclosure.
- FIG. 1B is a schematic diagram showing a state after deposition 2 of the metal electrode body layer 20 in the production method according to an embodiment of the disclosure.
- FIG. 1C is a schematic diagram showing a state where ion implantation 3 is being carried out on the surface of a gallium oxide-based single crystal semiconductor layer 10 in the production method according to an embodiment of the disclosure.
- FIG. 1D is a schematic diagram showing a state after ion implantation 3 in the production method according to an embodiment of the disclosure.
- FIG. 1E is a schematic diagram showing a state where annealing treatment is being carried out in the production method according to an embodiment of the disclosure.
- FIG. 1F is a schematic diagram showing a semiconductor element 50 produced by the production method according to an embodiment of the disclosure.
- FIG. 2A is a schematic diagram showing a state where ion implantation 3 is being carried out on the surface of a gallium oxide-based single crystal semiconductor layer 10 in a different production method from the embodiment of the disclosure.
- FIG. 2B is a schematic diagram showing a state after ion implantation 3 and after annealing treatment in a different production method from the embodiment of the disclosure.
- FIG. 2C is a schematic diagram showing the state where a metal electrode body layer 20 is deposited on the surface of a gallium oxide-based single crystal semiconductor layer 10 in a different production method from the embodiment of the disclosure.
- FIG. 3 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction immediately after ion implantation and after annealing treatment, for the sample of Example 1.
- D-SIMS dynamic secondary ion mass spectrometry
- FIG. 4 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction of the exposed portion of the sample of Example 1.
- D-SIMS dynamic secondary ion mass spectrometry
- FIG. 5 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction, at a point 25 ⁇ m inward in the in-plane direction from the edge of the metal electrode body layer, for the sample of Example 1.
- D-SIMS dynamic secondary ion mass spectrometry
- the production method of the disclosure is a method for producing a semiconductor element, which includes providing a semiconductor element precursor, the precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer and having a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and annealing treatment of the semiconductor element precursor whereby the dopant is diffused to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, to form a Schottky junction between the gallium oxide-based single crystal semiconductor layer and the metal electrode layer.
- layering direction means the layering direction of the gallium oxide-based single crystal semiconductor layer and the metal electrode layer.
- the semiconductor element produced by the method of the disclosure may also have other layers, such as an another semiconductor layer or metal electrode layer, disposed on the side of the gallium oxide-based single crystal semiconductor layer opposite from the side on which the metal electrode layer 20 is layered.
- the present inventors have found that when ion implantation is carried out in a gallium oxide-based single crystal semiconductor layer for doping of a dopant, and then annealing treatment is carried out at a predetermined temperature, the dopant diffuses throughout the gallium oxide-based single crystal semiconductor layer.
- the present inventors have further found that by providing a semiconductor element precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer, and having a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and subjecting the semiconductor element precursor to annealing treatment at a predetermined temperature, the dopant is diffused to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, thus forming high-resistance regions in that portion.
- the metal electrode layer of the semiconductor element precursor is disposed on the portion of the gallium oxide-based single crystal semiconductor layer that are not doped with the dopant.
- the dopant diffuses to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, forming high-resistance regions in that portion.
- FIGS. 1A to F are schematic diagrams illustrating a production method according to an embodiment of the disclosure.
- a semiconductor element precursor is provided by carrying out the series of steps shown in FIGS. 1A to D, after which the annealing treatment shown in FIG. 1E is carried out to obtain the semiconductor element shown in FIG. 1F .
- the gallium oxide-based single crystal semiconductor layer 10 used has a substrate layer 11 and a drift layer 12 disposed on the substrate layer 11 , as shown in FIG. 1A .
- a deposition resist mask 1 for forming the metal electrode layer 20 is placed on the surface of the drift layer 12 , and a film 2 is formed from the metal electrode layer 20 by vapor deposition.
- the deposition resist mask 1 is then released, as shown in FIG. 1B .
- the metal electrode layer 20 layered on the surface of the drift layer 12 is used as an ion implantation resist mask for ion implantation 3 of the dopant. This dopes the dopant into at least part of the exposed portion where the metal electrode layer 20 is not layered, as shown in FIG. 1D , forming a high-resistance region 30 .
- a semiconductor element precursor 40 is thus provided, having the metal electrode layer 20 formed on the surface of the drift layer 12 , and having the high-resistance region 30 formed on at least part of the exposed portion of the surface of the drift layer 12 where the metal electrode layer 20 is not layered.
- the semiconductor element precursor 40 is subjected to annealing treatment at a predetermined temperature. This causes the dopant that is doped on the drift layer 12 to diffuse into the parts of the drift layer 12 that are overlapping with the metal electrode layer 20 in the layering direction, as indicated by the black arrows.
- the high-resistance region 30 overlaps with the metal electrode layer 20 in the layering direction.
- a semiconductor element 50 such as shown in FIG. 1F is thus produced.
- the semiconductor element 50 may also have other layers such as an another semiconductor layer or metal electrode layer, disposed on the side opposite from the side on which the metal electrode layer 20 is layered, i.e. on the substrate layer 11 side, although this is not shown in FIG. 1F .
- the metal electrode layer 20 is disposed at a location on the side of the drift layer 12 of the gallium oxide-based single crystal semiconductor layer 10 where ion implantation 3 is not carried out.
- the annealing treatment causes the dopant to diffuse into the parts of the drift layer 12 that are overlapping with the metal electrode layer 20 in the layering direction.
- the high-resistance region 30 thus overlaps with the metal electrode layer 20 in the layering direction.
- the portion of the drift layer 12 that overlaps with the metal electrode layer 20 in the layering direction is therefore free of damage such as crystal defects.
- FIGS. 1A to F are not intended to limit the production method of the disclosure.
- a different production method from that of the embodiment of the disclosure can also be used to obtain a semiconductor element, by carrying out the series of steps illustrated in FIGS. 2A to C.
- the gallium oxide-based single crystal semiconductor layer 10 used has a substrate layer 11 and a drift layer 12 disposed on the substrate layer 11 , as shown in FIG. 2A .
- the ion implantation resist mask 4 is situated on the surface of the drift layer 12 , and the dopant is doped into the drift layer 12 by ion implantation.
- the ion implantation resist mask 4 is then released as shown in FIG. 2B , forming a high-resistance region 30 in the drift layer 12 .
- a deposition resist mask 1 is placed over the drift layer 12 and deposition 2 of a metal electrode layer 20 is carried out by vapor deposition in such a manner that the metal electrode layer 20 is formed on the part of the surface of the drift layer 12 that overlaps with the high-resistance region 30 .
- the deposition resist mask 1 is then released to produce a semiconductor element 50 similar to the one shown in FIG. 1F .
- a metal electrode layer 20 is formed on the surface of the portion overlapping with the high-resistance region 30 , i.e. the portion where ion implantation has been carried out, and therefore the portion of the drift layer 12 overlapping with the metal electrode layer in the layering direction has damage including crystal defects.
- the semiconductor element precursor is a material having a metal electrode layer formed on the surface of the gallium oxide-based single crystal semiconductor layer, and doped with a dopant in at least part of the exposed portions of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- the semiconductor element precursor may be provided by using a previously fabricated one, or by fabricating one during the production method of the disclosure.
- the gallium oxide-based single crystal semiconductor layer is doped with a dopant in at least part of the exposed portion where the metal electrode layer is not layered.
- the dopant may be any dopant that can be doped into the gallium oxide-based single crystal semiconductor layer.
- the dopant may also be an acceptor.
- Mg is an example of an acceptor, but there is no limitation to this example.
- the gallium oxide-based single crystal semiconductor layer may be composed of an ⁇ -Ga 2 O 3 single crystal, a ⁇ -Ga 2 O 3 single crystal or a Ga 2 O 3 single crystal with a different crystalline structure, although a ⁇ -Ga 2 O 3 single crystal is preferred.
- the gallium oxide-based single crystal semiconductor layer may have a substrate layer and a drift layer formed on the substrate layer, the metal electrode layer may be formed on the surface of the drift layer, and the dopant may be doped into at least part of the exposed portion of the drift layer surface where the metal electrode layer is not layered.
- the drift layer is a layer formed as a semiconductor element in which a drift current flows when used, and it can be formed by, for example, causing epitaxial growth on a substrate layer composed of a gallium oxide-based single crystal, by a known method.
- the thickness of the drift layer may be 0.5 ⁇ m to 20.0 ⁇ m.
- the thickness of the drift layer affects the degree of diffusion of the dopant in the in-plane direction during the annealing treatment.
- the dopant diffuses mainly in the drift layer and tends not to diffuse in the substrate layer.
- the thickness of the drift layer may be 0.5 ⁇ m or greater, 1.0 ⁇ m or greater, 2.5 ⁇ m or greater or 5.0 ⁇ m or greater, and 20.0 ⁇ m or smaller, 15.0 ⁇ m or smaller, 10.0 ⁇ m or smaller or 5.0 ⁇ m or smaller.
- the metal electrode layer is formed on the surface of the gallium oxide-based single crystal semiconductor layer.
- the metal electrode layer is formed on the surface of the drift layer.
- the metal electrode layer is joined with the gallium oxide-based single crystal semiconductor layer, forming a Schottky junction.
- the metal electrode layer may be formed of any material that can form a Schottky junction by being joined with the gallium oxide-based single crystal semiconductor layer, and that has a higher melting point than the annealing treatment temperature.
- the metal electrode layer may be a layer of a metal with a melting point of 1000° C. or higher, for example, and more specifically it may be a layer composed of one or more metals selected from the group consisting of Ti, Mo, Ni and Pt.
- Provision of the semiconductor element precursor in the production method of the disclosure may include layering the metal electrode layer on part of the surface of the gallium oxide-based single crystal semiconductor layer and, after the metal electrode layer has been layered, doping the dopant by ion implantation of the dopant into at least part of the exposed portion of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- the dopant that is doped into the gallium oxide-based single crystal semiconductor layer by ion implantation is not doped, or essentially not doped, in the portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction.
- the method of layering the metal electrode layer may be any known method for forming a metal electrode layer of a semiconductor element, and more specifically a metal electrode layer that forms a Schottky junction with a semiconductor. Examples of such methods are known physical vapor deposition and chemical vapor deposition methods.
- the dopant may be used by ion implantation in at least part of the exposed portion where the metal electrode layer is not layered.
- the method of ion implantation of the dopant is not particularly restricted and may be any publicly known method.
- the location of ion implantation of the dopant on the surface of the gallium oxide-based single crystal semiconductor layer preferably includes a portion adjacent to the metal electrode layer.
- the subsequent annealing treatment will cause the dopant to more easily diffuse to the parts of the gallium oxide-based single crystal semiconductor layer that overlap with the metal electrode layer in the layering direction, thus facilitating formation of the high-resistance region to those parts.
- the dopant is doped using a portion of the metal electrode layer as a mask, then it will be easier to dope the dopant into parts adjacent to the portion where the metal electrode layer is layered. This will facilitate diffusion of the dopant into the portion that are overlapping with the metal electrode layer in the layering direction in the subsequent annealing treatment, and will allow more precise control of the overlapping width between the metal electrode layer and high-resistance region.
- Using a portion of the metal electrode layer as a mask can also reduce the number of steps for formation of the ion implantation resist mask, thereby increasing productivity.
- the dose of the dopant implanted into the gallium oxide-based single crystal semiconductor layer may be 5 ⁇ 10 13 cm ⁇ 2 to 5 ⁇ 10 14 cm ⁇ 2 .
- the dose of the dopant affects the degree of diffusion of the dopant in the in-plane direction during the annealing treatment.
- the dopant diffuses mainly into the drift layer and tends not to diffuse into the substrate layer.
- the dose of the dopant implanted into the gallium oxide-based single crystal semiconductor layer may be 5 ⁇ 10 13 cm ⁇ 2 or greater, 6 ⁇ 10 13 cm ⁇ 2 or greater or 7 ⁇ 10 13 cm ⁇ 2 or greater, and 5 ⁇ 10 14 cm ⁇ 2 or lower, 4 ⁇ 10 14 cm ⁇ 2 or lower, 3 ⁇ 10 14 cm ⁇ 2 or lower or 2 ⁇ 10 14 cm ⁇ 2 or lower.
- the semiconductor element precursor is subjected to annealing treatment, thereby causing diffusion of the dopant into the portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction.
- the conditions for annealing treatment are a temperature and time such that the dopant to be doped into the gallium oxide-based single crystal semiconductor layer diffuses up to the portion that are overlapping with the metal electrode layer in the layering direction.
- the temperature for annealing treatment may be 1000° C. or higher, for example. This is because an annealing treatment temperature of 1000° C. or higher will facilitate diffusion of the dopant deeper into the gallium oxide-based single crystal semiconductor layer.
- the temperature for annealing treatment may be up to 1200° C. If the annealing treatment temperature is 1200° C. or lower it will be possible to cause diffusion of the dopant with the crystal structure of the gallium oxide-based single crystal semiconductor layer in a particularly stable state.
- the annealing treatment temperature is therefore preferred to be 1000° C. to 1200° C.
- the annealing treatment temperature may be 1000° C. or higher, 1050° C. or higher, 1100° C. or higher or 1150° C. or higher, and 1200° C. or lower, 1150° C. or lower, 1100° C. or lower or 1050° C. or lower.
- the annealing treatment time is preferably 5 minutes or longer, more preferably 15 minutes or longer and more preferably 30 minutes or longer. If the annealing treatment time is in the range specified above it will be possible to cause more uniform diffusion of the dopant from the surface to the interior of the gallium oxide-based single crystal semiconductor layer.
- the annealing treatment atmosphere may be a nitrogen atmosphere.
- a sample for Example 1 was prepared in the following manner.
- a ⁇ -Ga 2 O 3 single crystal plate was prepared as the gallium oxide-based single crystal semiconductor layer.
- the prepared Ga 2 O 3 single crystal plate was a ⁇ -Ga 2 O 3 single crystal layer formed as a drift layer by epitaxial growth on a ⁇ -Ga 2 O 3 single crystal substrate.
- the thickness of the drift layer was 5.0 ⁇ m.
- a vapor deposition method was used to form a Ni layer with a diameter of 500 ⁇ m as a metal electrode layer on the drift layer.
- the Ni layer was then used as an ion implantation mask for doping with Mg as the dopant, onto the exposed portion of the drift layer that included the part adjacent to the Ni layer in the layering direction. It was then subjected to annealing treatment for 30 minutes at 1000° C.
- D-SIMS Dynamic secondary ion mass spectrometry
- Mg was concentrated in a region at a depth of less than 1.0 ⁇ m from the surface of the drift layer, in the sample immediately after ion implantation. In the sample after annealing treatment, however, Mg was diffused from the surface of the drift layer up to a region at a depth of about 5.0 ⁇ m. This indicates that a high-resistance region with a thickness of about 5.0 ⁇ m had been formed in the sample after annealing treatment.
- D-SIMS dynamic secondary ion mass spectrometry
- FIGS. 4 and 5 are graphs showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of, respectively, the state of Mg diffusion in the depthwise direction from the surface of the drift layer, and the state of Mg diffusion in the depthwise direction from the surface of the drift layer at a point 25 ⁇ m inward in the in-plane direction from the edge of the metal electrode body layer, at the exposed portion of the sample of Example 1.
- D-S. 4 and 5 are graphs showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of, respectively, the state of Mg diffusion in the depthwise direction from the surface of the drift layer, and the state of Mg diffusion in the depthwise direction from the surface of the drift layer at a point 25 ⁇ m inward in the in-plane direction from the edge of the metal electrode body layer, at the exposed portion of the sample of Example 1.
- D-SIMS dynamic secondary ion mass spectrometry
- the state of diffusion of Mg in the depthwise direction at a point 25 ⁇ m inward in the in-plane direction from the edge of the metal electrode body layer of the annealed sample of Example 1 was approximately the same as the state of diffusion of Mg in the depthwise direction at the exposed portion, with Mg having diffused at least up to near 3.0 in the depthwise direction from the surface of the drift layer at all locations.
- the concentration of Mg near 0.1 ⁇ m from the surface of the drift layer in the depthwise direction was especially high, but this is attributed to the effects of surface accretion on the drift layer that was present before formation of the metal electrode body layer film.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
Abstract
Description
- The present disclosure relates to a method for producing a semiconductor element.
- Development is currently progressing in the area of power saving technologies, promising future power devices with reduced power loss. Power devices are mounted in many types of power converters, such as inverters that are mounted in hybrid vehicles and electric vehicles.
- New wide-gap semiconductor materials such as SiC and GaN have become a focus of research with the goal of realizing low loss power devices and providing power devices with higher voltage resistance and lower loss than the current silicon (Si) types, and their research and development is being actively pursued. Gallium oxide, due to its physical properties such as a wider band gap than even SiC and GaN, is expected to provide even more excellent device properties such as high voltage resistance and low loss when applied in power devices.
-
PTL 1 discloses a method for producing a semiconductor element in which activated annealing is carried out after ion implantation of Mg into a gallium oxide single crystal layer, to form a high-resistance region, and then a metal electrode layer is situated over the high-resistance region. - [PTL 1] Japanese Unexamined Patent Publication No. 2016-039194
- When a gallium oxide-based single crystal semiconductor layer is doped with a dopant by ion implantation to form a high-resistance region, damage such as crystal defects can sometimes occur in the ion-implanted portion. Such damage is difficult to fully restore even by subsequent annealing treatment.
- When the production method disclosed in
PTL 1 is used, therefore, the metal electrode layer becomes situated on the surface of a gallium oxide-based single crystal semiconductor layer carrying such damage, and the damage can potentially result in malfunction. - It is an object of the present disclosure to provide a method for producing a semiconductor element that can lower this potential risk of malfunction.
- The present inventors have found that the aforementioned object can be achieved by the following means:
- A method for producing a semiconductor element, which includes:
- providing a semiconductor element precursor, the precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer, and a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and
- carrying out annealing treatment of the semiconductor element precursor, whereby the dopant is diffused to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction.
- The method according to
aspect 1, wherein providing the semiconductor element precursor includes: - layering the metal electrode layer on a portion of the surface of the gallium oxide-based single crystal semiconductor layer, and
- after the metal electrode layer has been layered, doping the dopant by ion implantation of the dopant into at least part of the exposed portion of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- The method according to
aspect 2, which includes: - doping the dopant into at least the part of the exposed portion that is adjacent to the portion where the metal electrode layer is layered, by ion implantation of the dopant using at least a portion of the metal electrode layer as a mask.
- The method according to
2 or 3, wherein the dose of the dopant that is ion-implanted into the gallium oxide-based single crystal semiconductor layer is 5×1013 cm−2 to 5×1014 cm−2.aspect - The method according to any one of
aspects 1 to 4, wherein: - the gallium oxide-based single crystal semiconductor layer has a substrate layer and a drift layer formed on the substrate layer,
- the metal electrode layer is formed on the surface of the drift layer, and
- the dopant is doped into at least part of the exposed portion of the drift layer surface where the metal electrode layer is not layered.
- The method according to aspect 5, wherein the thickness of the drift layer is 0.5 μm to 20.0 μm.
- The method according to any one of
aspects 1 to 6, wherein the metal electrode layer is a layer comprising one or more metals selected from the group consisting of Ti, Mo, Ni and Pt. - The method according to any one of
aspects 1 to 7, wherein the dopant is an acceptor. - The method according to aspect 8, wherein the acceptor is Mg.
- The method according to any one of
aspects 1 to 9, wherein the annealing treatment is carried out at a temperature of 1000° C. to 1200° C. - According to the present disclosure it is possible to provide a method for producing a semiconductor element that can lower the potential risk of malfunction.
-
FIG. 1A is a schematic diagram showing a state wheredeposition 2 of a metalelectrode body layer 20 is being carried out on the surface of a gallium oxide-based singlecrystal semiconductor layer 10 in the production method according to an embodiment of the disclosure. -
FIG. 1B is a schematic diagram showing a state afterdeposition 2 of the metalelectrode body layer 20 in the production method according to an embodiment of the disclosure. -
FIG. 1C is a schematic diagram showing a state whereion implantation 3 is being carried out on the surface of a gallium oxide-based singlecrystal semiconductor layer 10 in the production method according to an embodiment of the disclosure. -
FIG. 1D is a schematic diagram showing a state afterion implantation 3 in the production method according to an embodiment of the disclosure. -
FIG. 1E is a schematic diagram showing a state where annealing treatment is being carried out in the production method according to an embodiment of the disclosure. -
FIG. 1F is a schematic diagram showing asemiconductor element 50 produced by the production method according to an embodiment of the disclosure. -
FIG. 2A is a schematic diagram showing a state whereion implantation 3 is being carried out on the surface of a gallium oxide-based singlecrystal semiconductor layer 10 in a different production method from the embodiment of the disclosure. -
FIG. 2B is a schematic diagram showing a state afterion implantation 3 and after annealing treatment in a different production method from the embodiment of the disclosure. -
FIG. 2C is a schematic diagram showing the state where a metalelectrode body layer 20 is deposited on the surface of a gallium oxide-based singlecrystal semiconductor layer 10 in a different production method from the embodiment of the disclosure. -
FIG. 3 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction immediately after ion implantation and after annealing treatment, for the sample of Example 1. -
FIG. 4 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction of the exposed portion of the sample of Example 1. -
FIG. 5 is a graph showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of the state of Mg diffusion from the surface of the drift layer in the thickness direction, at a point 25 μm inward in the in-plane direction from the edge of the metal electrode body layer, for the sample of Example 1. - Embodiments of the disclosure will now be described in detail. The disclosure is not limited to the embodiments described below, however, and various modifications may be implemented which do not depart from the gist thereof.
- The production method of the disclosure is a method for producing a semiconductor element, which includes providing a semiconductor element precursor, the precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer and having a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and annealing treatment of the semiconductor element precursor whereby the dopant is diffused to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, to form a Schottky junction between the gallium oxide-based single crystal semiconductor layer and the metal electrode layer.
- For the purpose of the disclosure, “layering direction” means the layering direction of the gallium oxide-based single crystal semiconductor layer and the metal electrode layer.
- The semiconductor element produced by the method of the disclosure may also have other layers, such as an another semiconductor layer or metal electrode layer, disposed on the side of the gallium oxide-based single crystal semiconductor layer opposite from the side on which the
metal electrode layer 20 is layered. - The present inventors have found that when ion implantation is carried out in a gallium oxide-based single crystal semiconductor layer for doping of a dopant, and then annealing treatment is carried out at a predetermined temperature, the dopant diffuses throughout the gallium oxide-based single crystal semiconductor layer.
- Based on this knowledge, the present inventors have further found that by providing a semiconductor element precursor having a metal electrode layer formed on the surface of a gallium oxide-based single crystal semiconductor layer, and having a dopant doped in at least part of the exposed portion on the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered, and subjecting the semiconductor element precursor to annealing treatment at a predetermined temperature, the dopant is diffused to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, thus forming high-resistance regions in that portion.
- In the production method of the disclosure, the metal electrode layer of the semiconductor element precursor is disposed on the portion of the gallium oxide-based single crystal semiconductor layer that are not doped with the dopant. As a result of the annealing treatment, the dopant diffuses to a portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, forming high-resistance regions in that portion.
- This therefore differs from formation of a metal electrode layer on high-resistance regions as disclosed in
PTL 1, in that it is possible to form a high-resistance region in the portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction, while reducing the risk of malfunction due to damage produced in the gallium oxide-based single crystal semiconductor layer with doping of the dopant by ion implantation. - This will now be explained in greater detail with reference to
FIGS. 1A to F. -
FIGS. 1A to F are schematic diagrams illustrating a production method according to an embodiment of the disclosure. - In the production method according to this embodiment of the disclosure, a semiconductor element precursor is provided by carrying out the series of steps shown in
FIGS. 1A to D, after which the annealing treatment shown inFIG. 1E is carried out to obtain the semiconductor element shown inFIG. 1F . - For provision of the semiconductor element precursor in the production method of this embodiment of the disclosure, the gallium oxide-based single
crystal semiconductor layer 10 used has asubstrate layer 11 and adrift layer 12 disposed on thesubstrate layer 11, as shown inFIG. 1A . - For provision of the semiconductor element precursor, as shown in
FIG. 1A , first a deposition resistmask 1 for forming themetal electrode layer 20 is placed on the surface of thedrift layer 12, and afilm 2 is formed from themetal electrode layer 20 by vapor deposition. - The deposition resist
mask 1 is then released, as shown inFIG. 1B . - Next, as shown in
FIG. 1C , themetal electrode layer 20 layered on the surface of thedrift layer 12 is used as an ion implantation resist mask forion implantation 3 of the dopant. This dopes the dopant into at least part of the exposed portion where themetal electrode layer 20 is not layered, as shown inFIG. 1D , forming a high-resistance region 30. - A
semiconductor element precursor 40 is thus provided, having themetal electrode layer 20 formed on the surface of thedrift layer 12, and having the high-resistance region 30 formed on at least part of the exposed portion of the surface of thedrift layer 12 where themetal electrode layer 20 is not layered. - Next, as shown in
FIG. 1E , thesemiconductor element precursor 40 is subjected to annealing treatment at a predetermined temperature. This causes the dopant that is doped on thedrift layer 12 to diffuse into the parts of thedrift layer 12 that are overlapping with themetal electrode layer 20 in the layering direction, as indicated by the black arrows. The high-resistance region 30 overlaps with themetal electrode layer 20 in the layering direction. - A
semiconductor element 50 such as shown inFIG. 1F is thus produced. Thesemiconductor element 50 may also have other layers such as an another semiconductor layer or metal electrode layer, disposed on the side opposite from the side on which themetal electrode layer 20 is layered, i.e. on thesubstrate layer 11 side, although this is not shown inFIG. 1F . - In the production method of this embodiment of the disclosure, the
metal electrode layer 20 is disposed at a location on the side of thedrift layer 12 of the gallium oxide-based singlecrystal semiconductor layer 10 whereion implantation 3 is not carried out. The annealing treatment causes the dopant to diffuse into the parts of thedrift layer 12 that are overlapping with themetal electrode layer 20 in the layering direction. The high-resistance region 30 thus overlaps with themetal electrode layer 20 in the layering direction. The portion of thedrift layer 12 that overlaps with themetal electrode layer 20 in the layering direction is therefore free of damage such as crystal defects. - Incidentally,
FIGS. 1A to F are not intended to limit the production method of the disclosure. - A different production method from that of the embodiment of the disclosure can also be used to obtain a semiconductor element, by carrying out the series of steps illustrated in
FIGS. 2A to C. - In this different production method from the embodiment of the disclosure, the gallium oxide-based single
crystal semiconductor layer 10 used has asubstrate layer 11 and adrift layer 12 disposed on thesubstrate layer 11, as shown inFIG. 2A . As also shown in the drawings, in this production method which is different from the embodiment of the disclosure, first the ion implantation resist mask 4 is situated on the surface of thedrift layer 12, and the dopant is doped into thedrift layer 12 by ion implantation. The ion implantation resist mask 4 is then released as shown inFIG. 2B , forming a high-resistance region 30 in thedrift layer 12. - Next, as shown in
FIG. 2C , a deposition resistmask 1 is placed over thedrift layer 12 anddeposition 2 of ametal electrode layer 20 is carried out by vapor deposition in such a manner that themetal electrode layer 20 is formed on the part of the surface of thedrift layer 12 that overlaps with the high-resistance region 30. - The deposition resist
mask 1 is then released to produce asemiconductor element 50 similar to the one shown inFIG. 1F . - When the production method illustrated in
FIGS. 2A to C is used, ametal electrode layer 20 is formed on the surface of the portion overlapping with the high-resistance region 30, i.e. the portion where ion implantation has been carried out, and therefore the portion of thedrift layer 12 overlapping with the metal electrode layer in the layering direction has damage including crystal defects. - In the production method of the disclosure, the semiconductor element precursor is a material having a metal electrode layer formed on the surface of the gallium oxide-based single crystal semiconductor layer, and doped with a dopant in at least part of the exposed portions of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- The semiconductor element precursor may be provided by using a previously fabricated one, or by fabricating one during the production method of the disclosure.
- The gallium oxide-based single crystal semiconductor layer is doped with a dopant in at least part of the exposed portion where the metal electrode layer is not layered.
- The dopant may be any dopant that can be doped into the gallium oxide-based single crystal semiconductor layer. The dopant may also be an acceptor. Mg is an example of an acceptor, but there is no limitation to this example.
- The gallium oxide-based single crystal semiconductor layer may be composed of an α-Ga2O3 single crystal, a β-Ga2O3 single crystal or a Ga2O3 single crystal with a different crystalline structure, although a β-Ga2O3 single crystal is preferred.
- The gallium oxide-based single crystal semiconductor layer may have a substrate layer and a drift layer formed on the substrate layer, the metal electrode layer may be formed on the surface of the drift layer, and the dopant may be doped into at least part of the exposed portion of the drift layer surface where the metal electrode layer is not layered.
- The drift layer is a layer formed as a semiconductor element in which a drift current flows when used, and it can be formed by, for example, causing epitaxial growth on a substrate layer composed of a gallium oxide-based single crystal, by a known method.
- The thickness of the drift layer may be 0.5 μm to 20.0 μm.
- The thickness of the drift layer affects the degree of diffusion of the dopant in the in-plane direction during the annealing treatment. In the annealing treatment, the dopant diffuses mainly in the drift layer and tends not to diffuse in the substrate layer. By adjusting the thickness of the drift layer and the doping amount, therefore, it is possible to adjust the range of the high-resistance region in the in plane direction of the drift layer.
- The thickness of the drift layer may be 0.5 μm or greater, 1.0 μm or greater, 2.5 μm or greater or 5.0 μm or greater, and 20.0 μm or smaller, 15.0 μm or smaller, 10.0 μm or smaller or 5.0 μm or smaller.
- The metal electrode layer is formed on the surface of the gallium oxide-based single crystal semiconductor layer. When the gallium oxide-based single crystal semiconductor layer has a substrate layer and a drift layer, the metal electrode layer is formed on the surface of the drift layer. The metal electrode layer is joined with the gallium oxide-based single crystal semiconductor layer, forming a Schottky junction.
- The metal electrode layer may be formed of any material that can form a Schottky junction by being joined with the gallium oxide-based single crystal semiconductor layer, and that has a higher melting point than the annealing treatment temperature.
- The metal electrode layer may be a layer of a metal with a melting point of 1000° C. or higher, for example, and more specifically it may be a layer composed of one or more metals selected from the group consisting of Ti, Mo, Ni and Pt.
- Provision of the semiconductor element precursor in the production method of the disclosure may include layering the metal electrode layer on part of the surface of the gallium oxide-based single crystal semiconductor layer and, after the metal electrode layer has been layered, doping the dopant by ion implantation of the dopant into at least part of the exposed portion of the surface of the gallium oxide-based single crystal semiconductor layer where the metal electrode layer is not layered.
- Incidentally, since the ion implantation is carried out after layering of the metal electrode layer during production of the semiconductor element precursor, it will be understood that the dopant that is doped into the gallium oxide-based single crystal semiconductor layer by ion implantation is not doped, or essentially not doped, in the portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction.
- The method of layering the metal electrode layer may be any known method for forming a metal electrode layer of a semiconductor element, and more specifically a metal electrode layer that forms a Schottky junction with a semiconductor. Examples of such methods are known physical vapor deposition and chemical vapor deposition methods.
- The dopant may be used by ion implantation in at least part of the exposed portion where the metal electrode layer is not layered. The method of ion implantation of the dopant is not particularly restricted and may be any publicly known method.
- The location of ion implantation of the dopant on the surface of the gallium oxide-based single crystal semiconductor layer preferably includes a portion adjacent to the metal electrode layer. When ion implantation of the dopant is carried out at such a location, the subsequent annealing treatment will cause the dopant to more easily diffuse to the parts of the gallium oxide-based single crystal semiconductor layer that overlap with the metal electrode layer in the layering direction, thus facilitating formation of the high-resistance region to those parts.
- Ion implantation of the dopant may also be carried out by doping the dopant into at least a part of the exposed portion that is adjacent to the portion where the metal electrode layer is layered, using at least a portion of the metal electrode layer as a mask.
- If the dopant is doped using a portion of the metal electrode layer as a mask, then it will be easier to dope the dopant into parts adjacent to the portion where the metal electrode layer is layered. This will facilitate diffusion of the dopant into the portion that are overlapping with the metal electrode layer in the layering direction in the subsequent annealing treatment, and will allow more precise control of the overlapping width between the metal electrode layer and high-resistance region.
- Using a portion of the metal electrode layer as a mask can also reduce the number of steps for formation of the ion implantation resist mask, thereby increasing productivity.
- The dose of the dopant implanted into the gallium oxide-based single crystal semiconductor layer may be 5×1013 cm−2 to 5×1014 cm−2.
- The dose of the dopant affects the degree of diffusion of the dopant in the in-plane direction during the annealing treatment. In the annealing treatment, the dopant diffuses mainly into the drift layer and tends not to diffuse into the substrate layer. By adjusting the thickness of the drift layer and the doping amount, therefore, it is possible to adjust the range to which the drift layer extends in the in-plane direction of the high-resistance region.
- The dose of the dopant implanted into the gallium oxide-based single crystal semiconductor layer may be 5×1013 cm−2 or greater, 6×1013 cm−2 or greater or 7×1013 cm−2 or greater, and 5×1014 cm−2 or lower, 4×1014 cm−2 or lower, 3×1014 cm−2 or lower or 2×1014 cm−2 or lower.
- In the production method of the disclosure, the semiconductor element precursor is subjected to annealing treatment, thereby causing diffusion of the dopant into the portion of the gallium oxide-based single crystal semiconductor layer that are overlapping with the metal electrode layer in the layering direction.
- The conditions for annealing treatment are a temperature and time such that the dopant to be doped into the gallium oxide-based single crystal semiconductor layer diffuses up to the portion that are overlapping with the metal electrode layer in the layering direction.
- The temperature for annealing treatment may be 1000° C. or higher, for example. This is because an annealing treatment temperature of 1000° C. or higher will facilitate diffusion of the dopant deeper into the gallium oxide-based single crystal semiconductor layer.
- The temperature for annealing treatment may be up to 1200° C. If the annealing treatment temperature is 1200° C. or lower it will be possible to cause diffusion of the dopant with the crystal structure of the gallium oxide-based single crystal semiconductor layer in a particularly stable state.
- The annealing treatment temperature is therefore preferred to be 1000° C. to 1200° C.
- The annealing treatment temperature may be 1000° C. or higher, 1050° C. or higher, 1100° C. or higher or 1150° C. or higher, and 1200° C. or lower, 1150° C. or lower, 1100° C. or lower or 1050° C. or lower.
- The annealing treatment time is preferably 5 minutes or longer, more preferably 15 minutes or longer and more preferably 30 minutes or longer. If the annealing treatment time is in the range specified above it will be possible to cause more uniform diffusion of the dopant from the surface to the interior of the gallium oxide-based single crystal semiconductor layer.
- While there is no particular upper limit for the annealing treatment time, it is preferably no longer than 3 hours from the viewpoint of productivity. The annealing treatment atmosphere may be a nitrogen atmosphere.
- A sample for Example 1 was prepared in the following manner.
- A β-Ga2O3 single crystal plate was prepared as the gallium oxide-based single crystal semiconductor layer. The prepared Ga2O3 single crystal plate was a β-Ga2O3 single crystal layer formed as a drift layer by epitaxial growth on a β-Ga2O3 single crystal substrate. The thickness of the drift layer was 5.0 μm.
- A vapor deposition method was used to form a Ni layer with a diameter of 500 μm as a metal electrode layer on the drift layer. The Ni layer was then used as an ion implantation mask for doping with Mg as the dopant, onto the exposed portion of the drift layer that included the part adjacent to the Ni layer in the layering direction. It was then subjected to annealing treatment for 30 minutes at 1000° C.
- Dynamic secondary ion mass spectrometry (D-SIMS) was used to measure the state of Mg diffusion in the depthwise direction at a predetermined location of the drift layer immediately after ion implantation and after annealing treatment, for the sample of Example 1.
- The measurement results are shown in
FIG. 3 . - As shown in
FIG. 3 , Mg was concentrated in a region at a depth of less than 1.0 μm from the surface of the drift layer, in the sample immediately after ion implantation. In the sample after annealing treatment, however, Mg was diffused from the surface of the drift layer up to a region at a depth of about 5.0 μm. This indicates that a high-resistance region with a thickness of about 5.0 μm had been formed in the sample after annealing treatment. - Next, dynamic secondary ion mass spectrometry (D-SIMS) was used to measure the state of Mg diffusion in the depthwise direction from the surface of the drift layer at a point 25 μm inward in the in-plane direction from the edge of the metal electrode body layer at the exposed portion, as well as the state of Mg diffusion in the depthwise direction from the surface of the drift layer, for the annealed sample of Example 1.
- The measurement results are shown in
FIGS. 4 and 5 . -
FIGS. 4 and 5 are graphs showing the results for dynamic secondary ion mass spectrometry (D-SIMS) measurement of, respectively, the state of Mg diffusion in the depthwise direction from the surface of the drift layer, and the state of Mg diffusion in the depthwise direction from the surface of the drift layer at a point 25 μm inward in the in-plane direction from the edge of the metal electrode body layer, at the exposed portion of the sample of Example 1. - As shown in
FIG. 4 andFIG. 5 , the state of diffusion of Mg in the depthwise direction at a point 25 μm inward in the in-plane direction from the edge of the metal electrode body layer of the annealed sample of Example 1 was approximately the same as the state of diffusion of Mg in the depthwise direction at the exposed portion, with Mg having diffused at least up to near 3.0 in the depthwise direction from the surface of the drift layer at all locations. - This result indicates that annealing treatment resulted in diffusion of Mg up to the section of the drift layer below the metal electrode body layer, or in other words, that a high-resistance region had formed up to the section of the drift layer below the metal electrode body layer.
- In
FIG. 4 andFIG. 5 , the concentration of Mg near 0.1 μm from the surface of the drift layer in the depthwise direction was especially high, but this is attributed to the effects of surface accretion on the drift layer that was present before formation of the metal electrode body layer film. -
- 1 Deposition resist mask
- 2 Deposition
- 3 Ion implantation
- 4 Ion implantation resist mask
- 10 Gallium oxide-based single crystal semiconductor layer
- 11 Substrate layer
- 12 Drift layer
- 20 Metal electrode layer
- 30 High-resistance region
- 40 Semiconductor element precursor
- 50 Semiconductor element
Claims (10)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2020-073653 | 2020-04-16 | ||
| JPJP2020-073653 | 2020-04-16 | ||
| JP2020073653A JP7238847B2 (en) | 2020-04-16 | 2020-04-16 | Semiconductor device manufacturing method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US11152225B1 US11152225B1 (en) | 2021-10-19 |
| US20210327722A1 true US20210327722A1 (en) | 2021-10-21 |
Family
ID=78082094
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/179,533 Active 2041-02-19 US11152225B1 (en) | 2020-04-16 | 2021-02-19 | Method for producing semiconductor element |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US11152225B1 (en) |
| JP (1) | JP7238847B2 (en) |
| CN (1) | CN113539834B (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11462402B2 (en) * | 2020-10-21 | 2022-10-04 | Cornell University | Suboxide molecular-beam epitaxy and related structures |
| US20230352600A1 (en) * | 2022-04-29 | 2023-11-02 | The Government Of The United States Of America, As Represented By The Secretary Of The Navy | Gallium Oxide Planar MOS-Schottky Rectifier |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6940152B2 (en) * | 2002-02-21 | 2005-09-06 | Matsushita Electric Industrial Co., Ltd. | Semiconductor storage device and its manufacturing method |
| JP2007165611A (en) * | 2005-12-14 | 2007-06-28 | Showa Denko Kk | Gallium-nitride compound semiconductor light-emitting element and manufacturing method therefor |
| JP2007165612A (en) * | 2005-12-14 | 2007-06-28 | Showa Denko Kk | Gallium-nitride compound semiconductor light-emitting element and manufacturing method thereof |
| JP6066210B2 (en) * | 2011-09-08 | 2017-01-25 | 株式会社タムラ製作所 | Ga2O3 semiconductor device |
| JP6142357B2 (en) * | 2013-03-01 | 2017-06-07 | 株式会社タムラ製作所 | Method for controlling donor concentration of Ga2O3-based single crystal and method for forming ohmic contact |
| CN108878267A (en) * | 2013-08-09 | 2018-11-23 | 国立大学法人北陆先端科学技术大学院大学 | The presoma of oxide semiconductor layer and its manufacturing method and oxide semiconductor, semiconductor element and electronic device |
| JP6344718B2 (en) | 2014-08-06 | 2018-06-20 | 株式会社タムラ製作所 | Crystal laminated structure and semiconductor device |
| JP6406602B2 (en) * | 2014-08-29 | 2018-10-17 | 株式会社タムラ製作所 | SEMICONDUCTOR DEVICE, ITS MANUFACTURING METHOD, AND CRYSTAL LAMINATE STRUCTURE |
| JP5828568B1 (en) * | 2014-08-29 | 2015-12-09 | 株式会社タムラ製作所 | Semiconductor device and manufacturing method thereof |
| CN107799418A (en) * | 2016-08-31 | 2018-03-13 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
| JP6801555B2 (en) * | 2017-03-29 | 2020-12-16 | 豊田合成株式会社 | Manufacturing method of semiconductor devices |
| JP7008293B2 (en) * | 2017-04-27 | 2022-01-25 | 国立研究開発法人情報通信研究機構 | Ga2O3 series semiconductor element |
| JP7067702B2 (en) * | 2017-06-30 | 2022-05-16 | 国立研究開発法人物質・材料研究機構 | Gallium nitride based semiconductor device and its manufacturing method |
| JP6933339B2 (en) * | 2017-10-18 | 2021-09-08 | 矢崎総業株式会社 | Semiconductor devices and semiconductor wafers |
| CN108470830A (en) * | 2018-03-26 | 2018-08-31 | 湖北大学 | A kind of organic inorganic hybridization thin film transistor (TFT) and preparation method thereof |
| JP2019012836A (en) * | 2018-09-05 | 2019-01-24 | 株式会社タムラ製作所 | Semiconductor element |
| CN110137262A (en) * | 2019-04-12 | 2019-08-16 | 西交利物浦大学 | A kind of two layer metal oxide heterojunction semiconductor thin film transistor (TFT) and preparation method |
-
2020
- 2020-04-16 JP JP2020073653A patent/JP7238847B2/en active Active
-
2021
- 2021-02-19 US US17/179,533 patent/US11152225B1/en active Active
- 2021-04-07 CN CN202110376723.1A patent/CN113539834B/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| CN113539834A (en) | 2021-10-22 |
| JP2021170608A (en) | 2021-10-28 |
| US11152225B1 (en) | 2021-10-19 |
| CN113539834B (en) | 2024-03-15 |
| JP7238847B2 (en) | 2023-03-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7718519B2 (en) | Method for manufacturing silicon carbide semiconductor element | |
| CN106796889B (en) | Semiconductor device and method for manufacturing the same | |
| KR101916931B1 (en) | Semiconductor epitaxial wafer, method for producing same, and method for manufacturing solid-state imaging element | |
| CN104823269B (en) | The manufacture method of the manufacture method of semiconductor epitaxial wafer, semiconductor epitaxial wafer and solid-state imager | |
| US9508802B2 (en) | Gettering process for producing semiconductor device | |
| TWI648769B (en) | Manufacturing method of semiconductor epitaxial wafer and manufacturing method of solid-state imaging element | |
| KR101917347B1 (en) | Method for manufacturing semiconductor epitaxial wafer, semiconductor epitaxial wafer, and method for manufacturing solid state image sensor | |
| US11152225B1 (en) | Method for producing semiconductor element | |
| US7867882B2 (en) | Method of manufacturing silicon carbide semiconductor device | |
| US12136654B2 (en) | Method for manufacturing semiconductor device | |
| JP5802492B2 (en) | Semiconductor device and manufacturing method thereof | |
| US10872768B2 (en) | Method of manufacturing epitaxial silicon wafer, epitaxial silicon wafer, and method of manufacturing solid-state image sensing device | |
| JP7528963B2 (en) | Semiconductor Device | |
| TWI690628B (en) | Semiconductor epitaxial wafer and its manufacturing method and manufacturing method of solid photographic element | |
| JPH0786199A (en) | Method for manufacturing silicon carbide semiconductor device | |
| US12513960B2 (en) | Method for the production of improved SiC-substrates and SiC-epilayers | |
| JP2010027817A (en) | Heterojunction diode and method of manufacturing same | |
| JP2008004704A (en) | Method of manufacturing semiconductor element | |
| JP2008053487A (en) | Semiconductor device and manufacturing method thereof | |
| JPS5994415A (en) | Manufacture of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TOYOTA JIDOSHA KABUSHIKI KAISHA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HARA, TOSHIMASA;DANNO, KATSUNORI;KADO, MOTOHISA;AND OTHERS;REEL/FRAME:055329/0028 Effective date: 20210209 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |