[go: up one dir, main page]

US20160365329A1 - Chip-on-chip structure and methods of manufacture - Google Patents

Chip-on-chip structure and methods of manufacture Download PDF

Info

Publication number
US20160365329A1
US20160365329A1 US15/083,852 US201615083852A US2016365329A1 US 20160365329 A1 US20160365329 A1 US 20160365329A1 US 201615083852 A US201615083852 A US 201615083852A US 2016365329 A1 US2016365329 A1 US 2016365329A1
Authority
US
United States
Prior art keywords
pillars
chip
sintered
powder
wafer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/083,852
Inventor
Richard S. Graf
Jay F. Leonard
David J. West
Charles H. Wilson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Elpis Technologies Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US15/083,852 priority Critical patent/US20160365329A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEONARD, JAY F., WILSON, CHARLES H., GRAF, RICHARD S., WEST, DAVID J.
Publication of US20160365329A1 publication Critical patent/US20160365329A1/en
Assigned to ELPIS TECHNOLOGIES INC. reassignment ELPIS TECHNOLOGIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H10W90/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3178Coating or filling in grooves made in the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/1605Shape
    • H01L2224/16057Shape in side view
    • H01L2224/16059Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • H01L2224/171Disposition
    • H01L2224/17104Disposition relative to the bonding areas, e.g. bond pads
    • H10W42/121
    • H10W72/012
    • H10W72/01225
    • H10W72/01236
    • H10W72/01261
    • H10W72/01271
    • H10W72/0198
    • H10W72/072
    • H10W72/07232
    • H10W72/07236
    • H10W72/07252
    • H10W72/07253
    • H10W72/07254
    • H10W72/073
    • H10W72/221
    • H10W72/222
    • H10W72/227
    • H10W72/234
    • H10W72/237
    • H10W72/241
    • H10W72/244
    • H10W72/247
    • H10W72/248
    • H10W72/252
    • H10W74/012
    • H10W74/15
    • H10W90/20
    • H10W90/28
    • H10W90/722
    • H10W90/724
    • H10W90/732
    • H10W90/734

Definitions

  • the invention relates to semiconductor structures and, more particularly, to sintered connection structures and methods of manufacture.
  • a method comprises placing a powder on a substrate and sintering the powder to form a plurality of pillars. The method further comprises repeating the placing and sintering steps until the plurality of pillars reach a predetermined height. The method further comprises forming a solder cap on the plurality of pillars. The method further comprises joining the substrate to a board using the solder cap.
  • a method comprises: placing a wafer in a chuck and coating the wafer with a plurality of layers of conductive powder, followed by a laser sintering after each coating to form conductive pillars of a predetermined height; forming a solder cap, on the conductive pillars; removing non-sintered powder by a cleaning process; joining a chip to the wafer between the conductive pillars; and joining the wafer to a board by a bonding process of the solder cap of the conductive pillars to the board.
  • a structure comprises: a plurality of sintered copper pillars with a solder cap, comprising a height of approximately 75 ⁇ m or greater on a wafer; a chip joined to the wafer, between a plurality of sintered copper pillars; a laminate board joined to the wafer by the solder cap of the plurality of sintered copper pillars or other conductive material; and an underfill material bonding the chip, the wafer and the laminate board.
  • FIGS. 1-5 show fabrication processes and respective structures in accordance with aspects of the invention.
  • FIG. 6 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • FIG. 7 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • connection structures are fine pitched structures, which enable chip beneath chip stacking.
  • fine pitched structures are pillars with higher standoff (than conventional structures) to allow additional joining of chips.
  • the pillars can be copper pillars with a solder cap, fabricated using fine pitch selective laser sintering (e.g., a version of 3D printing).
  • the pillars can also be composed of alloys, with multiple heights and shapes.
  • connection structures described herein can be used for under bump metallurgy (UBM) deposition, amongst other structures.
  • UBM under bump metallurgy
  • the fabrication processes and resulting structures can be used to form discrete devices such as inductors, resistors, RF antennas and RF shielding, as well as micro bump printing for stacked chips.
  • the fabrication processes enable formation of pillars that extend beyond 75 um in height, up to approximately 500 um in height or more.
  • the fabrication processes and resulting structures provide controlled bump profiles for strain reduction.
  • the fabrication processes allow for controlled (e.g., software controlled) printing of binary and trinary metal systems on the wafer without additional plating steps, e.g., eliminating the need for masking and lithography processes. Accordingly, the fabrication processes described herein significantly reduce overall fabrication costs and time. Also, the fabrication processes described herein provide the ability to selectively develop different sized and shaped solder bumps on the same wafer.
  • FIG. 1 shows a structure and respective fabrication processes in accordance with aspects of the invention.
  • the structure 10 includes a wafer or substrate 12 mounted in a chuck 14 .
  • the substrate 12 can be a semiconductor material composed of any suitable material including, but not limited to, Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors.
  • a powder 16 is formed on the substrate 12 .
  • the powder 16 is a copper powder; however, the present invention contemplates the use of any conductive material such as tungsten or other metals or metal alloys.
  • the powder 16 can be an insulator material or even a polymer or nylon as examples.
  • the powder 16 can be deposited to a thickness from about 1 micron to about 25 microns or more in each pass, and preferably about 5 microns in height.
  • a software controller laser 20 sinters portions of the powder to form pillars 18 . In embodiments, the sintering is provided in an inert atmosphere.
  • the pillars 18 can be approximately 5 microns to greater than 200 microns in diameter and, in embodiments, can be provided in many different shapes as described further herein.
  • the laser 20 can be a CO 2 laser or Yb laser, as examples, with a pulse of power or energy high enough to sinter the powder to form the pillars 18 .
  • the power or energy of the pulse should melt but not reflow the powder 16 , noting that the power or energy of the pulse will thus vary depending on the material of the powder.
  • additional powder 16 is formed on the substrate 12 .
  • the powder 16 can be deposited to an additional thickness from about 3 microns to about 25 microns in this pass, and preferably about 5 microns in height.
  • the laser 20 can sinter portions of the additional powder to continue the formation of the pillars 18 to a greater height, as already described herein.
  • the deposition and sintering processes can continue until the pillars extend beyond 75 um in height, up to approximately 500 um in height, which can enable a chip under chip configuration.
  • additional powder 22 is formed on the upper layer of the powder 16 .
  • the additional powder 22 is a solder powder coated on the powder 16 .
  • the additional powder 22 undergoes a sintering process. This sintering process will form a solder connection 24 .
  • the solder connection 24 can be of varying height, depending on the particular application.
  • any non-sintered powder (e.g., powder 16 and powder 22 ) is removed using conventional processes.
  • the non-sintered powder can be removed by a cleaning process such as a blowing process.
  • pillars 25 will remain on the substrate 12 .
  • the pillars 25 can be a combination of materials formed to a height of approximately 500 um or more, which is not possible with conventional plating processes.
  • the structure will undergo a reflow process to round the pillars 25 and, more particular, to form a solder cap 24 ′ (e.g., solder cap).
  • the wafer can then be diced to form separate chips 26 .
  • the dicing can be performed in any conventional manner, e.g., scribing and breaking, by mechanical sawing or by laser cutting.
  • a chip 28 is bonded to the chip 26 between the pillars 25 .
  • the chip 28 includes plating of micro-bumps consisting of either traditional C 4 or copper pillars designated at reference numeral 30 .
  • the chip 28 can be bonded to the substrate 12 by a reflow of the C 4 solder connection or thermocompression bonding connection, on a same side of the chip 26 as the pillars 25 .
  • the chip 26 is then joined to a laminate, e.g., board 32 , by the solder cap 24 ′ (with the chip 28 bonded between the pillars 25 ).
  • the board 32 can be an organic laminate and the bonding can be provided by a reflow of the solder cap 24 ′ at a reflow temperature of less than 300° C. and more specifically at a temperature which will not melt the copper pillar, e.g., about 250° C. to about 260° C.
  • the pillars 25 can be used to provide stress relieve (e.g., absorb stress) resulting from coefficient thermal expansion (CTE) mismatch between the chip 26 and the board 32 .
  • CTE coefficient thermal expansion
  • Drop test results will also be improved by the increased pillar height. That is, the pillars 25 will provide strain reduction.
  • an underfill 34 can be added for improved reliability; that is, an epoxy or other paste 34 can provided between the chip 28 , chip 26 and board 32 .
  • FIG. 6 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • the pillars 25 ′ can be cone or tapered shaped with a larger diameter “x” at the base and a narrower section “y” at the solder cap 24 ′.
  • the ratio of x:y can be about 2:1.
  • the shape of the pillars 25 ′ can further reduce the stress in the chip back end of the line (BEOL) by increasing the area of chip interconnect and increasing bump height, while enabling increased routing density in the laminate (board 32 ). As shown and described with respect to FIG.
  • a chip 28 is bonded to the chip 26 between the pillars 25 , and the chip 26 is then joined to a laminate, e.g., board 32 , by the solder cap 24 ′ (with the chip 28 bonded between the pillars 25 ).
  • FIG. 7 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • the pillars 25 ′′ can have a concave shape (e.g., hourglass shape), with a larger diameter at both the base and the solder cap 24 ′, designated at “x” and a narrower section “y” therebetween.
  • the ratio of x:y can be about 2:1.
  • the shape of the pillars 25 ′′ distributes the bump stress more uniformly across the copper pillar 25 ′′ while maintaining a large interconnect to both the chip 26 and the laminate (board) 32 . As shown and described with respect to FIG.
  • a chip 28 is bonded to the chip 26 between the pillars 25 , and the chip 26 is then joined to a laminate, e.g., board 32 , by the solder cap 24 ′ (with the chip 28 bonded between the pillars 25 ).
  • the processes and resultant structures described herein it is now possible to tailor the shapes of the pillars to accommodate bending of the pillars, thus relieving stress within the structure due to CTE mismatch.
  • the processes described can provide complex shapes and increase the height to width ratio to about 5:1, which is not feasible or even possible with conventional plating processes.
  • the method(s) as described above is used in the fabrication of integrated circuit chips.
  • the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
  • the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
  • the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
  • the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Wire Bonding (AREA)

Abstract

Sintered connection structures and methods of manufacture are disclosed. The method includes placing a powder on a substrate and sintering the powder to form a plurality of pillars. The method further includes repeating the placing and sintering steps until the plurality of pillars reach a predetermined height. The method further includes forming a solder cap on the plurality of pillars. The method further includes joining the substrate to a board using the solder cap.

Description

    FIELD OF THE INVENTION
  • The invention relates to semiconductor structures and, more particularly, to sintered connection structures and methods of manufacture.
  • BACKGROUND
  • Current solder bump connection technologies can be costly and are limited by masking and plating processes. For example, fabrication processes constrain the thickness of copper pillars to about 75 um tall due to the aspect ratio of the photoresist expose and strip process.
  • SUMMARY
  • In an aspect of the invention, a method comprises placing a powder on a substrate and sintering the powder to form a plurality of pillars. The method further comprises repeating the placing and sintering steps until the plurality of pillars reach a predetermined height. The method further comprises forming a solder cap on the plurality of pillars. The method further comprises joining the substrate to a board using the solder cap.
  • In an aspect of the invention, a method comprises: placing a wafer in a chuck and coating the wafer with a plurality of layers of conductive powder, followed by a laser sintering after each coating to form conductive pillars of a predetermined height; forming a solder cap, on the conductive pillars; removing non-sintered powder by a cleaning process; joining a chip to the wafer between the conductive pillars; and joining the wafer to a board by a bonding process of the solder cap of the conductive pillars to the board.
  • In an aspect of the invention, a structure comprises: a plurality of sintered copper pillars with a solder cap, comprising a height of approximately 75 μm or greater on a wafer; a chip joined to the wafer, between a plurality of sintered copper pillars; a laminate board joined to the wafer by the solder cap of the plurality of sintered copper pillars or other conductive material; and an underfill material bonding the chip, the wafer and the laminate board.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
  • FIGS. 1-5 show fabrication processes and respective structures in accordance with aspects of the invention.
  • FIG. 6 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • FIG. 7 shows fabrication processes and a respective structure in accordance with additional aspects of the invention.
  • DETAILED DESCRIPTION
  • The invention relates to semiconductor structures and, more particularly, to sintered connection structures and methods of manufacture. In more specific embodiments, the connection structures are fine pitched structures, which enable chip beneath chip stacking. In even more specific embodiments, the fine pitched structures are pillars with higher standoff (than conventional structures) to allow additional joining of chips. The pillars can be copper pillars with a solder cap, fabricated using fine pitch selective laser sintering (e.g., a version of 3D printing). In embodiments, the pillars can also be composed of alloys, with multiple heights and shapes.
  • In embodiments, the connection structures described herein can be used for under bump metallurgy (UBM) deposition, amongst other structures. In further embodiments, the fabrication processes and resulting structures can be used to form discrete devices such as inductors, resistors, RF antennas and RF shielding, as well as micro bump printing for stacked chips.
  • Advantageously, the fabrication processes enable formation of pillars that extend beyond 75 um in height, up to approximately 500 um in height or more. In fact, the fabrication processes and resulting structures provide controlled bump profiles for strain reduction. Also, the fabrication processes allow for controlled (e.g., software controlled) printing of binary and trinary metal systems on the wafer without additional plating steps, e.g., eliminating the need for masking and lithography processes. Accordingly, the fabrication processes described herein significantly reduce overall fabrication costs and time. Also, the fabrication processes described herein provide the ability to selectively develop different sized and shaped solder bumps on the same wafer.
  • FIG. 1 shows a structure and respective fabrication processes in accordance with aspects of the invention. The structure 10 includes a wafer or substrate 12 mounted in a chuck 14. In embodiments, the substrate 12 can be a semiconductor material composed of any suitable material including, but not limited to, Si, SiGe, SiGeC, SiC, Ge alloys, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors.
  • As further shown in FIG. 1, a powder 16 is formed on the substrate 12. In embodiments, the powder 16 is a copper powder; however, the present invention contemplates the use of any conductive material such as tungsten or other metals or metal alloys. In further embodiments, the powder 16 can be an insulator material or even a polymer or nylon as examples. The powder 16 can be deposited to a thickness from about 1 micron to about 25 microns or more in each pass, and preferably about 5 microns in height. Subsequent to each coating of the powder deposition, a software controller laser 20 sinters portions of the powder to form pillars 18. In embodiments, the sintering is provided in an inert atmosphere.
  • The pillars 18 can be approximately 5 microns to greater than 200 microns in diameter and, in embodiments, can be provided in many different shapes as described further herein. In embodiments, the laser 20 can be a CO2 laser or Yb laser, as examples, with a pulse of power or energy high enough to sinter the powder to form the pillars 18. In embodiments, the power or energy of the pulse should melt but not reflow the powder 16, noting that the power or energy of the pulse will thus vary depending on the material of the powder.
  • As further shown in FIG. 2, additional powder 16 is formed on the substrate 12. The powder 16 can be deposited to an additional thickness from about 3 microns to about 25 microns in this pass, and preferably about 5 microns in height. Subsequent to the powder deposition, the laser 20 can sinter portions of the additional powder to continue the formation of the pillars 18 to a greater height, as already described herein. In embodiments, the deposition and sintering processes can continue until the pillars extend beyond 75 um in height, up to approximately 500 um in height, which can enable a chip under chip configuration.
  • In FIG. 3, additional powder 22 is formed on the upper layer of the powder 16. In specific embodiments, the additional powder 22 is a solder powder coated on the powder 16. As previously described, the additional powder 22 undergoes a sintering process. This sintering process will form a solder connection 24. The solder connection 24 can be of varying height, depending on the particular application.
  • In FIG. 4, any non-sintered powder (e.g., powder 16 and powder 22) is removed using conventional processes. For example, the non-sintered powder can be removed by a cleaning process such as a blowing process. After the removal of the non-sintered powder, pillars 25 will remain on the substrate 12. In embodiments, the pillars 25 can be a combination of materials formed to a height of approximately 500 um or more, which is not possible with conventional plating processes.
  • After a desired height is obtained, the structure will undergo a reflow process to round the pillars 25 and, more particular, to form a solder cap 24′ (e.g., solder cap). The wafer can then be diced to form separate chips 26. In embodiments, the dicing can be performed in any conventional manner, e.g., scribing and breaking, by mechanical sawing or by laser cutting.
  • In FIG. 5, a chip 28 is bonded to the chip 26 between the pillars 25. In embodiments, the chip 28 includes plating of micro-bumps consisting of either traditional C4 or copper pillars designated at reference numeral 30. The chip 28 can be bonded to the substrate 12 by a reflow of the C4 solder connection or thermocompression bonding connection, on a same side of the chip 26 as the pillars 25. The chip 26 is then joined to a laminate, e.g., board 32, by the solder cap 24′ (with the chip 28 bonded between the pillars 25). In embodiments, the board 32 can be an organic laminate and the bonding can be provided by a reflow of the solder cap 24′ at a reflow temperature of less than 300° C. and more specifically at a temperature which will not melt the copper pillar, e.g., about 250° C. to about 260° C.
  • In embodiments, due to the increased height of the pillars 25, the pillars 25 can be used to provide stress relieve (e.g., absorb stress) resulting from coefficient thermal expansion (CTE) mismatch between the chip 26 and the board 32. Drop test results will also be improved by the increased pillar height. That is, the pillars 25 will provide strain reduction. In optional embodiments, an underfill 34 can be added for improved reliability; that is, an epoxy or other paste 34 can provided between the chip 28, chip 26 and board 32.
  • FIG. 6 shows fabrication processes and a respective structure in accordance with additional aspects of the invention. In this structure 10′, the pillars 25′ can be cone or tapered shaped with a larger diameter “x” at the base and a narrower section “y” at the solder cap 24′. In embodiments, the ratio of x:y can be about 2:1. The shape of the pillars 25′ can further reduce the stress in the chip back end of the line (BEOL) by increasing the area of chip interconnect and increasing bump height, while enabling increased routing density in the laminate (board 32). As shown and described with respect to FIG. 5, a chip 28 is bonded to the chip 26 between the pillars 25, and the chip 26 is then joined to a laminate, e.g., board 32, by the solder cap 24′ (with the chip 28 bonded between the pillars 25).
  • FIG. 7 shows fabrication processes and a respective structure in accordance with additional aspects of the invention. In this structure 10″, the pillars 25″ can have a concave shape (e.g., hourglass shape), with a larger diameter at both the base and the solder cap 24′, designated at “x” and a narrower section “y” therebetween. In embodiments, the ratio of x:y can be about 2:1. The shape of the pillars 25″ distributes the bump stress more uniformly across the copper pillar 25″ while maintaining a large interconnect to both the chip 26 and the laminate (board) 32. As shown and described with respect to FIG. 5, a chip 28 is bonded to the chip 26 between the pillars 25, and the chip 26 is then joined to a laminate, e.g., board 32, by the solder cap 24′ (with the chip 28 bonded between the pillars 25).
  • Accordingly, by using the processes and resultant structures described herein, it is now possible to tailor the shapes of the pillars to accommodate bending of the pillars, thus relieving stress within the structure due to CTE mismatch. In addition, the processes described can provide complex shapes and increase the height to width ratio to about 5:1, which is not feasible or even possible with conventional plating processes.
  • The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
  • The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.

Claims (8)

What is claimed:
1. A structure, comprising:
a plurality of sintered pillars with a solder cap,
a chip joined to the wafer, between a plurality of sintered copper pillars;
a laminate board joined to the wafer by the solder cap of the plurality of sintered copper pillars or other conductive material; and
an underfill material bonding the chip, the wafer and the laminate board.
2. The structure of claim 1, wherein the plurality of sintered pillars are one of tapered and hourglass shaped.
3. The structure of claim 1, wherein the plurality of sintered pillars have a height of approximately 75 μm or greater on a wafer.
4. The structure of claim 1, wherein the plurality of sintered pillars are copper sintered pillars.
5. The structure of claim 1, wherein the plurality of sintered pillars have a height of approximately 500 μm.
6. The structure of claim 1, wherein the plurality of sintered pillars are tapered.
7. The structure of claim 1, wherein the plurality of sintered pillars are shaped as an hourglass.
8. The structure of claim 1, wherein the plurality of sintered pillars are shaped are shaped as cones with its bases being wider in diameter than its end at the solder cap.
US15/083,852 2015-06-11 2016-03-29 Chip-on-chip structure and methods of manufacture Abandoned US20160365329A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/083,852 US20160365329A1 (en) 2015-06-11 2016-03-29 Chip-on-chip structure and methods of manufacture

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/736,943 US10340241B2 (en) 2015-06-11 2015-06-11 Chip-on-chip structure and methods of manufacture
US15/083,852 US20160365329A1 (en) 2015-06-11 2016-03-29 Chip-on-chip structure and methods of manufacture

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/736,943 Division US10340241B2 (en) 2015-06-11 2015-06-11 Chip-on-chip structure and methods of manufacture

Publications (1)

Publication Number Publication Date
US20160365329A1 true US20160365329A1 (en) 2016-12-15

Family

ID=57516109

Family Applications (4)

Application Number Title Priority Date Filing Date
US14/736,943 Expired - Fee Related US10340241B2 (en) 2015-06-11 2015-06-11 Chip-on-chip structure and methods of manufacture
US15/083,852 Abandoned US20160365329A1 (en) 2015-06-11 2016-03-29 Chip-on-chip structure and methods of manufacture
US16/250,429 Expired - Fee Related US10734346B2 (en) 2015-06-11 2019-01-17 Method of manufacturing chip-on-chip structure comprising sinterted pillars
US16/388,113 Abandoned US20190244926A1 (en) 2015-06-11 2019-04-18 Chip-on-chip structure and methods of manufacture

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/736,943 Expired - Fee Related US10340241B2 (en) 2015-06-11 2015-06-11 Chip-on-chip structure and methods of manufacture

Family Applications After (2)

Application Number Title Priority Date Filing Date
US16/250,429 Expired - Fee Related US10734346B2 (en) 2015-06-11 2019-01-17 Method of manufacturing chip-on-chip structure comprising sinterted pillars
US16/388,113 Abandoned US20190244926A1 (en) 2015-06-11 2019-04-18 Chip-on-chip structure and methods of manufacture

Country Status (1)

Country Link
US (4) US10340241B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110444535A (en) * 2019-07-29 2019-11-12 上海先方半导体有限公司 A fan-out multi-chip packaging structure and preparation method thereof
US10734346B2 (en) 2015-06-11 2020-08-04 Elpis Technologies Inc. Method of manufacturing chip-on-chip structure comprising sinterted pillars
US10811378B2 (en) * 2019-03-18 2020-10-20 Siliconware Precision Industries Co., Ltd. Electronic package and manufacturing method thereof
CN112992837A (en) * 2019-12-13 2021-06-18 矽品精密工业股份有限公司 Electronic package and manufacturing method thereof
US20220285258A1 (en) * 2020-07-21 2022-09-08 Nanya Technology Corporation Method for fabricating semiconductor device with stress-relieving structures
US11705419B2 (en) * 2020-02-05 2023-07-18 Fuji Electric Co., Ltd. Packaging structure for bipolar transistor with constricted bumps
US20230230947A1 (en) * 2021-06-15 2023-07-20 International Business Machines Corporation Solder transfer integrated circuit packaging

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9430153B2 (en) 2014-10-22 2016-08-30 International Business Machines Corporation Garbage collection and other management of memory heaps
CN106941769B (en) * 2016-11-16 2019-12-27 林进东 Heat dissipation structural part with good comprehensive performance and preparation process thereof
US10777496B2 (en) 2017-10-06 2020-09-15 International Business Machines Corporation Chip packages with sintered interconnects formed out of pads
US11404365B2 (en) * 2019-05-07 2022-08-02 International Business Machines Corporation Direct attachment of capacitors to flip chip dies
CN111146093B (en) * 2020-01-06 2021-08-24 亿芯微半导体科技(深圳)有限公司 A semiconductor stack packaging structure and preparation method thereof
CN111199889B (en) * 2020-01-10 2021-07-16 宝德照明集团有限公司 A kind of semiconductor packaging structure and preparation method thereof
CN111192863B (en) * 2020-01-10 2021-07-13 广东汉岂工业技术研发有限公司 A chip stack packaging structure and preparation method thereof

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6084303A (en) * 1996-05-07 2000-07-04 Schlumberger Systems Integrated circuit comprising connection pads emerging on one surface
US20030183944A1 (en) * 2002-02-21 2003-10-02 Jun Taniguchi Semiconductor device and manufacturing method for the same, circuit board, and electronic device
US20040173891A1 (en) * 2003-03-07 2004-09-09 Ngk Spark Plug Co., Ltd. Intermediate board, intermediate board with a semiconductor device, substrate board with an intermediate board, structural member including a semiconductor device, an intermediate board and a substrate board, and method of producing an intermediate board
US7569935B1 (en) * 2008-11-12 2009-08-04 Powertech Technology Inc. Pillar-to-pillar flip-chip assembly
US20100059244A1 (en) * 2007-03-05 2010-03-11 Kyocera Corporation Microstructure Apparatus and Method for Manufacturing Microstructure Apparatus
US20110018113A1 (en) * 2009-07-07 2011-01-27 Jung-Tang Huang Method for packaging micromachined devices
US20140077359A1 (en) * 2012-09-18 2014-03-20 Taiwan Semiconductor Manufacturing Company, Ltd. Ladder Bump Structures and Methods of Making Same
US9136143B2 (en) * 2011-09-02 2015-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally enhanced structure for multi-chip device
US20170109551A1 (en) * 2014-03-18 2017-04-20 Hewlett-Packard Development Company, L.P. Secure element

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5156697A (en) 1989-09-05 1992-10-20 Board Of Regents, The University Of Texas System Selective laser sintering of parts by compound formation of precursor powders
US5466635A (en) 1994-06-02 1995-11-14 Lsi Logic Corporation Process for making an interconnect bump for flip-chip integrated circuit including integral standoff and hourglass shaped solder coating
US5907190A (en) * 1994-11-24 1999-05-25 Dow Corning Toray Silicone Co., Ltd. Semiconductor device having a cured silicone coating with non uniformly dispersed filler
US6225699B1 (en) 1998-06-26 2001-05-01 International Business Machines Corporation Chip-on-chip interconnections of varied characteristics
US6084308A (en) * 1998-06-30 2000-07-04 National Semiconductor Corporation Chip-on-chip integrated circuit package and method for making the same
FR2911995B1 (en) 2007-01-30 2009-03-06 3D Plus Sa Sa METHOD FOR INTERCONNECTING ELECTRONIC WAFERS
US20090236732A1 (en) * 2008-03-19 2009-09-24 Powertech Technology Inc. Thermally-enhanced multi-hole semiconductor package
US8970031B2 (en) 2009-06-16 2015-03-03 Hsio Technologies, Llc Semiconductor die terminal
JP2012532459A (en) 2009-07-02 2012-12-13 フリップチップ インターナショナル エルエルシー Vertical pillar interconnection method and structure
US8105872B2 (en) * 2010-06-02 2012-01-31 Stats Chippac, Ltd. Semiconductor device and method of forming prefabricated EMI shielding frame with cavities containing penetrable material over semiconductor die
US8258055B2 (en) 2010-07-08 2012-09-04 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming semiconductor die
US9029759B2 (en) 2012-04-12 2015-05-12 Nan Chang O-Film Optoelectronics Technology Ltd Compact camera modules with features for reducing Z-height and facilitating lens alignment and methods for manufacturing the same
US9559071B2 (en) * 2013-06-26 2017-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Mechanisms for forming hybrid bonding structures with elongated bumps
US9053972B1 (en) * 2013-11-21 2015-06-09 Freescale Semiconductor, Inc. Pillar bump formed using spot-laser
US10340241B2 (en) 2015-06-11 2019-07-02 International Business Machines Corporation Chip-on-chip structure and methods of manufacture

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6084303A (en) * 1996-05-07 2000-07-04 Schlumberger Systems Integrated circuit comprising connection pads emerging on one surface
US20030183944A1 (en) * 2002-02-21 2003-10-02 Jun Taniguchi Semiconductor device and manufacturing method for the same, circuit board, and electronic device
US20040173891A1 (en) * 2003-03-07 2004-09-09 Ngk Spark Plug Co., Ltd. Intermediate board, intermediate board with a semiconductor device, substrate board with an intermediate board, structural member including a semiconductor device, an intermediate board and a substrate board, and method of producing an intermediate board
US20100059244A1 (en) * 2007-03-05 2010-03-11 Kyocera Corporation Microstructure Apparatus and Method for Manufacturing Microstructure Apparatus
US7569935B1 (en) * 2008-11-12 2009-08-04 Powertech Technology Inc. Pillar-to-pillar flip-chip assembly
US20110018113A1 (en) * 2009-07-07 2011-01-27 Jung-Tang Huang Method for packaging micromachined devices
US9136143B2 (en) * 2011-09-02 2015-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally enhanced structure for multi-chip device
US20140077359A1 (en) * 2012-09-18 2014-03-20 Taiwan Semiconductor Manufacturing Company, Ltd. Ladder Bump Structures and Methods of Making Same
US20170109551A1 (en) * 2014-03-18 2017-04-20 Hewlett-Packard Development Company, L.P. Secure element

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10734346B2 (en) 2015-06-11 2020-08-04 Elpis Technologies Inc. Method of manufacturing chip-on-chip structure comprising sinterted pillars
US10811378B2 (en) * 2019-03-18 2020-10-20 Siliconware Precision Industries Co., Ltd. Electronic package and manufacturing method thereof
CN110444535A (en) * 2019-07-29 2019-11-12 上海先方半导体有限公司 A fan-out multi-chip packaging structure and preparation method thereof
CN112992837A (en) * 2019-12-13 2021-06-18 矽品精密工业股份有限公司 Electronic package and manufacturing method thereof
US11705419B2 (en) * 2020-02-05 2023-07-18 Fuji Electric Co., Ltd. Packaging structure for bipolar transistor with constricted bumps
US12451454B2 (en) 2020-02-05 2025-10-21 Fuji Electric Co., Ltd. Manufacturing method of packaging structure for bipolar transistor with constricted bumps
US20220285258A1 (en) * 2020-07-21 2022-09-08 Nanya Technology Corporation Method for fabricating semiconductor device with stress-relieving structures
US11456242B2 (en) * 2020-07-21 2022-09-27 Nanya Technology Corporation Semiconductor device with stress-relieving structures and method for fabricating the same
US11631637B2 (en) * 2020-07-21 2023-04-18 Nanya Technology Corporation Method for fabricating semiconductor device with stress-relieving structures
US20230230947A1 (en) * 2021-06-15 2023-07-20 International Business Machines Corporation Solder transfer integrated circuit packaging

Also Published As

Publication number Publication date
US20160365328A1 (en) 2016-12-15
US20190244926A1 (en) 2019-08-08
US10340241B2 (en) 2019-07-02
US20190148328A1 (en) 2019-05-16
US10734346B2 (en) 2020-08-04

Similar Documents

Publication Publication Date Title
US10734346B2 (en) Method of manufacturing chip-on-chip structure comprising sinterted pillars
TWI603404B (en) Semiconductor device and method for fan-out wafer level wafer size package forming two-sided interconnect structure
US11233032B2 (en) Mechanisms for forming bonding structures
US10636775B2 (en) Package structure and manufacturing method thereof
CN107039366B (en) Semiconductor device structure and method of forming the same
US8969191B2 (en) Mechanisms for forming package structure
US20180114786A1 (en) Method of forming package-on-package structure
US20180197826A1 (en) Three dimensional integrated circuit (3dic) with support structures
US20170345761A1 (en) Package structure and manufacturing method thereof
KR20170020276A (en) Semiconductor device and method of forming inverted pyramid cavity semiconductor package
JP5588620B2 (en) Wafer level package and method of forming the same
US9564415B2 (en) Semiconductor package device having passive energy components
TWI876266B (en) Electronic devices and methods of making the same
US11069652B2 (en) Method of manufacturing semiconductor structure
CN107546138A (en) Semiconductor device and manufacturing method thereof
US9754911B2 (en) IC structure with angled interconnect elements
US20190259731A1 (en) Substrate based fan-out wafer level packaging
CN115938951B (en) Semiconductor device and method of forming bump pad array for ground connection of heat spreader/shielding structure on substrate
CN120998778A (en) Semiconductor devices using shape memory alloy structures and their fabrication methods
CN111244056A (en) Wafer level package device with high standoff peripheral solder bumps
CN119542298A (en) Semiconductor device and method for forming dummy SOP in saw street
CN102569097A (en) Semiconductor device and method of forming openings through insulating layer over encapsulant for enhanced adhesion of interconnect structure
CN109103069A (en) Semiconductor devices and forming method

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GRAF, RICHARD S.;LEONARD, JAY F.;WEST, DAVID J.;AND OTHERS;SIGNING DATES FROM 20150605 TO 20150608;REEL/FRAME:038127/0383

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: AMENDMENT AFTER NOTICE OF APPEAL

STCV Information on status: appeal procedure

Free format text: NOTICE OF APPEAL FILED

STCV Information on status: appeal procedure

Free format text: NOTICE OF APPEAL FILED

AS Assignment

Owner name: ELPIS TECHNOLOGIES INC., CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052557/0327

Effective date: 20200306

STCV Information on status: appeal procedure

Free format text: EXAMINER'S ANSWER TO APPEAL BRIEF MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION