US20160329104A1 - Low voltage difference operated eeprom and operating method thereof - Google Patents
Low voltage difference operated eeprom and operating method thereof Download PDFInfo
- Publication number
- US20160329104A1 US20160329104A1 US14/707,410 US201514707410A US2016329104A1 US 20160329104 A1 US20160329104 A1 US 20160329104A1 US 201514707410 A US201514707410 A US 201514707410A US 2016329104 A1 US2016329104 A1 US 2016329104A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor substrate
- ion
- electric
- gate
- type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
- G11C16/0433—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and one or more separate select transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0408—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
- G11C16/0416—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/14—Circuits for erasing electrically, e.g. erase voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/14—Circuits for erasing electrically, e.g. erase voltage switching circuits
- G11C16/16—Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
-
- H01L27/11521—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0411—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/681—Floating-gate IGFETs having only two programming levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/314—Channel regions of field-effect devices of FETs of IGFETs having vertical doping variations
-
- H10P30/204—
-
- H10P30/212—
Definitions
- FIG. 5 a diagram schematically showing a single memory cell with a P-type transistor and a single-floating gate structure according to one embodiment of the present invention.
- a memory cell of the EEPROM of the present invention comprises an N-type semiconductor substrate 40 .
- a P-type transistor 42 and a P-well capacitor 44 are formed in the N-type semiconductor substrate 40 and separated by a spacer 46 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
The present invention discloses a low voltage difference-operated EEPROM and an operating method thereof, wherein at least one transistor structure is formed in a semiconductor substrate and each includes a first electric-conduction gate. Same type ions are implanted into a region of the semiconductor substrate, which is near interfaces of a source, a drain and the first electric-conduction gate, or ion-doped regions of the source and the drain, to increase the ion concentration thereof, whereby to reduce the voltage differences required for writing and erasing. The present invention also discloses an operating method for the low voltage difference-operated EEPROM. In addition to the EEPROM with a single gate transistor structure, the present invention also applies to the EEPROM with a single floating gate transistor structure.
Description
- 1. Field of the Invention
- The present invention relates to an EEPROM technology, particularly to an EEPROM where the concentration of the implanted ion is increased to lower the required voltage difference and an operating method thereof.
- 2. Description of the Related Art
- Non-volatile memories, such as Flash memories and EEPROM (Electrically Erasable Programmable Read Only Memory), are semiconductor storage devices that can be electrically written and erased repeatedly. Nowadays, non-volatile memories have been widely used in electronic products because their data will not volatilize after the power source is turned off.
- A non-volatile memory is programmable via storing charges to vary the gate voltage of the transistors or via not storing charges to keep the original gate voltage. A non-volatile memory is erasable by removing the charges stored thereinside to restore the original gate voltage thereof. The current EEPROM is erased with a higher voltage difference, which causes the memory to have a larger area and a more complicated fabrication process.
- Accordingly, the present invention proposes a low voltage difference and low current operated EEPROM and an operating method thereof to overcome the conventional problems.
- The primary objective of the present invention is to provide a low voltage difference operated EEPROM and an operating method thereof, wherein ions are implanted at a higher concentration to increase the intensity of the electric field between the gate and the substrate or between the gate and the transistor and thus decrease the required voltage difference for erasing or writing EEPROM, and wherein the operating method is able to massively erase or write memory cells simultaneously.
- Another objective of the present invention is to provide a low voltage difference operated EEPROM and an operating method thereof, which use the voltage difference between the gate and the source/drain or the voltage difference between the gate and the substrate/well to write or erase EEPROM in a lower current.
- To achieve the abovementioned objectives, the present invention proposes a low voltage difference operated EEPROM, which comprises a semiconductor substrate, and at least one transistor structure formed in the semiconductor substrate, wherein the transistor structure includes a first dielectric layer formed on the surface of the semiconductor substrate; a first electric-conduction gate formed on the first dielectric layer; and at least two first ion-doped regions formed inside the semiconductor substrate and respectively at two sides of the first electric-conduction gate to separately function as the source and the drain, and wherein the same type of ions are further implanted into the semiconductor substrate (or the first ion-doped region) at the region where the first electric-conduction gate contacts the source and the semiconductor substrate (or the first ion-doped region) at the region where the electric-conduction gate contacts the drain, whereby to decrease the voltage difference required for writing or erasing the EEPROM.
- In addition to the abovementioned single-gate transistor structure, the present invention also applies to a floating-gate transistor structure and further comprises a capacitor structure, which is arranged in the surface of the semiconductor substrate and separated from the transistor structure, wherein the capacitor structure includes a second ion-doped region formed inside the semiconductor substrate; a second dielectric layer formed on the surface of the second ion-doped region; and a second electric-conduction gate stacked on the second dielectric layer and electrically connected with the first electric-conduction gate to function as a floating gate.
- No matter whether the single-gate transistor structure or the floating-gate transistor structure is used, further implantation of the same type of ions can increase the ion concentration of the semiconductor substrate or the first ion-doped region by 1-10 times.
- While the transistor structure of the present invention is an N-type transistor, the first ion-doped region or the second ion-doped region is an N-type doped region, and the semiconductor substrate is a P-type semiconductor substrate or a semiconductor substrate having a P-type well. While the transistor structure of the present invention is a P-type transistor, the first ion-doped region or the second ion-doped region is a P-type doped region, and the semiconductor substrate is an N-type semiconductor substrate or a semiconductor substrate having an N-type well.
- No matter whether the single-gate transistor structure or the floating-gate transistor structure is used, different regions of enhanced ion implantation and different transistor structures are respectively corresponding to different operating methods.
- While the transistor structure is an N-type transistor and the first ion-doped region is doped with the same type of ions to increase the ion concentration, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate (or the floating gate), the source, the drain and the semiconductor substrate, wherein in writing, Vsub=ground, Vs=Vd≧0, and Vg=HV (High Voltage), or Vsub=ground, Vs=Vd=HV, and Vg>2V, and wherein in erasing, Vsub=ground, Vs=Vd=HV, and Vg=0, floating voltage, or <2V.
- While the transistor structure is a P-type transistor and the first ion-doped region is doped with the same type of ions to increase the ion concentration, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate (or the floating gate), the source, the drain and the semiconductor substrate, wherein in writing, Vsub=HV, Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V, and wherein in erasing, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V.
- No matter whether a P-type transistor or an N-type transistor is used, while the same type of ions are implanted into the semiconductor substrate to increase the ion concentration, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate (or the floating gate), the source, the drain and the semiconductor substrate, wherein for an N-type transistor in writing, Vsub=ground, Vs=Vd≧0, and Vg=HV, or Vsub=ground, Vs=Vd=HV, and Vg>2V, and wherein for an N-type transistor in erasing, Vsub=ground, Vs=Vd=HV, and Vg=0, floating voltage, or <2V, and wherein for a P-type transistor in writing, Vsub=HV, Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V, and wherein for a P-type transistor in erasing, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V.
- Below, embodiments are described in detail in cooperation with the attached drawings to make easily understood the objectives, technical contents, and accomplishments of the present invention.
-
FIG. 1(a) is a diagram schematically showing that additional ions are implanted into first ion-doped regions (the source and the drain) according to one embodiment of the present invention; -
FIG. 1(b) is a diagram schematically showing that additional ions are implanted into a semiconductor substrate according to one embodiment of the present invention; -
FIG. 2 is a diagram schematically showing a single memory cell with an N-type transistor and a single-gate structure according to one embodiment of the present invention; -
FIG. 3 is a diagram schematically showing a single memory cell with an N-type transistor and a single-floating gate structure according to one embodiment of the present invention; -
FIG. 4 is a diagram schematically showing a single memory cell with a P-type transistor and a single-gate structure according to one embodiment of the present invention; and -
FIG. 5 is a diagram schematically showing a single memory cell with a P-type transistor and a single-floating gate structure according to one embodiment of the present invention. - The present invention proposes a low voltage difference operated EEPROM (Electrically Erasable Programmable Read Only Memory) and an operating method thereof. The EEPROM of the present invention is characterized in implanting a higher concentration of ions to increase the intensity of the electric field between the gate and the transistor or between the gate and the substrate so as to decrease the voltage difference for writing or erasing. The operating method of the present invention simultaneously applies operating voltages to the gate, the source and the drain, which are connected with a memory cell, to massively write or erase memory cells.
- Refer to
FIG. 1(a) andFIG. 1(b) . The EEPROM of the present invention comprises asemiconductor substrate 10 and at least onetransistor structure 12 formed in thesemiconductor substrate 10. Thetransistor structure 12 includes a firstdielectric layer 14 formed on the surface of thesemiconductor substrate 10; a first electric-conduction gate 16 formed on the firstdielectric layer 14; and at least two first ion-doped regions (18 and 20) formed inside thesemiconductor substrate 10 and respectively at two sides of the first electric-conduction gate 16 to separately function as asource 18 and adrain 20. The present invention uses the voltage difference between the gate and the source/drain or the voltage difference between the gate and the substrate/well to make electrons pass through the dielectric layer (oxide layer) so as to write or erase EEPROM in a lower current. The present invention uses two methods to increase the concentration of the implanted ions. The first method is shown inFIG. 1(a) . In the first method, the same type ofions 22 are further implanted into the regions of the first ion-doped 18 and 20, which are respectively at the interface of theregions source 18 and the first electric-conduction gate 16 and the interface of thedrain 20 and the first electric-conduction gate 16. It is meant by the same type of ions 22: if the first ion-doped 18 and 20 are P-type, the implantedregions ions 22 are also P-type; if the first ion-doped 18 and 20 are N-type, the implantedregions ions 22 are also N-type. The ion concentration of the first ion-doped 18 and 20 is increased 1-10 times higher than the original i on concentration. Thus, a lower voltage difference can be applied to the transistor structure and the first electric-regions conduction gate 16 for writing or erasing. The second method is shown inFIG. 1(b) . In the second method, the same type ofions 22 are implanted into a region of thesemiconductor substrate 10, which is between the interface of thesource 18 and the first electric-conduction gate 16 and the interface of thedrain 20 and the first electric-conduction gate 16. It is meant by the same type of ions 22: if thesemiconductor substrate 10 is P-type, the i mplantedions 22 are also P-type; if thesemiconductor substrate 10 is N-type, the implantedions 22 are also N-type. The ion concentration of thesemiconductor substrate 10 is increased 1-10 times higher than the original ion concentration. Thus, a lower voltage difference can be applied to thesemiconductor substrate 10 and the first electric-conduction gate 16 for writing or erasing. - Spacers (not shown in the drawings) are respectively formed on two side walls of the first
dielectric layer 14 and the first electric-conduction gate 16. The implantation of the same type of ions into the first ion-doped regions is undertaken before the formation of the spacers. In one embodiment, each of the first ion-doped 18 and 20 further has a light doped drain (LDD). In such a case, LDD is the preferred doped region.regions - In addition to the abovementioned single-gate structure, the abovementioned two ion concentration-increasing methods are also applied to a single-floating gate structure. The memory cell of the EEPROM with a single-floating gate structure further comprises a capacitor structure. The second electric-conduction gate of the capacitor is electrically connected with the first electric-conduction gate and functions as a single floating gate. The detail of different structures and the operating methods thereof will be described below.
- Refer to
FIG. 2 a diagram schematically showing a single memory cell with an N-type transistor and a single-gate structure according to one embodiment of the present invention. In the embodiment shown inFIG. 2 , a memory cell of the EEPROM of the present invention comprises a P-type semiconductor substrate 30 or a semiconductor substrate with a P-type well. InFIG. 2 , the memory cell with a P-type semiconductor substrate 30 is used as an exemplification. An N-type transistor 32, such as an N-type MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor), is formed in the P-type semiconductor substrate 30. The N-type transistor 32 includes a firstdielectric layer 320 formed on the surface of the P-type semiconductor substrate 30; a first electric-conduction gate 322 stacked on the firstdielectric layer 320; and two N-type ion-doped regions formed inside the P-type semiconductor substrate 30 and respectively functioning as asource 324 and adrain 326, wherein a channel exists between thesource 324 and thedrain 326, and wherein first electric-conduction gate 322 further includes afloating gate 3221, a controldielectric layer 3222, acontrol gate 3223 stacked over the firstdielectric layer 320 bottom up in sequence. The structure described above is a single-gate structure. - Refer to
FIG. 3 a diagram schematically showing a single memory cell with an N-type transistor and a single-floating gate structure according to one embodiment of the present invention. In the embodiment shown inFIG. 3 , a memory cell of the EEPROM of the present invention comprises a P-type semiconductor substrate 30, an N-type transistor 32, such as an N-type MOSFET, formed in the P-type semiconductor substrate 30, and an N-well capacitor 34 formed in the P-type semiconductor substrate 30 and separated from the N-type transistor 32 by aspacer 36. The N-type transistor 32 includes a firstdielectric layer 320 formed on the surface of the P-type semiconductor substrate 30; a first electric-conduction gate 322 stacked on thefirst dielectric layer 320; and two N-type ion-doped regions formed inside the P-type semiconductor substrate 30 and respectively functioning as asource 324 and adrain 326, wherein a channel exists between thesource 324 and thedrain 326. The N-well capacitor 34 includes a second ion-doped region formed in the P-type semiconductor substrate 30 and functioning as an N-type well 340; asecond dielectric layer 342 formed on the surface of the N-type well 340; and a second electric-conduction gate 344 formed on thesecond dielectric layer 342, whereby a top plate-dielectric layer-bottom plate capacitor structure is formed. The first electric-conduction gate 322 of the N-type transistor 32 and the second electric-conduction gate 344 of the N-well capacitor 34 are electrically connected with each other and separated by thespacer 36 to form the structure of a single floatinggate 38. - Refer to
FIG. 2 andFIG. 3 . Suppose that the memory cell of the EEPROM has the N-type transistor 32 and that the same type (N-type) ions are implanted into the regions of the ion-doped regions, which are respectively near the interface of the first electric-conduction gate 322 and thesource 324 and the interface of the first electric-conduction gate 322 and thedrain 326, to increase the ion concentration by 1-10 times. No matter whether the memory cell structure shown inFIG. 2 orFIG. 3 is used, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate 322 (or the single floating gate 38), thesource 324, thedrain 326 and the P-type semiconductor substrate 30, wherein in writing the N-type transistor 32, Vsub=ground, Vs=Vd≧0, and Vg=HV (High Voltage), or Vsub ground, Vs=Vd=HV, and Vg>2V, and wherein in erasing the N-type transistor 32, Vsub=ground, Vs=Vd=HV, and Vg=0, floating voltage, or <2V. In writing a P-type transistor, Vsub=HV, Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V. In erasing the P-type transistor, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V. - Refer to
FIG. 2 andFIG. 3 again. Suppose that the memory cell of the EEPROM has the N-type transistor 32 and that the same type (P-type) ions are implanted into the region of the P-type semiconductor substrate 20, which is near the interface of thesource 324 and the first electric-conduction gate 322 and the interface of thedrain 326 and the first electric-conduction gate 322, to increase the ion concentration by 1-10 times. The operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate 322 (or the single floating gate 38), thesource 324, thedrain 326 and thesemiconductor substrate 30, wherein in writing the N-type transistor, Vsub=ground, Vs=Vd≧0, and Vg=HV (High Voltage), or Vsub=ground, Vs=Vd=HV, and Vg>2V, and wherein in erasing the N-type transistor, Vsub=ground, Vs=Vd=HV, and Vg=0, floating voltage, or <2V. In writing a P-type transistor, Vsub=HV, Vs=Vd≧HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V. In erasing the P-type transistor, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V. - Refer to
FIG. 4 a diagram schematically showing a single memory cell with a P-type transistor and a single-gate structure according to one embodiment of the present invention. In the embodiment shown inFIG. 4 , a memory cell of the EEPROM of the present invention comprises an N-type semiconductor substrate 40 or a semiconductor substrate with an N-type well. InFIG. 4 , the memory cell with an N-type semiconductor substrate 40 is used as an exemplification. A P-type transistor 42, such as a P-type MOSFET, is formed in the N-type semiconductor substrate 40. The P-type transistor 42 includes a firstdielectric layer 420 formed on the surface of the N-type semiconductor substrate 40; a first electric-conduction gate 422 stacked on thefirst dielectric layer 420; and two P-type ion-doped regions formed inside the N-type semiconductor substrate 40 and respectively functioning as asource 424 and adrain 426, wherein a channel exists between thesource 424 and thedrain 426, and wherein first electric-conduction gate 422 further includes a floatinggate 4221, acontrol dielectric layer 4222, acontrol gate 4223 stacked over thefirst dielectric layer 420 bottom up in sequence. The structure described above is a single-gate structure. - Refer to
FIG. 5 a diagram schematically showing a single memory cell with a P-type transistor and a single-floating gate structure according to one embodiment of the present invention. In the embodiment shown inFIG. 5 , a memory cell of the EEPROM of the present invention comprises an N-type semiconductor substrate 40. A P-type transistor 42 and a P-well capacitor 44 are formed in the N-type semiconductor substrate 40 and separated by aspacer 46. The P-type transistor 42, such as a P-type MOSFET, includes a firstdielectric layer 420 formed on the surface of the N-type semiconductor substrate 40; a first electric-conduction gate 422 stacked on thefirst dielectric layer 420; and two P-type ion-doped regions formed inside the N-type semiconductor substrate 40 and respectively functioning as asource 424 and adrain 426, wherein a channel exists between thesource 424 and thedrain 426. The P-well capacitor 44 includes a second ion-doped region formed inside the N-type semiconductor substrate 40 and functioning as a P-type well 440, asecond dielectric layer 442 formed on the surface of the P-type well 440, and a second electric-conduction gate 444 formed on thesecond dielectric layer 442, whereby to form a top plate-dielectric layer-bottom plate capacitor structure. The first electric-conduction gate 422 of the P-type transistor 42 and the second electric-conduction gate 444 of the P-well capacitor 44 are electrically connected with each other and separated by thespacer 46 to form a single floatinggate 48. - Refer to
FIG. 4 andFIG. 5 . No matter whether the memory cell is that shown inFIG. 4 orFIG. 5 , it has a P-type transistor 42, and the same type (P-type) ions are implanted into the ion-doped regions near the interface of thesource 424 and the first electric-conduction gate 422 and the interface of thedrain 426 and the first electric-conduction gate 422 to increase the ion concentration by 1-10 times. In such cases, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate 422 (or the single floating gate 48), thesource 424, thedrain 426 and thesemiconductor substrate 40, wherein in writing an N-type transistor, Vsub=ground, Vs=Vd≧0, and Vg=HV (High Voltage), or Vsub=ground, Vs=Vd=HV, and Vg>2V, and wherein in erasing the N-type transistor, Vsub=ground, Vs=Vd=HV, and Vg=0, floating voltage, or <2V. In writing the P-type transistor, Vsub=HV, Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V. In erasing the P-type transistor, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V. - Refer to
FIG. 4 andFIG. 5 again. No matter whether the memory cell is that shown inFIG. 4 orFIG. 5 , it has a P-type transistor 42, and the same type (N-type) ions are implanted into the region of the N-type semiconductor substrate 40, which is near the interface of thesource 424 and the first electric-conduction gate 422 and the interface of thedrain 426 and the first electric-conduction gate 422 to increase the ion concentration by 1-10 times. In such cases, the operating method of the present invention comprises a step: respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to the first electric-conduction gate 422 (or the single floating gate 48), thesource 424, thedrain 426 and thesemiconductor substrate 40, wherein in writing, Vsub=HV, Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V. In erasing, Vsub=HV, Vs=Vd=0, and Vg is floating voltage or smaller than HV=2V. - The writing and erasing activities correlates with the doping concentration, which influences the voltages needs applying to the source, the drain and the gate. As long as sufficient voltage differences are applied to the source, the drain and the gate, writing or erasing will be enabled. Therefore, the high voltage required in the conventional technology can be reduced via replacing the grounding with a negative voltage.
- The embodiments have been described above to demonstrate the technical thoughts and characteristics of the present invention and enable the persons skilled in the art to understand, make, and use the present invention. However, these embodiments are only to exemplify the present invention but not to limit the scope of the present invention. Any equivalent modification or variation according to the spirit of the present invention is to be also included within the scope of the present invention.
Claims (20)
1. A low voltage difference-operated electrically erasable programmable read only memory(EEPROM) comprising:
a semiconductor substrate; and
at least one transistor structure formed in said semiconductor substrate and including a first dielectric layer formed on a surface of said semiconductor substrate, a first electric-conduction gate formed on said first dielectric layer, and at least two first ion-doped regions formed inside said semiconductor substrate and located at two sides of said first electric-conduction gate to function as a source and a drain,
wherein regions of said first ion-doped regions or a region of said semiconductor substrate, which is near an interface of said source and said first electric-conduction gate and an interface of said drain and said first electric-conduction gate, is further implanted with the same type of ions to increase ion concentration thereof and reduce voltage differences required for writing or erasing.
2. The low voltage difference-operated EEPROM according to claim 1 further comprising a capacitor structure formed in said semiconductor substrate and separated from said at least one transistor structure, wherein said capacitor structure includes a second ion-doped region formed inside said semiconductor substrate, a second dielectric layer formed on a surface of said second ion-doped region, and a second electric-conduction gate stacked on said second dielectric layer, and wherein said second electric-conduction gate is electrically connected with said first electric-conduction gate to function as a single floating gate.
3. The low voltage difference-operated EEPROM according to claim 1 , wherein said same type of ions are implanted into said semiconductor substrate or said first ion-doped regions to increase an ion concentration of said semiconductor substrate or said first ion-doped regions by 1-10 times.
4. The low voltage difference-operated EEPROM according to claim 2 , wherein said same type of ions are implanted into said semiconductor substrate or said first ion-doped regions to increase an ion concentration of said semiconductor substrate or said first ion-doped regions by 1-10 times.
5. The low voltage difference-operated EEPROM according to claim 1 , wherein while said transistor structure is an N-type transistor, said first ion-doped regions are N-type ion-doped regions, and said semiconductor substrate is a P-type semiconductor substrate or a semiconductor substrate with a P-type well, and wherein while said transistor structure is a type transistor, said first ion-doped regions are P-type ion-doped regions, and said semiconductor substrate is an N-type semiconductor substrate or a semiconductor substrate with an N-type well.
6. The low voltage difference-operated EEPROM according to claim 2 , wherein while said transistor structure is an N-type transistor, said first ion-doped regions and said second ion-doped region are N-type ion-doped regions, and said semiconductor substrate is a P-type semiconductor substrate or a semiconductor substrate with a P-type well, and wherein while said transistor structure is a P-type transistor, said first ion-doped regions and said second ion-doped region are P-type ion-doped regions, and said semiconductor substrate is an N-type semiconductor substrate or a semiconductor substrate with an N-type well.
7. The low voltage difference-operated EEPROM according to claim 1 , wherein spacers is formed between said first dielectric layer of said transistor structure or two side walls of said first electric-conduction gate.
8. The low voltage difference-operated EEPROM according to claim 7 , wherein before said spacers are formed, said first ion-doped regions, which are near said interface of said source and said first electric-conduction gate and said interface of said drain and said first electric-conduction gate, are further implanted with said same type of ions to increase an ion concentration of said first ion-doped regions.
9. The low voltage difference-operated EEPROM according to claim 1 , wherein said first electric-conduction gate includes a floating gate, a control dielectric layer and a control gate, which are bottom-up stacked over said first dielectric layer sequentially.
10. The low voltage difference-operated EEPROM according to claim 1 , wherein while said first ion-doped regions are further implanted with said same type of ions to increase an ion concentration of said first ion-doped regions, a voltage difference is applied to said transistor structure and said first electric-conduction gate for writing or erasing.
11. The low voltage difference-operated EEPROM according to claim 2 , wherein while said first ion-doped regions are further implanted with said same type of ions to increase an ion concentration of said first ion-doped regions, a voltage difference is applied to said transistor structure and said single floating gate for writing or erasing.
12. The low voltage difference-operated EEPROM according to claim 1 , wherein while said semiconductor substrate is further implanted with said same type of ions to increase an ion concentration of said semiconductor substrate, a voltage difference is applied to said semiconductor substrate and said first electric-conduction gate for writing or erasing.
13. The low voltage difference-operated EEPROM according to claim 2 , wherein while said semiconductor substrate is further implanted with said same type of ions to increase an ion concentration of said semiconductor substrate, a voltage difference is applied to said semiconductor substrate and said single floating gate for writing or erasing.
14. The low voltage difference-operated EEPROM according to claim 1 , wherein said transistor structure is a metal-oxide-semiconductor field-effect transistor (MOSFET).
15. The low voltage difference-operated EEPROM according to claim 1 , wherein a lightly-doped drain (LDD) is formed in said first ion-doped region.
16. An operating method for a low voltage difference-operated electrically erasable programmable read only memory (EEPROM), wherein said low voltage difference-operated electrically erasable programmable read only memory comprises a semiconductor substrate and at least one N-type transistor structure formed in said semiconductor substrate, and wherein said N-type transistor structure includes a first electric-conduction gate and at least two first ion-doped regions formed inside said semiconductor substrate and located at two sides of said first electric-conduction gate to function as a source and a drain, and wherein regions of said first ion-doped regions, which are near an interface of said source and said first electric-conduction gate and an interface of said drain and said first electric-conduction gate, are further implanted with the same type of ions to increase an ion concentration of said regions of said first ion-doped regions, and wherein said method comprises a step:
respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to said first electric-conduction gate, said source, said drain and said semiconductor substrate,
wherein in writing, Vsub=ground, Vs=Vd ≧0, and Vg=HV (High Voltage), or Vsub=ground, Vs=Vd=HV, and Vg>2V, and
wherein in erasing, Vsub=ground, Vs=Vd=HV, and Vg=0, a floating voltage, or <2V.
17. The operating method for a low voltage difference-operated EEPROM according to claim 16 , wherein said electrically erasable programmable read only memory further comprises a capacitor structure formed in said semiconductor substrate and separated from said at least one N-type transistor structure, and wherein said capacitor structure includes a second ion-doped region formed inside said semiconductor substrate and a second electric-conduction gate, and wherein said second electric-conduction gate is electrically connected with said first electric-conduction gate to function as a single floating gate, and wherein said gate voltage Vg is applied to said single floating gate.
18. An operating method for a low voltage difference-operated electrically erasable programmable read only memory (EEPROM), wherein said low voltage difference-operated electrically erasable programmable read only memory comprises a semiconductor substrate and at least one P-type transistor structure formed in said semiconductor substrate, and wherein said P-type transistor structure includes a first electric-conduction gate and at least two first ion-doped regions formed inside said semiconductor substrate and located at two sides of said first electric-conduction gate to function as a source and a drain, and wherein regions of said first ion-doped regions, which are near an interface of said source and said first electric-conduction gate and an interface of said drain and said first electric-conduction gate, are further implanted with the same type of ions to increase an ion concentration of said regions of said first ion-doped regions, and wherein said method comprises a step:
respectively applying a gate voltage Vg, a source voltage Vs, a drain voltage Vd and a substrate voltage Vsub to said first electric-conduction gate, said source, said drain and said semiconductor substrate,
wherein in writing, Vsub=HV (High Voltage), Vs=Vd≦HV, and Vg=0, or Vsub=HV, Vs=Vd=0, and Vg is smaller than HV=2V, and
wherein in erasing, Vsub=HV, Vs=Vd=0, and Vg is a floating voltage or smaller than HV=2V.
19. The operating method for a low voltage difference-operated EEPROM according to claim 18 , wherein said electrically erasable programmable read only memory further comprises a capacitor structure formed in said semiconductor substrate and separated from said at least one P-type transistor structure, and wherein said capacitor structure includes a second ion-doped region fowled inside said semiconductor substrate and a second electric-conduction gate, and wherein said second electric-conduction gate is electrically connected with said first electric-conduction gate to function as a single floating gate, and wherein said gate voltage Vg is applied to said single floating gate.
20-23. (canceled)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/707,410 US20160329104A1 (en) | 2015-05-08 | 2015-05-08 | Low voltage difference operated eeprom and operating method thereof |
| US15/259,281 US9601202B2 (en) | 2015-05-08 | 2016-09-08 | Low voltage difference operated EEPROM and operating method thereof |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/707,410 US20160329104A1 (en) | 2015-05-08 | 2015-05-08 | Low voltage difference operated eeprom and operating method thereof |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/259,281 Division US9601202B2 (en) | 2015-05-08 | 2016-09-08 | Low voltage difference operated EEPROM and operating method thereof |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20160329104A1 true US20160329104A1 (en) | 2016-11-10 |
Family
ID=57222842
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/707,410 Abandoned US20160329104A1 (en) | 2015-05-08 | 2015-05-08 | Low voltage difference operated eeprom and operating method thereof |
| US15/259,281 Active US9601202B2 (en) | 2015-05-08 | 2016-09-08 | Low voltage difference operated EEPROM and operating method thereof |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/259,281 Active US9601202B2 (en) | 2015-05-08 | 2016-09-08 | Low voltage difference operated EEPROM and operating method thereof |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US20160329104A1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN111739572A (en) * | 2019-03-25 | 2020-10-02 | 亿而得微电子股份有限公司 | Low-voltage fast erasing method for electronically written erasable and rewritable read-only memory |
| CN112885834A (en) * | 2019-11-29 | 2021-06-01 | 亿而得微电子股份有限公司 | Operation method of charged erasable programmable read-only memory |
| CN113674694A (en) * | 2021-08-23 | 2021-11-19 | 京东方科技集团股份有限公司 | Display substrate and display device |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6841447B1 (en) * | 2002-08-30 | 2005-01-11 | Lattice Semiconductor Corporation | EEPROM device having an isolation-bounded tunnel capacitor and fabrication process |
| US20050270850A1 (en) * | 2004-06-07 | 2005-12-08 | Wang Lee Z | Nonvolatile flash memory and method of operating the same |
-
2015
- 2015-05-08 US US14/707,410 patent/US20160329104A1/en not_active Abandoned
-
2016
- 2016-09-08 US US15/259,281 patent/US9601202B2/en active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6841447B1 (en) * | 2002-08-30 | 2005-01-11 | Lattice Semiconductor Corporation | EEPROM device having an isolation-bounded tunnel capacitor and fabrication process |
| US20050270850A1 (en) * | 2004-06-07 | 2005-12-08 | Wang Lee Z | Nonvolatile flash memory and method of operating the same |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN111739572A (en) * | 2019-03-25 | 2020-10-02 | 亿而得微电子股份有限公司 | Low-voltage fast erasing method for electronically written erasable and rewritable read-only memory |
| CN112885834A (en) * | 2019-11-29 | 2021-06-01 | 亿而得微电子股份有限公司 | Operation method of charged erasable programmable read-only memory |
| CN113674694A (en) * | 2021-08-23 | 2021-11-19 | 京东方科技集团股份有限公司 | Display substrate and display device |
Also Published As
| Publication number | Publication date |
|---|---|
| US9601202B2 (en) | 2017-03-21 |
| US20160379712A1 (en) | 2016-12-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20050199936A1 (en) | Nonvolatile memory solution using single-poly pflash technology | |
| US9368506B2 (en) | Integrated circuits and methods for operating integrated circuits with non-volatile memory | |
| US20120039131A1 (en) | Low-voltage eeprom array | |
| TW201637018A (en) | Electrically-Erasable Programmable Read-Only Memory of reducing voltage difference and operation method thereof | |
| US6441443B1 (en) | Embedded type flash memory structure and method for operating the same | |
| US20100039868A1 (en) | Low voltage, low power single poly EEPROM | |
| US9601202B2 (en) | Low voltage difference operated EEPROM and operating method thereof | |
| CN106158874B (en) | Operation method of EEPROM (electrically erasable programmable read-Only memory) capable of reducing voltage difference | |
| EP1351251B1 (en) | Method of a read scheme for a non-volatile memory | |
| US20200327944A1 (en) | Method of fast erasing an eeprom with low-voltages, where ions are implanted at a higher concentration to increase the intensity of the electric field between the gate and the substrate or between the gate and the transistor and thus decrease the required voltage difference for erasing the eeprom | |
| TWI640084B (en) | Electronic write-erase type rewritable read-only memory with low voltage difference and operation method thereof | |
| US10242741B1 (en) | Low voltage difference operated EEPROM and operating method thereof | |
| US8921916B2 (en) | Single poly electrically erasable programmable read only memory (single poly EEPROM) device | |
| JP2012204896A (en) | Nonvolatile programmable logic switch | |
| CN109427793B (en) | Low voltage difference electronic writing-erasing type rewritable read-only memory and operation method | |
| US7919805B1 (en) | Non-volatile memory cell with two capacitors and one PNP transistor and a method of forming such a cell in a 1-poly SOI technology | |
| CN107658301B (en) | Flash memory unit, flash memory array and operation method thereof | |
| CN102063938B (en) | Unit structure of multi-time programmable (MTP) device | |
| US7115938B2 (en) | Non-volatile memory cell and method of forming the same | |
| US9281312B2 (en) | Non-volatile memory with a single gate-source common terminal and operation method thereof | |
| US11101000B2 (en) | Semiconductor device and method for operating the same | |
| CN112885834B (en) | Operating method of electrically erasable programmable read-only memory | |
| US7759721B2 (en) | Single poly non-volatile memory device with inversion diffusion regions and methods for operating the same | |
| CN108806749B (en) | Method for operating P-channel flash memory unit | |
| CN104332469B (en) | n-channel nonvolatile memory element and compiling method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: YIELD MICROELECTORNICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, HSIN-CHANG;HUANG, WEN-CHIEN;FAN, YA-TING;AND OTHERS;REEL/FRAME:035597/0083 Effective date: 20150507 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |