US20150262935A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20150262935A1 US20150262935A1 US14/478,264 US201414478264A US2015262935A1 US 20150262935 A1 US20150262935 A1 US 20150262935A1 US 201414478264 A US201414478264 A US 201414478264A US 2015262935 A1 US2015262935 A1 US 2015262935A1
- Authority
- US
- United States
- Prior art keywords
- terminal unit
- switching element
- circuit substrate
- unit
- interconnect
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5227—Inductive arrangements or effects of, or between, wiring layers
-
- H10W90/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/07—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group subclass H10D
- H01L25/072—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group subclass H10D the devices being arranged next to each other
-
- H10W44/00—
-
- H10W72/5473—
-
- H10W90/754—
Definitions
- Embodiments described herein relate generally to a semiconductor device.
- the semiconductor device such as an inverter that uses a semiconductor element, etc.
- the semiconductor element is mounted to a substrate using an interconnect.
- it is desirable to obtain high reliability by suppressing the inductance due to the interconnect.
- FIG. 1 is a schematic perspective view illustrating a semiconductor device according to a first embodiment
- FIG. 2A and FIG. 2B are schematic plan views illustrating the semiconductor device according to the first embodiment
- FIG. 3 is a circuit diagram illustrating the semiconductor device according to the first embodiment
- FIG. 4A and FIG. 4B are circuit diagrams illustrating the operation of the semiconductor device according to the first embodiment
- FIG. 5 is a graph of the operation of the semiconductor device according to the first embodiment
- FIG. 6 is a circuit diagram illustrating the semiconductor device according to the first embodiment
- FIG. 7A to FIG. 7C are schematic views illustrating the semiconductor device
- FIG. 8 is a graph of a characteristic of the semiconductor device according to the first embodiment.
- FIG. 9A and FIG. 9B are schematic plan views illustrating a semiconductor device according to a second embodiment.
- a semiconductor device includes a first circuit substrate, a second circuit substrate, a third circuit substrate, and a fourth circuit substrate.
- the first circuit substrate includes a first substrate having a first surface, a first switching element provided at the first surface, a first terminal unit provided in the first substrate, and a second terminal unit provided in the first substrate.
- the first terminal unit is electrically connected to the first switching element.
- the second terminal unit is electrically connected to the first switching element.
- the second terminal unit is set to a potential lower than a potential of the first terminal unit.
- the second circuit substrate includes a second substrate having a second surface, a second switching element provided at the second surface, a third terminal unit provided in the second substrate and a fourth terminal unit provided in the second substrate.
- the third terminal unit is electrically connected to the second switching element, and the fourth terminal unit is electrically connected to the second switching element.
- the fourth terminal unit is set to a potential lower than a potential of the third terminal unit.
- the third circuit substrate includes a third substrate having a third surface, a third switching element provided at the third surface, a fifth terminal unit provided in the third substrate, and a sixth terminal unit provided in the third substrate.
- the fifth terminal unit is electrically connected to the third switching element.
- the sixth terminal unit is electrically connected to the third switching element.
- the sixth terminal unit is set to a potential lower than a potential of the fifth terminal unit.
- the fourth circuit substrate includes a fourth substrate having a fourth surface, a fourth switching element provided at the fourth surface, a seventh terminal unit provided in the fourth substrate, and an eighth terminal unit provided in the fourth substrate.
- the seventh terminal unit is electrically connected to the fourth switching element.
- the eighth terminal unit is electrically connected to the fourth switching element.
- the eighth terminal unit is set to a potential lower than a potential of the seventh terminal unit.
- the second terminal unit and the third terminal unit are electrically connected.
- the sixth terminal unit and the seventh terminal unit are electrically connected.
- the third surface overlaps at least a portion of the first surface when projected onto the first surface.
- the fourth surface overlaps at least a portion of the second surface when projected onto the second surface.
- a component of a direction from the first terminal unit toward the second terminal unit is reversely oriented with respect to a component of a direction from the fifth terminal unit toward the sixth terminal unit when projected onto a plane including a first direction from the first circuit substrate toward the second circuit substrate and a second direction from the first circuit substrate toward the third circuit substrate.
- a component of a direction from the third terminal unit toward the fourth terminal unit is reversely oriented with respect to a component of a direction from the seventh terminal unit toward the eighth terminal unit when projected onto the plane.
- FIG. 1 is a schematic perspective view illustrating a semiconductor device according to a first embodiment.
- FIG. 1 shows the semiconductor device 500 according to the embodiment.
- the semiconductor device 500 includes a first circuit substrate 100 , a second circuit substrate 200 , a third circuit substrate 300 , and a fourth circuit substrate 400 .
- FIG. 2A and FIG. 2B are schematic plan views illustrating the semiconductor device according to the first embodiment.
- FIG. 2A is a schematic plan view illustrating the first circuit substrate 100 and the second circuit substrate 200 of the semiconductor device 500 .
- FIG. 2B is a perspective plan view illustrating the third circuit substrate 300 and the fourth circuit substrate 400 of the semiconductor device 500 .
- FIG. 3 is a circuit diagram illustrating the semiconductor device according to the first embodiment.
- FIG. 3 shows the circuit diagram of the semiconductor device 500 .
- the semiconductor device 500 is, for example, an inverter circuit.
- Some of the components included in the semiconductor device 500 are not shown for easier viewing in FIG. 1 , FIG. 2A , and FIG. 2B .
- the interconnects that connect the first circuit substrate 100 and the second circuit substrate 200 , etc., are not shown.
- the first circuit substrate 100 includes a first substrate 10 , a first switching element 10 s , a first terminal unit 11 e, and a second terminal unit 12 e.
- the first substrate 10 has a first surface 10 a.
- the first switching element 10 s is provided at the first surface 10 a.
- the first circuit substrate 100 further includes a first interconnect unit 11 p, a second interconnect unit 12 p, and a first connection member 11 w.
- the first interconnect unit 11 p, the second interconnect unit 12 p, and the first connection member 11 w are provided at the first surface 10 a.
- the first connection member 11 w electrically connects the first switching element 10 s and the second interconnect unit 12 p.
- the first interconnect unit 11 p electrically connects the first switching element 10 s and the first terminal unit 11 e .
- the second interconnect unit 12 p electrically connects the first switching element 10 s and the second terminal unit 12 e via the first connection member 11 w.
- the first terminal unit 11 e is electrically connected to the first switching element 10 s via the first interconnect unit 11 p.
- the second terminal unit 12 e is electrically connected to the first switching element 10 s via the second interconnect unit 12 p.
- the state of being electrically connected includes the state in which two conductors are in direct contact and the state in which a current flows between two conductors that have another conductor inserted therebetween.
- the first switching element 10 s and the switching elements included in the semiconductor device 500 include semiconductor elements such as bipolar transistors, field effect transistors (FETs), etc.
- the first switching element 10 s is a FET.
- the FET includes a source terminal, a drain terminal, and a gate terminal.
- the drain terminal of the first switching element 10 s is electrically connected to the first interconnect unit 11 p.
- the source terminal of the first switching element 10 s is electrically connected to the second interconnect unit 12 p.
- the second terminal unit 12 e is set to a potential that is lower than that of the first terminal unit 11 e.
- the first circuit substrate 100 further includes a first diode 10 d and a second connection member 12 w.
- the first diode 10 d includes, for example, a first anode 10 da and a first cathode 10 dc.
- the second connection member 12 w electrically connects the first diode 10 d and the second interconnect unit 12 p.
- the first cathode 10 dc is electrically connected to the first terminal unit 11 e.
- the first anode 10 da is electrically connected to the second terminal unit 12 e (referring to FIG. 3 ).
- the second circuit substrate 200 includes a second substrate 20 , a second switching element 20 s, a third terminal unit 23 e, and a fourth terminal unit 24 e.
- the second substrate 20 has a second surface 20 a.
- the second switching element 20 s is provided at the second surface 20 a.
- the second circuit substrate 200 further includes a third interconnect unit 23 p, a fourth interconnect unit 24 p, and a third connection member 23 w.
- the third interconnect unit 23 p, the fourth interconnect unit 24 p, and the third connection member 23 w are provided at the second surface 20 a.
- the third connection member 23 w electrically connects the second switching element 20 s and the fourth interconnect unit 24 p.
- the third interconnect unit 23 p electrically connects the second switching element 20 s and the third terminal unit 23 e .
- the fourth interconnect unit 24 p electrically connects the second switching element 20 s and the fourth terminal unit 24 e via the third connection member 23 w.
- the third terminal unit 23 e is electrically connected to the second switching element 20 s via the third interconnect unit 23 p.
- the fourth terminal unit 24 e is electrically connected to the second switching element 20 s via the fourth interconnect unit 24 p.
- the second switching element 20 s is a FET.
- the drain terminal of the second switching element 20 s is electrically connected to the third interconnect unit 23 p.
- the source terminal of the second switching element 20 s is electrically connected to the fourth interconnect unit 24 p.
- the fourth terminal unit 24 e is set to a potential that is lower than that of the third terminal unit 23 e.
- the second circuit substrate 200 further includes a second diode 20 d and a fourth connection member 24 w.
- the second diode 20 d includes, for example, a second anode 20 da and a second cathode 20 dc.
- the fourth connection member 24 w electrically connects the second diode 20 d and the fourth interconnect unit 24 p .
- the second cathode 20 dc is electrically connected to the third terminal unit 23 e.
- the second anode 20 da is electrically connected to the fourth terminal unit 24 e.
- a direction (a first direction) from the first circuit substrate 100 toward the second circuit substrate 200 is taken as a Z-axis direction.
- One direction perpendicular to the Z-axis direction is taken as an X-axis direction.
- a direction perpendicular to the Z-axis direction and perpendicular to the X-axis direction is taken as a Y-axis direction.
- the second circuit substrate 200 is arranged with the first circuit substrate 100 in the Z-axis direction.
- the first surface 10 a of the first substrate 10 and the second surface 20 a of the second substrate 20 are substantially parallel to the Z-axis direction.
- the first surface 10 a and the second surface 20 a are substantially parallel.
- the second substrate 20 is disposed in a plane including the first surface 10 a.
- the third circuit substrate 300 includes a third substrate 30 , a third switching element 30 s, a fifth terminal unit 35 e, and a sixth terminal unit 36 e.
- the third substrate 30 has a third surface 30 a.
- the third switching element 30 s is provided at the third surface 30 a.
- the third circuit substrate 300 further includes a fifth interconnect unit 35 p, a sixth interconnect unit 36 p, and a fifth connection member 35 w.
- the fifth interconnect unit 35 p, the sixth interconnect unit 36 p, and the fifth connection member 35 w are provided at the third surface 30 a.
- the fifth connection member 35 w electrically connects the third switching element 30 s and the sixth interconnect unit 36 p.
- the fifth interconnect unit 35 p electrically connects the third switching element 30 s and the fifth terminal unit 35 e .
- the sixth interconnect unit 36 p electrically connects the third switching element 30 s and the sixth terminal unit 36 e via the fifth connection member 35 w.
- the fifth terminal unit 35 e is electrically connected to the third switching element 30 s via the fifth interconnect unit 35 p.
- the sixth terminal unit 36 e is electrically connected to the third switching element 30 s via the sixth interconnect unit 36 p.
- the third switching element 30 s is a FET.
- the drain terminal of the third switching element 30 s is electrically connected to the fifth interconnect unit 35 p .
- the source terminal of the third switching element 30 s is electrically connected to the sixth interconnect unit 36 p.
- the sixth terminal unit 36 e is set to a potential that is lower than that of the fifth terminal unit 35 e.
- the third circuit substrate 300 further includes a third diode 30 d and a sixth connection member 36 w .
- the third diode 30 d includes, for example, a third anode 30 da and a third cathode 30 dc.
- the sixth connection member 36 w electrically connects the third diode 30 d and the sixth interconnect unit 36 p.
- the third cathode 30 dc is electrically connected to the fifth terminal unit 35 e.
- the third anode 30 da is electrically connected to the sixth terminal unit 36 e.
- the third circuit substrate 300 is arranged with the first circuit substrate 100 in a direction (a second direction, e.g., the Y-axis direction) intersecting the Z-axis direction.
- the third surface 30 a is substantially parallel to the Z-axis direction.
- the third surface 30 a is substantially parallel to the first surface 10 a.
- the fourth circuit substrate 400 includes a fourth substrate 40 , a fourth switching element 40 s , a seventh terminal unit 47 e, and an eighth terminal unit 48 e.
- the fourth substrate 40 has a fourth surface 40 a.
- the fourth switching element 40 s is provided at the fourth surface 40 a.
- the fourth circuit substrate 400 further includes a seventh interconnect unit 47 p, an eighth interconnect unit 48 p, and a seventh connection member 47 w.
- the seventh interconnect unit 47 p, the eighth interconnect unit 48 p, and the seventh connection member 47 w are provided at the fourth surface 40 a.
- connection member 47 w electrically connects the fourth switching element 40 s and the eighth interconnect unit 48 p.
- the seventh interconnect unit 47 p electrically connects the fourth switching element 40 s and the seventh terminal unit 47 e.
- the eighth interconnect unit 48 p electrically connects the fourth switching element 40 s and the eighth terminal unit 48 e via the seventh connection member 47 w.
- the seventh terminal unit 47 e is electrically connected to the fourth switching element 40 s via the seventh interconnect unit 47 p.
- the eighth terminal unit 48 e is electrically connected to the fourth switching element 40 s via the eighth interconnect unit 48 p.
- the fourth switching element 40 s is a FET.
- the drain terminal of the fourth switching element 40 s is electrically connected to the seventh interconnect unit 47 p.
- the source terminal of the fourth switching element 40 s is electrically connected to the eighth interconnect unit 48 p.
- the eighth terminal unit 48 e is set to a potential that is lower than that of the seventh terminal unit 47 e.
- the fourth circuit substrate 400 further includes a fourth diode 40 d and an eighth connection member 48 w.
- the fourth diode 40 d includes, for example, a fourth anode 40 da and a fourth cathode 40 dc.
- the eighth connection member 48 w electrically connects the fourth diode 40 d and the eighth interconnect unit 48 p.
- the fourth cathode 40 dc is electrically connected to the seventh terminal unit 47 e.
- the fourth anode 40 da is electrically connected to the eighth terminal unit 48 e.
- the second terminal unit 12 e and the third terminal unit 23 e are electrically connected.
- the sixth terminal unit 36 e and the seventh terminal unit 47 e are electrically connected.
- the fourth circuit substrate 400 is arranged with the second circuit substrate in the second direction (e.g., the Y-axis direction) from the first circuit substrate 100 toward the third circuit substrate 300 .
- the fourth circuit substrate 400 is arranged with the third circuit substrate in the first direction (the Z-axis direction) from the first circuit substrate 100 toward the second circuit substrate 200 .
- the fourth surface 40 a is substantially parallel to the second surface 20 a .
- the fourth surface 40 a is substantially parallel to the third surface.
- the fourth substrate 40 is disposed in a plane including the third surface 30 a.
- the third surface 30 a overlaps at least a portion of the first surface 10 a when projected onto the first surface 10 a.
- the first surface 10 a opposes the third surface 30 a.
- the first switching element 10 s is provided between the first surface 10 a and the third surface 30 a.
- the third switching element 30 s is provided between the first surface 10 a and the third surface 30 a.
- the sixth interconnect unit 36 p overlaps at least a portion of the first interconnect unit 11 p when projected onto the first surface 10 a.
- the fifth interconnect unit 35 p overlaps at least a portion of the second interconnect unit 12 p when projected onto the first surface 10 a.
- a component of the direction from the first interconnect unit 11 p toward the second interconnect unit 12 p is reversely oriented with respect to a component of the direction from the fifth interconnect unit 35 p toward the sixth interconnect unit 36 p.
- a component of the direction from the first terminal unit 11 e toward the second terminal unit 12 e is reversely oriented with respect to a component of the direction from the fifth terminal unit 35 e toward the sixth terminal unit 36 e when projected onto the Y-Z plane (the plane including the first direction and the second direction).
- the current flows from the first terminal unit 11 e through the first switching element 10 s toward the second terminal unit 12 e.
- the current flows from the fifth terminal unit 35 e through the third switching element 30 s toward the sixth terminal unit 36 e.
- the broken-line arrows of FIG. 2 schematically illustrate the orientation of the current flowing in each of the circuit substrates.
- a component of the orientation of the current flowing from the first terminal unit 11 e toward the second terminal unit 12 e of the first circuit substrate 100 is reversely oriented with respect to a component of the orientation of the current flowing from the fifth terminal unit 35 e toward the sixth terminal unit 36 e of the third circuit substrate 300 .
- the mutual inductance between the first circuit substrate 100 and the third circuit substrate 300 can be reduced.
- the fourth surface 40 a overlaps at least a portion of the second surface 20 a when projected onto the second surface 20 a .
- the second surface 20 a opposes the fourth surface 40 a.
- the second switching element 20 s is provided between the second surface 20 a and the fourth surface 40 a.
- the fourth switching element 40 s is provided between the second surface 20 a and the fourth surface 40 a.
- the eighth interconnect unit 48 p overlaps at least a portion of the third interconnect unit 23 p when projected onto the second surface 20 a.
- the seventh interconnect unit 47 p overlaps at least a portion of the fourth interconnect unit 24 p when projected onto the second surface 20 a.
- a component of the direction from the third interconnect unit 23 p toward the fourth interconnect unit 24 p is reversely oriented with respect to a component of the direction from the seventh interconnect unit 47 p toward the eighth interconnect unit 48 p.
- a component of the direction from the third terminal unit 23 e toward the fourth terminal unit 24 e is reversely oriented with respect to a component of the direction from the seventh terminal unit 47 e toward the eighth terminal unit 48 e when projected onto the Y-Z plane.
- the current flows from the third terminal unit 23 e through the second switching element 20 s toward the fourth terminal unit 24 e.
- the current flows from the seventh terminal unit 47 e through the fourth switching element 40 s toward the eighth terminal unit 48 e.
- a component of the orientation of the current flowing from the third terminal unit 23 e toward the fourth terminal unit 24 e of the second circuit substrate 200 is reversely oriented with respect to a component of the orientation of the current flowing from the seventh terminal unit 47 e toward the eighth terminal unit 48 e of the fourth circuit substrate 400 .
- the mutual inductance between the second circuit substrate 200 and the fourth circuit substrate 400 can be reduced.
- FIG. 4A and FIG. 4B are circuit diagrams illustrating the operation of the semiconductor device according to the first embodiment.
- the semiconductor device 500 is electrically connected to a voltage source E 1 .
- the first terminal unit 11 e and the fifth terminal unit 35 e are electrically connected to a positive side Ep of the voltage source E 1 .
- the fourth terminal unit 24 e and the eighth terminal unit 48 e are electrically connected to a negative side En of the voltage source E 1 .
- the semiconductor device 500 is, for example, a full bridge circuit.
- the circuit of the first circuit substrate 100 is, for example, a high-side circuit (a first high-side circuit HS 1 ).
- the circuit of the second circuit substrate 200 is, for example, a low-side circuit (a first low-side circuit LS 1 ).
- the circuit of the third circuit substrate 300 is, for example, a high-side circuit (a second high-side circuit HS 2 ).
- the circuit of the fourth circuit substrate 400 is, for example, a low-side circuit (a second low-side circuit LS 2 ).
- the semiconductor device 500 is electrically connected to a condenser C 1 .
- the first terminal unit 11 e and the fifth terminal unit 35 e are connected to one end of the condenser C 1 .
- the fourth terminal unit 24 e and the eighth terminal unit 48 e are connected to the other end of the condenser C 1 .
- the second terminal unit 12 e and the third terminal unit 23 e are electrically connected and are connected to one end of a load Z 1 as an output terminal AC 1 .
- the sixth terminal unit 36 e and the seventh terminal unit 47 e are electrically connected and are connected to the other end of the load Z 1 as an output terminal AC 2 .
- the load Z 1 is, for example, an inductance.
- the semiconductor device 500 In the operation of the semiconductor device 500 , the first to fourth switching elements 10 s to 40 s are caused to perform switching. Thereby, the semiconductor device 500 converts a direct current voltage into an alternating current voltage.
- the capacitance of the condenser C 1 is set to be large. Thereby, for example, a substantially constant voltage can be considered to be applied to the drain terminals of each of the switching elements even when performing the switching operation.
- the semiconductor device 500 alternately repeats a first state ST 1 and a second state ST 2 .
- the first switching element 10 s and the fourth switching element 40 s are switched to the on-state; and the second switching element 20 s and the third switching element 30 s are switched to the off-state.
- the second switching element 20 s and the third switching element 30 s are switched to the on-state; and the first switching element 10 s and the fourth switching element 40 s are switched to the off-state.
- a current flows between two ends (e.g., between the source terminal and the drain terminal) of the switching element.
- a current Ia flows from the voltage source E 1 through the first switching element 10 s, the load Z 1 , and the fourth switching element 40 s toward the voltage source E 1 .
- a voltage Vload is applied to the load Z 1 .
- the potential of the output terminal AC 1 is higher than the potential of the output terminal AC 2 .
- the current Ia flows from the voltage source E 1 through the third switching element 30 s, the load Z 1 , and the second switching element 20 s toward the voltage source E 1 .
- the polarity of the voltage Vload that is applied to the load Z 1 is the reverse of the polarity of the voltage Vload in the first state ST 1 .
- the potential of the output terminal AC 1 is lower than the potential of the output terminal AC 2 .
- FIG. 5 is a graph of the operation of the semiconductor device according to the first embodiment.
- FIG. 5 shows the output of the semiconductor device 500 .
- the voltage Vload that is applied to the load Z 1 in the operation of the semiconductor device 500 described above is shown.
- the horizontal axis of FIG. 5 is a time T 1 ; and the vertical axis of FIG. 5 is the voltage Vload.
- the voltage Vload is positive.
- the voltage Vload is negative.
- the semiconductor device 500 alternately repeats the first state ST 1 and the second state ST 2 . Thereby, an alternating current voltage can be obtained from the direct current voltage supplied from the voltage source E 1 .
- the current Ia through the load Z 1 cannot follow the abrupt direction change when switching from the first state ST 1 to the second state ST 2 . Therefore, for example, a current that is reversely oriented with respect to the second switching element 20 s and the third switching element 30 s may flow. Thereby, the switching elements may be undesirably damaged. Therefore, in the semiconductor device 500 , for example, the second diode 20 d that is reversely oriented is connected between the drain and source of the second switching element 20 s. A recovery current flows through the second diode 20 d toward the voltage source E 1 . Thereby, the damage of the second switching element 20 s can be prevented. Similarly, the first diode 10 d , the third diode 30 d, and the fourth diode 40 d are provided. Thereby, for example, the damage of each of the switching elements can be prevented.
- the recovery current may be caused to flow in body diodes provided in each of the switching elements; and the external diodes may be omitted.
- the semiconductor device 500 operates as an inverter by causing the switching elements to perform switching operations.
- FIG. 6 is a circuit diagram illustrating the semiconductor device according to the first embodiment.
- FIG. 6 is a circuit diagram illustrating the semiconductor device 500 .
- circuit diagrams of the semiconductor device 500 shown in FIG. 3 and FIG. 4 are ideal circuits. Conversely, in the case where an inverter circuit is configured, parasitic inductance occurs as shown in FIG. 6 due to the interconnect pattern, etc.
- FIG. 7A to FIG. 7C are schematic views illustrating the semiconductor device.
- interconnect patterns 2 a to 2 d are provided on the upper surface and the lower surface of the substrate 1 .
- a base plate 3 and bonding wires 5 a and 5 b (connection members) are further provided.
- the base plate 3 dissipates the heat generated by the semiconductor chip 4 .
- the base plate may be provided in the first to fourth circuit substrates 100 to 400 of the semiconductor device 500 as well.
- the bonding wires 5 a and 5 b connect the semiconductor chip 4 and the interconnect patterns 2 a and 2 c.
- the substrate 1 may include, for example, a ceramic substrate of aluminum nitride, silicon nitride, etc. Such a ceramic substrate has, for example, a high thermal conductivity and/or a high breakdown voltage. Such a substrate may be included in the first to fourth substrates 10 to 40 used in the semiconductor device 500 as well.
- the interconnect patterns and the bonding wires have inductance components which are parasitic inductance.
- the parasitic inductance can be extracted by utilizing quasi-static electromagnetic field analysis tools.
- FIG. 6 is a circuit diagram of the semiconductor device 500 considering such parasitic inductance.
- the parasitic inductance for example, inductances 10 k to 10 n, 11 k to 11 n, 12 k to 12 n, and 13 k to 13 n are added.
- the spike voltage V 1 increases as the parasitic inductance Lp increases.
- the FET may be damaged when the spike voltage V 1 exceeds the rated voltage of the FET.
- the parasitic inductance has a small value. Thereby, for example, the damage of the FET can be prevented.
- mutual inductance is large in the case where coupling of adjacent parasitic inductances is strong.
- mutual inductances Ma 10 to Md 10 and Ma 11 to Md 11 are added as shown in FIG. 6 .
- the damage of the FET can be prevented by setting the mutual inductances to have small values.
- FIG. 7B is a circuit diagram showing the inductances Lp (an inductance Lp 1 and an inductance Lp 2 ) that are adjacent to each other.
- FIG. 7C is an equivalent circuit diagram of FIG. 7B when a mutual inductance Mp of the adjacent inductances Lp is considered.
- the current flowing toward the inductance Lp 1 is I 1 ; and the current flowing toward the inductance Lp 2 is I 2 .
- the voltage applied to the two ends of the mutual inductance Mp is Mp ⁇ (I 1 +I 2 ).
- the effect of the mutual inductance Mp is large.
- orientations of the current flowing in each of the adjacent inductances may be reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced.
- the first circuit substrate 100 (the first high-side circuit HS 1 ) and the third circuit substrate 300 (the second high-side circuit HS 2 ) oppose each other.
- the second circuit substrate 200 (the first low-side circuit LS 1 ) and the fourth circuit substrate 400 (the second low-side circuit LS 2 ) oppose each other.
- the opposing circuit substrates are not simultaneously switched to the on-state in the operation of the semiconductor device 500 .
- the current flows from the first terminal unit lie via the first switching element 10 s toward the second terminal unit 12 e.
- the current flows from the seventh terminal unit 47 e toward the eighth terminal unit 48 e via the load Z 1 between the second terminal unit 12 e and the seventh terminal unit 47 e.
- the path and direction of the current are as illustrated by the solid line arrows of FIG. 2A and FIG. 2B .
- the current flows from the fifth terminal unit 35 e via the third switching element 30 s toward the sixth terminal unit 36 e.
- the current flows from the third terminal unit 23 e toward the fourth terminal unit 24 e via the load Z 1 between the sixth terminal unit 36 e and the third terminal unit 23 e.
- the path and direction of the current are as illustrated by the broken line arrows of FIG. 2A and FIG. 2B .
- the first circuit substrate 100 and the third circuit substrate 300 oppose each other.
- the switching elements provided in the opposing substrates are not simultaneously switched to the on-state.
- the first switching element 10 s and the third switching element 30 s are not simultaneously switched to the on-state.
- components of the direction of the current flowing in the first switching element 10 s and the direction of the current flowing in the third switching element 30 s are reversely oriented with respect to each other.
- the orientations of the current flowing in each of the adjacent inductances are set to be reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced; and the application of an excessive voltage to the switching elements can be suppressed.
- a highly reliable semiconductor device can be obtained.
- the second circuit substrate 200 and the fourth circuit substrate 400 oppose each other.
- the switching elements that are provided in the opposing substrates are not simultaneously switched to the on-state.
- the second switching element 20 s and the fourth switching element 40 s are not simultaneously switched to the on-state.
- components of the direction of the current flowing in the second switching element 20 s and the direction of the current flowing in the fourth switching element 40 s are reversely oriented with respect to each other.
- the orientations of the current flowing in each of the adjacent inductances are reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced; and the application of an excessive voltage to the switching elements can be suppressed.
- a highly reliable semiconductor device can be obtained.
- the first to fourth circuit substrates 100 to 400 are disposed three-dimensionally. Thereby, the mounting surface area can be reduced.
- FIG. 8 is a graph of a characteristic of the semiconductor device according to the first embodiment.
- FIG. 8 shows the results of calculations of the parasitic inductance of the semiconductor device 500 .
- the parasitic inductance can be calculated using circuit analysis tools.
- the parasitic inductance shown in FIG. 8 is calculated using the circuit model shown in FIG. 6 .
- the parameters of the circuit model of the FETs and the diodes were adjusted to reproduce the electrical characteristics of a commercial device.
- the parasitic inductance at each location was set to 10 nH which is larger than that assumed.
- the voltage waveform applied to the two ends of the load Z 1 when switching between the first state ST 1 and the second state ST 2 was analyzed. From the analysis results, the total parasitic inductance was calculated based on the resonant frequency of the ringing at turn-off.
- FIG. 8 shows a reduction rate R 1 (%) of the total parasitic inductance as a coupling coefficient k 1 of the inductance of a first circuit (the first circuit substrate 100 and the second circuit substrate 200 ) and the inductance of a second circuit (the third circuit substrate 300 and the fourth circuit substrate 400 ) is changed.
- R 1 a reduction rate
- FIG. 9A and FIG. 9B are schematic plan views illustrating a semiconductor device according to a second embodiment.
- FIG. 9A is a schematic plan view showing the first circuit substrate 100 and the second circuit substrate 200 of the semiconductor device 501 .
- FIG. 9B is a perspective plan view showing the third circuit substrate 300 and the fourth circuit substrate 400 of the semiconductor device 501 .
- Each of the first to fourth circuit substrates 100 to 400 of the semiconductor device 501 includes multiple switching elements and multiple diodes. Otherwise, a configuration similar to the configuration described in regard to the semiconductor device 500 is applicable to the semiconductor device 501 .
- the first circuit substrate 100 further includes a fifth switching element 15 s and a fifth diode 15 d.
- Each of the fifth switching element 15 s and the fifth diode 15 d is provided at the first surface 10 a.
- Each of the fifth switching element 15 s and the fifth diode 15 d is electrically connected to the first terminal unit 11 e and the second terminal unit 12 e.
- the second circuit substrate 200 further includes a sixth switching element 26 s and a sixth diode 26 d.
- Each of the sixth switching element 26 s and the sixth diode 26 d is provided at the second surface 20 a.
- Each of the sixth switching element 26 s and the sixth diode 26 d is electrically connected to the third terminal unit 23 e and the fourth terminal unit 24 e.
- the third circuit substrate 300 further includes a seventh switching element 37 s and a seventh diode 37 d.
- Each of the seventh switching element 37 s and the seventh diode 37 d is provided at the third surface 30 a.
- Each of the seventh switching element 37 s and the seventh diode 37 d is electrically connected to the fifth terminal unit 35 e and the sixth terminal unit 36 e.
- the fourth circuit substrate 400 further includes an eighth switching element 48 s and an eighth diode 48 d.
- Each of the eighth switching element 48 s and the eighth diode 48 d is provided at the fourth surface 40 a.
- Each of the eighth switching element 48 s and the eighth diode 48 d is electrically connected to the seventh terminal unit 47 e and the eighth terminal unit 48 e.
- multiple switching elements and multiple diodes may be provided in each of the circuit substrates.
- the switching elements that are provided in the opposing substrates are not simultaneously switched to the on-state. Components of the orientations of the current flowing in the opposing substrates are reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced.
- the first to fourth circuit substrates 100 to 400 are disposed three-dimensionally. Thereby, the mounting surface area can be reduced.
- a highly reliable semiconductor device can be provided.
- perpendicular and parallel refer to not only strictly perpendicular and strictly parallel but also include, for example, the fluctuation due to manufacturing processes, etc. It is sufficient to be substantially perpendicular and substantially parallel.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Inverter Devices (AREA)
- Electronic Switches (AREA)
- Geometry (AREA)
Abstract
Description
- This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-047567, filed on Mar. 11, 2014; the entire contents of which are incorporated herein by reference.
- Embodiments described herein relate generally to a semiconductor device.
- For example, there is a semiconductor device such as an inverter that uses a semiconductor element, etc. For example, the semiconductor element is mounted to a substrate using an interconnect. In such a semiconductor device, it is desirable to obtain high reliability by suppressing the inductance due to the interconnect.
-
FIG. 1 is a schematic perspective view illustrating a semiconductor device according to a first embodiment; -
FIG. 2A andFIG. 2B are schematic plan views illustrating the semiconductor device according to the first embodiment; -
FIG. 3 is a circuit diagram illustrating the semiconductor device according to the first embodiment; -
FIG. 4A andFIG. 4B are circuit diagrams illustrating the operation of the semiconductor device according to the first embodiment; -
FIG. 5 is a graph of the operation of the semiconductor device according to the first embodiment; -
FIG. 6 is a circuit diagram illustrating the semiconductor device according to the first embodiment; -
FIG. 7A toFIG. 7C are schematic views illustrating the semiconductor device; -
FIG. 8 is a graph of a characteristic of the semiconductor device according to the first embodiment; and -
FIG. 9A andFIG. 9B are schematic plan views illustrating a semiconductor device according to a second embodiment. - According to one embodiment, a semiconductor device includes a first circuit substrate, a second circuit substrate, a third circuit substrate, and a fourth circuit substrate. The first circuit substrate includes a first substrate having a first surface, a first switching element provided at the first surface, a first terminal unit provided in the first substrate, and a second terminal unit provided in the first substrate. The first terminal unit is electrically connected to the first switching element. The second terminal unit is electrically connected to the first switching element. The second terminal unit is set to a potential lower than a potential of the first terminal unit. The second circuit substrate includes a second substrate having a second surface, a second switching element provided at the second surface, a third terminal unit provided in the second substrate and a fourth terminal unit provided in the second substrate. The third terminal unit is electrically connected to the second switching element, and the fourth terminal unit is electrically connected to the second switching element. The fourth terminal unit is set to a potential lower than a potential of the third terminal unit. The third circuit substrate includes a third substrate having a third surface, a third switching element provided at the third surface, a fifth terminal unit provided in the third substrate, and a sixth terminal unit provided in the third substrate. The fifth terminal unit is electrically connected to the third switching element. The sixth terminal unit is electrically connected to the third switching element. The sixth terminal unit is set to a potential lower than a potential of the fifth terminal unit. The fourth circuit substrate includes a fourth substrate having a fourth surface, a fourth switching element provided at the fourth surface, a seventh terminal unit provided in the fourth substrate, and an eighth terminal unit provided in the fourth substrate. The seventh terminal unit is electrically connected to the fourth switching element. The eighth terminal unit is electrically connected to the fourth switching element. The eighth terminal unit is set to a potential lower than a potential of the seventh terminal unit. The second terminal unit and the third terminal unit are electrically connected. The sixth terminal unit and the seventh terminal unit are electrically connected. The third surface overlaps at least a portion of the first surface when projected onto the first surface. The fourth surface overlaps at least a portion of the second surface when projected onto the second surface. A component of a direction from the first terminal unit toward the second terminal unit is reversely oriented with respect to a component of a direction from the fifth terminal unit toward the sixth terminal unit when projected onto a plane including a first direction from the first circuit substrate toward the second circuit substrate and a second direction from the first circuit substrate toward the third circuit substrate. A component of a direction from the third terminal unit toward the fourth terminal unit is reversely oriented with respect to a component of a direction from the seventh terminal unit toward the eighth terminal unit when projected onto the plane.
- Various embodiments will be described hereinafter with reference to the accompanying drawings.
- The drawings are schematic or conceptual; and the relationships between the thicknesses and widths of portions, the proportions of sizes between portions, etc., are not necessarily the same as the actual values thereof. Further, the dimensions and/or the proportions may be illustrated differently between the drawings, even for identical portions.
- In the drawings and the specification of the application, components similar to those described in regard to a drawing thereinabove are marked with like reference numerals, and a detailed description is omitted as appropriate.
-
FIG. 1 is a schematic perspective view illustrating a semiconductor device according to a first embodiment. -
FIG. 1 shows thesemiconductor device 500 according to the embodiment. - As shown in
FIG. 1 , thesemiconductor device 500 includes afirst circuit substrate 100, asecond circuit substrate 200, athird circuit substrate 300, and afourth circuit substrate 400. -
FIG. 2A andFIG. 2B are schematic plan views illustrating the semiconductor device according to the first embodiment. -
FIG. 2A is a schematic plan view illustrating thefirst circuit substrate 100 and thesecond circuit substrate 200 of thesemiconductor device 500. -
FIG. 2B is a perspective plan view illustrating thethird circuit substrate 300 and thefourth circuit substrate 400 of thesemiconductor device 500. -
FIG. 3 is a circuit diagram illustrating the semiconductor device according to the first embodiment. -
FIG. 3 shows the circuit diagram of thesemiconductor device 500. - As shown in
FIG. 3 , thesemiconductor device 500 is, for example, an inverter circuit. - Some of the components included in the
semiconductor device 500 are not shown for easier viewing inFIG. 1 ,FIG. 2A , andFIG. 2B . For example, the interconnects that connect thefirst circuit substrate 100 and thesecond circuit substrate 200, etc., are not shown. - As shown in
FIG. 1 andFIG. 2A , thefirst circuit substrate 100 includes afirst substrate 10, afirst switching element 10 s, a firstterminal unit 11 e, and a secondterminal unit 12 e. - The
first substrate 10 has afirst surface 10 a. Thefirst switching element 10 s is provided at thefirst surface 10 a. - In the example, the
first circuit substrate 100 further includes afirst interconnect unit 11 p, asecond interconnect unit 12 p, and afirst connection member 11 w. Thefirst interconnect unit 11 p, thesecond interconnect unit 12 p, and thefirst connection member 11 w are provided at thefirst surface 10 a. - The
first connection member 11 w electrically connects thefirst switching element 10 s and thesecond interconnect unit 12 p. - The
first interconnect unit 11 p electrically connects thefirst switching element 10 s and the firstterminal unit 11 e. Thesecond interconnect unit 12 p electrically connects thefirst switching element 10 s and the secondterminal unit 12 e via thefirst connection member 11 w. - In other words, the first
terminal unit 11 e is electrically connected to thefirst switching element 10 s via thefirst interconnect unit 11 p. The secondterminal unit 12 e is electrically connected to thefirst switching element 10 s via thesecond interconnect unit 12 p. - In the embodiment, the state of being electrically connected includes the state in which two conductors are in direct contact and the state in which a current flows between two conductors that have another conductor inserted therebetween.
- For example, the
first switching element 10 s and the switching elements included in thesemiconductor device 500 include semiconductor elements such as bipolar transistors, field effect transistors (FETs), etc. In the example, thefirst switching element 10 s is a FET. The FET includes a source terminal, a drain terminal, and a gate terminal. For example, the drain terminal of thefirst switching element 10 s is electrically connected to thefirst interconnect unit 11 p. For example, the source terminal of thefirst switching element 10 s is electrically connected to thesecond interconnect unit 12 p. - In the operation of the
semiconductor device 500, the secondterminal unit 12 e is set to a potential that is lower than that of the firstterminal unit 11 e. - In the example, the
first circuit substrate 100 further includes afirst diode 10 d and asecond connection member 12 w. Thefirst diode 10 d includes, for example, afirst anode 10 da and afirst cathode 10 dc. - The
second connection member 12 w electrically connects thefirst diode 10 d and thesecond interconnect unit 12 p. Thefirst cathode 10 dc is electrically connected to the firstterminal unit 11 e. Thefirst anode 10 da is electrically connected to the secondterminal unit 12 e (referring toFIG. 3 ). - The
second circuit substrate 200 includes asecond substrate 20, asecond switching element 20 s, a thirdterminal unit 23 e, and a fourthterminal unit 24 e. - The
second substrate 20 has asecond surface 20 a. Thesecond switching element 20 s is provided at thesecond surface 20 a. - In the example, the
second circuit substrate 200 further includes athird interconnect unit 23 p, afourth interconnect unit 24 p, and athird connection member 23 w. Thethird interconnect unit 23 p, thefourth interconnect unit 24 p, and thethird connection member 23 w are provided at thesecond surface 20 a. - The
third connection member 23 w electrically connects thesecond switching element 20 s and thefourth interconnect unit 24 p. - The
third interconnect unit 23 p electrically connects thesecond switching element 20 s and the thirdterminal unit 23 e. Thefourth interconnect unit 24 p electrically connects thesecond switching element 20 s and the fourthterminal unit 24 e via thethird connection member 23 w. - In other words, the third
terminal unit 23 e is electrically connected to thesecond switching element 20 s via thethird interconnect unit 23 p. The fourthterminal unit 24 e is electrically connected to thesecond switching element 20 s via thefourth interconnect unit 24 p. - In the example, the
second switching element 20 s is a FET. For example, the drain terminal of thesecond switching element 20 s is electrically connected to thethird interconnect unit 23 p. For example, the source terminal of thesecond switching element 20 s is electrically connected to thefourth interconnect unit 24 p. - In the operation of the
semiconductor device 500, the fourthterminal unit 24 e is set to a potential that is lower than that of the thirdterminal unit 23 e. - In the example, the
second circuit substrate 200 further includes asecond diode 20 d and afourth connection member 24 w. Thesecond diode 20 d includes, for example, asecond anode 20 da and asecond cathode 20 dc. - The
fourth connection member 24 w electrically connects thesecond diode 20 d and thefourth interconnect unit 24 p. Thesecond cathode 20 dc is electrically connected to the thirdterminal unit 23 e. Thesecond anode 20 da is electrically connected to the fourthterminal unit 24 e. - A direction (a first direction) from the
first circuit substrate 100 toward thesecond circuit substrate 200 is taken as a Z-axis direction. One direction perpendicular to the Z-axis direction is taken as an X-axis direction. A direction perpendicular to the Z-axis direction and perpendicular to the X-axis direction is taken as a Y-axis direction. - The
second circuit substrate 200 is arranged with thefirst circuit substrate 100 in the Z-axis direction. For example, thefirst surface 10 a of thefirst substrate 10 and thesecond surface 20 a of thesecond substrate 20 are substantially parallel to the Z-axis direction. For example, thefirst surface 10 a and thesecond surface 20 a are substantially parallel. For example, thesecond substrate 20 is disposed in a plane including thefirst surface 10 a. - As shown in
FIG. 2B , thethird circuit substrate 300 includes athird substrate 30, athird switching element 30 s, a fifthterminal unit 35 e, and a sixthterminal unit 36 e. - The
third substrate 30 has athird surface 30 a. Thethird switching element 30 s is provided at thethird surface 30 a. - In the example, the
third circuit substrate 300 further includes afifth interconnect unit 35 p, asixth interconnect unit 36 p, and afifth connection member 35 w. Thefifth interconnect unit 35 p, thesixth interconnect unit 36 p, and thefifth connection member 35 w are provided at thethird surface 30 a. - The
fifth connection member 35 w electrically connects thethird switching element 30 s and thesixth interconnect unit 36 p. - The
fifth interconnect unit 35 p electrically connects thethird switching element 30 s and the fifthterminal unit 35 e. Thesixth interconnect unit 36 p electrically connects thethird switching element 30 s and the sixthterminal unit 36 e via thefifth connection member 35 w. - In other words, the fifth
terminal unit 35 e is electrically connected to thethird switching element 30 s via thefifth interconnect unit 35 p. The sixthterminal unit 36 e is electrically connected to thethird switching element 30 s via thesixth interconnect unit 36 p. - In the example, the
third switching element 30 s is a FET. For example, the drain terminal of thethird switching element 30 s is electrically connected to thefifth interconnect unit 35 p. For example, the source terminal of thethird switching element 30 s is electrically connected to thesixth interconnect unit 36 p. - In the operation of the
semiconductor device 500, the sixthterminal unit 36 e is set to a potential that is lower than that of the fifthterminal unit 35 e. - In the example, the
third circuit substrate 300 further includes athird diode 30 d and asixth connection member 36 w. Thethird diode 30 d includes, for example, athird anode 30 da and athird cathode 30 dc. - The
sixth connection member 36 w electrically connects thethird diode 30 d and thesixth interconnect unit 36 p. Thethird cathode 30 dc is electrically connected to the fifthterminal unit 35 e. Thethird anode 30 da is electrically connected to the sixthterminal unit 36 e. - For example, the
third circuit substrate 300 is arranged with thefirst circuit substrate 100 in a direction (a second direction, e.g., the Y-axis direction) intersecting the Z-axis direction. For example, thethird surface 30 a is substantially parallel to the Z-axis direction. For example, thethird surface 30 a is substantially parallel to thefirst surface 10 a. - As shown in
FIG. 2B , thefourth circuit substrate 400 includes afourth substrate 40, afourth switching element 40 s, a seventhterminal unit 47 e, and an eighthterminal unit 48 e. - The
fourth substrate 40 has afourth surface 40 a. Thefourth switching element 40 s is provided at thefourth surface 40 a. - In the example, the
fourth circuit substrate 400 further includes aseventh interconnect unit 47 p, aneighth interconnect unit 48 p, and aseventh connection member 47 w. Theseventh interconnect unit 47 p, theeighth interconnect unit 48 p, and theseventh connection member 47 w are provided at thefourth surface 40 a. - The
seventh connection member 47 w electrically connects thefourth switching element 40 s and theeighth interconnect unit 48 p. - The
seventh interconnect unit 47 p electrically connects thefourth switching element 40 s and the seventhterminal unit 47 e. Theeighth interconnect unit 48 p electrically connects thefourth switching element 40 s and the eighthterminal unit 48 e via theseventh connection member 47 w. - In other words, the seventh
terminal unit 47 e is electrically connected to thefourth switching element 40 s via theseventh interconnect unit 47 p. The eighthterminal unit 48 e is electrically connected to thefourth switching element 40 s via theeighth interconnect unit 48 p. - In the example, the
fourth switching element 40 s is a FET. For example, the drain terminal of thefourth switching element 40 s is electrically connected to theseventh interconnect unit 47 p. For example, the source terminal of thefourth switching element 40 s is electrically connected to theeighth interconnect unit 48 p. - In the operation of the
semiconductor device 500, the eighthterminal unit 48 e is set to a potential that is lower than that of the seventhterminal unit 47 e. - In the example, the
fourth circuit substrate 400 further includes afourth diode 40 d and aneighth connection member 48 w. Thefourth diode 40 d includes, for example, afourth anode 40 da and afourth cathode 40 dc. - The
eighth connection member 48 w electrically connects thefourth diode 40 d and theeighth interconnect unit 48 p. Thefourth cathode 40 dc is electrically connected to the seventhterminal unit 47 e. Thefourth anode 40 da is electrically connected to the eighthterminal unit 48 e. - As shown in
FIG. 3 , the secondterminal unit 12 e and the thirdterminal unit 23 e are electrically connected. The sixthterminal unit 36 e and the seventhterminal unit 47 e are electrically connected. - The
fourth circuit substrate 400 is arranged with the second circuit substrate in the second direction (e.g., the Y-axis direction) from thefirst circuit substrate 100 toward thethird circuit substrate 300. Thefourth circuit substrate 400 is arranged with the third circuit substrate in the first direction (the Z-axis direction) from thefirst circuit substrate 100 toward thesecond circuit substrate 200. For example, thefourth surface 40 a is substantially parallel to thesecond surface 20 a. For example, thefourth surface 40 a is substantially parallel to the third surface. For example, thefourth substrate 40 is disposed in a plane including thethird surface 30 a. - As shown in
FIG. 1 , thethird surface 30 a overlaps at least a portion of thefirst surface 10 a when projected onto thefirst surface 10 a. For example, thefirst surface 10 a opposes thethird surface 30 a. In other words, thefirst switching element 10 s is provided between thefirst surface 10 a and thethird surface 30 a. Thethird switching element 30 s is provided between thefirst surface 10 a and thethird surface 30 a. - For example, the
sixth interconnect unit 36 p overlaps at least a portion of thefirst interconnect unit 11 p when projected onto thefirst surface 10 a. For example, thefifth interconnect unit 35 p overlaps at least a portion of thesecond interconnect unit 12 p when projected onto thefirst surface 10 a. - In the
semiconductor device 500, a component of the direction from thefirst interconnect unit 11 p toward thesecond interconnect unit 12 p is reversely oriented with respect to a component of the direction from thefifth interconnect unit 35 p toward thesixth interconnect unit 36 p. - For example, a component of the direction from the first
terminal unit 11 e toward the secondterminal unit 12 e is reversely oriented with respect to a component of the direction from the fifthterminal unit 35 e toward the sixthterminal unit 36 e when projected onto the Y-Z plane (the plane including the first direction and the second direction). - For example, in the operation of the
semiconductor device 500 as described below, the current flows from the firstterminal unit 11 e through thefirst switching element 10 s toward the secondterminal unit 12 e. For example, the current flows from the fifthterminal unit 35 e through thethird switching element 30 s toward the sixthterminal unit 36 e. The broken-line arrows ofFIG. 2 schematically illustrate the orientation of the current flowing in each of the circuit substrates. - Thus, a component of the orientation of the current flowing from the first
terminal unit 11 e toward the secondterminal unit 12 e of thefirst circuit substrate 100 is reversely oriented with respect to a component of the orientation of the current flowing from the fifthterminal unit 35 e toward the sixthterminal unit 36 e of thethird circuit substrate 300. Thereby, the mutual inductance between thefirst circuit substrate 100 and thethird circuit substrate 300 can be reduced. - The
fourth surface 40 a overlaps at least a portion of thesecond surface 20 a when projected onto thesecond surface 20 a. For example, thesecond surface 20 a opposes thefourth surface 40 a. In other words, thesecond switching element 20 s is provided between thesecond surface 20 a and thefourth surface 40 a. Thefourth switching element 40 s is provided between thesecond surface 20 a and thefourth surface 40 a. - For example, the
eighth interconnect unit 48 p overlaps at least a portion of thethird interconnect unit 23 p when projected onto thesecond surface 20 a. For example, theseventh interconnect unit 47 p overlaps at least a portion of thefourth interconnect unit 24 p when projected onto thesecond surface 20 a. - In the
semiconductor device 500, a component of the direction from thethird interconnect unit 23 p toward thefourth interconnect unit 24 p is reversely oriented with respect to a component of the direction from theseventh interconnect unit 47 p toward theeighth interconnect unit 48 p. - For example, a component of the direction from the third
terminal unit 23 e toward the fourthterminal unit 24 e is reversely oriented with respect to a component of the direction from the seventhterminal unit 47 e toward the eighthterminal unit 48 e when projected onto the Y-Z plane. - For example, in the operation of the
semiconductor device 500 as described below, the current flows from the thirdterminal unit 23 e through thesecond switching element 20 s toward the fourthterminal unit 24 e. For example, the current flows from the seventhterminal unit 47 e through thefourth switching element 40 s toward the eighthterminal unit 48 e. - Thus, a component of the orientation of the current flowing from the third
terminal unit 23 e toward the fourthterminal unit 24 e of thesecond circuit substrate 200 is reversely oriented with respect to a component of the orientation of the current flowing from the seventhterminal unit 47 e toward the eighthterminal unit 48 e of thefourth circuit substrate 400. Thereby, the mutual inductance between thesecond circuit substrate 200 and thefourth circuit substrate 400 can be reduced. - The operation of the
semiconductor device 500 will now be described. -
FIG. 4A andFIG. 4B are circuit diagrams illustrating the operation of the semiconductor device according to the first embodiment. - As shown in
FIG. 4A andFIG. 4B , thesemiconductor device 500 is electrically connected to a voltage source E1. The firstterminal unit 11 e and the fifthterminal unit 35 e are electrically connected to a positive side Ep of the voltage source E1. The fourthterminal unit 24 e and the eighthterminal unit 48 e are electrically connected to a negative side En of the voltage source E1. - The
semiconductor device 500 is, for example, a full bridge circuit. The circuit of thefirst circuit substrate 100 is, for example, a high-side circuit (a first high-side circuit HS1). The circuit of thesecond circuit substrate 200 is, for example, a low-side circuit (a first low-side circuit LS1). The circuit of thethird circuit substrate 300 is, for example, a high-side circuit (a second high-side circuit HS2). The circuit of thefourth circuit substrate 400 is, for example, a low-side circuit (a second low-side circuit LS2). - The
semiconductor device 500 is electrically connected to a condenser C1. The firstterminal unit 11 e and the fifthterminal unit 35 e are connected to one end of the condenser C1. The fourthterminal unit 24 e and the eighthterminal unit 48 e are connected to the other end of the condenser C1. - The second
terminal unit 12 e and the thirdterminal unit 23 e are electrically connected and are connected to one end of a load Z1 as an output terminal AC1. The sixthterminal unit 36 e and the seventhterminal unit 47 e are electrically connected and are connected to the other end of the load Z1 as an output terminal AC2. The load Z1 is, for example, an inductance. - In the operation of the
semiconductor device 500, the first tofourth switching elements 10 s to 40 s are caused to perform switching. Thereby, thesemiconductor device 500 converts a direct current voltage into an alternating current voltage. The capacitance of the condenser C1 is set to be large. Thereby, for example, a substantially constant voltage can be considered to be applied to the drain terminals of each of the switching elements even when performing the switching operation. - For example, the
semiconductor device 500 alternately repeats a first state ST1 and a second state ST2. - In the first state ST1 as shown in
FIG. 4A , thefirst switching element 10 s and thefourth switching element 40 s are switched to the on-state; and thesecond switching element 20 s and thethird switching element 30 s are switched to the off-state. - In the second state ST2 as shown in
FIG. 4B , thesecond switching element 20 s and thethird switching element 30 s are switched to the on-state; and thefirst switching element 10 s and thefourth switching element 40 s are switched to the off-state. - In the on-state, a current flows between two ends (e.g., between the source terminal and the drain terminal) of the switching element.
- In the first state ST1, a current Ia flows from the voltage source E1 through the
first switching element 10 s, the load Z1, and thefourth switching element 40 s toward the voltage source E1. At this time, a voltage Vload is applied to the load Z1. In the first state ST1, the potential of the output terminal AC1 is higher than the potential of the output terminal AC2. - In the second state ST2, the current Ia flows from the voltage source E1 through the
third switching element 30 s, the load Z1, and thesecond switching element 20 s toward the voltage source E1. At this time, the polarity of the voltage Vload that is applied to the load Z1 is the reverse of the polarity of the voltage Vload in the first state ST1. In the second state ST2, the potential of the output terminal AC1 is lower than the potential of the output terminal AC2. -
FIG. 5 is a graph of the operation of the semiconductor device according to the first embodiment. -
FIG. 5 shows the output of thesemiconductor device 500. Namely, the voltage Vload that is applied to the load Z1 in the operation of thesemiconductor device 500 described above is shown. The horizontal axis ofFIG. 5 is a time T1; and the vertical axis ofFIG. 5 is the voltage Vload. - In the first state ST1 as shown in
FIG. 5 , for example, the voltage Vload is positive. In the second state ST2, the voltage Vload is negative. Thesemiconductor device 500 alternately repeats the first state ST1 and the second state ST2. Thereby, an alternating current voltage can be obtained from the direct current voltage supplied from the voltage source E1. - For example, there are cases where the current Ia through the load Z1 cannot follow the abrupt direction change when switching from the first state ST1 to the second state ST2. Therefore, for example, a current that is reversely oriented with respect to the
second switching element 20 s and thethird switching element 30 s may flow. Thereby, the switching elements may be undesirably damaged. Therefore, in thesemiconductor device 500, for example, thesecond diode 20 d that is reversely oriented is connected between the drain and source of thesecond switching element 20 s. A recovery current flows through thesecond diode 20 d toward the voltage source E1. Thereby, the damage of thesecond switching element 20 s can be prevented. Similarly, thefirst diode 10 d, thethird diode 30 d, and thefourth diode 40 d are provided. Thereby, for example, the damage of each of the switching elements can be prevented. - In the example, external diodes are provided. The recovery current may be caused to flow in body diodes provided in each of the switching elements; and the external diodes may be omitted.
- Thus, the
semiconductor device 500 operates as an inverter by causing the switching elements to perform switching operations. -
FIG. 6 is a circuit diagram illustrating the semiconductor device according to the first embodiment. -
FIG. 6 is a circuit diagram illustrating thesemiconductor device 500. - For example, the circuit diagrams of the
semiconductor device 500 shown inFIG. 3 andFIG. 4 are ideal circuits. Conversely, in the case where an inverter circuit is configured, parasitic inductance occurs as shown inFIG. 6 due to the interconnect pattern, etc. -
FIG. 7A toFIG. 7C are schematic views illustrating the semiconductor device. - In the case where a
semiconductor chip 4 such as a FET, etc., is mounted to asubstrate 1 as shown inFIG. 7A , for example,interconnect patterns 2 a to 2 d (interconnect units) are provided on the upper surface and the lower surface of thesubstrate 1. Abase plate 3 and 5 a and 5 b (connection members) are further provided. Thebonding wires base plate 3 dissipates the heat generated by thesemiconductor chip 4. The base plate may be provided in the first tofourth circuit substrates 100 to 400 of thesemiconductor device 500 as well. - The
5 a and 5 b connect thebonding wires semiconductor chip 4 and the 2 a and 2 c. Theinterconnect patterns substrate 1 may include, for example, a ceramic substrate of aluminum nitride, silicon nitride, etc. Such a ceramic substrate has, for example, a high thermal conductivity and/or a high breakdown voltage. Such a substrate may be included in the first tofourth substrates 10 to 40 used in thesemiconductor device 500 as well. - Die bonding of the
semiconductor chip 4 to theinterconnect pattern 2 b of thesubstrate 1 is performed. The terminals of the semiconductor chip are connected to the 2 a and 2 c of theinterconnect patterns substrate 1 by wire bonding. In such a case, the interconnect patterns and the bonding wires have inductance components which are parasitic inductance. For example, the parasitic inductance can be extracted by utilizing quasi-static electromagnetic field analysis tools. -
FIG. 6 is a circuit diagram of thesemiconductor device 500 considering such parasitic inductance. Considering the parasitic inductance, for example,inductances 10 k to 10 n, 11 k to 11 n, 12 k to 12 n, and 13 k to 13 n are added. - For example, in the switching operation, a spike voltage V1 expressed by V1=Lp×di/dt occurs due to the temporal change of a current i and all of parasitic inductances Lp occurring in the path of the current. As in the formula recited above, the spike voltage V1 increases as the parasitic inductance Lp increases. The FET may be damaged when the spike voltage V1 exceeds the rated voltage of the FET. In a power module, the parasitic inductance has a small value. Thereby, for example, the damage of the FET can be prevented.
- In the semiconductor device, mutual inductance is large in the case where coupling of adjacent parasitic inductances is strong. For example, mutual inductances Ma10 to Md10 and Ma11 to Md11 are added as shown in
FIG. 6 . For example, the damage of the FET can be prevented by setting the mutual inductances to have small values. -
FIG. 7B is a circuit diagram showing the inductances Lp (an inductance Lp1 and an inductance Lp2) that are adjacent to each other.FIG. 7C is an equivalent circuit diagram ofFIG. 7B when a mutual inductance Mp of the adjacent inductances Lp is considered. - For example, the mutual inductance Mp is expressed by Mp=k×(Lp1×Lp2)1/2 using the coupling coefficient k. For example, the current flowing toward the inductance Lp1 is I1; and the current flowing toward the inductance Lp2 is I2. As shown in
FIG. 7C , in the case where the orientation of the current I1 flowing in the inductance Lp1 and the orientation of the current I2 flowing in the inductance Lp2 are the same, the voltage applied to the two ends of the mutual inductance Mp is Mp×(I1+I2). Thus, in the case where the orientations of the current flowing in each of the adjacent inductances are the same, the effect of the mutual inductance Mp is large. - For example, the orientations of the current flowing in each of the adjacent inductances may be reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced.
- In the
semiconductor device 500 according to the embodiment as described above, the first circuit substrate 100 (the first high-side circuit HS1) and the third circuit substrate 300 (the second high-side circuit HS2) oppose each other. The second circuit substrate 200 (the first low-side circuit LS1) and the fourth circuit substrate 400 (the second low-side circuit LS2) oppose each other. Thus, for example, the opposing circuit substrates are not simultaneously switched to the on-state in the operation of thesemiconductor device 500. - In the first state ST1, the current flows from the first terminal unit lie via the
first switching element 10 s toward the secondterminal unit 12 e. The current flows from the seventhterminal unit 47 e toward the eighthterminal unit 48 e via the load Z1 between the secondterminal unit 12 e and the seventhterminal unit 47 e. For example, the path and direction of the current are as illustrated by the solid line arrows ofFIG. 2A andFIG. 2B . - On the other hand, in the second state ST2, the current flows from the fifth
terminal unit 35 e via thethird switching element 30 s toward the sixthterminal unit 36 e. The current flows from the thirdterminal unit 23 e toward the fourthterminal unit 24 e via the load Z1 between the sixthterminal unit 36 e and the thirdterminal unit 23 e. For example, the path and direction of the current are as illustrated by the broken line arrows ofFIG. 2A andFIG. 2B . - In the embodiment, the
first circuit substrate 100 and thethird circuit substrate 300 oppose each other. Thus, the switching elements provided in the opposing substrates are not simultaneously switched to the on-state. In other words, thefirst switching element 10 s and thethird switching element 30 s are not simultaneously switched to the on-state. Further, components of the direction of the current flowing in thefirst switching element 10 s and the direction of the current flowing in thethird switching element 30 s are reversely oriented with respect to each other. Thus, the orientations of the current flowing in each of the adjacent inductances are set to be reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced; and the application of an excessive voltage to the switching elements can be suppressed. A highly reliable semiconductor device can be obtained. - Similarly, in the embodiment, the
second circuit substrate 200 and thefourth circuit substrate 400 oppose each other. Thus, the switching elements that are provided in the opposing substrates are not simultaneously switched to the on-state. In other words, thesecond switching element 20 s and thefourth switching element 40 s are not simultaneously switched to the on-state. Further, components of the direction of the current flowing in thesecond switching element 20 s and the direction of the current flowing in thefourth switching element 40 s are reversely oriented with respect to each other. Thus, the orientations of the current flowing in each of the adjacent inductances are reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced; and the application of an excessive voltage to the switching elements can be suppressed. A highly reliable semiconductor device can be obtained. - Thus, in the embodiment, the first to
fourth circuit substrates 100 to 400 are disposed three-dimensionally. Thereby, the mounting surface area can be reduced. -
FIG. 8 is a graph of a characteristic of the semiconductor device according to the first embodiment. -
FIG. 8 shows the results of calculations of the parasitic inductance of thesemiconductor device 500. The parasitic inductance can be calculated using circuit analysis tools. The parasitic inductance shown inFIG. 8 is calculated using the circuit model shown inFIG. 6 . - In the circuit analysis, the parameters of the circuit model of the FETs and the diodes were adjusted to reproduce the electrical characteristics of a commercial device. For easier calculation of the total parasitic inductance of the full bridge circuit, the parasitic inductance at each location was set to 10 nH which is larger than that assumed. Then, the voltage waveform applied to the two ends of the load Z1 when switching between the first state ST1 and the second state ST2 was analyzed. From the analysis results, the total parasitic inductance was calculated based on the resonant frequency of the ringing at turn-off.
-
FIG. 8 shows a reduction rate R1 (%) of the total parasitic inductance as a coupling coefficient k1 of the inductance of a first circuit (thefirst circuit substrate 100 and the second circuit substrate 200) and the inductance of a second circuit (thethird circuit substrate 300 and the fourth circuit substrate 400) is changed. As shown inFIG. 8 , it was found that the total parasitic inductance for the full bridge circuit was reduced drastically by causing reversely-oriented currents to flow in the first circuit and the second circuit. -
FIG. 9A andFIG. 9B are schematic plan views illustrating a semiconductor device according to a second embodiment. -
FIG. 9A is a schematic plan view showing thefirst circuit substrate 100 and thesecond circuit substrate 200 of thesemiconductor device 501. -
FIG. 9B is a perspective plan view showing thethird circuit substrate 300 and thefourth circuit substrate 400 of thesemiconductor device 501. - Each of the first to
fourth circuit substrates 100 to 400 of thesemiconductor device 501 includes multiple switching elements and multiple diodes. Otherwise, a configuration similar to the configuration described in regard to thesemiconductor device 500 is applicable to thesemiconductor device 501. - For example, the
first circuit substrate 100 further includes afifth switching element 15 s and afifth diode 15 d. Each of thefifth switching element 15 s and thefifth diode 15 d is provided at thefirst surface 10 a. Each of thefifth switching element 15 s and thefifth diode 15 d is electrically connected to the firstterminal unit 11 e and the secondterminal unit 12 e. - The
second circuit substrate 200 further includes asixth switching element 26 s and asixth diode 26 d. Each of thesixth switching element 26 s and thesixth diode 26 d is provided at thesecond surface 20 a. Each of thesixth switching element 26 s and thesixth diode 26 d is electrically connected to the thirdterminal unit 23 e and the fourthterminal unit 24 e. - The
third circuit substrate 300 further includes aseventh switching element 37 s and aseventh diode 37 d. Each of theseventh switching element 37 s and theseventh diode 37 d is provided at thethird surface 30 a. Each of theseventh switching element 37 s and theseventh diode 37 d is electrically connected to the fifthterminal unit 35 e and the sixthterminal unit 36 e. - The
fourth circuit substrate 400 further includes aneighth switching element 48 s and aneighth diode 48 d. Each of theeighth switching element 48 s and theeighth diode 48 d is provided at thefourth surface 40 a. Each of theeighth switching element 48 s and theeighth diode 48 d is electrically connected to the seventhterminal unit 47 e and the eighthterminal unit 48 e. - Thus, multiple switching elements and multiple diodes may be provided in each of the circuit substrates. In the
semiconductor device 501 as well, the switching elements that are provided in the opposing substrates are not simultaneously switched to the on-state. Components of the orientations of the current flowing in the opposing substrates are reversely oriented with respect to each other. Thereby, the effect of the parasitic inductances can be reduced. Further, the first tofourth circuit substrates 100 to 400 are disposed three-dimensionally. Thereby, the mounting surface area can be reduced. - According to the embodiments, a highly reliable semiconductor device can be provided.
- In the specification of the application, “perpendicular” and “parallel” refer to not only strictly perpendicular and strictly parallel but also include, for example, the fluctuation due to manufacturing processes, etc. It is sufficient to be substantially perpendicular and substantially parallel.
- Hereinabove, embodiments of the invention are described with reference to specific examples. However, the embodiments of the invention are not limited to these specific examples. For example, one skilled in the art may similarly practice the invention by appropriately selecting specific configurations of components such as the first to fourth circuit substrates, the first to fourth substrates, the first to fourth switching elements, the first to eighth terminal units, etc., from known art; and such practice is within the scope of the invention to the extent that similar effects can be obtained.
- Further, any two or more components of the specific examples may be combined within the extent of technical feasibility and are included in the scope of the invention to the extent that the purport of the invention is included.
- Moreover, all semiconductor devices practicable by an appropriate design modification by one skilled in the art based on the semiconductor devices described above as embodiments of the invention also are within the scope of the invention to the extent that the spirit of the invention is included.
- Various other variations and modifications can be conceived by those skilled in the art within the spirit of the invention, and it is understood that such variations and modifications are also encompassed within the scope of the invention.
- While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.
Claims (20)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2014047567A JP2015173147A (en) | 2014-03-11 | 2014-03-11 | semiconductor device |
| JP2014-047567 | 2014-03-11 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20150262935A1 true US20150262935A1 (en) | 2015-09-17 |
| US9337174B2 US9337174B2 (en) | 2016-05-10 |
Family
ID=54010255
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/478,264 Expired - Fee Related US9337174B2 (en) | 2014-03-11 | 2014-09-05 | Semiconductor device for suppressing inductance |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US9337174B2 (en) |
| JP (1) | JP2015173147A (en) |
| CN (1) | CN104916625B (en) |
| DE (1) | DE102014217785B4 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170042053A1 (en) * | 2015-08-07 | 2017-02-09 | Fuji Electric Co., Ltd. | Semiconductor device |
| CN112652594A (en) * | 2019-10-11 | 2021-04-13 | 富士电机株式会社 | Semiconductor device with a plurality of semiconductor chips |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9991880B2 (en) * | 2016-06-07 | 2018-06-05 | Ford Global Technologies, Llc | Discrete power switching devices with reduced common source inductance |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140084993A1 (en) * | 2012-09-24 | 2014-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US20150229206A1 (en) * | 2014-02-12 | 2015-08-13 | Toyota Jidosha Kabushiki Kaisha | Electrical power converter |
| US9142551B2 (en) * | 2014-02-07 | 2015-09-22 | Kabushiki Kaisha Toshiba | Semiconductor device having a pair of transistors that are directly coupled and capacitively coupled |
| US9214459B2 (en) * | 2013-11-29 | 2015-12-15 | Kabushiki Kaisha Toshiba | Semiconductor device |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2007006584A (en) | 2005-06-22 | 2007-01-11 | Mitsubishi Electric Corp | Power converter |
| US7773381B2 (en) | 2007-09-26 | 2010-08-10 | Rohm Co., Ltd. | Semiconductor device |
| JP5293473B2 (en) | 2009-07-16 | 2013-09-18 | 富士電機株式会社 | Semiconductor power module |
| JPWO2011122279A1 (en) | 2010-03-29 | 2013-07-08 | 本田技研工業株式会社 | Motor drive circuit module |
| JP5587123B2 (en) * | 2010-09-30 | 2014-09-10 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
| JP5787510B2 (en) | 2010-12-01 | 2015-09-30 | 株式会社ファイブ・ディー | Bending zoom camera module |
| JP5691580B2 (en) * | 2011-02-04 | 2015-04-01 | 三菱マテリアル株式会社 | Manufacturing apparatus and manufacturing method for power module substrate |
| JP2012209497A (en) * | 2011-03-30 | 2012-10-25 | Elpida Memory Inc | Semiconductor device |
| JP5555206B2 (en) * | 2011-07-11 | 2014-07-23 | 株式会社 日立パワーデバイス | Semiconductor power module |
| JP5893369B2 (en) | 2011-12-05 | 2016-03-23 | ローム株式会社 | Semiconductor device |
| JP2014017318A (en) * | 2012-07-06 | 2014-01-30 | Toyota Industries Corp | Semiconductor device |
| JP5996336B2 (en) | 2012-08-31 | 2016-09-21 | トヨタホーム株式会社 | Building outer wall structure |
-
2014
- 2014-03-11 JP JP2014047567A patent/JP2015173147A/en active Pending
- 2014-09-05 US US14/478,264 patent/US9337174B2/en not_active Expired - Fee Related
- 2014-09-05 DE DE102014217785.5A patent/DE102014217785B4/en not_active Expired - Fee Related
-
2015
- 2015-03-04 CN CN201510096674.0A patent/CN104916625B/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140084993A1 (en) * | 2012-09-24 | 2014-03-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US9214459B2 (en) * | 2013-11-29 | 2015-12-15 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US9142551B2 (en) * | 2014-02-07 | 2015-09-22 | Kabushiki Kaisha Toshiba | Semiconductor device having a pair of transistors that are directly coupled and capacitively coupled |
| US20150229206A1 (en) * | 2014-02-12 | 2015-08-13 | Toyota Jidosha Kabushiki Kaisha | Electrical power converter |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170042053A1 (en) * | 2015-08-07 | 2017-02-09 | Fuji Electric Co., Ltd. | Semiconductor device |
| US10028400B2 (en) * | 2015-08-07 | 2018-07-17 | Fuji Electric Co., Ltd. | Semiconductor device |
| CN112652594A (en) * | 2019-10-11 | 2021-04-13 | 富士电机株式会社 | Semiconductor device with a plurality of semiconductor chips |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2015173147A (en) | 2015-10-01 |
| CN104916625A (en) | 2015-09-16 |
| DE102014217785A1 (en) | 2015-09-17 |
| CN104916625B (en) | 2017-12-29 |
| DE102014217785B4 (en) | 2018-09-20 |
| US9337174B2 (en) | 2016-05-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP6130863B2 (en) | Semiconductor power module and device | |
| CN104160506B (en) | Semiconductor module and forming method thereof | |
| US10784214B2 (en) | Semiconductor module, electric automobile and power control unit | |
| US10163868B2 (en) | Semiconductor device | |
| CN110235244B (en) | Power semiconductor module and power conversion device | |
| US8854117B2 (en) | Semiconductor device | |
| US10522517B2 (en) | Half-bridge power semiconductor module and manufacturing method therefor | |
| US8461623B2 (en) | Power semiconductor module | |
| CN111900156B (en) | High current, low switching loss SiC power module | |
| CN106030796B (en) | Power semiconductor module | |
| US10283488B2 (en) | Semiconductor module | |
| JPWO2015121899A1 (en) | Power semiconductor module | |
| US9773767B2 (en) | Semiconductor device | |
| CN108336055B (en) | Interdigitated device on a lead frame for uniformly distributed current flow | |
| US9893643B1 (en) | Semiconductor module, semiconductor device, and electric power device | |
| US9337174B2 (en) | Semiconductor device for suppressing inductance | |
| CN105304595B (en) | Electronic module and its method of manufacture | |
| KR20140131279A (en) | Power semiconductor module comprising subunits and arrangement comprising same | |
| JP2014007189A (en) | Semiconductor power module | |
| CN102738143B (en) | Semiconductor device, DC-DC converter, and protective element |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HASEGAWA, KOHEI;YAMAMOTO, TAKASHI;SIGNING DATES FROM 20141015 TO 20141020;REEL/FRAME:034072/0261 |
|
| ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
| ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
| ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20240510 |