US20140027782A1 - Semiconductor device and method for reduced bias temperature instability (bti) in silicon carbide devices - Google Patents
Semiconductor device and method for reduced bias temperature instability (bti) in silicon carbide devices Download PDFInfo
- Publication number
- US20140027782A1 US20140027782A1 US13/562,029 US201213562029A US2014027782A1 US 20140027782 A1 US20140027782 A1 US 20140027782A1 US 201213562029 A US201213562029 A US 201213562029A US 2014027782 A1 US2014027782 A1 US 2014027782A1
- Authority
- US
- United States
- Prior art keywords
- sic
- semiconductor device
- approximately
- mosfet
- less
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W76/12—
-
- H10W95/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
Definitions
- the subject matter disclosed herein relates to semiconductor devices and, more specifically, to silicon carbide semiconductor devices.
- bias temperature instability may cause substantial variability in device performance.
- negative bias temperature instability in particular may result in a significant change or drift in the threshold voltage of a SiC device when operated under particular conditions, such as negative bias and/or elevated temperatures, over an extended period of time.
- the NBTI in SiC devices is thought to be a result of interfacial charge trapping (e.g., oxide charges), which may, for example, be induced by operating the device at an elevated temperature, and under a particular bias condition, for extended time periods.
- a SiC metal-oxide-semiconductor field effect transistor MOSFET
- MOSFET metal-oxide-semiconductor field effect transistor
- the aforementioned NBTI may shift (e.g., decrease) the threshold voltage of a SiC device to the point that the device may become conductive even without an applied gate-source voltage, transforming a normally-off device into a normally-on device.
- NBTI significantly impacts the reliability and performance of SiC devices.
- Considerable research has been directed toward designs to mitigate the BTI problem in Si devices, and, in certain instances, the BTI issue has been alleviated or obviated in Si.
- an industry-accepted solution to NBTI in SiC devices has yet to be determined. Accordingly, alleviating the NBTI issue in SiC devices is especially desirable in order to take advantage of the unique operating characteristics (e.g., higher operating temperatures, improved mechanical properties, improved electrical properties, and so forth) that SiC may offer to certain systems and applications.
- a system in one embodiment, includes a silicon carbide (SiC) semiconductor device and a hermetically sealed packaging enclosing the SiC semiconductor device.
- the hermetically sealed packaging is configured to maintain a particular atmosphere near the SiC semiconductor device. Further, the particular atmosphere limits a shift in a threshold voltage of the SiC semiconductor device to less than 1 V during operation.
- a metal-oxide field-effect transistor (MOSFET) device in another embodiment, includes an enclosure disposed about the MOSFET device.
- the enclosure is configured to surround the MOSFET device in a reduced pressure environment relative to an environment outside of the enclosure. Further, the reduced pressure environment reduces a threshold voltage shift of the MOSFET device during operation.
- MOSFET metal-oxide field-effect transistor
- a method in another embodiment, includes providing a silicon carbide (SiC) electrical device and sealing the SiC electrical device in a package under an atmosphere having a pressure less than approximately 10 torr.
- the atmosphere inhibits negative bias temperature instability (NBTI) when operating the SiC electrical device at elevated temperatures, elevated biases, or both, for an extended period of time.
- NBTI negative bias temperature instability
- FIG. 1 is a schematic cross-sectional view of a SiC MOSFET, in accordance with an embodiment of the present approach
- FIG. 2 is a plot of drain current as a function of gate voltage for a conventional MOSFET before and after voltage and temperature stressing
- FIG. 3 is a plot of the change in the threshold voltage of a device under normal atmosphere and under vacuum, in accordance with an embodiment of the present approach
- FIG. 4 is a flow diagram illustrating an embodiment of a process for constructing and sealing a SiC device in a vacuum package, in accordance with an embodiment of the present approach
- FIG. 5 is a flow diagram illustrating an embodiment of a process for constructing a SiC device and using the device in a vacuum, in accordance with an embodiment of the present approach;
- FIG. 6 is a plot of the change in the threshold voltage of a device under a reduced pressure of air and under a reduced pressure of argon, in accordance with an embodiment of the present approach.
- FIG. 7 is a flow diagram illustrating an embodiment of a process for constructing and sealing a SiC device in package under an inert atmosphere, in accordance with an embodiment of the present approach.
- BTI such as NBTI
- present embodiments provide systems and methods for inhibiting (e.g., reducing, limiting, alleviating, or otherwise diminishing) BTI, such as NBTI, during the operation of semiconductor devices (e.g., SiC MOSFETs).
- the present approach involves controlling the local atmosphere surrounding the device during operation.
- the semiconductor device may be packaged such that a vacuum environment may be maintained around the device during operation.
- the semiconductor device may be packaged such that an inert atmosphere is maintained around the device during operation.
- the semiconductor device may be utilized in applications in which they are subjected to vacuum during operation (e.g., space related applications, test chamber applications, and so forth). Accordingly, using the presently disclosed approach, BTI may be significantly reduced to tolerable levels (e.g., on the order of tenths of a volt rather than on the order of several volts).
- the solutions and techniques detailed herein for mitigating BTI may have applicability to other semiconductor devices, such as insulated gate bipolar transistors (IGBT), MOS controlled thyristor, and gate controlled thyristor.
- IGBT insulated gate bipolar transistors
- MOS controlled thyristor MOS controlled thyristor
- gate controlled thyristor MOS Controlled thyristor
- MCT MOS Controlled thyristor
- VTH threshold voltage
- PBTI positive bias threshold instability
- FIG. 1 illustrates a metal-oxide semiconductor field effect transistor (MOSFET) 100 , in accordance with an example embodiment of the present approach.
- the illustrated MOSFET 100 may be a SiC-based MOSFET designed for high-temperature operation (e.g., above approximately 125° C., above approximately 175° C., and/or above approximately 300° C.).
- the illustrated MOSFET 100 may be fabricated using standard microelectronic fabrication processes. These processes may include, for example, lithography, film deposition/growth methods (e.g., physical and chemical vapor deposition, plating, oxidation, etc.), crystal growth methods, and wet and dry etching methods.
- the illustrated MOSFET 100 includes a substrate 102 , which may be made of a semiconductor material, such as silicon carbide (SiC).
- the substrate 102 may be a semiconductor die or wafer that defines a major surface 104 and a surface normal direction or “thickness direction,” t, which extends normally from the surface and into the substrate 102 .
- FIG. 1 is intended to illustrate the relative positions of the various components of the MOSFET 100 and should not be construed as implying relative scales or dimensions of these components.
- the illustrated surface 104 supports a gate electrode 106 .
- the illustrated gate electrode 106 is disposed on an insulation layer 108 (which may also be referred to as a gate oxide or gate dielectric layer) that is in direct contact with the surface 104 of the substrate 102 .
- the insulation layer 108 may generally be made from an electrically insulating material, such as silicon dioxide (SiO 2 ).
- the illustrated insulation layer 108 extends along the surface 104 and may extend to any point up to the contact layer 126 .
- the gate electrode 106 may include a polycrystalline silicon layer 107 , and may also include a low-resistance layer 109 formed, for example, of electrically conductive material (e.g., metal and/or silicide).
- the gate electrode 106 may be configured to receive a gate voltage, VG.
- FIG. 1 is a schematic cross-sectional view of a single MOSFET cell and that the full MOSFET device is typically comprised of large number of cells, situated next to one another, sharing a common gate electrode 106 and drain electrode 112 .
- the illustrated substrate 102 includes a drift region 114 in addition to a well region 116 , which is disposed adjacent to the drift region 114 and proximal to the surface 104 .
- the drift region 114 may be doped with a first dopant type and have a first conductivity type with first majority charge carriers, while the well region 116 may be doped with a second dopant type and have a second conductivity type with second majority charge carriers.
- the first dopant type may be one or more of nitrogen and phosphorus (“n-type dopants”), while the second dopant type may be one or more of aluminum, boron, gallium, and beryllium (“p-type dopants”), resulting in n-doped and p-doped regions, respectively.
- n-type dopants nitrogen and phosphorus
- p-type dopants aluminum, boron, gallium, and beryllium
- the first and second majority charge carriers would be electrons and holes, respectively.
- the illustrated substrate 102 further includes a source contact region 122 having the first conductivity type (e.g., n-type in FIG. 1 ).
- the well region 116 may be disposed proximal to the contact region 122 such that the well region 116 may include therein a channel region 118 disposed proximal to the gate electrode 106 .
- the channel region 118 may extend along the surface 104 under the gate electrode 106 (where “under” means further along the thickness direction t).
- a dielectric layer 120 sometimes referred to as an inter-layer dielectric (ILD), may be disposed over the gate electrode 106 and the insulation layer 108 .
- the dielectric layer is a material including phosphorous silicate glass (PSG).
- the source contact region 122 may be disposed adjacent to the surface 104 and the well region 116 may surround the source contact region 122 .
- the substrate 102 also includes a body contact region 125 having the second conductivity type (e.g., p-type in FIG. 1 ).
- the body contact region 125 in the illustrated embodiment is disposed adjacent to the well region 116 and to the surface 104 .
- a source electrode 124 e.g., formed of metal, such as aluminum
- the source electrode 124 may be in electrical contract with both the source contact region 122 and body contact region 125 .
- electrical contact between the source electrode 124 and the source contact region 122 and body contact region 125 is made via a contact layer 126 (e.g., formed of nickel or another suitable metal).
- the illustrated packaging 130 may include a hermetically sealed package (e.g., an integrated circuit package) or an enclosure (e.g., a vacuum chamber or other suitable chamber) for maintaining a particular atmosphere 132 (e.g., pressure and/or gas composition) near the SiC device.
- a hermetically sealed package e.g., an integrated circuit package
- an enclosure e.g., a vacuum chamber or other suitable chamber
- a particular atmosphere 132 e.g., pressure and/or gas composition
- the packaging 130 may conform to the shape of the device 100 , as illustrated in FIG. 1 , while, in other embodiments, the packaging 130 may be any suitable shape.
- the pressure inside the packaging 130 may be less than approximately 760 torr, less than approximately 500 torr, less than approximately 100 torr, less than approximately 10 torr, less than approximately 1 torr, less than approximately 0.1 torr, or approximately 10 ⁇ 7 torr. In certain embodiments, the pressure inside the packaging 130 may be between approximately 0.001 torr and approximately 10 torr, between approximately 0.01 torr and approximately 1 torr, between approximately 0.05 torr and approximately 0.5 torr, or approximately 0.1 torr. Furthermore, it should be appreciated that, in addition to or in alternative to the reduced pressure, the packaging 130 may be filled with a particular gas or mixture of gasses.
- the packaging 130 may maintain an atmosphere 132 about the MOSFET 100 that includes a reduced pressure (e.g., less than 760 torr, approximately 0.1 torr, or approximately 10 ⁇ 7 torr) of room air.
- the packaging 130 may maintain an atmosphere 132 about the MOSFET 100 that includes a reduced pressure (e.g., approximately 1 torr or approximately 0.1 torr) of an inert gas, such as argon, nitrogen, helium, krypton, xenon, or another suitable inert gas.
- packaging 130 may maintain an atmosphere 132 about the MOSFET 100 that includes slightly less than atmospheric pressure (e.g., between approximately 500 torr and approximately 750 torr) of an inert gas (e.g., argon, nitrogen, helium, krypton, xenon, or another suitable inert gas).
- an inert gas e.g., argon, nitrogen, helium, krypton, xenon, or another suitable inert gas.
- the packaging 130 may be constructed of metals, polymers, or a composite materials suitable for maintaining the atmosphere 132 (e.g., a vacuum or inert atmosphere) near the SiC device (e.g., MOSFET 100 ).
- the packaging 130 may be constructed of a number of metallic pieces that are bonded or fused together to provide a hermetically sealed metal packaging 130 .
- the SiC device 100 may be placed in a vacuum furnace (e.g., Model 3140 or 3150 available from SST International of Downey, Calif.) for sealing.
- the package 130 may include a number metal pieces that are maintained around the SiC device 100 while in a chamber of the vacuum furnace, which is pumped down to a reduced pressure (e.g., in the milli-torr or micro-torr range) before heating the device 100 and package 130 .
- a reduced pressure e.g., in the milli-torr or micro-torr range
- solder near the edges of the package 130 may flow into position along the seam to form a hermetic seal between the pieces of the package 130 upon cooling.
- metallic pieces of a metallic package 130 may be welded to one another around the SiC device under a controlled, reduced atmosphere.
- seam sealers e.g., the Venus IIITM or Venus IVTM seam sealers available from Polaris Electronics Corp., or other suitable sealing systems
- the package 130 may be include two or more pieces made from one or more rigid (e.g., metal, polymer, or composite) materials.
- the package 130 and the SiC device 100 may be placed within a vacuum chamber (e.g., providing a vacuum and/or inert atmosphere) such that the rigid pieces of the package 130 may be bonded to one another using a glue, resin, epoxy, or other suitable sealing material to provide a hermetically sealed package 130 upon curing.
- the SiC device 100 may be placed inside of a chamber configured to provide a particular (e.g., reduced pressure and/or inert) atmosphere around the SiC device 100 while a segmented or unitary polymer layer is applied to and sealed around the SiC device 100 to provide a hermetically sealed package 130 .
- the MOSFET 100 may generally act as a switch.
- VTH threshold voltage
- the threshold voltage VTH is a function of, amongst other things, the dimensions, materials, and doping levels in the MOSFET 100 , and MOSFETs are typically designed so as to exhibit a predetermined threshold voltage VTH. Circuits incorporating the MOSFET 100 can then be designed to the expected (predetermined) threshold voltage VTH.
- VTH threshold voltage
- the method employed herein is referred to as the “threshold drain current method,” in which the gate voltage at a specified drain current is taken to be the threshold voltage.
- FIG. 2 is a plot 140 of drain current as a function of gate voltage for a conventional MOSFET before and after voltage and temperature stressing. That is, FIG. 2 illustrates the NBTI effect in a stressed SiC MOSFET device lacking the packaging 130 set forth above and operating under atmospheric conditions (e.g., approximately 760 torr of room air).
- a threshold drain current method which is a variation of the “sub-threshold technique,” may be used when characterizing the NBTI phenomenon in the SiC MOSFET device.
- Example test conditions used for generating the data illustrated in plot 140 of FIG. 2 are set forth below.
- the test conditions may be such that the transfer curve measurements are taken on MOSFETs at constant stress temperature. For example, first, the gate voltage may be held at a constant ⁇ 20 volts (V) for 15 minutes and the VDS may be held at 0 V.
- a small constant voltage may be applied between the source and drain terminals (e.g., approximately 100 mV) and the gate voltage may be swept from ⁇ 10 V to +10 V, a range large enough to capture the lower current range of the MOSFET (e.g., less than 0.1 nano-amps in this particular case) up to the saturation current (e.g., approximately 16 milli-amps), defining the “post neg” transfer curve 142 depicted in FIG. 2 .
- a similar reverse sweep of the gate voltage may be conducted from +10 V to ⁇ 10 V to capture the “post pos” transfer curve 144 with a small constant voltage being applied between the source and drain terminals (e.g., approximately 100 mV).
- the use of 10 micro-amps as the threshold drain current of choice for VTH determination is done for practical reasons. For example, it is small enough to reside on the linear sub-threshold portion of the semilog transfer curve, and is large enough to measure accurately and easy to extract from the data.
- FIG. 2 demonstrates the drift or shift in the threshold voltage (e.g., a shift in the voltage where IDS increases significantly) following positive and negative gate bias stressing.
- the vertical scale is the drain current (amps)
- the horizontal scale is the gate to source voltage (volts).
- the threshold voltage shift thus represents an example of the effects of bias temperature instability (BTI).
- BTI bias temperature instability
- the VTH drift is taken as the voltage difference between the VTH positive voltage stress value and the VTH negative voltage stress value at 10 micro-amps of source to drain current. In the example illustrated in FIG. 2 , the VTH drift is approximately 6.9 V.
- FIG. 3 includes a plot 150 of the change or shift in the threshold voltage (e.g., ⁇ VTH) of a SiC MOSFET device due to the NBTI effect under different atmospheric conditions, in accordance with an example of the present approach.
- FIG. 3 illustrates the ⁇ VTH for a SiC MOSFET device under atmospheric conditions (e.g., approximately 760 torr of room air) as well as the ⁇ VTH for the SiC MOSFET device in vacuum (e.g., less than approximately 0.1 torr, approximately 10 ⁇ 7 torr, or another suitable reduced pressure).
- the ⁇ VTH may be determined (e.g., as set forth above with respect to FIG.
- this measurement represents an approximately 1.0 V to approximately 1.1 V ⁇ VTH for the SiC MOSFET device due to the NBTI effect under atmospheric conditions.
- the SiC MOSFET device may be placed under reduced pressure (e.g., less than approximately 0.1 torr, approximately 10 ⁇ 7 torr, or another suitable reduced pressure) and the ⁇ VTH may be once again determined.
- this measurement represents an approximately 0.3 V to approximately 0.4 V ⁇ VTH for the SiC MOSFET device due to the NBTI effect in a vacuum environment.
- FIG. 3 clearly illustrates that the ⁇ VTH resulting from NBTI in the SiC MOSFET device under atmospheric conditions (e.g., illustrated by bar 152 ) is more than double the ⁇ VTH resulting from NBTI in the SiC MOSFET device under vacuum (e.g., illustrated by bar 154 ). Accordingly, operating the SiC MOSFET device in a vacuum appears to substantially reduce (e.g., impede, alleviate, or otherwise diminish) the ⁇ VTH and/or the BTI (e.g., NBTI) phenomenon in the device.
- the SiC MOSFET device in a vacuum appears to substantially reduce (e.g., impede, alleviate, or otherwise diminish) the ⁇ VTH and/or the BTI (e.g., NBTI) phenomenon in the device.
- the ⁇ VTH achieved through the present approaches may be less than 1 V, less than 0.8 V, less than 0.5 V, less than 0.4 V, less than 0.3 V, less than 0.2 V, or less than 0.1 V.
- the reduced ⁇ VTH enabled by the present approaches may be approximately 75%, 50%, 40%, 30%, 25%, 10%, or 5% the ⁇ VTH observed for SiC not using the presently disclosed reduced pressure techniques. It should be further appreciated that since BTI effects may induce ⁇ VTH as large as several volts (e.g., 2 V to 5 V) in typical SiC MOSFETs, the present techniques afford a substantial improvement to device reliability.
- SiC devices such as SiC MOSFET devices
- packaging 130 a flow diagram illustrates an embodiment of a process 160 for inhibiting NBTI in a SiC MOSFET using the packaging 130 .
- the illustrated process 160 begins with constructing (block 162 ) a silicon carbide (SiC) semiconductor device, such as the SiC MOSFET 100 illustrated in FIG. 1 .
- the SiC device may be sealed (block 164 ) in a package (e.g., packaging 130 ) that maintains a vacuum (e.g., a reduced pressure relative to atmospheric pressure) around the device.
- a vacuum e.g., a reduced pressure relative to atmospheric pressure
- the pressure of the atmosphere 132 surrounding the SiC device may be may be less than approximately 700 torr, less than approximately 250 torr, less than approximately 75 torr, less than approximately 50 torr, less than approximately 5 torr, less than approximately 0.5 torr, or less than approximately 0.05 torr.
- BTI e.g., NBTI
- BTI may be inhibited (block 166 ) by the vacuum or reduced pressure environment when operating the SiC device.
- a flow diagram illustrates an embodiment of another process 170 for inhibiting NBTI in a SiC device.
- the illustrated process 160 begins with constructing (block 162 ) a silicon carbide (SiC) semiconductor device, such as the SiC MOSFET 100 illustrated in FIG. 1 , but a device lacking the packaging 130 discussed above.
- SiC silicon carbide
- the SiC device may be operated (block 174 ) in a vacuum to inhibit BTI (e.g., NBTI) in the SiC device during operation.
- BTI e.g., NBTI
- a SiC MOSFET may be operated in the vacuum of space (e.g., for space shuttle and/or satellite applications) or in the reduced pressure environment (e.g., for a vacuum or pressure test chamber) in order to inhibit NBTI in the device during operation.
- FIG. 6 illustrates a plot 180 of ⁇ VTH for a SiC MOSFET device due to the NBTI effect under different atmospheric conditions, in accordance with an example of the present approach.
- FIG. 6 illustrates ⁇ VTH for a SiC MOSFET device under a substantially reduced pressure (e.g., less than approximately 0.1 torr or approximately 10 ⁇ 7 torr) of air as well as ⁇ VTH for the SiC MOSFET device under a reduced pressure argon atmosphere 132 (e.g., less than approximately 760 torr, less than 1 torr, or approximately 0.1 torr of argon).
- the ⁇ VTH may be determined, as set forth above with respect to FIG.
- this measurement represents an approximately 0.2 V to approximately 0.3 V ⁇ VTH for the SiC MOSFET device due to the NBTI effect under vacuum.
- the SiC MOSFET device may be placed under a reduced pressure atmosphere 132 of argon (e.g., less than approximately 760 torr, approximately 1 torr, or approximately 0.1 torr) and the ⁇ VTH may be once again determined.
- this measurement represents an approximately 0.5 V to approximately 0.6 V ⁇ VTH for the SiC MOSFET device due to the NBTI effect in an inert atmosphere 132 .
- FIG. 6 illustrates that the ⁇ VTH that results from NBTI in the SiC MOSFET device under a reduced pressure inert atmosphere 132 (e.g., illustrated by bars 184 ) is still substantially greater than (e.g., approximately double) the ⁇ VTH that results from NBTI in the SiC MOSFET device under a stronger vacuum (e.g., illustrated by bars 182 ).
- a relatively strong vacuum e.g., less than 1 torr, less than 0.1 torr, or approximately 10 ⁇ 7 torr
- atmosphere 132 appears to substantially reduce (e.g., impede, alleviate, or otherwise diminish) the ⁇ VTH and/or the NBTI phenomenon in the device relative a higher pressure atmosphere 132 (e.g., greater than 1 torr or 0.1 torr) of a one or more gases (e.g., air or an inert atmosphere, such as argon).
- gases e.g., air or an inert atmosphere, such as argon
- the ⁇ VTH for the SiC device under the reduced pressure of argon may still represent a substantial improvement with respect to NBTI.
- the ⁇ VTH achieved through the presence the reduced pressure inert atmosphere 132 may be less than 1 V, less than 0.5 V, less than 0.4 V, less than 0.3 V, less than 0.2 V, or less than 0.1 V.
- the reduced ⁇ VTH enabled by the presence the reduced pressure inert atmosphere 132 may be approximately 75%, 50%, 40%, 30%, 25%, 10%, or 5% the ⁇ VTH observed for a SiC device not using an inert atmosphere 132 as presently disclosed.
- FIG. 7 a flow diagram illustrates an embodiment of a process 190 for inhibiting NBTI in a SiC MOSFET having the packaging 130 .
- the illustrated process 190 begins with constructing (block 192 ) a silicon carbide (SiC) semiconductor device, such as the SiC MOSFET 100 illustrated in FIG. 1 .
- SiC silicon carbide
- the SiC device may be sealed (block 194 ) in a package (e.g., packaging 130 ) that maintains a particular atmosphere 132 around the device.
- SiC devices such as SiC MOSFET devices
- packaging 130 such that the SiC MOSFET is maintained in a particular atmosphere 132 (e.g., an inert atmosphere, such as argon, helium, nitrogen, krypton, xenon, or another suitable gas).
- atmosphere 132 e.g., an inert atmosphere, such as argon, helium, nitrogen, krypton, xenon, or another suitable gas.
- the packaging 130 of the SiC device may be filled with argon, helium, nitrogen, or another suitable gas prior to sealing the packaging 130 around the SiC device, and the inert gas may function to at least partially reduce (e.g., impede, alleviate, or otherwise diminish) the NBTI effect in the device.
- BTI e.g., NBTI
- the packaging 130 maintains a reduced pressure environment surrounding the SiC device (e.g., a vacuum of 0.1 torr) in which the remaining gas pressure inside the packaging 130 is produced by an inert gas (e.g., argon, helium, nitrogen, xenon, krypton, mixtures thereof, or another suitable inert gas or mixture).
- an inert gas e.g., argon, helium, nitrogen, xenon, krypton, mixtures thereof, or another suitable inert gas or mixture.
Landscapes
- Electrodes Of Semiconductors (AREA)
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Abstract
Description
- The subject matter disclosed herein relates to semiconductor devices and, more specifically, to silicon carbide semiconductor devices.
- For a semiconductor device, such as a silicon (Si) or silicon carbide (SiC) transistor, bias temperature instability (BTI) may cause substantial variability in device performance. For example, negative bias temperature instability (NBTI) in particular may result in a significant change or drift in the threshold voltage of a SiC device when operated under particular conditions, such as negative bias and/or elevated temperatures, over an extended period of time. The NBTI in SiC devices is thought to be a result of interfacial charge trapping (e.g., oxide charges), which may, for example, be induced by operating the device at an elevated temperature, and under a particular bias condition, for extended time periods. For example, a SiC metal-oxide-semiconductor field effect transistor (MOSFET) may experience a threshold voltage shift when subjected to combined voltage and temperature stressing due to NBTI.
- In certain cases, the aforementioned NBTI may shift (e.g., decrease) the threshold voltage of a SiC device to the point that the device may become conductive even without an applied gate-source voltage, transforming a normally-off device into a normally-on device. As such, NBTI significantly impacts the reliability and performance of SiC devices. Considerable research has been directed toward designs to mitigate the BTI problem in Si devices, and, in certain instances, the BTI issue has been alleviated or obviated in Si. However, there are significant behavioral differences between Si and SiC devices and, therefore, the mechanisms used to alleviate the problem in Si do not readily translate to SiC. As such, an industry-accepted solution to NBTI in SiC devices has yet to be determined. Accordingly, alleviating the NBTI issue in SiC devices is especially desirable in order to take advantage of the unique operating characteristics (e.g., higher operating temperatures, improved mechanical properties, improved electrical properties, and so forth) that SiC may offer to certain systems and applications.
- In one embodiment, a system includes a silicon carbide (SiC) semiconductor device and a hermetically sealed packaging enclosing the SiC semiconductor device. The hermetically sealed packaging is configured to maintain a particular atmosphere near the SiC semiconductor device. Further, the particular atmosphere limits a shift in a threshold voltage of the SiC semiconductor device to less than 1 V during operation.
- In another embodiment, a metal-oxide field-effect transistor (MOSFET) device includes an enclosure disposed about the MOSFET device. The enclosure is configured to surround the MOSFET device in a reduced pressure environment relative to an environment outside of the enclosure. Further, the reduced pressure environment reduces a threshold voltage shift of the MOSFET device during operation.
- In another embodiment, a method includes providing a silicon carbide (SiC) electrical device and sealing the SiC electrical device in a package under an atmosphere having a pressure less than approximately 10 torr. The atmosphere inhibits negative bias temperature instability (NBTI) when operating the SiC electrical device at elevated temperatures, elevated biases, or both, for an extended period of time.
- These and other features, aspects, and advantages of the present invention will become better understood when the following detailed description is read with reference to the accompanying drawings in which like characters represent like parts throughout the drawings, wherein:
-
FIG. 1 is a schematic cross-sectional view of a SiC MOSFET, in accordance with an embodiment of the present approach; -
FIG. 2 is a plot of drain current as a function of gate voltage for a conventional MOSFET before and after voltage and temperature stressing; -
FIG. 3 is a plot of the change in the threshold voltage of a device under normal atmosphere and under vacuum, in accordance with an embodiment of the present approach; -
FIG. 4 is a flow diagram illustrating an embodiment of a process for constructing and sealing a SiC device in a vacuum package, in accordance with an embodiment of the present approach; -
FIG. 5 is a flow diagram illustrating an embodiment of a process for constructing a SiC device and using the device in a vacuum, in accordance with an embodiment of the present approach; -
FIG. 6 is a plot of the change in the threshold voltage of a device under a reduced pressure of air and under a reduced pressure of argon, in accordance with an embodiment of the present approach; and -
FIG. 7 is a flow diagram illustrating an embodiment of a process for constructing and sealing a SiC device in package under an inert atmosphere, in accordance with an embodiment of the present approach. - One or more specific embodiments will be described below. In an effort to provide a concise description of these embodiments, all features of an actual implementation may not be described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but would nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
- When introducing elements of various embodiments of the present invention, the articles “a,” “an,” “the,” and “said” are intended to mean that there are one or more of the elements. The terms “comprising,” “including,” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements.
- As set forth above, BTI, such as NBTI, presents a challenge to semiconductor device reliability. It should be appreciated that the physics and chemistry associated with the BTI phenomenon are complex. As such, while the exact mechanism of BTI may not be entirely understood, present embodiments provide systems and methods for inhibiting (e.g., reducing, limiting, alleviating, or otherwise diminishing) BTI, such as NBTI, during the operation of semiconductor devices (e.g., SiC MOSFETs). In particular, the present approach involves controlling the local atmosphere surrounding the device during operation. As set forth in detail below, in certain embodiments, the semiconductor device may be packaged such that a vacuum environment may be maintained around the device during operation. In other embodiments, the semiconductor device may be packaged such that an inert atmosphere is maintained around the device during operation. In still other embodiments, the semiconductor device may be utilized in applications in which they are subjected to vacuum during operation (e.g., space related applications, test chamber applications, and so forth). Accordingly, using the presently disclosed approach, BTI may be significantly reduced to tolerable levels (e.g., on the order of tenths of a volt rather than on the order of several volts).
- While the following disclosure may be generally focused on NBTI in SiC MOSFETs, in should be appreciated that the solutions and techniques detailed herein for mitigating BTI may have applicability to other semiconductor devices, such as insulated gate bipolar transistors (IGBT), MOS controlled thyristor, and gate controlled thyristor. For explanatory purposes, the MOS Controlled thyristor (MCT) may include two MOSFETs built into the structure and may be sensitive to a shift in threshold voltage (VTH) as a result of BTI effects. It is also contemplated that the techniques detailed herein will also mitigate the effects related to positive bias threshold instability (PBTI) which refers to the VTH effects that occur under a positive bias.
- With the foregoing in mind,
FIG. 1 illustrates a metal-oxide semiconductor field effect transistor (MOSFET) 100, in accordance with an example embodiment of the present approach. In certain embodiments, the illustratedMOSFET 100 may be a SiC-based MOSFET designed for high-temperature operation (e.g., above approximately 125° C., above approximately 175° C., and/or above approximately 300° C.). Additionally, the illustratedMOSFET 100 may be fabricated using standard microelectronic fabrication processes. These processes may include, for example, lithography, film deposition/growth methods (e.g., physical and chemical vapor deposition, plating, oxidation, etc.), crystal growth methods, and wet and dry etching methods. The illustratedMOSFET 100 includes asubstrate 102, which may be made of a semiconductor material, such as silicon carbide (SiC). Thesubstrate 102 may be a semiconductor die or wafer that defines amajor surface 104 and a surface normal direction or “thickness direction,” t, which extends normally from the surface and into thesubstrate 102. It should be appreciated thatFIG. 1 is intended to illustrate the relative positions of the various components of theMOSFET 100 and should not be construed as implying relative scales or dimensions of these components. - The illustrated
surface 104 supports agate electrode 106. Additionally, the illustratedgate electrode 106 is disposed on an insulation layer 108 (which may also be referred to as a gate oxide or gate dielectric layer) that is in direct contact with thesurface 104 of thesubstrate 102. Theinsulation layer 108 may generally be made from an electrically insulating material, such as silicon dioxide (SiO2). Furthermore, the illustratedinsulation layer 108 extends along thesurface 104 and may extend to any point up to thecontact layer 126. Thegate electrode 106 may include apolycrystalline silicon layer 107, and may also include a low-resistance layer 109 formed, for example, of electrically conductive material (e.g., metal and/or silicide). Thegate electrode 106 may be configured to receive a gate voltage, VG. - The illustrated
substrate 102 also defines asecond surface 110 that is in contact with adrain electrode 112, which is generally configured to receive a drain voltage, VD. It should be noted thatFIG. 1 is a schematic cross-sectional view of a single MOSFET cell and that the full MOSFET device is typically comprised of large number of cells, situated next to one another, sharing acommon gate electrode 106 anddrain electrode 112. - The illustrated
substrate 102 includes adrift region 114 in addition to awell region 116, which is disposed adjacent to thedrift region 114 and proximal to thesurface 104. Thedrift region 114 may be doped with a first dopant type and have a first conductivity type with first majority charge carriers, while thewell region 116 may be doped with a second dopant type and have a second conductivity type with second majority charge carriers. For example, in theSiC substrate 102 the first dopant type may be one or more of nitrogen and phosphorus (“n-type dopants”), while the second dopant type may be one or more of aluminum, boron, gallium, and beryllium (“p-type dopants”), resulting in n-doped and p-doped regions, respectively. For such an embodiment, the first and second majority charge carriers would be electrons and holes, respectively. - The illustrated
substrate 102 further includes asource contact region 122 having the first conductivity type (e.g., n-type inFIG. 1 ). Thewell region 116 may be disposed proximal to thecontact region 122 such that thewell region 116 may include therein achannel region 118 disposed proximal to thegate electrode 106. For example, thechannel region 118 may extend along thesurface 104 under the gate electrode 106 (where “under” means further along the thickness direction t). Additionally, adielectric layer 120, sometimes referred to as an inter-layer dielectric (ILD), may be disposed over thegate electrode 106 and theinsulation layer 108. In one example the dielectric layer is a material including phosphorous silicate glass (PSG). - In one embodiment, the
source contact region 122 may be disposed adjacent to thesurface 104 and thewell region 116 may surround thesource contact region 122. Thesubstrate 102, in certain embodiments, also includes abody contact region 125 having the second conductivity type (e.g., p-type inFIG. 1 ). Thebody contact region 125 in the illustrated embodiment is disposed adjacent to thewell region 116 and to thesurface 104. A source electrode 124 (e.g., formed of metal, such as aluminum) may disposed over thesource contact region 122 andbody contact region 125 and may be configured to receive a source voltage, VS. Further, thesource electrode 124 may be in electrical contract with both thesource contact region 122 andbody contact region 125. For example, in the illustrated embodiment, electrical contact between thesource electrode 124 and thesource contact region 122 andbody contact region 125 is made via a contact layer 126 (e.g., formed of nickel or another suitable metal). - It should be appreciated that the illustrated
packaging 130 may include a hermetically sealed package (e.g., an integrated circuit package) or an enclosure (e.g., a vacuum chamber or other suitable chamber) for maintaining a particular atmosphere 132 (e.g., pressure and/or gas composition) near the SiC device. It should be appreciated that, in certain embodiments, thepackaging 130 may conform to the shape of thedevice 100, as illustrated inFIG. 1 , while, in other embodiments, thepackaging 130 may be any suitable shape. In certain embodiments, the pressure inside thepackaging 130 may be less than approximately 760 torr, less than approximately 500 torr, less than approximately 100 torr, less than approximately 10 torr, less than approximately 1 torr, less than approximately 0.1 torr, or approximately 10−7 torr. In certain embodiments, the pressure inside thepackaging 130 may be between approximately 0.001 torr and approximately 10 torr, between approximately 0.01 torr and approximately 1 torr, between approximately 0.05 torr and approximately 0.5 torr, or approximately 0.1 torr. Furthermore, it should be appreciated that, in addition to or in alternative to the reduced pressure, thepackaging 130 may be filled with a particular gas or mixture of gasses. For example, in certain embodiments, thepackaging 130 may maintain anatmosphere 132 about theMOSFET 100 that includes a reduced pressure (e.g., less than 760 torr, approximately 0.1 torr, or approximately 10−7 torr) of room air. In certain embodiments, thepackaging 130 may maintain anatmosphere 132 about theMOSFET 100 that includes a reduced pressure (e.g., approximately 1 torr or approximately 0.1 torr) of an inert gas, such as argon, nitrogen, helium, krypton, xenon, or another suitable inert gas. In other embodiments,packaging 130 may maintain anatmosphere 132 about theMOSFET 100 that includes slightly less than atmospheric pressure (e.g., between approximately 500 torr and approximately 750 torr) of an inert gas (e.g., argon, nitrogen, helium, krypton, xenon, or another suitable inert gas). - In certain embodiments, the
packaging 130 may be constructed of metals, polymers, or a composite materials suitable for maintaining the atmosphere 132 (e.g., a vacuum or inert atmosphere) near the SiC device (e.g., MOSFET 100). For example, in certain embodiments, thepackaging 130 may be constructed of a number of metallic pieces that are bonded or fused together to provide a hermetically sealedmetal packaging 130. By specific example, in certain implementations, theSiC device 100 may be placed in a vacuum furnace (e.g., Model 3140 or 3150 available from SST International of Downey, Calif.) for sealing. By further specific example, in certain embodiments, thepackage 130 may include a number metal pieces that are maintained around theSiC device 100 while in a chamber of the vacuum furnace, which is pumped down to a reduced pressure (e.g., in the milli-torr or micro-torr range) before heating thedevice 100 andpackage 130. In such an embodiment, after heating the chamber of the vacuum furnace to a suitable temperature, solder near the edges of the package 130 (or portions of thepackage 130 near the edges that have melted) may flow into position along the seam to form a hermetic seal between the pieces of thepackage 130 upon cooling. In other embodiments, metallic pieces of ametallic package 130 may be welded to one another around the SiC device under a controlled, reduced atmosphere. For example, seam sealers (e.g., the Venus III™ or Venus IV™ seam sealers available from Polaris Electronics Corp., or other suitable sealing systems) may be used to manually, automatically, or semi-automatically weld two or more pieces of themetallic packaging 130 together around theSiC device 100 under a reduced pressure (e.g., in the milli-torr or micro-torr range) and/or inert atmosphere. In other embodiments, thepackage 130 may be include two or more pieces made from one or more rigid (e.g., metal, polymer, or composite) materials. In such embodiments, thepackage 130 and theSiC device 100 may be placed within a vacuum chamber (e.g., providing a vacuum and/or inert atmosphere) such that the rigid pieces of thepackage 130 may be bonded to one another using a glue, resin, epoxy, or other suitable sealing material to provide a hermetically sealedpackage 130 upon curing. In still other embodiments, theSiC device 100 may be placed inside of a chamber configured to provide a particular (e.g., reduced pressure and/or inert) atmosphere around theSiC device 100 while a segmented or unitary polymer layer is applied to and sealed around theSiC device 100 to provide a hermetically sealedpackage 130. - During operation, the
MOSFET 100 may generally act as a switch. When a voltage difference VDS=VD−VS is applied between thedrain electrode 112 and thesource electrode 124, an output current (IDS) between those same electrodes can be modulated or otherwise controlled by an input voltage VGS applied to thegate electrode 106, wherein VGS=VG−VS. For gate voltages VG less than a “threshold voltage” (VTH) of theMOSFET 100, the current IDS remains nominally at about zero, although a relatively small leakage current may exist even for gate voltages below the threshold voltage. The threshold voltage VTH is a function of, amongst other things, the dimensions, materials, and doping levels in theMOSFET 100, and MOSFETs are typically designed so as to exhibit a predetermined threshold voltage VTH. Circuits incorporating theMOSFET 100 can then be designed to the expected (predetermined) threshold voltage VTH. - It should be appreciated that the threshold voltage (VTH) for a MOSFET is not uniquely defined. There are at least five different techniques for measuring VTH, and for a specific example, they do not necessarily produce exactly the same results. The method employed herein is referred to as the “threshold drain current method,” in which the gate voltage at a specified drain current is taken to be the threshold voltage.
- Conventional MOSFETs, including silicon or SiC MOSFETs, have been found to experience a shift in the threshold voltage due to NBTI when subjected to a potential difference between the gate and
106, 124 and, particularly, when subjected to this potential at elevated temperatures and for extended periods of time. Specifically, as mentioned, negative bias temperature instability (NBTI) is a concern for SiC devices. Illustrating an example of this threshold voltage shift,source electrodes FIG. 2 is aplot 140 of drain current as a function of gate voltage for a conventional MOSFET before and after voltage and temperature stressing. That is,FIG. 2 illustrates the NBTI effect in a stressed SiC MOSFET device lacking thepackaging 130 set forth above and operating under atmospheric conditions (e.g., approximately 760 torr of room air). - With respect to
FIG. 2 , a threshold drain current method, which is a variation of the “sub-threshold technique,” may be used when characterizing the NBTI phenomenon in the SiC MOSFET device. Example test conditions used for generating the data illustrated inplot 140 ofFIG. 2 are set forth below. In certain embodiments, the test conditions may be such that the transfer curve measurements are taken on MOSFETs at constant stress temperature. For example, first, the gate voltage may be held at a constant −20 volts (V) for 15 minutes and the VDS may be held at 0 V. Then, a small constant voltage may be applied between the source and drain terminals (e.g., approximately 100 mV) and the gate voltage may be swept from −10 V to +10 V, a range large enough to capture the lower current range of the MOSFET (e.g., less than 0.1 nano-amps in this particular case) up to the saturation current (e.g., approximately 16 milli-amps), defining the “post neg”transfer curve 142 depicted inFIG. 2 . A constant voltage gate positive stress bias of +20 V may then be applied to the gate for an additional 15 minutes, with VDS=0 V. Finally, a similar reverse sweep of the gate voltage may be conducted from +10 V to −10 V to capture the “post pos”transfer curve 144 with a small constant voltage being applied between the source and drain terminals (e.g., approximately 100 mV). - The use of 10 micro-amps as the threshold drain current of choice for VTH determination is done for practical reasons. For example, it is small enough to reside on the linear sub-threshold portion of the semilog transfer curve, and is large enough to measure accurately and easy to extract from the data. The MOSFET parameters and test conditions for data collection are as follows: VDS=0.1 V; Temp=175° C.; gate oxide thickness (Tox)=500 Angstroms, Device Active Area=0.067 cm2; Area of one MOS cell=1.6E-4 cm2; channel width to length ratio (W/L) of one MOS cell=6900. Scaling the threshold drain current to larger or smaller devices has a linear dependence on Device Active Area, Area of one MOS cell and W/L. It should be noted however, that threshold current scales inversely with gate oxide thickness (Tox).
- Accordingly,
FIG. 2 demonstrates the drift or shift in the threshold voltage (e.g., a shift in the voltage where IDS increases significantly) following positive and negative gate bias stressing. The vertical scale is the drain current (amps), the horizontal scale is the gate to source voltage (volts). The threshold voltage shift thus represents an example of the effects of bias temperature instability (BTI). The VTH drift is taken as the voltage difference between the VTH positive voltage stress value and the VTH negative voltage stress value at 10 micro-amps of source to drain current. In the example illustrated inFIG. 2 , the VTH drift is approximately 6.9 V. - With the foregoing in mind,
FIG. 3 includes aplot 150 of the change or shift in the threshold voltage (e.g., ΔVTH) of a SiC MOSFET device due to the NBTI effect under different atmospheric conditions, in accordance with an example of the present approach. In particular,FIG. 3 illustrates the ΔVTH for a SiC MOSFET device under atmospheric conditions (e.g., approximately 760 torr of room air) as well as the ΔVTH for the SiC MOSFET device in vacuum (e.g., less than approximately 0.1 torr, approximately 10−7 torr, or another suitable reduced pressure). To obtain the data illustrated inplot 150, the ΔVTH may be determined (e.g., as set forth above with respect toFIG. 2 ) on the SiC MOSFET device at 150° C., under atmospheric conditions. Illustrated bybar 152 ofplot 150, this measurement represents an approximately 1.0 V to approximately 1.1 V ΔVTH for the SiC MOSFET device due to the NBTI effect under atmospheric conditions. Subsequently, the SiC MOSFET device may be placed under reduced pressure (e.g., less than approximately 0.1 torr, approximately 10−7 torr, or another suitable reduced pressure) and the ΔVTH may be once again determined. Illustrated by thebar 154 of theplot 150, this measurement represents an approximately 0.3 V to approximately 0.4 V ΔVTH for the SiC MOSFET device due to the NBTI effect in a vacuum environment. - As such,
FIG. 3 clearly illustrates that the ΔVTH resulting from NBTI in the SiC MOSFET device under atmospheric conditions (e.g., illustrated by bar 152) is more than double the ΔVTH resulting from NBTI in the SiC MOSFET device under vacuum (e.g., illustrated by bar 154). Accordingly, operating the SiC MOSFET device in a vacuum appears to substantially reduce (e.g., impede, alleviate, or otherwise diminish) the ΔVTH and/or the BTI (e.g., NBTI) phenomenon in the device. In certain embodiments, the ΔVTH achieved through the present approaches may be less than 1 V, less than 0.8 V, less than 0.5 V, less than 0.4 V, less than 0.3 V, less than 0.2 V, or less than 0.1 V. Furthermore, in certain embodiments, the reduced ΔVTH enabled by the present approaches may be approximately 75%, 50%, 40%, 30%, 25%, 10%, or 5% the ΔVTH observed for SiC not using the presently disclosed reduced pressure techniques. It should be further appreciated that since BTI effects may induce ΔVTH as large as several volts (e.g., 2 V to 5 V) in typical SiC MOSFETs, the present techniques afford a substantial improvement to device reliability. - With this in mind, it is envisioned that one implementation of the present approach involves utilizing a SiC MOSFET having a
packaging 130, as set forth above with respect toFIG. 1 . That is, in certain embodiments, SiC devices, such as SiC MOSFET devices, may be packaged (e.g., using packaging 130) such that the SiC MOSFET is maintained in a reduced pressure environment throughout operation. For example, turning toFIG. 4 , a flow diagram illustrates an embodiment of aprocess 160 for inhibiting NBTI in a SiC MOSFET using thepackaging 130. The illustratedprocess 160 begins with constructing (block 162) a silicon carbide (SiC) semiconductor device, such as theSiC MOSFET 100 illustrated inFIG. 1 . During packaging, the SiC device may be sealed (block 164) in a package (e.g., packaging 130) that maintains a vacuum (e.g., a reduced pressure relative to atmospheric pressure) around the device. For example, in certain embodiments, the pressure of theatmosphere 132 surrounding the SiC device may be may be less than approximately 700 torr, less than approximately 250 torr, less than approximately 75 torr, less than approximately 50 torr, less than approximately 5 torr, less than approximately 0.5 torr, or less than approximately 0.05 torr. By vacuum packaging the SiC device in this manner, BTI (e.g., NBTI) may be inhibited (block 166) by the vacuum or reduced pressure environment when operating the SiC device. - However, in other embodiments, it is also envisioned that another implementation of the present approach involves utilizing a SiC device for applications involving a vacuum environment. That is, in certain embodiments, rather than vacuum packaging a SiC device, as set forth above, the device may instead be configured to operate in an environment of reduced or substantially no pressure. For example, turning to
FIG. 5 , a flow diagram illustrates an embodiment of anotherprocess 170 for inhibiting NBTI in a SiC device. The illustratedprocess 160 begins with constructing (block 162) a silicon carbide (SiC) semiconductor device, such as theSiC MOSFET 100 illustrated inFIG. 1 , but a device lacking thepackaging 130 discussed above. Once constructed, the SiC device may be operated (block 174) in a vacuum to inhibit BTI (e.g., NBTI) in the SiC device during operation. For example, in certain embodiments, a SiC MOSFET may be operated in the vacuum of space (e.g., for space shuttle and/or satellite applications) or in the reduced pressure environment (e.g., for a vacuum or pressure test chamber) in order to inhibit NBTI in the device during operation. -
FIG. 6 illustrates aplot 180 of ΔVTH for a SiC MOSFET device due to the NBTI effect under different atmospheric conditions, in accordance with an example of the present approach. In particular,FIG. 6 illustrates ΔVTH for a SiC MOSFET device under a substantially reduced pressure (e.g., less than approximately 0.1 torr or approximately 10−7 torr) of air as well as ΔVTH for the SiC MOSFET device under a reduced pressure argon atmosphere 132 (e.g., less than approximately 760 torr, less than 1 torr, or approximately 0.1 torr of argon). To obtain the data illustrated inplot 180, the ΔVTH may be determined, as set forth above with respect toFIG. 2 , on the SiC MOSFET device at 150° C., under vacuum. Illustrated bybar 182 ofplot 180, this measurement represents an approximately 0.2 V to approximately 0.3 V ΔVTH for the SiC MOSFET device due to the NBTI effect under vacuum. Subsequently, the SiC MOSFET device may be placed under a reducedpressure atmosphere 132 of argon (e.g., less than approximately 760 torr, approximately 1 torr, or approximately 0.1 torr) and the ΔVTH may be once again determined. Illustrated by thebar 184 of theplot 180, this measurement represents an approximately 0.5 V to approximately 0.6 V ΔVTH for the SiC MOSFET device due to the NBTI effect in aninert atmosphere 132. - As such,
FIG. 6 illustrates that the ΔVTH that results from NBTI in the SiC MOSFET device under a reduced pressure inert atmosphere 132 (e.g., illustrated by bars 184) is still substantially greater than (e.g., approximately double) the ΔVTH that results from NBTI in the SiC MOSFET device under a stronger vacuum (e.g., illustrated by bars 182). Accordingly, operating the SiC MOSFET device in a relatively strong vacuum (e.g., less than 1 torr, less than 0.1 torr, or approximately 10−7 torr)atmosphere 132 appears to substantially reduce (e.g., impede, alleviate, or otherwise diminish) the ΔVTH and/or the NBTI phenomenon in the device relative a higher pressure atmosphere 132 (e.g., greater than 1 torr or 0.1 torr) of a one or more gases (e.g., air or an inert atmosphere, such as argon). However, it should be appreciated that, compared to the ΔVTH for the SiC device under normal atmospheric conditions (e.g., illustrated bybars 152 ofFIG. 3 ), the ΔVTH for the SiC device under the reduced pressure of argon (e.g., illustrated bybars 164 ofFIG. 4 ) may still represent a substantial improvement with respect to NBTI. In certain embodiments, the ΔVTH achieved through the presence the reduced pressureinert atmosphere 132 may be less than 1 V, less than 0.5 V, less than 0.4 V, less than 0.3 V, less than 0.2 V, or less than 0.1 V. Furthermore, in certain embodiments, the reduced ΔVTH enabled by the presence the reduced pressureinert atmosphere 132 may be approximately 75%, 50%, 40%, 30%, 25%, 10%, or 5% the ΔVTH observed for a SiC device not using aninert atmosphere 132 as presently disclosed. - With this in mind, it is envisioned that another implementation of the present approach involves utilizing a SiC MOSFET having a
packaging 130, as set forth above with respect toFIG. 1 . For example, turning toFIG. 7 , a flow diagram illustrates an embodiment of aprocess 190 for inhibiting NBTI in a SiC MOSFET having thepackaging 130. The illustratedprocess 190 begins with constructing (block 192) a silicon carbide (SiC) semiconductor device, such as theSiC MOSFET 100 illustrated inFIG. 1 . During packaging, the SiC device may be sealed (block 194) in a package (e.g., packaging 130) that maintains aparticular atmosphere 132 around the device. That is, in certain embodiments, SiC devices, such as SiC MOSFET devices, may be packaged (e.g., by packaging 130) such that the SiC MOSFET is maintained in a particular atmosphere 132 (e.g., an inert atmosphere, such as argon, helium, nitrogen, krypton, xenon, or another suitable gas). For example, in certain embodiments, thepackaging 130 of the SiC device may be filled with argon, helium, nitrogen, or another suitable gas prior to sealing thepackaging 130 around the SiC device, and the inert gas may function to at least partially reduce (e.g., impede, alleviate, or otherwise diminish) the NBTI effect in the device. By packaging the SiC device in this manner, BTI (e.g., NBTI) may be inhibited (block 196) by the selectedatmosphere 132 when operating the SiC device. Furthermore, in certain embodiments, a combination approach may be utilized, in which thepackaging 130 maintains a reduced pressure environment surrounding the SiC device (e.g., a vacuum of 0.1 torr) in which the remaining gas pressure inside thepackaging 130 is produced by an inert gas (e.g., argon, helium, nitrogen, xenon, krypton, mixtures thereof, or another suitable inert gas or mixture). - This written description uses examples to disclose the invention, including the best mode, and also to enable any person skilled in the art to practice the invention, including making and using any devices or systems and performing any incorporated methods. The patentable scope of the invention is defined by the claims, and may include other examples that occur to those skilled in the art. Such other examples are intended to be within the scope of the claims if they have structural elements that do not differ from the literal language of the claims, or if they include equivalent structural elements with insubstantial differences from the literal languages of the claims.
Claims (20)
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/562,029 US9576868B2 (en) | 2012-07-30 | 2012-07-30 | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
| JP2013155116A JP6266252B2 (en) | 2012-07-30 | 2013-07-26 | Semiconductor device and method for reducing bias temperature instability (BTI) in silicon carbide devices |
| CA2822132A CA2822132C (en) | 2012-07-30 | 2013-07-26 | Semiconductor device and method for reduced bias temperature instability (bti) in silicon carbide devices |
| EP13178277.3A EP2693469A3 (en) | 2012-07-30 | 2013-07-26 | Hermetically sealed package for a silicon carbide semiconductor device |
| BR102013019237-6A BR102013019237A2 (en) | 2012-07-30 | 2013-07-29 | Metal oxide (MOSFET) field effect transistor device and method |
| CN201310324987.8A CN103579302B (en) | 2012-07-30 | 2013-07-30 | The instable semiconductor devices of Bias Temperature and method of reduction in silicon carbide device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/562,029 US9576868B2 (en) | 2012-07-30 | 2012-07-30 | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20140027782A1 true US20140027782A1 (en) | 2014-01-30 |
| US9576868B2 US9576868B2 (en) | 2017-02-21 |
Family
ID=48877107
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/562,029 Active 2032-12-28 US9576868B2 (en) | 2012-07-30 | 2012-07-30 | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US9576868B2 (en) |
| EP (1) | EP2693469A3 (en) |
| JP (1) | JP6266252B2 (en) |
| CN (1) | CN103579302B (en) |
| BR (1) | BR102013019237A2 (en) |
| CA (1) | CA2822132C (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9576868B2 (en) * | 2012-07-30 | 2017-02-21 | General Electric Company | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
| CN113016074A (en) * | 2021-02-19 | 2021-06-22 | 英诺赛科(苏州)科技有限公司 | Semiconductor device and method for manufacturing the same |
| US12289920B2 (en) | 2021-02-19 | 2025-04-29 | Innoscience (Suzhou) Technology Co., Ltd. | Semiconductor device and method for manufacturing the same |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10367089B2 (en) * | 2011-03-28 | 2019-07-30 | General Electric Company | Semiconductor device and method for reduced bias threshold instability |
| JP6773577B2 (en) * | 2017-02-01 | 2020-10-21 | トヨタ自動車株式会社 | Semiconductor device |
Citations (47)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5233874A (en) * | 1991-08-19 | 1993-08-10 | General Motors Corporation | Active microaccelerometer |
| US5830804A (en) * | 1996-06-28 | 1998-11-03 | Cypress Semiconductor Corp. | Encapsulated dielectric and method of fabrication |
| US6165822A (en) * | 1998-01-05 | 2000-12-26 | Denso Corporation | Silicon carbide semiconductor device and method of manufacturing the same |
| US6302987B1 (en) * | 1999-04-05 | 2001-10-16 | General Electric Company | High voltage polymer processing methods and power feed-through bushing applications |
| US6309272B1 (en) * | 1997-12-26 | 2001-10-30 | Canon Kabushiki Kaisha | Method of making an image forming apparatus |
| US6319757B1 (en) * | 1998-07-08 | 2001-11-20 | Caldus Semiconductor, Inc. | Adhesion and/or encapsulation of silicon carbide-based semiconductor devices on ceramic substrates |
| US20030141802A1 (en) * | 2002-01-28 | 2003-07-31 | John Liebeskind | Electronic device having a getter used as a circuit element |
| US6649446B1 (en) * | 2001-11-29 | 2003-11-18 | Clarisay, Inc. | Hermetic package for multiple contact-sensitive electronic devices and methods of manufacturing thereof |
| US20050285482A1 (en) * | 2004-06-29 | 2005-12-29 | Nihon Dempa Kogyo Co., Ltd. | Crystal oscillator |
| US7042075B2 (en) * | 2001-04-16 | 2006-05-09 | Hewlett-Packard Development Company, L.P. | Electronic device sealed under vacuum containing a getter and method of operation |
| US20060145274A1 (en) * | 2003-09-23 | 2006-07-06 | International Business Machines Corporation | NFETs using gate induced stress modulation |
| US20070001651A1 (en) * | 2004-07-02 | 2007-01-04 | Harvey Troy A | Distributed networks of electric double layer capacitor supervisory controllers and networks thereof |
| US20070170436A1 (en) * | 2004-02-06 | 2007-07-26 | Yoshitaka Sugawara | High-withstand voltage wide-gap semiconductor device and power device |
| US20070181913A1 (en) * | 1995-06-07 | 2007-08-09 | Li Chou H | Integrated Circuit Device |
| US20070205521A1 (en) * | 2006-01-27 | 2007-09-06 | Lockheed Martin Corporation | Encapsulation of Semiconductor Components |
| US20070232078A1 (en) * | 2006-03-31 | 2007-10-04 | Metz Matthew V | In situ processing for ultra-thin gate oxide scaling |
| US20070267690A1 (en) * | 2006-05-19 | 2007-11-22 | Ho-Yuan Yu | DMOSFET with current injection |
| US20080173934A1 (en) * | 2006-12-14 | 2008-07-24 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing stress-engineered spacers |
| US20090115026A1 (en) * | 2007-11-05 | 2009-05-07 | Texas Instruments Incorporated | Semiconductor device having through-silicon vias for high current,high frequency, and heat dissipation |
| US20090256137A1 (en) * | 2008-04-11 | 2009-10-15 | Deepak Shukla | N-type semiconductor materials in thin film transistors and electronic devices |
| US7642147B1 (en) * | 2008-10-01 | 2010-01-05 | International Business Machines Corporation | Methods for removing sidewall spacers |
| US20100012962A1 (en) * | 2008-07-17 | 2010-01-21 | Advanced Optoelectronic Technology Inc. | Light emitting diode and fabrication thereof |
| US7696578B2 (en) * | 2006-02-08 | 2010-04-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective CESL structure for CMOS application |
| US20100219744A1 (en) * | 2004-11-26 | 2010-09-02 | Kochi Industrial Promotion Center | Field emission electrode, manufacturing method thereof, and electronic device |
| US20100244141A1 (en) * | 2009-03-31 | 2010-09-30 | Sven Beyer | Threshold adjustment of transistors including high-k metal gate electrode structures comprising an intermediate etch stop layer |
| US7831309B1 (en) * | 2006-12-06 | 2010-11-09 | University Of Southern California | Implants based on bipolar metal oxide semiconductor (MOS) electronics |
| US20100289080A1 (en) * | 2009-05-15 | 2010-11-18 | Andy Wei | Semiconductor device comprising metal gates and a silicon containing resistor formed on an isolation structure |
| US20110049713A1 (en) * | 2009-08-31 | 2011-03-03 | Kai Frohberg | Dual contact metallization including electroless plating in a semiconductor device |
| US20110061449A1 (en) * | 2008-09-18 | 2011-03-17 | Kabushiki Kaisha Toshiba | Electronic device |
| US7919801B2 (en) * | 2007-10-26 | 2011-04-05 | Hvvi Semiconductors, Inc. | RF power transistor structure and a method of forming the same |
| US20110140077A1 (en) * | 2008-04-12 | 2011-06-16 | June O Song | Light emitting device |
| US20110180097A1 (en) * | 2010-01-27 | 2011-07-28 | Axcelis Technologies, Inc. | Thermal isolation assemblies for wafer transport apparatus and methods of use thereof |
| US7999250B2 (en) * | 2008-03-04 | 2011-08-16 | Hvvi Semiconductors, Inc. | Silicon-germanium-carbon semiconductor structure |
| US8085258B2 (en) * | 2007-08-13 | 2011-12-27 | Sony Corporation | Organic electroluminescence display apparatus, driving circuit for driving organic electroluminescence light emitting portion, and driving method for organic electroluminescence light emitting portion |
| US20120025251A1 (en) * | 2010-07-30 | 2012-02-02 | Stanley Electric Co. Ltd. | Semiconductor light-emitting device |
| US8119473B2 (en) * | 2009-12-31 | 2012-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | High temperature anneal for aluminum surface protection |
| US8216919B2 (en) * | 2010-01-26 | 2012-07-10 | Oki Semiconductor Co., Ltd. | Method of manufacturing a semiconductor device and substrate carrier structure |
| US20120200546A1 (en) * | 2009-10-16 | 2012-08-09 | Sharp Kabushiki Kaisha | Semiconductor device, display device provided with same, and method for manufacturing semiconductor device |
| US20120286370A1 (en) * | 2011-05-12 | 2012-11-15 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and method for manufacturing the same |
| US20130009167A1 (en) * | 2011-07-06 | 2013-01-10 | Sharp Kabushiki Kaisha | Light emitting diode with patterned structures and method of making the same |
| US20130032847A1 (en) * | 2011-08-04 | 2013-02-07 | Bridgelux, Inc. | Distributed current blocking structures for light emitting diodes |
| US20130075756A1 (en) * | 2011-03-28 | 2013-03-28 | General Electric Company | Semiconductor device and method for reduced bias threshold instability |
| US20130115730A1 (en) * | 2008-03-11 | 2013-05-09 | The Royal Institution For The Advancement Of Learning / Mcgill University | Low-Temperature Wafer Level Processing for MEMS Devices |
| US8476737B2 (en) * | 2007-06-07 | 2013-07-02 | The Regents Of The University Of Michigan | Environment-resistant module, micropackage and methods of manufacturing same |
| US8629061B2 (en) * | 2012-02-08 | 2014-01-14 | Gtat Corporation | Method for three-dimensional packaging of electronic devices |
| US20140034963A1 (en) * | 2012-08-06 | 2014-02-06 | General Electric Company | Device having reduced bias temperature instability (bti) |
| US20150053920A1 (en) * | 2012-06-19 | 2015-02-26 | Xiamen Sanan Optoelectronics Technology Co., Ltd. | LED with Current Spreading Layer and Fabrication Method |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4340040B2 (en) | 2002-03-28 | 2009-10-07 | 富士通マイクロエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
| US7262434B2 (en) | 2002-03-28 | 2007-08-28 | Rohm Co., Ltd. | Semiconductor device with a silicon carbide substrate and ohmic metal layer |
| JP3809550B2 (en) * | 2002-04-16 | 2006-08-16 | 株式会社日立製作所 | High heat resistant semiconductor element and power converter using the same |
| WO2005024941A1 (en) * | 2003-09-04 | 2005-03-17 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device |
| US7256087B1 (en) | 2003-12-22 | 2007-08-14 | Cypress Semiconductor Corporation | Techniques for improving negative bias temperature instability (NBTI) lifetime of field effect transistors |
| JP2006073950A (en) * | 2004-09-06 | 2006-03-16 | Kansai Electric Power Co Inc:The | High heat-resistant semiconductor device |
| US7242055B2 (en) | 2004-11-15 | 2007-07-10 | International Business Machines Corporation | Nitrogen-containing field effect transistor gate stack containing a threshold voltage control layer formed via deposition of a metal oxide |
| JP4680763B2 (en) | 2005-12-16 | 2011-05-11 | 住友電工デバイス・イノベーション株式会社 | Electronic device and semiconductor device |
| CN101548401B (en) * | 2006-09-18 | 2011-09-28 | 康奈尔研究基金会股份有限公司 | Self-powered environmental sensor with wake-up circuit |
| US8377812B2 (en) | 2006-11-06 | 2013-02-19 | General Electric Company | SiC MOSFETs and self-aligned fabrication methods thereof |
| JP2010050422A (en) * | 2008-08-22 | 2010-03-04 | Deiakkusu:Kk | Heat-resistant semiconductor package and method of manufacturing package |
| JP5588670B2 (en) | 2008-12-25 | 2014-09-10 | ローム株式会社 | Semiconductor device |
| JPWO2010110246A1 (en) | 2009-03-25 | 2012-09-27 | ローム株式会社 | Semiconductor device |
| JPWO2010119789A1 (en) | 2009-04-13 | 2012-10-22 | ローム株式会社 | Semiconductor device and manufacturing method of semiconductor device |
| JP5525940B2 (en) | 2009-07-21 | 2014-06-18 | ローム株式会社 | Semiconductor device and manufacturing method of semiconductor device |
| JP2011082454A (en) * | 2009-10-09 | 2011-04-21 | Panasonic Corp | Insulating film structure, and semiconductor device using the same |
| US8237171B2 (en) | 2010-02-09 | 2012-08-07 | Microsemi Corporation | High voltage high package pressure semiconductor package |
| JP5961865B2 (en) * | 2010-09-15 | 2016-08-02 | ローム株式会社 | Semiconductor element |
| US9576868B2 (en) * | 2012-07-30 | 2017-02-21 | General Electric Company | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
-
2012
- 2012-07-30 US US13/562,029 patent/US9576868B2/en active Active
-
2013
- 2013-07-26 EP EP13178277.3A patent/EP2693469A3/en not_active Ceased
- 2013-07-26 JP JP2013155116A patent/JP6266252B2/en active Active
- 2013-07-26 CA CA2822132A patent/CA2822132C/en active Active
- 2013-07-29 BR BR102013019237-6A patent/BR102013019237A2/en not_active Application Discontinuation
- 2013-07-30 CN CN201310324987.8A patent/CN103579302B/en active Active
Patent Citations (50)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5233874A (en) * | 1991-08-19 | 1993-08-10 | General Motors Corporation | Active microaccelerometer |
| US20070181913A1 (en) * | 1995-06-07 | 2007-08-09 | Li Chou H | Integrated Circuit Device |
| US5830804A (en) * | 1996-06-28 | 1998-11-03 | Cypress Semiconductor Corp. | Encapsulated dielectric and method of fabrication |
| US6309272B1 (en) * | 1997-12-26 | 2001-10-30 | Canon Kabushiki Kaisha | Method of making an image forming apparatus |
| US6165822A (en) * | 1998-01-05 | 2000-12-26 | Denso Corporation | Silicon carbide semiconductor device and method of manufacturing the same |
| US6452228B1 (en) * | 1998-01-05 | 2002-09-17 | Denso Corporation | Silicon carbide semiconductor device |
| US6319757B1 (en) * | 1998-07-08 | 2001-11-20 | Caldus Semiconductor, Inc. | Adhesion and/or encapsulation of silicon carbide-based semiconductor devices on ceramic substrates |
| US6302987B1 (en) * | 1999-04-05 | 2001-10-16 | General Electric Company | High voltage polymer processing methods and power feed-through bushing applications |
| US7042075B2 (en) * | 2001-04-16 | 2006-05-09 | Hewlett-Packard Development Company, L.P. | Electronic device sealed under vacuum containing a getter and method of operation |
| US6649446B1 (en) * | 2001-11-29 | 2003-11-18 | Clarisay, Inc. | Hermetic package for multiple contact-sensitive electronic devices and methods of manufacturing thereof |
| US20030141802A1 (en) * | 2002-01-28 | 2003-07-31 | John Liebeskind | Electronic device having a getter used as a circuit element |
| US20060145274A1 (en) * | 2003-09-23 | 2006-07-06 | International Business Machines Corporation | NFETs using gate induced stress modulation |
| US20070170436A1 (en) * | 2004-02-06 | 2007-07-26 | Yoshitaka Sugawara | High-withstand voltage wide-gap semiconductor device and power device |
| US20050285482A1 (en) * | 2004-06-29 | 2005-12-29 | Nihon Dempa Kogyo Co., Ltd. | Crystal oscillator |
| US20070001651A1 (en) * | 2004-07-02 | 2007-01-04 | Harvey Troy A | Distributed networks of electric double layer capacitor supervisory controllers and networks thereof |
| US20100219744A1 (en) * | 2004-11-26 | 2010-09-02 | Kochi Industrial Promotion Center | Field emission electrode, manufacturing method thereof, and electronic device |
| US20070205521A1 (en) * | 2006-01-27 | 2007-09-06 | Lockheed Martin Corporation | Encapsulation of Semiconductor Components |
| US7696578B2 (en) * | 2006-02-08 | 2010-04-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective CESL structure for CMOS application |
| US20070232078A1 (en) * | 2006-03-31 | 2007-10-04 | Metz Matthew V | In situ processing for ultra-thin gate oxide scaling |
| US20070267690A1 (en) * | 2006-05-19 | 2007-11-22 | Ho-Yuan Yu | DMOSFET with current injection |
| US7831309B1 (en) * | 2006-12-06 | 2010-11-09 | University Of Southern California | Implants based on bipolar metal oxide semiconductor (MOS) electronics |
| US20080173934A1 (en) * | 2006-12-14 | 2008-07-24 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing stress-engineered spacers |
| US8698292B2 (en) * | 2007-06-07 | 2014-04-15 | The Regents Of The University Of Michigan | Environment-resistant module, micropackage and methods of manufacturing same |
| US8476737B2 (en) * | 2007-06-07 | 2013-07-02 | The Regents Of The University Of Michigan | Environment-resistant module, micropackage and methods of manufacturing same |
| US8085258B2 (en) * | 2007-08-13 | 2011-12-27 | Sony Corporation | Organic electroluminescence display apparatus, driving circuit for driving organic electroluminescence light emitting portion, and driving method for organic electroluminescence light emitting portion |
| US7919801B2 (en) * | 2007-10-26 | 2011-04-05 | Hvvi Semiconductors, Inc. | RF power transistor structure and a method of forming the same |
| US20090115026A1 (en) * | 2007-11-05 | 2009-05-07 | Texas Instruments Incorporated | Semiconductor device having through-silicon vias for high current,high frequency, and heat dissipation |
| US7999250B2 (en) * | 2008-03-04 | 2011-08-16 | Hvvi Semiconductors, Inc. | Silicon-germanium-carbon semiconductor structure |
| US20130115730A1 (en) * | 2008-03-11 | 2013-05-09 | The Royal Institution For The Advancement Of Learning / Mcgill University | Low-Temperature Wafer Level Processing for MEMS Devices |
| US20090256137A1 (en) * | 2008-04-11 | 2009-10-15 | Deepak Shukla | N-type semiconductor materials in thin film transistors and electronic devices |
| US20110140077A1 (en) * | 2008-04-12 | 2011-06-16 | June O Song | Light emitting device |
| US20100012962A1 (en) * | 2008-07-17 | 2010-01-21 | Advanced Optoelectronic Technology Inc. | Light emitting diode and fabrication thereof |
| US20110061449A1 (en) * | 2008-09-18 | 2011-03-17 | Kabushiki Kaisha Toshiba | Electronic device |
| US7642147B1 (en) * | 2008-10-01 | 2010-01-05 | International Business Machines Corporation | Methods for removing sidewall spacers |
| US20100244141A1 (en) * | 2009-03-31 | 2010-09-30 | Sven Beyer | Threshold adjustment of transistors including high-k metal gate electrode structures comprising an intermediate etch stop layer |
| US20100289080A1 (en) * | 2009-05-15 | 2010-11-18 | Andy Wei | Semiconductor device comprising metal gates and a silicon containing resistor formed on an isolation structure |
| US20110049713A1 (en) * | 2009-08-31 | 2011-03-03 | Kai Frohberg | Dual contact metallization including electroless plating in a semiconductor device |
| US20120200546A1 (en) * | 2009-10-16 | 2012-08-09 | Sharp Kabushiki Kaisha | Semiconductor device, display device provided with same, and method for manufacturing semiconductor device |
| US20120086075A1 (en) * | 2009-12-31 | 2012-04-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device with aluminum surface protection |
| US8119473B2 (en) * | 2009-12-31 | 2012-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | High temperature anneal for aluminum surface protection |
| US8216919B2 (en) * | 2010-01-26 | 2012-07-10 | Oki Semiconductor Co., Ltd. | Method of manufacturing a semiconductor device and substrate carrier structure |
| US20110180097A1 (en) * | 2010-01-27 | 2011-07-28 | Axcelis Technologies, Inc. | Thermal isolation assemblies for wafer transport apparatus and methods of use thereof |
| US20120025251A1 (en) * | 2010-07-30 | 2012-02-02 | Stanley Electric Co. Ltd. | Semiconductor light-emitting device |
| US20130075756A1 (en) * | 2011-03-28 | 2013-03-28 | General Electric Company | Semiconductor device and method for reduced bias threshold instability |
| US20120286370A1 (en) * | 2011-05-12 | 2012-11-15 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and method for manufacturing the same |
| US20130009167A1 (en) * | 2011-07-06 | 2013-01-10 | Sharp Kabushiki Kaisha | Light emitting diode with patterned structures and method of making the same |
| US20130032847A1 (en) * | 2011-08-04 | 2013-02-07 | Bridgelux, Inc. | Distributed current blocking structures for light emitting diodes |
| US8629061B2 (en) * | 2012-02-08 | 2014-01-14 | Gtat Corporation | Method for three-dimensional packaging of electronic devices |
| US20150053920A1 (en) * | 2012-06-19 | 2015-02-26 | Xiamen Sanan Optoelectronics Technology Co., Ltd. | LED with Current Spreading Layer and Fabrication Method |
| US20140034963A1 (en) * | 2012-08-06 | 2014-02-06 | General Electric Company | Device having reduced bias temperature instability (bti) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9576868B2 (en) * | 2012-07-30 | 2017-02-21 | General Electric Company | Semiconductor device and method for reduced bias temperature instability (BTI) in silicon carbide devices |
| CN113016074A (en) * | 2021-02-19 | 2021-06-22 | 英诺赛科(苏州)科技有限公司 | Semiconductor device and method for manufacturing the same |
| US11929406B2 (en) | 2021-02-19 | 2024-03-12 | Innoscience (Suzhou) Technology Co., Ltd. | Semiconductor device and method for manufacturing the same |
| US12218207B2 (en) | 2021-02-19 | 2025-02-04 | Innoscience (Suzhou) Technology Co., Ltd. | Method for manufacturing semiconductor device |
| US12289920B2 (en) | 2021-02-19 | 2025-04-29 | Innoscience (Suzhou) Technology Co., Ltd. | Semiconductor device and method for manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| JP6266252B2 (en) | 2018-01-24 |
| CN103579302B (en) | 2018-05-08 |
| EP2693469A2 (en) | 2014-02-05 |
| US9576868B2 (en) | 2017-02-21 |
| BR102013019237A2 (en) | 2015-08-25 |
| CA2822132C (en) | 2020-09-01 |
| EP2693469A3 (en) | 2016-01-20 |
| JP2014030018A (en) | 2014-02-13 |
| CN103579302A (en) | 2014-02-12 |
| CA2822132A1 (en) | 2014-01-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11417759B2 (en) | Semiconductor device and method for reduced bias threshold instability | |
| Zhang et al. | Design space and origin of off-state leakage in GaN vertical power diodes | |
| EP2696366B1 (en) | Device having reduced bias temperature instability (bti) | |
| JP5608840B1 (en) | Silicon carbide semiconductor device and manufacturing method thereof | |
| CA2822132C (en) | Semiconductor device and method for reduced bias temperature instability (bti) in silicon carbide devices | |
| Alexandru et al. | 5 MeV proton and 15 MeV electron radiation effects study on 4H-SiC nMOSFET electrical parameters | |
| Kikkawa et al. | Commercialization and reliability of 600 V GaN power switches | |
| Ajayan et al. | Reliability Issues and Degradation Mechanisms of p-GaN Gated E-Mode AlGaN/GaN Power HEMTs: A Critical Review | |
| Huang et al. | On-Resistance–Reliability Tradeoffs in Al₂O₃/LaAlO₃/SiO₂ Gate for SiC Power MOSFETs | |
| US10418362B2 (en) | Self-heating test structure | |
| TWI650820B (en) | Semiconductor device using germanium layer as channel region and manufacturing method thereof | |
| Nicollian | Interface instabilities | |
| Senzaki et al. | Effect of postoxidation annealing on reliability of thermal oxides grown on n-type 4H–SiC (0001) wafer | |
| Nur Hasdyanna | Analysis of space-charge-limited conduction mechanisms in ZrON/SiC system/Nur Hasdyanna Hasnurashid | |
| Martin-Horcajo et al. | Fabrication and characterization at high temperature of AlGaN/GaN enhancement-mode HEMTs | |
| Clarke et al. | Gate current modeling for insulating gate III-N heterostructure field-effect transistors | |
| Habersat et al. | Using triangular voltage sweep to detect mobile ions in silicon carbide MOS | |
| Aloisio et al. | Aarts, ACT, R. van der Hout, JCJ Paasschens, AJ Scholten, MB Willemsen, and DBM Klaassen. New fundamental insights into capacitance modeling of laterally nonuniform MOS devices; T-ED Feb 06 270-278 Aarts, ACT, and WJ Kloosterman. Compact modeling of high-voltage | |
| Martín Horcajo et al. | Fabrication and characterization at high temperature of AlGaN/GaN enhancement HEMTs |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: GENERAL ELECTRIC COMPANY, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MICHAEL, JOSEPH DARRYL;ARTHUR, STEPHEN DALEY;REEL/FRAME:028678/0341 Effective date: 20120727 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |