[go: up one dir, main page]

US20090229513A1 - Underfill Air Vent for Flipchip BGA - Google Patents

Underfill Air Vent for Flipchip BGA Download PDF

Info

Publication number
US20090229513A1
US20090229513A1 US12/187,453 US18745308A US2009229513A1 US 20090229513 A1 US20090229513 A1 US 20090229513A1 US 18745308 A US18745308 A US 18745308A US 2009229513 A1 US2009229513 A1 US 2009229513A1
Authority
US
United States
Prior art keywords
underfill
hole
resin
underfill resin
semiconductor die
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/187,453
Inventor
Takashi Hisada
Sayaka Nishi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US12/187,453 priority Critical patent/US20090229513A1/en
Assigned to INTERNATIONAL BUSINESS MACHINE CORPORATION reassignment INTERNATIONAL BUSINESS MACHINE CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HISADA, TAKASHI, NISHI, SAYAKA
Publication of US20090229513A1 publication Critical patent/US20090229513A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNOR'S INTEREST Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNOR'S INTEREST Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H10W74/012
    • H10W72/0113
    • H10W72/013
    • H10W74/15
    • H10W70/681
    • H10W72/856
    • H10W90/724
    • H10W90/734
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor
    • Y10T29/49171Assembling electrical component directly to terminal or elongated conductor with encapsulating
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49169Assembling electrical component directly to terminal or elongated conductor
    • Y10T29/49171Assembling electrical component directly to terminal or elongated conductor with encapsulating
    • Y10T29/49172Assembling electrical component directly to terminal or elongated conductor with encapsulating by molding of insulating material

Definitions

  • the present invention relates to flip-chip ball grid array (BGA) packaging, and more particularly to an underfill material injection system for a semiconductor package that eliminates voids or air bubbles between a semiconductor chip and a BGA substrate during an underfill process and in a manner which shortens the underfill time.
  • BGA ball grid array
  • FIGS. 1 a through 1 d illustrate an existing technique for putting underfill resin 602 beneath the surface of a semiconductor die 601 .
  • the underfill resin 602 is placed along two adjacent edges of the semiconductor die 601 wherein the adjacent edges intersect. After a period of time has elapsed, the underfill resin 602 begins to spread by capillary effect across the under surface of the die to opposing intersecting edges until the underneath of the die is completely covered.
  • the coverage of the voids i.e. air pockets or bubbles
  • the underfill resin has been applied along two edges of a multiple edged die deeming it necessary to wait for the resin to completely spread out by capillary effect such that the underfill levels out beneath the die to substantially cover the surface underneath, the die and eliminate voids. Further, there is a significant problem created when overfill occurs absent a clean up mechanism to prevent over-spreading of the underfill material.
  • Akram et al. disclose, in U.S. Pat. No. 6,048,656 A, issued Apr. 11, 2000, a vacuum source placed over an opening to draw underfill material in a uniform manner throughout interstices so that voids are not created.
  • Akram et al. disclose dams disposed along multiple edges of a flip chip im order to help contain the flow of underfill material 190 .
  • Akram et al. further disclose using multiple vacuum sources and multiple injection sites to assist in the spread of underfill across the under surface of flip chip 110 . Further, Akram discloses the underfill material may be inserted from an aperture in the substrate located beneath the semiconductor device.
  • Akram et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously. Further, Akram et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • DiStefano et al. disclose, in U.S. Pat. No. 6,653,172 B2, issued Nov. 25, 2003, methods for providing substantially void-free layers for semiconductor assemblies.
  • DiStefano et al. disclose providing an interposer layer between such a fluid encapsulant between a semiconductor chip and a substrate so that voids within the interposer layer are sealed after applying pressure simultaneously to the voids.
  • DiStefano et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously.
  • DiStefano et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • Hong et al. discloses in U.S. Pat. No. 6,895,666 B2, issued May 24, 2005, an underfill system for a semiconductor package.
  • the underfill system uses a nozzle to dispense underfill resin into a gap between semiconductor chips and substrates.
  • the gap is filled with the underfill resin due to a pressure difference between a main duct and a plurality of sub-ducts that occurs when a blower blows air through the main duct causing suction of the underfill from the sub-ducts.
  • the invention of Hong et al. provides for shortened filling time of the underfill process and prevents voids (i.e. air bubbles) of the filling material from forming within the gap.
  • Hong et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously. Further, Hong et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • none of the prior art inventions resolve the issue of preventing over spreading of the underfill material.
  • each of these solutions encounters significant problems.
  • One problem is the residual void occurring in underfill resin is not eliminated in a low cost manner.
  • the difficulty in the void control contributes to a significant increase in manufacturing costs in light of the prior art.
  • Another problem is there is a long process time for resin leveling.
  • the inefficient and time-consuming prior art underfill techniques also cause undue and significant increases in the manufacturing costs. None of the prior art attempts resolve the problem caused by excessive resin underfill.
  • the present invention provides an apparatus and method of using a through hole of a laminate as an air vent to carry out underfilling after a flip-chip joint processing.
  • the present invention further provides creating the through hole in the laminate by drilling or laser methods.
  • the through hole is normally capped by solder resist, but is designed not to be capped by solder resist in the embodiments of this invention.
  • Vacuum suction is applied from the bottom side of the laminate via the through hole in order to assist the resin underfilling process.
  • the vacuum suction is equipped at the stage which contacts the back side of the laminate. This enables faster underfilling to occur. Intentionally exposing excessive underfill resin at a rate of approximately at most 10% of the total underfill resin amount at the through hole aids in completely eliminating the occurrence of voids.
  • a head which has a pressure sensor detects resin from the through hole and moves up to press excessive resin at the hole to flatten and cap with appropriate timing control.
  • the head is covered with a tape belt, and tape area wherein resin is attached and moved down towards the cleaner pad by rotary mechanism. Resin attached on tape is cleaned by the cleaner pad, and the tape can continue to be re-used.
  • the time required to complete the underfill process will be less than 1 ⁇ 2 by putting the underfill at least on four edges of a semiconductor die.
  • An aspect of an embodiment of die invention provides for vacuum suction and flattening excessive resin protrusions at the air vented through hole reducing voids in the underfill process.
  • a further aspect of an embodiment of the invention is to control excessive resin, enabling reduction of droplets of underfill resin at the chip edge.
  • An aspect of an embodiment of the invention though excessive underfill resins at the through hole can result in large protrusions which affect manufacturability of the apparatus and method, provides for the possibility of minimizing influences of the protrusions by flattening the underfill protrusions.
  • FIG. 1 a illustrates a two-edged underfill technique, in accordance with a conventional invention.
  • FIGS. 1 b - 1 d illustrate a cross sectional view of a two-edged underfill technique, in accordance with a conventional invention.
  • FIGS. 2 a - 2 g illustrates an example of a flip-chip joint in accordance with the embodiments of the present invention.
  • FIG. 3 a illustrates a top view of a multiple-edged underfill technique, in accordance with the embodiments of the present invention.
  • FIGS. 3 b - 3 d illustrates a cross sectional view of a multiple-edged underfill technique, in accordance with the embodiments of the present invention.
  • FIG. 4 illustrates an underfill technique with a vacuum and cleaning mechanism
  • FIG. 5 illustrates a process for underfill encapsulation, in accordance with the embodiments of the present invention.
  • FIG. 6 illustrates an underfill technique with a vacuum and sealing mechanism, in accordance with the embodiments of the present invention.
  • FIG. 7 illustrates a detailed view an underfill process, in accordance with the embodiments of the present invention.
  • FIGS. 2 a - 2 g illustrate an example of a flip-chip joint.
  • FIG. 2 a illustrates a wafer bumping by plating, printing, ball bonding, or the like.
  • the bump can be comprised of solder, Cu pillar and solder, gold, or the like.
  • the bump layout can be either peripheral or an array matrix.
  • FIG. 2 b illustrates application of a flux to the printed circuit board (PBC) which can be comprised of an organic carrier wherein no pre-solder is required.
  • PBC printed circuit board
  • the laud for the flip chip joint can be pre-soldered or the land can be comprised of Cu with anti-oxidation, or can be Ni/Au plated, etc.
  • FIG. 2 c illustrates flip chip placement.
  • FIG. 1 illustrates a wafer bumping by plating, printing, ball bonding, or the like.
  • the bump can be comprised of solder, Cu pillar and solder, gold, or the like.
  • the bump layout can
  • FIG. 2 d illustrates reflow soldering after flip-chip placement.
  • FIG. 2 e illustrates a plasma treatment process.
  • FIG. 2 f illustrates applying an underfill resin.
  • FIG. 2 g illustrates curing the underfill resin.
  • FIG. 3 a illustrates a top view of a technique for putting underfill beneath the surface of a semiconductor die 701 in accordance with an embodiment of the present invention.
  • underfill material 702 is placed along all peripheral edges of a semiconductor die.
  • FIGS. 3 b - 3 d are cross sectional views illustrating a laminate 703 having a through hole 704 located in the center.
  • the through hole 704 is made by drilling or laser. Further, the through hole 704 is not capped by solder resist.
  • a vacuum source (not shown) provides suction in the direction of arrow 705 from the backside of the laminate.
  • the vacuum source contains a suction port built into a machine stage which will be discussed in detail in a further embodiment.
  • the vacuum source enables quicker underfill and reduces the occurrence of voids (i.e. air bubbles).
  • the through hole 704 can be Cu-plated. In this case, the through hole can be an electrical conduit and thermal conduction path.
  • the through hole further serves as an air vent.
  • the location of the through hole does not necessarily have to be at the flip-chip center. The offset can be optimized considering spreadout of underfill resin. Further, multiple through holes can be applied, as well.
  • FIG. 4 illustrates an underfill apparatus in accordance with another embodiment of the present invention.
  • a dispense nozzle 801 dispenses underfill resin 802 into in a similar manner as described in the previous embodiment.
  • the semiconductor die 803 consists of a laminate having a through hole 804 .
  • the semiconductor die 803 rests on a machine stage 805 .
  • a vacuum source (not shown) causes air to move in the direction of arrow 810 and suctions the underfill resin 802 out of the through hole 804 .
  • Excessive underfill resin at the through hole 804 on the backside of the semiconductor die 803 can form a large protrusion which manifests itself by spreading out widely around the through hole opening.
  • a head mechanism which, is comprised of a pressure sensor 807 , tape 808 , and cleaning pad 809 , moves up and down, and is a part of the machine stage.
  • the tape is rotated and operates in such a manner as to use pressure to continually remove the excessive underfill resin onto a clean surface of tape.
  • the underfill resin 802 can be cleaned at the cleaning pad located at the base of the head mechanism.
  • FIG. 5 illustrates a packaging process in another embodiment of the present, invention.
  • Step 1001 involves bumping process to form a bump.
  • Step 1002 is a chip dicing process.
  • the bumping process and the chip dicing process are standard processes which can be reversed.
  • Step 1003 is a standard laminate design process.
  • the laminate design process involves using a drilling or laser process to form a through hole in the laminate. The through hole is formed without a solder resist cap in a standard processing manner.
  • Step 1004 involves forming a flip-chip joint. There are several flip chip joint methods.
  • Step 1005 involves an underfill encapsulation process.
  • Step 1006 involves an underfill cure process.
  • Step 1007 involves a marking step.
  • Step 1008 involves a ball grid array (BGA) ball attach process.
  • Step 1009 involves a package singulation process.
  • Step 1010 involves a visual inspection process.
  • BGA ball grid array
  • FIG. 6 illustrates an underfill apparatus in accordance with another embodiment of the present invention.
  • a dispense nozzle 901 dispenses underfill resin 902 into in a similar manner as described in the previous embodiment.
  • the semiconductor die 903 consists of a laminate having a through hole 904 .
  • the semiconductor die 903 rests on a machine stage 905 .
  • a vacuum source (not shown) causes air to move in the direction of arrow 908 and suctions the underfill resin 902 out of the through hole 904 .
  • adhesive tape is applied across the through hole 904 to either permanently or temporarily seal the through hole 904 located at the backside of laminate 903 .
  • Excessive underfill resin at the through hole 904 on the backside of the laminate 903 can form a large protrusion which manifests itself by spreading out widely around the through hole opening.
  • a head mechanism which is comprised of a pressure sensor 907 , and tape 906 , moves up and down, and is a part of the machine stage.
  • the tape is rotated and operates in such a manner as to use pressure to attach large pieces of adhesive tape to flatten the protrusion and seal if at the same time in an alternative method.
  • FIG. 7 illustrates a detailed underfill process.
  • Step 1101 is one of the several the flip-chip joint methods.
  • Step 1102 involves the underfill encapsulation process.
  • the underfill encapsulation step 1102 further is comprised of step 1104 involving dispensing underfill resin to all edges of the semiconductor die.
  • Step 1105 comprises providing vacuum suction from the backside of a laminate.
  • Step 1107 comprises a head moving up to flatten and cap exposed resin with the appropriate timing control.
  • Step 1108 comprises ahead with a rotary tape mechanism which moves down upon attaching resin. The resin is cleaned by the cleaning pad as the head rotates to move the attached resin past the cleaning pad.
  • Step 1103 comprises an underfill cure process.
  • intentionally exposing excessive underfill resin at a rate of approximately at most 10% of the total underfill resin amount at the through hole aids in completely eliminating the occurrence of voids.
  • the tape described in the foregoing embodiments can be re-used.
  • the apparatus/method of this invention has been described with respect to individual semiconductor flip-chips. However, it is contemplated that the apparatus/method of underfill encapsulation may be employed with a plurality of semiconductor flip-chips.

Landscapes

  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)

Abstract

The invention relates to a system for assembling a flip chip assembly. An underfill resin is dispensed at multiple semiconductor die edges such that vacuum suction provided at a substrate through hole located beneath a stage enables spread of underfill resin from each edge simultaneously for quicker spread and reduction of voids. The excess underfill resin suctioned through the through hole on the underside of the semiconductor die is attracted to reusable tape. The attracted underfill resin is cleaned from a rotating head mechanism by a cleaning pad positioned beneath a lower surface of the head.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation application of U.S. Ser. No. 12/046,772 filed on Mar. 12, 2008, the entirety of which is incorporated herein by reference.
  • FIELD OF THE INVENTION
  • The present invention relates to flip-chip ball grid array (BGA) packaging, and more particularly to an underfill material injection system for a semiconductor package that eliminates voids or air bubbles between a semiconductor chip and a BGA substrate during an underfill process and in a manner which shortens the underfill time.
  • BACKGROUND OF THE INVENTION
  • FIGS. 1 a through 1 d illustrate an existing technique for putting underfill resin 602 beneath the surface of a semiconductor die 601. The underfill resin 602 is placed along two adjacent edges of the semiconductor die 601 wherein the adjacent edges intersect. After a period of time has elapsed, the underfill resin 602 begins to spread by capillary effect across the under surface of the die to opposing intersecting edges until the underneath of the die is completely covered. However, the coverage of the voids (i.e. air pockets or bubbles) on the semiconductor surface is not easy to control. Further, there is a long processing time for the underfill resin to level out.
  • In the past, the underfill resin has been applied along two edges of a multiple edged die deeming it necessary to wait for the resin to completely spread out by capillary effect such that the underfill levels out beneath the die to substantially cover the surface underneath, the die and eliminate voids. Further, there is a significant problem created when overfill occurs absent a clean up mechanism to prevent over-spreading of the underfill material.
  • Akram et al., disclose, in U.S. Pat. No. 6,048,656 A, issued Apr. 11, 2000, a vacuum source placed over an opening to draw underfill material in a uniform manner throughout interstices so that voids are not created. Akram et al. disclose dams disposed along multiple edges of a flip chip im order to help contain the flow of underfill material 190. Akram et al. further disclose using multiple vacuum sources and multiple injection sites to assist in the spread of underfill across the under surface of flip chip 110. Further, Akram discloses the underfill material may be inserted from an aperture in the substrate located beneath the semiconductor device.
  • However, Akram et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously. Further, Akram et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • DiStefano et al. disclose, in U.S. Pat. No. 6,653,172 B2, issued Nov. 25, 2003, methods for providing substantially void-free layers for semiconductor assemblies. DiStefano et al. disclose providing an interposer layer between such a fluid encapsulant between a semiconductor chip and a substrate so that voids within the interposer layer are sealed after applying pressure simultaneously to the voids. However, DiStefano et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously. Further, DiStefano et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • In order to combat the issue of voids, Hong et al., discloses in U.S. Pat. No. 6,895,666 B2, issued May 24, 2005, an underfill system for a semiconductor package. The underfill system uses a nozzle to dispense underfill resin into a gap between semiconductor chips and substrates. The gap is filled with the underfill resin due to a pressure difference between a main duct and a plurality of sub-ducts that occurs when a blower blows air through the main duct causing suction of the underfill from the sub-ducts. The invention of Hong et al. provides for shortened filling time of the underfill process and prevents voids (i.e. air bubbles) of the filling material from forming within the gap.
  • However, Hong et al. is not directed towards providing a laminate through hole in physical communication with an air vent and a vacuum source to promoting flow of underfill from each edge of a semiconductor chip simultaneously. Further, Hong et al. is not concerned with intentionally creating excessive underfill at a through hole exit to eliminate voids and cleaning and sealing the through hole in the manner of the present invention.
  • Further, none of the prior art inventions resolve the issue of preventing over spreading of the underfill material. However, each of these solutions encounters significant problems. One problem is the residual void occurring in underfill resin is not eliminated in a low cost manner. The difficulty in the void control contributes to a significant increase in manufacturing costs in light of the prior art. Another problem is there is a long process time for resin leveling. Further, the inefficient and time-consuming prior art underfill techniques also cause undue and significant increases in the manufacturing costs. None of the prior art attempts resolve the problem caused by excessive resin underfill.
  • Despite these and other efforts in the art, still further improvements in enabling quicker underfill spread, reduction of voids and optimal management of excessive resin underfill would be desirable.
  • SUMMARY OF THE INVENTION
  • The present invention provides an apparatus and method of using a through hole of a laminate as an air vent to carry out underfilling after a flip-chip joint processing.
  • The present invention further provides creating the through hole in the laminate by drilling or laser methods. The through hole is normally capped by solder resist, but is designed not to be capped by solder resist in the embodiments of this invention.
  • Vacuum suction is applied from the bottom side of the laminate via the through hole in order to assist the resin underfilling process. The vacuum suction is equipped at the stage which contacts the back side of the laminate. This enables faster underfilling to occur. Intentionally exposing excessive underfill resin at a rate of approximately at most 10% of the total underfill resin amount at the through hole aids in completely eliminating the occurrence of voids.
  • A head which has a pressure sensor detects resin from the through hole and moves up to press excessive resin at the hole to flatten and cap with appropriate timing control. The head is covered with a tape belt, and tape area wherein resin is attached and moved down towards the cleaner pad by rotary mechanism. Resin attached on tape is cleaned by the cleaner pad, and the tape can continue to be re-used.
  • The time required to complete the underfill process will be less than ½ by putting the underfill at least on four edges of a semiconductor die.
  • An aspect of an embodiment of die invention provides for vacuum suction and flattening excessive resin protrusions at the air vented through hole reducing voids in the underfill process.
  • A further aspect of an embodiment of the invention is to control excessive resin, enabling reduction of droplets of underfill resin at the chip edge.
  • An aspect of an embodiment of the invention, though excessive underfill resins at the through hole can result in large protrusions which affect manufacturability of the apparatus and method, provides for the possibility of minimizing influences of the protrusions by flattening the underfill protrusions.
  • Additional aspects, objectives and features of the present invention will become apparent from the following description of the preferred embodiments with reference to the attached drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 a illustrates a two-edged underfill technique, in accordance with a conventional invention.
  • FIGS. 1 b-1 d illustrate a cross sectional view of a two-edged underfill technique, in accordance with a conventional invention.
  • FIGS. 2 a-2 g illustrates an example of a flip-chip joint in accordance with the embodiments of the present invention.
  • FIG. 3 a illustrates a top view of a multiple-edged underfill technique, in accordance with the embodiments of the present invention.
  • FIGS. 3 b-3 d illustrates a cross sectional view of a multiple-edged underfill technique, in accordance with the embodiments of the present invention.
  • FIG. 4 illustrates an underfill technique with a vacuum and cleaning mechanism, is accordance with the embodiments of the present invention.
  • FIG. 5 illustrates a process for underfill encapsulation, in accordance with the embodiments of the present invention.
  • FIG. 6 illustrates an underfill technique with a vacuum and sealing mechanism, in accordance with the embodiments of the present invention.
  • FIG. 7 illustrates a detailed view an underfill process, in accordance with the embodiments of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIGS. 2 a-2 g illustrate an example of a flip-chip joint. FIG. 2 a illustrates a wafer bumping by plating, printing, ball bonding, or the like. The bump can be comprised of solder, Cu pillar and solder, gold, or the like. The bump layout can be either peripheral or an array matrix. FIG. 2 b illustrates application of a flux to the printed circuit board (PBC) which can be comprised of an organic carrier wherein no pre-solder is required. The laud for the flip chip joint can be pre-soldered or the land can be comprised of Cu with anti-oxidation, or can be Ni/Au plated, etc. FIG. 2 c illustrates flip chip placement. FIG. 2 d illustrates reflow soldering after flip-chip placement. FIG. 2 e illustrates a plasma treatment process. FIG. 2 f illustrates applying an underfill resin. FIG. 2 g illustrates curing the underfill resin. Each of these figures when taken as a whole illustrate the semiconductor packaging process upon which this present invention is based.
  • FIG. 3 a illustrates a top view of a technique for putting underfill beneath the surface of a semiconductor die 701 in accordance with an embodiment of the present invention. In a first embodiment, underfill material 702 is placed along all peripheral edges of a semiconductor die.
  • FIGS. 3 b-3 d are cross sectional views illustrating a laminate 703 having a through hole 704 located in the center. The through hole 704 is made by drilling or laser. Further, the through hole 704 is not capped by solder resist. A vacuum source (not shown) provides suction in the direction of arrow 705 from the backside of the laminate. The vacuum source contains a suction port built into a machine stage which will be discussed in detail in a further embodiment. The vacuum source enables quicker underfill and reduces the occurrence of voids (i.e. air bubbles). The through hole 704 can be Cu-plated. In this case, the through hole can be an electrical conduit and thermal conduction path. The through hole further serves as an air vent. The location of the through hole does not necessarily have to be at the flip-chip center. The offset can be optimized considering spreadout of underfill resin. Further, multiple through holes can be applied, as well.
  • FIG. 4 illustrates an underfill apparatus in accordance with another embodiment of the present invention. As shown, a dispense nozzle 801 dispenses underfill resin 802 into in a similar manner as described in the previous embodiment. The semiconductor die 803 consists of a laminate having a through hole 804.The semiconductor die 803 rests on a machine stage 805. A vacuum source (not shown) causes air to move in the direction of arrow 810 and suctions the underfill resin 802 out of the through hole 804. Excessive underfill resin at the through hole 804 on the backside of the semiconductor die 803 can form a large protrusion which manifests itself by spreading out widely around the through hole opening. A head mechanism which, is comprised of a pressure sensor 807, tape 808, and cleaning pad 809, moves up and down, and is a part of the machine stage. The tape is rotated and operates in such a manner as to use pressure to continually remove the excessive underfill resin onto a clean surface of tape. The underfill resin 802 can be cleaned at the cleaning pad located at the base of the head mechanism.
  • FIG. 5, illustrates a packaging process in another embodiment of the present, invention. Step 1001 involves bumping process to form a bump. There are several conventional types of bump forming processes. Step 1002 is a chip dicing process. The bumping process and the chip dicing process are standard processes which can be reversed. Step 1003 is a standard laminate design process. The laminate design process involves using a drilling or laser process to form a through hole in the laminate. The through hole is formed without a solder resist cap in a standard processing manner. Step 1004 involves forming a flip-chip joint. There are several flip chip joint methods. Step 1005 involves an underfill encapsulation process. Step 1006 involves an underfill cure process. Step 1007 involves a marking step. Step 1008 involves a ball grid array (BGA) ball attach process. Step 1009 involves a package singulation process. And, Step 1010 involves a visual inspection process.
  • FIG. 6 illustrates an underfill apparatus in accordance with another embodiment of the present invention. As shown, a dispense nozzle 901 dispenses underfill resin 902 into in a similar manner as described in the previous embodiment. The semiconductor die 903 consists of a laminate having a through hole 904. The semiconductor die 903 rests on a machine stage 905. A vacuum source (not shown) causes air to move in the direction of arrow 908 and suctions the underfill resin 902 out of the through hole 904. Optionally, adhesive tape is applied across the through hole 904 to either permanently or temporarily seal the through hole 904 located at the backside of laminate 903. Excessive underfill resin at the through hole 904 on the backside of the laminate 903 can form a large protrusion which manifests itself by spreading out widely around the through hole opening. A head mechanism which is comprised of a pressure sensor 907, and tape 906, moves up and down, and is a part of the machine stage. Optionally, the tape is rotated and operates in such a manner as to use pressure to attach large pieces of adhesive tape to flatten the protrusion and seal if at the same time in an alternative method.
  • FIG. 7 illustrates a detailed underfill process. Step 1101 is one of the several the flip-chip joint methods. Step 1102 involves the underfill encapsulation process. The underfill encapsulation step 1102 further is comprised of step 1104 involving dispensing underfill resin to all edges of the semiconductor die. Step 1105 comprises providing vacuum suction from the backside of a laminate. Step 1107 comprises a head moving up to flatten and cap exposed resin with the appropriate timing control. Step 1108 comprises ahead with a rotary tape mechanism which moves down upon attaching resin. The resin is cleaned by the cleaning pad as the head rotates to move the attached resin past the cleaning pad. Step 1103 comprises an underfill cure process.
  • Regarding each of the foregoing embodiments, intentionally exposing excessive underfill resin at a rate of approximately at most 10% of the total underfill resin amount at the through hole aids in completely eliminating the occurrence of voids. Further, the tape described in the foregoing embodiments can be re-used.
  • The apparatus/method of this invention has been described with respect to individual semiconductor flip-chips. However, it is contemplated that the apparatus/method of underfill encapsulation may be employed with a plurality of semiconductor flip-chips.
  • While particular embodiments of the present invention have been described herein for the purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.

Claims (2)

1. (canceled)
2. A system for assembling a flip chip assembly comprising:
a flip chip having a semiconductor die with a top surface and a bottom surface, wherein the bottom surface is in physical communication with a machine stage;
an underfill resin, wherein the underfill resin is dispensed in a continuous manner at all peripheral edges of the semiconductor die by a nozzle;
a substrate through hole positioned on the bottom surface of the semiconductor die, wherein the through hole is not capped by solder resist and the through hole provides an electrical route and thermal conduction path;
an air vent in physical communication with the substrate through hole and a vacuum suction means for using suction force to enable the underfill to spread on all peripheral edges simultaneously,
wherein the machine stage further comprises a rotary head mechanism having a reusable tape, wherein the rotary head mechanism moves the reusable tape to remove excess resin protruding from the substrate through hole.
US12/187,453 2008-03-12 2008-08-07 Underfill Air Vent for Flipchip BGA Abandoned US20090229513A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/187,453 US20090229513A1 (en) 2008-03-12 2008-08-07 Underfill Air Vent for Flipchip BGA

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/046,772 US7791209B2 (en) 2008-03-12 2008-03-12 Method of underfill air vent for flipchip BGA
US12/187,453 US20090229513A1 (en) 2008-03-12 2008-08-07 Underfill Air Vent for Flipchip BGA

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/046,772 Continuation US7791209B2 (en) 2008-03-12 2008-03-12 Method of underfill air vent for flipchip BGA

Publications (1)

Publication Number Publication Date
US20090229513A1 true US20090229513A1 (en) 2009-09-17

Family

ID=41061584

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/046,772 Expired - Fee Related US7791209B2 (en) 2008-03-12 2008-03-12 Method of underfill air vent for flipchip BGA
US12/187,453 Abandoned US20090229513A1 (en) 2008-03-12 2008-08-07 Underfill Air Vent for Flipchip BGA

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/046,772 Expired - Fee Related US7791209B2 (en) 2008-03-12 2008-03-12 Method of underfill air vent for flipchip BGA

Country Status (1)

Country Link
US (2) US7791209B2 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2504343A (en) * 2012-07-27 2014-01-29 Ibm Manufacturing an semiconductor chip underfill using air vent
KR20160020832A (en) * 2014-08-14 2016-02-24 삼성전자주식회사 Printed citcuit board and Semiconductor package using the same
US20160183405A1 (en) * 2013-06-28 2016-06-23 Denso Corporation Electronic device and method for manufacturing the electronic device
US9798088B2 (en) * 2015-11-05 2017-10-24 Globalfoundries Inc. Barrier structures for underfill blockout regions
DE102017204842A1 (en) 2017-03-22 2018-09-27 Robert Bosch Gmbh Contact configuration
US10128208B2 (en) * 2014-03-14 2018-11-13 Taiwan Semiconductor Manufacturing Company Package substrates, packaged semiconductor devices, and methods of packaging semiconductor devices
CN112382618A (en) * 2020-11-09 2021-02-19 成都海光集成电路设计有限公司 Packaging structure and packaging method
DE102019129060A1 (en) * 2019-10-28 2021-04-29 RF360 Europe GmbH Method of manufacturing an electrical device and electrical device
CN115632033A (en) * 2022-09-16 2023-01-20 北京七星华创微电子有限责任公司 Chip flip-chip bonding structure, preparation method thereof and chip packaging structure
WO2023105307A1 (en) * 2021-12-06 2023-06-15 International Business Machines Corporation Underfill vacuum process

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8093722B2 (en) * 2008-05-27 2012-01-10 Mediatek Inc. System-in-package with fan-out WLCSP
US8310051B2 (en) 2008-05-27 2012-11-13 Mediatek Inc. Package-on-package with fan-out WLCSP
US20100213588A1 (en) * 2009-02-20 2010-08-26 Tung-Hsien Hsieh Wire bond chip package
US20100213589A1 (en) * 2009-02-20 2010-08-26 Tung-Hsien Hsieh Multi-chip package
TW201207961A (en) * 2010-08-04 2012-02-16 Global Unichip Corp Semiconductor package device using underfill material and packaging method thereof
KR101934917B1 (en) * 2012-08-06 2019-01-04 삼성전자주식회사 Semiconductor Packages and Methods of Fabricating the Same
US9321245B2 (en) * 2013-06-24 2016-04-26 Globalfoundries Inc. Injection of a filler material with homogeneous distribution of anisotropic filler particles through implosion
KR102107961B1 (en) 2013-11-14 2020-05-28 삼성전자 주식회사 Semiconductor device and method for fabricating the same
US10403595B1 (en) 2017-06-07 2019-09-03 United States Of America, As Represented By The Secretary Of The Navy Wiresaw removal of microelectronics from printed circuit board
US10811279B2 (en) 2017-08-29 2020-10-20 Ciena Corporation Flip-chip high speed components with underfill

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5372295A (en) * 1991-10-04 1994-12-13 Ryoden Semiconductor System Engineering Corporation Solder material, junctioning method, junction material, and semiconductor device
US5866442A (en) * 1997-01-28 1999-02-02 Micron Technology, Inc. Method and apparatus for filling a gap between spaced layers of a semiconductor
US5906310A (en) * 1994-11-10 1999-05-25 Vlt Corporation Packaging electrical circuits
US6046076A (en) * 1994-12-29 2000-04-04 Tessera, Inc. Vacuum dispense method for dispensing an encapsulant and machine therefor
US7268303B2 (en) * 2002-10-11 2007-09-11 Seiko Epson Corporation Circuit board, mounting structure of ball grid array, electro-optic device and electronic device
US7377033B2 (en) * 2004-07-02 2008-05-27 Endicott Interconnect Technologies, Inc. Method of making circuitized substrate with split conductive layer and information handling system utilizing same

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5834339A (en) 1996-03-07 1998-11-10 Tessera, Inc. Methods for providing void-free layers for semiconductor assemblies
US5981312A (en) * 1997-06-27 1999-11-09 International Business Machines Corporation Method for injection molded flip chip encapsulation
US6081997A (en) * 1997-08-14 2000-07-04 Lsi Logic Corporation System and method for packaging an integrated circuit using encapsulant injection
US6048656A (en) 1999-05-11 2000-04-11 Micron Technology, Inc. Void-free underfill of surface mounted chips
KR100347477B1 (en) 2001-01-10 2002-08-07 삼성전자 주식회사 Underfill device for semiconductor package
US6724091B1 (en) * 2002-10-24 2004-04-20 Intel Corporation Flip-chip system and method of making same
US6902954B2 (en) * 2003-03-31 2005-06-07 Intel Corporation Temperature sustaining flip chip assembly process
US7268012B2 (en) * 2004-08-31 2007-09-11 Micron Technology, Inc. Methods for fabrication of thin semiconductor assemblies including redistribution layers and packages and assemblies formed thereby
US7348597B1 (en) * 2005-03-14 2008-03-25 Xilinx, Inc. Apparatus for performing high frequency electronic package testing

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5372295A (en) * 1991-10-04 1994-12-13 Ryoden Semiconductor System Engineering Corporation Solder material, junctioning method, junction material, and semiconductor device
US5906310A (en) * 1994-11-10 1999-05-25 Vlt Corporation Packaging electrical circuits
US6046076A (en) * 1994-12-29 2000-04-04 Tessera, Inc. Vacuum dispense method for dispensing an encapsulant and machine therefor
US5866442A (en) * 1997-01-28 1999-02-02 Micron Technology, Inc. Method and apparatus for filling a gap between spaced layers of a semiconductor
US7268303B2 (en) * 2002-10-11 2007-09-11 Seiko Epson Corporation Circuit board, mounting structure of ball grid array, electro-optic device and electronic device
US7377033B2 (en) * 2004-07-02 2008-05-27 Endicott Interconnect Technologies, Inc. Method of making circuitized substrate with split conductive layer and information handling system utilizing same

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8907503B2 (en) 2012-07-27 2014-12-09 International Business Machines Corporation Manufacturing an underfill in a semiconductor chip package
GB2504343A (en) * 2012-07-27 2014-01-29 Ibm Manufacturing an semiconductor chip underfill using air vent
US20160183405A1 (en) * 2013-06-28 2016-06-23 Denso Corporation Electronic device and method for manufacturing the electronic device
US9795053B2 (en) * 2013-06-28 2017-10-17 Denso Corporation Electronic device and method for manufacturing the electronic device
US10128208B2 (en) * 2014-03-14 2018-11-13 Taiwan Semiconductor Manufacturing Company Package substrates, packaged semiconductor devices, and methods of packaging semiconductor devices
KR20160020832A (en) * 2014-08-14 2016-02-24 삼성전자주식회사 Printed citcuit board and Semiconductor package using the same
US9502341B2 (en) 2014-08-14 2016-11-22 Samsung Electronics Co., Ltd. Printed circuit board and semiconductor package using the same
KR102235489B1 (en) 2014-08-14 2021-04-02 삼성전자주식회사 Printed citcuit board and Semiconductor package using the same
US9798088B2 (en) * 2015-11-05 2017-10-24 Globalfoundries Inc. Barrier structures for underfill blockout regions
WO2018172137A1 (en) 2017-03-22 2018-09-27 Robert Bosch Gmbh Contact arrangement
DE102017204842A1 (en) 2017-03-22 2018-09-27 Robert Bosch Gmbh Contact configuration
DE102019129060A1 (en) * 2019-10-28 2021-04-29 RF360 Europe GmbH Method of manufacturing an electrical device and electrical device
CN112382618A (en) * 2020-11-09 2021-02-19 成都海光集成电路设计有限公司 Packaging structure and packaging method
WO2023105307A1 (en) * 2021-12-06 2023-06-15 International Business Machines Corporation Underfill vacuum process
GB2627717A (en) * 2021-12-06 2024-08-28 Ibm Underfill vacuum process
JP2024541574A (en) * 2021-12-06 2024-11-08 インターナショナル・ビジネス・マシーンズ・コーポレーション Underfill Vacuum Process
US12315775B2 (en) 2021-12-06 2025-05-27 International Business Machines Corporation Underfill vacuum process
CN115632033A (en) * 2022-09-16 2023-01-20 北京七星华创微电子有限责任公司 Chip flip-chip bonding structure, preparation method thereof and chip packaging structure

Also Published As

Publication number Publication date
US20090230566A1 (en) 2009-09-17
US7791209B2 (en) 2010-09-07

Similar Documents

Publication Publication Date Title
US7791209B2 (en) Method of underfill air vent for flipchip BGA
US6207475B1 (en) Method for dispensing underfill and devices formed
KR101054238B1 (en) Wafer Coating and Singulation Methods
US6294405B1 (en) Method of forming semiconductor device having a sub-chip-scale package structure
US20020173074A1 (en) Method for underfilling bonding gap between flip-chip and circuit substrate
US11201066B2 (en) Control of under-fill using a dam on a packaging substrate for a dual-sided ball grid array package
US6849955B2 (en) High density integrated circuit packages and method for the same
US20070048900A1 (en) Underfill compounds including electrically charged filler elements, microelectronic devices having underfill compounds including electrically charged filler elements, and methods of underfilling microelectronic devices
US6677179B2 (en) Method of applying no-flow underfill
CN101226906A (en) Chip carrier with dam
US6484927B1 (en) Method and apparatus for balling and assembling ball grid array and chip scale array packages
US20040214370A1 (en) Method for efficient capillary underfill
US20070224729A1 (en) Method for manufacturing a flip-chip package, substrate for manufacturing and flip-chip assembly
US6266249B1 (en) Semiconductor flip chip ball grid array package
US11482502B2 (en) Semiconductor device and semiconductor device manufacturing method
JP4778667B2 (en) Sheet material for underfill, semiconductor chip underfill method, and semiconductor chip mounting method
US7479411B1 (en) Apparatus and method for forming solder seals for semiconductor flip chip packages
US10825762B2 (en) Methods of processing semiconductor devices
US20080085573A1 (en) Underfill dispense at substrate aperture
KR20170074487A (en) Semiconductor package and method of fabricating the same
US6673652B1 (en) Underfilling method for a flip-chip packaging process
US20210111132A1 (en) Method for Substrate Moisture NCF Voiding Elimination
KR20060074707A (en) Manufacturing Method of Wafer Level Package
KR20110012672A (en) Semiconductor Package Manufacturing Method
HK1070463A (en) Method for efficient capillary underfill

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINE CORPORATION, NEW YO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HISADA, TAKASHI;NISHI, SAYAKA;REEL/FRAME:021353/0208

Effective date: 20080303

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910