US20020005751A1 - Charge-pump circuit and control method thereof - Google Patents
Charge-pump circuit and control method thereof Download PDFInfo
- Publication number
- US20020005751A1 US20020005751A1 US09/852,576 US85257601A US2002005751A1 US 20020005751 A1 US20020005751 A1 US 20020005751A1 US 85257601 A US85257601 A US 85257601A US 2002005751 A1 US2002005751 A1 US 2002005751A1
- Authority
- US
- United States
- Prior art keywords
- charge
- clock
- capacitors
- mos transistors
- switching means
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 22
- 239000003990 capacitor Substances 0.000 claims abstract description 79
- 238000005086 pumping Methods 0.000 abstract description 27
- 238000010586 diagram Methods 0.000 description 11
- 230000003071 parasitic effect Effects 0.000 description 11
- 230000000694 effects Effects 0.000 description 9
- 239000000758 substrate Substances 0.000 description 9
- 238000010276 construction Methods 0.000 description 7
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 230000000994 depressogenic effect Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000000881 depressing effect Effects 0.000 description 1
- 230000015654 memory Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
Definitions
- the present invention relates to a charge-pump circuit outputting voltage fluctuation within a step of power source voltage Vdd and a control method thereof, particularly a control method of a charge-pump circuit capable of normal charging pump operation removing influence of a parasitic diode following to a charge transfer device.
- the charge-pump circuit developed by Dicson generates higher voltage than power source voltage Vdd of an LSI chip by voltage fluctuation of each pumping packet connecting plural stages of the pumping packet in series. For example, it is used for generating voltage for program/erase of flash memories.
- the conventional charge-pump circuit carries out voltage fluctuation with a step of the power source voltage Vdd, and a circuit capable of carrying out voltage fluctuation with lower voltage step than the Vdd was not yet proposed. So, the inventor has already proposed a charge-pump circuit capable of carrying out voltage fluctuation with lower voltage step than the Vdd and improving efficiency ⁇ of the circuit (U.S. patent application Ser. No. 09/732,944 filed on Dec. 8, 2000).
- FIG. 10 to FIG. 12 are circuit diagrams showing a structure of an operation of ⁇ 0.5 Vdd voltage fluctuation charge-pump circuit.
- the charge-pump circuit generates voltage of voltage fluctuation of ⁇ 0.5 Vdd to earth voltage (0 V).
- diodes D 1 and D 2 are connected in series as charge transfer devices. To a cathode of the diode D 1 , earth voltage (0 V) is supplied.
- the diodes D 1 andD 2 generally consist of MOS transistors for charge transfer in order to integrate into an LSI.
- Switches S 1 , S 2 and S 3 connect two capacitors 1 and 2 to a connecting point between the diodes D 1 and D 2 switching in parallel or in series.
- These switches S 1 , S 2 and S 3 can consist of MOS transistors.
- a clock driver 3 supplies clock CLK to the capacitor 2 .
- Output voltage output from the diode 2 is applied to a load 4 .
- VL 1 is voltage of a connecting node between the diode D 1 and the capacitor 1 (a pumping node)
- VA voltage of a connecting node between the capacitor C 1 and the switch S 2
- VB voltage of a connecting node between the switch S 2 and the capacitor 2
- VC voltage of a connecting node between output of the clock driver 3 and the capacitor 2 .
- capacitors 1 and 2 are respectively charged to voltage of Vdd/2 by distributing equally electric charge to the capacitors 1 and 2 (see FIG. 10).
- FIG. 13A there is not any problem in case that voltage of the pumping node VL 1 is ⁇ 2.5V.
- FIG. 13B when a parasitic diode formed between a drain and the substrate in the case that voltage VL 1 is 2.5V of the pumping node is biased to forward, forward direction current of the diode flows between the drain and the substrate, power efficiency becomes bad, and charge-pump operation is not carried out normally.
- FIGS. 14A and 14B are views showing a problem in the case that the diode D 1 is made by N-channel MOS transistor as a charge transfer device.
- a drain D (pumping node) and a substrate B are connected to depress back gate bias effect of the MOS transistor.
- An object of the invention is to prevent that the parasitic diode is biased to forward direction and needless current flows, and to make normal operation of the charge-pump circuit possible.
- a charge-pump circuit of the invention comprises, at least first and second MOS transistors for charge transfer connected in series, first and second capacitors, clock supplying means supplying clock to one end of the second capacitors, first switching means for connecting said first and second capacitors to a connecting point of the first and second MOS transistors for charge transfer in series, and second switching means for connecting said first and second capacitors to the connecting point of the first and second MOS transistors for charge transfer in parallel, wherein said clock supplying means changes the state of said clock when said first and second switching means turn off.
- a timing that the clock is supplied to the capacitor changes to high level from low level (or to low level from high level) is adjusted in the state that both of the first and second switch means are off.
- the first and second capacitors are separated from the connecting point (pumping node) of the first and second MOS transistors for charge transfer.
- FIG. 1 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 5 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 6 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIGS. 8A and 8B are views showing a case that a charge transfer device is made of a P-channel MOS transistor.
- FIG. 11 is a circuit diagram showing a construction and an operation of the conventional charge-pump circuit.
- FIG. 12 is a circuit diagram showing a construction and an operation of the conventional charge-pump circuit.
- FIGS. 13A and 13B are views showing a problem of the case that a charge transfer device is made of a P-channel MOS transistor.
- FIGS. 14A and 14B are views showing a problem of the case that a charge transfer device is made of an N-channel MOS transistor.
- Switches S 1 , S 2 and S 3 connect two capacitors 1 and 2 to a connecting point (pumping node) between MOS transistors M 1 and M 2 switching in parallel or in series. That is, when the switch S 2 (first switching means) in on, the MOS transistors M 1 and M 2 are connected in series, when the switches S 1 and S 3 (second switching means) are on, the MOS transistors M 1 and M 2 are connected in parallel.
- a clock driver 3 supplies clock CLK to the capacitor 2 .
- the clock driver 3 though it is not especially limited, consists of a CMOS inverter to which power source voltage Vdd is supplied. Output voltage output from a diode D 2 is applied to a load 4 .
- the charge-pump circuit of the invention in short wards, the clock CLK from the clock driver 3 is changed at the state that all of the switches S 1 , S 2 and S 3 are off (state that the capacitors 1 and 2 are separated from the pumping node) first. Second, after changing the clock CLK to high level, the switch S 2 is made on and the capacitors 1 and 2 are connected the pumping node in series. Third, after changing the clock CLK to low level, switches S 1 and S 2 are made on and the capacitors 1 and 2 are connected to the pumping node in parallel. According to the rule, it is avoided that the parasitic diode following to the MOS transistor is biased to forward direction in the case that the charge transfer device of the charge-pump circuit is made of a MOS transistor.
- the construction that the MOS transistors M 1 and M 2 for charge transfer are diode-connected in the embodiment generates voltage loss suitable for threshold voltage of the MOS transistors M 1 and M 2 .
- the invention is not limited to this and is applied for a charge-pump circuit in which the MOS transistors M 1 and M 2 for charge transfer are made on and off alternately in response to the clock CLK and fluctuated voltage (for example, 2 Vdd in absolute value) is supplied to gates thereof when the MOS transistors M 1 and M 2 for charge transfer are turned on.
- these gate voltages are controlled so that M 1 is on and M 2 is off during the capacitors 1 and 2 are connected in series and M 1 is off and M 2 is on during the capacitors 1 and 2 are connected in parallel.
- threshold voltage loss of the MOS transistors M 1 and M 2 are removed, and a charge-pump circuit with high efficiency and large output current is realized because on resistances of the MOS transistors M 1 and M 2 are decreased.
- the invention is applicable to a multi-stages charge-pump circuit assembling the charge-pump circuit of the embodiment as a core.
- Such the multi-stages charge-pump circuit outputs voltage of ⁇ 0.5 Vdd at the first stage, and at the second stage or more, the circuit is a general Dicson type charge-pump circuit.
- the charge-pump circuit outputting fluctuated voltage of minus is described in the embodiment, the invention is applicable similarly to a charge-pump circuit having a step of +0.5 Vdd.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
- The present invention relates to a charge-pump circuit outputting voltage fluctuation within a step of power source voltage Vdd and a control method thereof, particularly a control method of a charge-pump circuit capable of normal charging pump operation removing influence of a parasitic diode following to a charge transfer device.
- The charge-pump circuit developed by Dicson generates higher voltage than power source voltage Vdd of an LSI chip by voltage fluctuation of each pumping packet connecting plural stages of the pumping packet in series. For example, it is used for generating voltage for program/erase of flash memories.
- However, the conventional charge-pump circuit carries out voltage fluctuation with a step of the power source voltage Vdd, and a circuit capable of carrying out voltage fluctuation with lower voltage step than the Vdd was not yet proposed. So, the inventor has already proposed a charge-pump circuit capable of carrying out voltage fluctuation with lower voltage step than the Vdd and improving efficiency η of the circuit (U.S. patent application Ser. No. 09/732,944 filed on Dec. 8, 2000).
- The outline thereof will be described below. FIG. 10 to FIG. 12 are circuit diagrams showing a structure of an operation of −0.5 Vdd voltage fluctuation charge-pump circuit. The charge-pump circuit generates voltage of voltage fluctuation of −0.5 Vdd to earth voltage (0 V).
- In FIG. 10, diodes D 1 and D2 are connected in series as charge transfer devices. To a cathode of the diode D1, earth voltage (0 V) is supplied. The diodes D1 andD2 generally consist of MOS transistors for charge transfer in order to integrate into an LSI.
- Switches S 1, S2 and S3 connect two
1 and 2 to a connecting point between the diodes D1 and D2 switching in parallel or in series. These switches S1, S2 and S3 can consist of MOS transistors. Thus, on and off of the switches S1, S2 and S3 corresponds to on and off of the MOS transistors. A clock driver 3 supplies clock CLK to thecapacitors capacitor 2. Output voltage output from thediode 2 is applied to aload 4. - An outline of control method of the charge-pump circuit will be described below. Power source voltage of the clock driver is assumed 5 V. Although forming the diodes D 1 and D2 and the switches S1, S2 and S3 actually occurs voltage drop, the voltage drop is assumed 0 V omitting the voltage drop here.
- When input clock of the
clock driver 3 is high level (CLK=High), assuming that S1 is off, S2 is on and S3 is off, two 1 and 2 are connected in series and each node voltage is: VL1≈0V, VA=VB=2.5V, VC=5V. VL1 is voltage of a connecting node between the diode D1 and the capacitor 1 (a pumping node), VA is voltage of a connecting node between the capacitor C1 and the switch S2, VB is voltage of a connecting node between the switch S2 and thecapacitors capacitor 2, and VC is voltage of a connecting node between output of theclock driver 3 and thecapacitor 2. - That is, if capacitance values which
1 and 2 have are equal,capacitors 1 and 2 are respectively charged to voltage of Vdd/2 by distributing equally electric charge to thecapacitors capacitors 1 and 2 (see FIG. 10). - Next, when S 2 is off and S1 and S3 are on in the state of CLK=High, two
1 and 2 are switched to parallel connection. Thus, each node voltage becomes: VL1≈2.5V, VA=5V, VB=2.5V, VC=5V (See FIG. 11).capacitors - Next, when the input clock CLK is transferred to low level (CLK=Low) in the state of the parallel connection, each node voltage becomes: VL 1≈2.5V, VA=0V, VB=−2.5V, VC=5V by effect of the capacitor coupling because the
1 and 2 are connected to the pumping node (See FIG. 12).capacitors - Thus, by repeating switching the
1 and 2 alternately to series and parallel according to the input clock CLK, output voltage of −2.5 V (=(−{fraction (1/2)}) Vdd) is supplied to thecapacitors load 4 from the diode D2. - When the diodes D 1 and D2 consist of MOS transistors for charge transfer where a source and a gate are connected, there are a problem that needless current flows transitionally by that the diode D1 is biased to forward direction when voltage of the pumping node VL1 becomes 2.5V. Then, in order to avoid the problem, gate voltage of the MOS transistor for charge transfer may be controlled separating from source voltage.
- At timing connecting the
1 and 2 in series, gate voltage of the transistor for charge transfer suitable for the diode D1 is made on by setting low level (see FIG. 10), at timing connecting thecapacitors 1 and 2 in parallel, gate voltage of the transistor for charge transfer suitable for the diode D1 is made off by setting high level (see FIG. 11).capacitors - However, in the above-mentioned control method of the charge-pump circuit, voltage of the pumping node VL 1 repeats change such as 0V→2.5V→−2.5V. Because of that, even if the MOS transistors for charge transfer are any of P-channel and N-channel, a problem occurs that a parasitic diode formed incidentally to the MOS transistors is biased to forward direction and voltage fluctuation is not carried out normally.
- FIGS. 13A and 13B are views showing a problem in the case that the diode D 1 is made by P-channel MOS transistor as a charge transfer device. In this case, a source S and a substrate B are earthed to improve efficiency of the charge-pump circuit depressing back gate bias effect of the MOS transistor.
- As shown in FIG. 13A, there is not any problem in case that voltage of the pumping node VL 1 is −2.5V. However, as shown in FIG. 13B, when a parasitic diode formed between a drain and the substrate in the case that voltage VL1 is 2.5V of the pumping node is biased to forward, forward direction current of the diode flows between the drain and the substrate, power efficiency becomes bad, and charge-pump operation is not carried out normally.
- FIGS. 14A and 14B are views showing a problem in the case that the diode D 1 is made by N-channel MOS transistor as a charge transfer device. In this case, a drain D (pumping node) and a substrate B are connected to depress back gate bias effect of the MOS transistor.
- As shown in FIG. 14A, there is not any problem in case that voltage of the pumping node VL 1 is −2.5V. However, as shown in FIG. 14B, a parasitic diode formed between the substrate and a source is biased to forward in the case that voltage VL1 is 2.5V. Then, forward direction current of the diode flows between the drain and the substrate, power efficiency becomes bad, and charge-pump operation is not carried out normally.
- An object of the invention is to prevent that the parasitic diode is biased to forward direction and needless current flows, and to make normal operation of the charge-pump circuit possible.
- A charge-pump circuit of the invention comprises, at least first and second MOS transistors for charge transfer connected in series, first and second capacitors, clock supplying means supplying clock to one end of the second capacitors, first switching means for connecting said first and second capacitors to a connecting point of the first and second MOS transistors for charge transfer in series, and second switching means for connecting said first and second capacitors to the connecting point of the first and second MOS transistors for charge transfer in parallel, wherein said clock supplying means changes the state of said clock when said first and second switching means turn off.
- By such the structure, a timing that the clock is supplied to the capacitor changes to high level from low level (or to low level from high level) is adjusted in the state that both of the first and second switch means are off. In this state, the first and second capacitors are separated from the connecting point (pumping node) of the first and second MOS transistors for charge transfer.
- Thus, it is prevented that the parasitic diodes following the first and second MOS transistors for charge transfer are biased to forward direction because change of potential of the pumping node is depressed.
- FIG. 1 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 2 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 3 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 4 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 5 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 6 is a circuit diagram showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIG. 7 is a timing chart showing a charge-pump circuit and a control method thereof according to an embodiment of the invention.
- FIGS. 8A and 8B are views showing a case that a charge transfer device is made of a P-channel MOS transistor.
- FIGS. 9A and 9B are views showing a case that a charge transfer device is made of an N-channel MOS transistor.
- FIG. 10 is a circuit diagram showing a construction and an operation of the conventional charge-pump circuit.
- FIG. 11 is a circuit diagram showing a construction and an operation of the conventional charge-pump circuit.
- FIG. 12 is a circuit diagram showing a construction and an operation of the conventional charge-pump circuit.
- FIGS. 13A and 13B are views showing a problem of the case that a charge transfer device is made of a P-channel MOS transistor.
- FIGS. 14A and 14B are views showing a problem of the case that a charge transfer device is made of an N-channel MOS transistor.
- An embodiment of the invention will be described below with reference to the drawings. FIG. 1 to FIG. 6 are circuit diagrams showing constructions and operations of charge-pump circuits outputting voltage fluctuation of −0.5 Vdd. These charge-pump circuits generate voltage fluctuation of −0.5 Vdd to earth voltage (0 V).
- P-channel MOS transistors M 1 and M2 are connected in series. The MOS transistors M1 and M2 have constructions where a substrate and a source are connected in order to prevent back gate effect. In the MOS transistors M1 and M2, though it is not limited, for example, a gate and a source are connected so as to construct a kind of diode.
- Switches S 1, S2 and S3 connect two
1 and 2 to a connecting point (pumping node) between MOS transistors M1 and M2 switching in parallel or in series. That is, when the switch S2 (first switching means) in on, the MOS transistors M1 and M2 are connected in series, when the switches S1 and S3 (second switching means) are on, the MOS transistors M1 and M2 are connected in parallel.capacitors - As described later, the switch S 2 and the switches S1 and S3 are controlled so as to repeat on and off alternately in outline. Even these switches S1, S2 and S3 consist of MOS transistors. Thus, on and off of the switches S1, S2 and S3 corresponds to on and off of the MOS transistors.
- A
clock driver 3 supplies clock CLK to thecapacitor 2. Theclock driver 3, though it is not especially limited, consists of a CMOS inverter to which power source voltage Vdd is supplied. Output voltage output from a diode D2 is applied to aload 4. - A control method of the charge-pump circuit having the above-mentioned construction will be described referring FIG. 1 to FIG. 7. FIG. 7 is a timing chart for describing control method of a charge-pump circuit.
- Although it is not limited, it is assumed that power source voltage Vdd of the
clock driver 3 is 5 V and capacitor values of the 1 and 2 are equal. Voltage fall caused by the MOS transistors M1 and M2 and the switches S, S2 and S3 is described as 0 V.capacitors - (1) First control step
- At time t 1, the switches S and S2 are off, and all of the switches S1, S2 and S3 become off state. Input clock CLK of the
clock driver 3 is low level (CLK=Low). At this state, each node voltage is: VL1≈−2.5V, VA=0V, VB=−2.5V, VC=0V. VL1 is voltage of a connecting node between the diode D1 and the capacitor 1 (a pumping node), VA is voltage of a connecting node between the capacitor C1 and the switch S2, VB is voltage of a connecting node between the switch S2 and thecapacitor 2, and VC is voltage of a connecting node between output of theclock driver 3 and the capacitor 2 (see FIG. 1 and FIG. 7). - (2) Second Control Step
- Next, at time t 2 in the state that all of the switches S1, S2 and S3 are off, the clock CLK is changed to high level from low level. Then, VC changes to 5V and VB changes to 2.5 V by effect of capacitor coupling. Voltage of pumping node VL1 does not change because all of the switches S1, S2 and S3 are off (see FIG. 2 and FIG. 7).
- (3) Third Control Step
- After that, at time t 3 in the state that input clock of the
clock driver 3 maintains high level (CLK=High), S2 is changed to on. Thus, two 1 and 2 are connected in series to the pumping node.capacitors - Thus, the
1 and 2 are charged to voltage of Vdd/2, and each node voltage is: VL1≈0V, VA=VB=2.5V, VC=5V. That is, average output current Iout flows through the MOS transistor M1 and further flows from output of the clock driver 3 (see FIG. 3 and FIG. 7).capacitors - (4) Fourth Control Step
- Next, at time t 4 in the state the clock CLK is high, the switch S2 is off. Thus, all of the switches S1, S2 and S3 become again off. Voltage of each node is maintained in the state (see FIG. 4 and FIG. 7).
- (5) Fifth Control Step
- Next, at time t 5 in the state that all of the switches S1, S2 and S3 are off, input clock CLK is changed to low level (CLK=Low). Then, by effect of capacitor coupling, each node voltage is: VL1≈0V, VA=2.5V, VB=−2.5V, VC=0V (see FIG. 5 and FIG. 7).
- (6) Sixth Control Step
- Next, at time t 6 in the state that input clock CLK is maintained low level, S1 and S3 are turned on. Thus, the
1 and 2 are connected in parallel to the pumping node. Therefore, each node voltage is: VL1≈−2.5V, VA=0V, VB=−2.5V, VC=0V (see FIG. 6 and FIG. 7).capacitors - After that, returning to the above-mentioned first control step, the first to sixth steps are repeated.
- According to the above-mentioned control method, since voltage of the pumping node VL 1 is depressed to OV in maximum differing from the conventional example, it is prevented that charge-pump operation is not normally carried out because parasitic diode is biased to forward direction and needless current flows.
- FIGS. 8A and 8B are views showing a case that the charge transfer device is made of a P-channel MOS transistor. In this case, though a source and a substrate are earthed in order to depress back gate bias effect, there is not any problem because the parasitic diode is not biased to forward direction in the any cases that the pumping node is 0V and −2.5V.
- FIGS. 9A and 9B are views showing a case that the charge transfer device is made of an N-channel MOS transistor. In this case, a drain (pumping node) and a substrate are connected in order to depress back gate bias effect. There is not any problem because the parasitic diode is not biased to forward direction in the any cases that the pumping node is 0V and −2.5V.
- The charge-pump circuit of the invention, in short wards, the clock CLK from the
clock driver 3 is changed at the state that all of the switches S1, S2 and S3 are off (state that the 1 and 2 are separated from the pumping node) first. Second, after changing the clock CLK to high level, the switch S2 is made on and thecapacitors 1 and 2 are connected the pumping node in series. Third, after changing the clock CLK to low level, switches S1 and S2 are made on and thecapacitors 1 and 2 are connected to the pumping node in parallel. According to the rule, it is avoided that the parasitic diode following to the MOS transistor is biased to forward direction in the case that the charge transfer device of the charge-pump circuit is made of a MOS transistor.capacitors - The construction that the MOS transistors M 1 and M2 for charge transfer are diode-connected in the embodiment generates voltage loss suitable for threshold voltage of the MOS transistors M1 and M2. The invention is not limited to this and is applied for a charge-pump circuit in which the MOS transistors M1 and M2 for charge transfer are made on and off alternately in response to the clock CLK and fluctuated voltage (for example, 2 Vdd in absolute value) is supplied to gates thereof when the MOS transistors M1 and M2 for charge transfer are turned on.
- In this case, these gate voltages are controlled so that M 1 is on and M2 is off during the
1 and 2 are connected in series and M1 is off and M2 is on during thecapacitors 1 and 2 are connected in parallel.capacitors - Thus, threshold voltage loss of the MOS transistors M 1 and M2 are removed, and a charge-pump circuit with high efficiency and large output current is realized because on resistances of the MOS transistors M1 and M2 are decreased.
- Although the MOS transistors M 1 and M2 for charge transfer are made of a P-channel MOS transistors in the embodiment, it is not limited to this, is may be made of an N-channel MOS transistor.
- Although an applied example for one stage charge-pump circuit outputting boosted voltage of −0.5 Vdd is shown, it is applicable to a two stages charge-pump circuit outputting fluctuated voltage of −1.5 Vdd by increasing number of stage of the charge-pump in the invention. Generally, the invention is applicable to a multi-stages charge-pump circuit assembling the charge-pump circuit of the embodiment as a core. Such the multi-stages charge-pump circuit outputs voltage of −0.5 Vdd at the first stage, and at the second stage or more, the circuit is a general Dicson type charge-pump circuit.
- Although the charge-pump circuit of the embodiment is a type carrying out voltage fluctuation of voltage step of −0.5 Vdd changing to two
1 and 2 to series and parallel, voltage fluctuation of further smaller voltage step can be carried out by changing two or more capacitors to series and parallel. The invention is applicable to such the charge-pump circuit.capacitors - Although the charge-pump circuit outputting fluctuated voltage of minus is described in the embodiment, the invention is applicable similarly to a charge-pump circuit having a step of +0.5 Vdd.
- According to the charge-pump circuit and the control method thereof of the invention, since it is prevented that the parasitic diode is biased to forward direction in the charge-pump circuit carrying out voltage fluctuation with a step less than power source voltage by repeating connecting the capacitor to the pumping node in series and in parallel, such the charge-pump operation is carried out normally and the invention has effect improving electric power efficiency.
Claims (15)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2000-137482 | 2000-05-10 | ||
| JP2000137482 | 2000-05-10 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20020005751A1 true US20020005751A1 (en) | 2002-01-17 |
| US6445243B2 US6445243B2 (en) | 2002-09-03 |
Family
ID=18645252
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/852,576 Expired - Fee Related US6445243B2 (en) | 2000-05-10 | 2001-05-10 | Charge-pump circuit and control method thereof |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US6445243B2 (en) |
| KR (1) | KR100435408B1 (en) |
| TW (1) | TW578377B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090146717A1 (en) * | 2007-12-07 | 2009-06-11 | Kenet, Inc. | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| CN107546976A (en) * | 2017-09-29 | 2018-01-05 | 珠海市杰理科技股份有限公司 | Charge pump circuit and charge pump |
Families Citing this family (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003033007A (en) * | 2001-07-09 | 2003-01-31 | Sanyo Electric Co Ltd | Controlling method for charge pump circuit |
| US6734718B1 (en) * | 2002-12-23 | 2004-05-11 | Sandisk Corporation | High voltage ripple reduction |
| ATE420486T1 (en) * | 2004-09-14 | 2009-01-15 | Dialog Semiconductor Gmbh | SHUT-OFF DEVICE FOR CHARGE PUMP CIRCUIT |
| US8044705B2 (en) * | 2007-08-28 | 2011-10-25 | Sandisk Technologies Inc. | Bottom plate regulation of charge pumps |
| US7586362B2 (en) * | 2007-12-12 | 2009-09-08 | Sandisk Corporation | Low voltage charge pump with regulation |
| US7586363B2 (en) * | 2007-12-12 | 2009-09-08 | Sandisk Corporation | Diode connected regulation of charge pumps |
| US7969235B2 (en) | 2008-06-09 | 2011-06-28 | Sandisk Corporation | Self-adaptive multi-stage charge pump |
| US20090302930A1 (en) * | 2008-06-09 | 2009-12-10 | Feng Pan | Charge Pump with Vt Cancellation Through Parallel Structure |
| US8710907B2 (en) | 2008-06-24 | 2014-04-29 | Sandisk Technologies Inc. | Clock generator circuit for a charge pump |
| US7683700B2 (en) | 2008-06-25 | 2010-03-23 | Sandisk Corporation | Techniques of ripple reduction for charge pumps |
| US7795952B2 (en) * | 2008-12-17 | 2010-09-14 | Sandisk Corporation | Regulation of recovery rates in charge pumps |
| US7973592B2 (en) * | 2009-07-21 | 2011-07-05 | Sandisk Corporation | Charge pump with current based regulation |
| US8339183B2 (en) | 2009-07-24 | 2012-12-25 | Sandisk Technologies Inc. | Charge pump with reduced energy consumption through charge sharing and clock boosting suitable for high voltage word line in flash memories |
| US8339185B2 (en) | 2010-12-20 | 2012-12-25 | Sandisk 3D Llc | Charge pump system that dynamically selects number of active stages |
| US8294509B2 (en) | 2010-12-20 | 2012-10-23 | Sandisk Technologies Inc. | Charge pump systems with reduction in inefficiencies due to charge sharing between capacitances |
| US8699247B2 (en) | 2011-09-09 | 2014-04-15 | Sandisk Technologies Inc. | Charge pump system dynamically reconfigurable for read and program |
| US8400212B1 (en) | 2011-09-22 | 2013-03-19 | Sandisk Technologies Inc. | High voltage charge pump regulation system with fine step adjustment |
| US8514628B2 (en) | 2011-09-22 | 2013-08-20 | Sandisk Technologies Inc. | Dynamic switching approach to reduce area and power consumption of high voltage charge pumps |
| US8710909B2 (en) | 2012-09-14 | 2014-04-29 | Sandisk Technologies Inc. | Circuits for prevention of reverse leakage in Vth-cancellation charge pumps |
| US8836412B2 (en) | 2013-02-11 | 2014-09-16 | Sandisk 3D Llc | Charge pump with a power-controlled clock buffer to reduce power consumption and output voltage ripple |
| US8981835B2 (en) | 2013-06-18 | 2015-03-17 | Sandisk Technologies Inc. | Efficient voltage doubler |
| US9024680B2 (en) | 2013-06-24 | 2015-05-05 | Sandisk Technologies Inc. | Efficiency for charge pumps with low supply voltages |
| US9077238B2 (en) | 2013-06-25 | 2015-07-07 | SanDisk Technologies, Inc. | Capacitive regulation of charge pumps without refresh operation interruption |
| US9007046B2 (en) | 2013-06-27 | 2015-04-14 | Sandisk Technologies Inc. | Efficient high voltage bias regulation circuit |
| US9083231B2 (en) | 2013-09-30 | 2015-07-14 | Sandisk Technologies Inc. | Amplitude modulation for pass gate to improve charge pump efficiency |
| US9154027B2 (en) | 2013-12-09 | 2015-10-06 | Sandisk Technologies Inc. | Dynamic load matching charge pump for reduced current consumption |
| US9917507B2 (en) | 2015-05-28 | 2018-03-13 | Sandisk Technologies Llc | Dynamic clock period modulation scheme for variable charge pump load currents |
| US9647536B2 (en) | 2015-07-28 | 2017-05-09 | Sandisk Technologies Llc | High voltage generation using low voltage devices |
| US9520776B1 (en) | 2015-09-18 | 2016-12-13 | Sandisk Technologies Llc | Selective body bias for charge pump transfer switches |
| US11258358B2 (en) | 2019-01-23 | 2022-02-22 | Stmicroelectronics International N.V. | Charge pump regulation circuit to increase program and erase efficiency in nonvolatile memory |
| US11070128B2 (en) | 2019-01-23 | 2021-07-20 | Stmicroelectronics International N.V. | Charge pump regulation circuit to increase program and erase efficiency in nonvolatile memory |
| CN112054670B (en) * | 2020-08-07 | 2023-10-17 | 苏州纳芯微电子股份有限公司 | Microphone and charge pump circuit thereof |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2503596B2 (en) * | 1988-07-14 | 1996-06-05 | 日本電気株式会社 | Semiconductor device |
| JP3043201B2 (en) * | 1993-04-22 | 2000-05-22 | 株式会社東芝 | Boost circuit |
| JPH07194098A (en) * | 1993-11-17 | 1995-07-28 | Fujitsu Ltd | Booster circuit and controller for booster circuit |
| JPH0833321A (en) * | 1994-07-11 | 1996-02-02 | Fuji Xerox Co Ltd | Booster circuit |
| JP2738335B2 (en) * | 1995-04-20 | 1998-04-08 | 日本電気株式会社 | Boost circuit |
| US5818289A (en) * | 1996-07-18 | 1998-10-06 | Micron Technology, Inc. | Clocking scheme and charge transfer switch for increasing the efficiency of a charge pump or other circuit |
| JPH114575A (en) * | 1997-06-11 | 1999-01-06 | Nec Corp | Step-up circuit |
| US5999425A (en) * | 1998-01-15 | 1999-12-07 | Cypress Semiconductor Corp. | Charge pump architecture for integrated circuit |
| KR100253414B1 (en) * | 1998-04-10 | 2000-05-01 | 김영환 | Clock driving circuit of charge pump |
-
2001
- 2001-04-25 TW TW090109927A patent/TW578377B/en not_active IP Right Cessation
- 2001-05-09 KR KR10-2001-0025108A patent/KR100435408B1/en not_active Expired - Fee Related
- 2001-05-10 US US09/852,576 patent/US6445243B2/en not_active Expired - Fee Related
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090146717A1 (en) * | 2007-12-07 | 2009-06-11 | Kenet, Inc. | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| WO2009075812A3 (en) * | 2007-12-07 | 2009-08-20 | Kenet Inc | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| US7932767B2 (en) | 2007-12-07 | 2011-04-26 | Kenet, Inc. | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| US20110199151A1 (en) * | 2007-12-07 | 2011-08-18 | Kenet, Inc. | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| US8207786B2 (en) * | 2007-12-07 | 2012-06-26 | Kenet, Inc. | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| KR101527989B1 (en) * | 2007-12-07 | 2015-06-10 | 인터실 아메리카스 엘엘씨 | Increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| TWI493851B (en) * | 2007-12-07 | 2015-07-21 | Intersil Americas LLC | Operating method and charge transfer stage apparatus for increasing charge capacity of charge transfer circuits without altering their charge transfer characteristics |
| CN107546976A (en) * | 2017-09-29 | 2018-01-05 | 珠海市杰理科技股份有限公司 | Charge pump circuit and charge pump |
Also Published As
| Publication number | Publication date |
|---|---|
| KR100435408B1 (en) | 2004-06-10 |
| TW578377B (en) | 2004-03-01 |
| KR20010103677A (en) | 2001-11-23 |
| US6445243B2 (en) | 2002-09-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6445243B2 (en) | Charge-pump circuit and control method thereof | |
| US6046626A (en) | Voltage transfer circuit and a booster circuit, and an IC card comprising the same | |
| US7046076B2 (en) | High efficiency, low cost, charge pump circuit | |
| US6008690A (en) | Booster circuit | |
| KR100684244B1 (en) | Charge pump circuit | |
| US6707335B2 (en) | Control method of charge-pump circuit | |
| US7576593B2 (en) | Two-phase charge pump circuit without body effect | |
| JP4849907B2 (en) | Charge pump circuit | |
| JP2010119226A (en) | Charge pump circuit | |
| US6674317B1 (en) | Output stage of a charge pump circuit providing relatively stable output voltage without voltage degradation | |
| US6184594B1 (en) | Multi-stage charge pump having high-voltage pump control feedback and method of operating same | |
| JP2815293B2 (en) | High efficiency n-channel charge pump | |
| US6437637B2 (en) | Charge-pump circuit and control method thereof | |
| US20090309650A1 (en) | Booster circuit | |
| US7864553B2 (en) | Power supply circuit and portable device | |
| US20060273843A1 (en) | High efficiency bi-directional charge pump circuit | |
| KR100315901B1 (en) | Boosting circuit with high voltage generated at high speed | |
| US6738273B2 (en) | Charge pump drive signal recovery circuit | |
| JP2005117830A (en) | Charge pump circuit | |
| US6631081B2 (en) | Capacitive high voltage generator | |
| KR100349349B1 (en) | Charge pump circuit | |
| US20070103225A1 (en) | Charge pump circuit | |
| JP2002034235A (en) | Charge pump circuit and its controlling method | |
| JP2002058237A (en) | Charge pump circuit and its control method | |
| US7772919B2 (en) | Double stage compact charge pump circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SANYO ELECTRIC CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MYONO, TAKAO;REEL/FRAME:012122/0001 Effective date: 20010727 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100903 |