US12315725B2 - Method for preparing semiconductor device structure having features of different depths - Google Patents
Method for preparing semiconductor device structure having features of different depths Download PDFInfo
- Publication number
- US12315725B2 US12315725B2 US17/571,259 US202217571259A US12315725B2 US 12315725 B2 US12315725 B2 US 12315725B2 US 202217571259 A US202217571259 A US 202217571259A US 12315725 B2 US12315725 B2 US 12315725B2
- Authority
- US
- United States
- Prior art keywords
- energy
- sensitive
- openings
- patterns
- lining layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H10P76/4085—
-
- H10P76/204—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0272—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers for lift-off processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H10P50/73—
-
- H10P76/202—
Definitions
- the present disclosure relates to a method for preparing a semiconductor device structure, and more particularly, to a method for preparing a semiconductor device structure with openings having different depths.
- Semiconductor devices are essential for many modern applications. With the advancement of electronic technology, semiconductor devices are becoming smaller in size while providing greater functionality and including greater amounts of integrated circuitry. Due to the miniaturized scale of semiconductor devices, various types and dimensions of semiconductor devices providing different functionalities are integrated and packaged into a single module. Furthermore, numerous manufacturing operations are implemented for integration of various types of semiconductor devices.
- a method for preparing a semiconductor device structure includes forming a target layer over a semiconductor substrate, and forming a first energy-sensitive pattern over the target layer.
- the method also includes forming a lining layer covering the first energy-sensitive pattern, and forming a second energy-sensitive pattern over the lining layer.
- the first energy-sensitive pattern and the second energy-sensitive pattern are staggered.
- the method further includes performing an etching process to form a first opening and a second opening in the target layer. The first opening and the second opening have different depths.
- the first opening and the second opening are staggered.
- the second energy-sensitive pattern is separated from the first energy-sensitive pattern by the lining layer.
- a top surface and sidewalls of the first energy-sensitive pattern are covered by the lining layer.
- a bottom surface of the second energy-sensitive pattern is higher than a bottom surface of the first energy-sensitive pattern.
- a top surface of the second energy-sensitive pattern is higher than a top surface of the first energy-sensitive pattern.
- a top surface of the first energy-sensitive pattern is higher than a bottom surface of the second energy-sensitive pattern.
- the lining layer includes an organic polymer material.
- the first energy-sensitive pattern, the second energy-sensitive pattern, and the lining layer are removed during the etching process.
- the first energy-sensitive pattern and the second energy-sensitive pattern are made of different materials.
- a material of the first energy-sensitive pattern is the same as a material of the second energy-sensitive pattern.
- the method further includes performing an energy treating process to transform an upper portion of the first energy-sensitive pattern into a treated portion before the lining layer is formed.
- an etching rate of the treated portion is different from an etching rate of the second energy-sensitive pattern during the etching process.
- the method further includes performing an energy treating process to transform an upper portion of the second energy-sensitive pattern into a treated portion before the etching process is performed.
- an etching rate of the treated portion is different from an etching rate of the first energy-sensitive pattern during the etching process.
- a method for preparing a semiconductor device structure includes forming a target layer over a semiconductor substrate, and forming a plurality of first energy-sensitive patterns over the target layer. The method also includes forming a lining layer conformally covering the first energy-sensitive patterns. A first opening is formed over the lining layer and between the first energy-sensitive patterns. The method further includes filling the first opening with a second energy-sensitive pattern, and performing an etching process to form a plurality of second openings and a third opening in the target layer, wherein the third opening is between the second openings, and the second openings and the third opening have different depths.
- depths of the second openings are substantially the same.
- the first energy-sensitive patterns are made of a first material
- the second energy-sensitive pattern is made of a second material
- the first material is different from the second material.
- the first energy-sensitive patterns have a first etching rate
- the second energy-sensitive pattern has a second etching rate different from the first etching rate.
- the lining layer has a third etching rate, and the first etching rate and the second etching rate are each greater than the third etching rate.
- a material of the first energy-sensitive patterns and a material of the second energy-sensitive pattern are the same.
- the method further includes performing an energy treating process to transform at least a portion of each of the first energy-sensitive patterns into a treated portion before the lining layer is formed. In an embodiment, top surfaces and sidewalls of the treated portions are covered by the lining layer.
- the method further includes performing an energy treating process to transform at least a portion of the second energy-sensitive pattern into a treated portion before the etching process is performed.
- the method further includes performing an energy treating process on each of the first energy-sensitive patterns before the lining layer is formed, and performing another energy treating process on the second energy-sensitive pattern before the etching process is performed.
- Embodiments of a method for preparing a semiconductor device structure are provided in the disclosure.
- the method includes forming a first energy-sensitive pattern over a target layer, forming a lining layer covering the first energy-sensitive pattern, and forming a second energy-sensitive pattern over the lining layer.
- the first energy-sensitive pattern and the second energy-sensitive pattern are staggered.
- the method also includes performing an etching process to form openings in the target layer, and the openings have different depths. Since the openings with different depths can be formed simultaneously, the fabrication cost and time of the semiconductor device structure can be reduced, and greater design flexibility can be achieved.
- FIG. 1 is a flow diagram illustrating a method for preparing a semiconductor device structure, in accordance with some embodiments.
- FIG. 2 is a flow diagram illustrating a method for preparing a semiconductor device structure, in accordance with some embodiments.
- FIG. 3 is a flow diagram illustrating a method for preparing a semiconductor device structure, in accordance with some embodiments.
- FIG. 4 is a flow diagram illustrating a method for preparing a semiconductor device structure, in accordance with some embodiments.
- FIG. 5 is a cross-sectional view illustrating an intermediate stage of sequentially forming a target layer, an energy-sensitive layer, and a patterned hard mask over a semiconductor substrate during the formation of the semiconductor device structure, in accordance with some embodiments.
- FIG. 6 is a cross-sectional view illustrating an intermediate stage of etching the energy-sensitive layer using the patterned hard mask as a mask such that first energy-sensitive patterns are formed, in accordance with some embodiments.
- FIG. 7 is a cross-sectional view illustrating an intermediate stage of removing the patterned hard mask, in accordance with some embodiments.
- FIG. 8 is a cross-sectional view illustrating an intermediate stage of forming a lining layer covering the first energy-sensitive patterns, in accordance with some embodiments.
- FIG. 9 is a cross-sectional view illustrating an intermediate stage of forming second energy-sensitive patterns over the lining layer, in accordance with some embodiments.
- FIGS. 10 - 12 are cross-sectional views illustrating intermediate stages of performing an etching process to form openings in the target layer, in accordance with some embodiments.
- FIG. 13 is a cross-sectional view illustrating an intermediate stage of performing an energy treating process to transform upper portions of the first energy-sensitive patterns into treated portions, in accordance with some embodiments.
- FIG. 14 is a cross-sectional view illustrating an intermediate stage of forming a lining layer covering the first energy-sensitive patterns and the treated portions, in accordance with some embodiments.
- FIG. 15 is a cross-sectional view illustrating an intermediate stage of forming second energy-sensitive patterns over the lining layer, in accordance with some embodiments.
- FIG. 16 is a cross-sectional view illustrating an intermediate stage of performing an energy treating process to transform the first energy-sensitive patterns into treated portions, in accordance with some embodiments.
- FIG. 17 is a cross-sectional view illustrating an intermediate stage of forming a lining layer covering the treated portions, in accordance with some embodiments.
- FIG. 18 is a cross-sectional view illustrating an intermediate stage of forming second energy-sensitive patterns over the lining layer, in accordance with some embodiments.
- FIG. 19 is a cross-sectional view illustrating an intermediate stage of performing an energy treating process to transform upper portions of the second energy-sensitive patterns into treated portions, in accordance with some embodiments.
- FIG. 20 is a cross-sectional view illustrating an intermediate stage of performing an energy treating process to transform the second energy-sensitive patterns into treated portions, in accordance with some embodiments.
- FIG. 21 is a cross-sectional view illustrating an intermediate stage of performing an energy treating process to transform upper portions of the first energy-sensitive patterns into treated portions and performing another energy treating process to transform upper portions of the second energy-sensitive patterns into treated portions, in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- FIG. 1 is a flow diagram illustrating a method 10 for preparing a semiconductor device structure 100 , and the method 10 includes steps S 11 , S 13 , S 15 , S 17 and S 19 , in accordance with some embodiments.
- the steps S 11 to S 19 of FIG. 1 are first introduced briefly and then elaborated in connection with FIGS. 5 - 12 .
- the method 10 begins at step S 11 where a target layer is formed over a semiconductor substrate.
- first energy-sensitive patterns are formed over the target layer.
- the first energy-sensitive patterns are separated from each other.
- the first energy-sensitive patterns include a cross-linking compound having a cross-linking functional group.
- the cross-linking functional group includes a double bond.
- a lining layer is formed covering the first energy-sensitive patterns, and at step S 17 , second energy-sensitive patterns are formed over the lining layer.
- the first energy-sensitive patterns and the second energy-sensitive patterns are staggered.
- the first energy-sensitive patterns and the second energy-sensitive patterns are separated from each other by the lining layer.
- first openings and second openings are formed in the target layer.
- the first openings and the second openings have different depths.
- each of the first openings has a first depth
- the first depths are substantially the same
- each of the second openings has a second depth
- the second depths are substantially the same
- the second depths are different from the first depths.
- the first openings and the second openings are staggered. In some embodiments, the first openings and the second openings are separated from each other. In some embodiments, the first openings and the second openings with different depths are formed in the target layer simultaneously. For example, the first openings and the second openings are formed in the same stage using the same process.
- the semiconductor device structure 100 is obtained after the step S 19 .
- FIG. 2 is a flow diagram illustrating a method 30 for preparing the semiconductor device structure 100 , and the method 30 includes steps S 31 , S 33 , S 35 , S 37 , S 39 and S 41 , in accordance with some embodiments.
- the steps S 31 to S 41 of FIG. 2 are first introduced briefly and then elaborated in connection with FIGS. 13 - 15 or FIGS. 16 - 18 .
- the steps S 31 and S 33 are similar to the steps S 11 and S 13 of FIG. 1 .
- an energy treating process is performed to transform at least a portion of each of the first energy-sensitive patterns into a treated portion.
- upper portions of the first energy-sensitive patterns are transformed into treated portions.
- the first energy-sensitive patterns are fully transformed into treated portions.
- the energy treating process includes an electron-beam (e-beam) writing process.
- e-beam electron-beam
- any other suitable process, such as an ion-beam writing process may alternatively be utilized.
- the step S 37 is similar to the step S 15 of FIG. 1 .
- the treated portions formed by the step S 35 are covered by the lining layer.
- the steps S 39 and S 41 are similar to the steps S 17 and S 19 of FIG. 1 .
- the first openings and the second openings with different depths are formed in the target layer simultaneously.
- the first openings and the second openings are formed in the same stage using the same process.
- FIG. 3 is a flow diagram illustrating a method 50 for preparing the semiconductor device structure 100 , and the method 50 includes steps S 51 , S 53 , S 55 , S 57 , S 59 and S 61 , in accordance with some embodiments.
- the steps S 51 to S 61 of FIG. 3 are first introduced briefly and then elaborated in connection with FIG. 19 or FIG. 20 .
- the steps S 51 to S 57 of FIG. 3 are similar to the steps S 11 to S 17 of FIG. 1 .
- an energy treating process is performed to transform at least a portion of each of the second energy-sensitive patterns into a treated portion. In some embodiments, upper portions of the second energy-sensitive patterns are transformed into treated portions. In some embodiments, the second energy-sensitive patterns are fully transformed into treated portions.
- the energy treating process includes an e-beam writing process. However, any other suitable process, such as an ion-beam writing process, may alternatively be utilized.
- the step S 61 is similar to the step S 19 of FIG. 1 .
- the first openings and the second openings with different depths are formed in the target layer simultaneously.
- the first openings and the second openings are formed in the same stage using the same process.
- FIG. 4 is a flow diagram illustrating a method 70 for preparing the semiconductor device structure 100 , and the method 70 includes steps S 71 , S 73 , S 75 , S 77 , S 79 , S 81 and S 83 , in accordance with some embodiments.
- the steps S 71 to S 83 of FIG. 4 are first introduced briefly and then elaborated in connection with FIG. 21 .
- the steps S 71 and S 73 are similar to the steps S 11 and S 13 of FIG. 1 .
- an energy treating process is performed to transform at least a portion of each of the first energy-sensitive patterns into a treated portion. In some embodiments, upper portions of the first energy-sensitive patterns are transformed into treated portions. In some embodiments, the first energy-sensitive patterns are fully transformed into treated portions.
- the energy treating process includes an e-beam writing process. However, any other suitable process, such as an ion-beam writing process, may alternatively be utilized.
- the step S 77 is similar to the step S 15 of FIG. 1 .
- the treated portions formed by the step S 75 are covered by the lining layer.
- the step S 79 for forming the second energy-sensitive patterns is similar to the step S 17 of FIG. 1 , and the details are not repeated.
- another energy treating process is performed to transform at least a portion of each of the second energy-sensitive patterns into a treated portion.
- upper portions of the second energy-sensitive patterns are transformed into treated portions.
- the second energy-sensitive patterns are fully transformed into treated portions. Similar to the energy treating process performed on the first energy-sensitive patterns at step S 75 , the energy treating process performed on the second energy-sensitive patterns may include an e-beam writing process. However, any other suitable process, such as an ion-beam writing process, may alternatively be utilized.
- the step S 83 is similar to the step S 19 of FIG. 1 .
- the first openings and the second openings with different depths are formed in the target layer simultaneously.
- the first openings and the second openings are formed in the same stage using the same process.
- FIGS. 5 - 12 are cross-sectional views illustrating various stages of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 10 of FIG. 1 , in accordance with some embodiments.
- a target layer 103 is formed over a semiconductor substrate 101 , in accordance with some embodiments.
- the respective step is illustrated as the step S 11 in the method 10 shown in FIG. 1 .
- the semiconductor substrate 101 may be a semiconductor wafer such as a silicon wafer.
- the semiconductor substrate 101 may include elementary semiconductor materials, compound semiconductor materials, and/or alloy semiconductor materials.
- the elementary semiconductor materials may include, but are not limited to, crystal silicon, polycrystalline silicon, amorphous silicon, germanium, and/or diamond.
- the compound semiconductor materials may include, but are not limited to, silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide.
- the alloy semiconductor materials may include, but are not limited to, SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP.
- the semiconductor substrate 101 includes an epitaxial layer.
- the semiconductor substrate 101 has an epitaxial layer overlying a bulk semiconductor.
- the semiconductor substrate 101 is a semiconductor-on-insulator substrate which may include a substrate, a buried oxide layer over the substrate, and a semiconductor layer over the buried oxide layer, such as a silicon-on-insulator (SOI) substrate, a silicon germanium-on-insulator (SGOI) substrate, or a germanium-on-insulator (GOI) substrate.
- SOI silicon-on-insulator
- SGOI silicon germanium-on-insulator
- GOI germanium-on-insulator
- Semiconductor-on-insulator substrates can be fabricated using separation by implantation of oxygen (SIMOX), wafer bonding, and/or other suitable methods.
- the target layer 103 includes a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, a low-k dielectric material or another suitable material. However, any suitable materials may be utilized.
- the target layer 103 is formed by a deposition process, such as a chemical vapor deposition (CVD) process, a physical vapor deposition (PVD) process, an atomic layer deposition (ALD) process, a spin-on coating process, or another suitable method.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- spin-on coating process or another suitable method.
- an energy-sensitive layer 105 is formed over the target layer 103 , and a patterned hard mask 107 with openings 110 is formed over the energy-sensitive layer 105 , in accordance with some embodiments.
- the energy-sensitive layer 105 includes a cross-linking compound having a cross-linking functional group.
- the cross-linking functional group includes a double bond.
- the cross-linking compound has a hydrogen-bonding group, a polymerizable diacetylene group, or a combination thereof.
- the energy-sensitive layer 105 may be formed by a deposition process, such as a CVD process, a PVD process, an ALD process, a spin-on coating process, or another suitable method.
- the patterned hard mask 107 may be formed by a procedure including deposition and patterning.
- the patterned hard mask 107 includes openings 110 exposing the energy-sensitive layer 105 , and the patterned hard mask 107 functions as a mask for a subsequent etching process.
- the patterned hard mask 107 includes silicon oxide, silicon nitride, silicon oxynitride, silicon oxycarbide, silicon carbon nitride, metal oxide, or another suitable material.
- the patterned hard mask 107 is selected to have a lower etch rate than the energy-sensitive layer 105 .
- an etching process is performed on the energy-sensitive layer 105 using the patterned hard mask 107 as a mask, such that first energy-sensitive patterns 115 and openings 120 are formed, as shown in FIG. 6 in accordance with some embodiments.
- the respective step is illustrated as the step S 13 in the method 10 shown in FIG. 1 .
- the first energy-sensitive patterns 115 are separated from each other by the openings 120 , and the target layer 103 is exposed by the openings 120 .
- the etching process may be a wet etching process, a dry etching process, or a combination thereof.
- the patterned hard mask 107 is removed, as shown in FIG. 7 in accordance with some embodiments.
- the patterned hard mask 107 is removed by a stripping process, an ashing process, an etching process, or another suitable process.
- a lining layer 123 is formed conformally covering the first energy-sensitive patterns 115 and the target layer 103 , as shown in FIG. 8 in accordance with some embodiments.
- the respective step is illustrated as the step S 15 in the method 10 shown in FIG. 1 .
- openings 130 are formed over the lining layer 123 and between the first energy-sensitive patterns 115 .
- the sidewalls 115 S and the top surfaces 115 T of the first energy-sensitive patterns 115 , and the top surface 103 T of the target layer 103 exposed by the openings 120 are covered by the lining layer 123 .
- the lining layer 123 includes an organic polymer material, such as resin, benzocyclobutene (BCB) or another suitable material.
- the lining layer 123 is formed by a deposition process, such as a CVD process, a PVD process, an ALD process, or another suitable method.
- second energy-sensitive patterns 137 are formed over the lining layer 123 , as shown in FIG. 9 in accordance with some embodiments.
- the openings 130 over the lining layer 123 and between the first energy-sensitive patterns 115 are filled by the second energy-sensitive patterns 137 .
- the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 are in a staggered arrangement.
- the respective step is illustrated as the step S 17 in the method 10 shown in FIG. 1 .
- the second energy-sensitive patterns 137 may be similar to, or the same as, those used to form the first energy-sensitive patterns 115 and are not repeated herein.
- the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 are made of different materials.
- the second energy-sensitive patterns 137 are formed by a deposition process and a subsequent planarization process. For example, an energy-sensitive layer (not shown) is formed covering the structure of FIG. 8 , and the energy-sensitive layer is planarized until the lining layer 123 is exposed.
- the planarization process may include a grinding process, a chemical mechanical polishing (CMP) process, an etching process, or a combination thereof.
- CMP chemical mechanical polishing
- the bottom surfaces 137 B of the second energy-sensitive patterns 137 are higher than the bottom surfaces 115 B of the first energy-sensitive patterns 115 . In some embodiments, the top surfaces 137 T of the second energy-sensitive patterns 137 are higher than the top surface 115 T of the first energy-sensitive patterns 115 . In some embodiments, the top surface 115 T of the first energy-sensitive patterns 115 are higher than the bottom surfaces 137 B of the second energy-sensitive patterns 137 .
- FIGS. 10 - 12 respectively show different stages in the etching process, in accordance with some embodiments.
- the etching rate of the first energy-sensitive patterns 115 and the etching rate of the second energy-sensitive patterns 137 are each greater than the etching rate of the lining layer 123 , and the etching rate of the first energy-sensitive patterns 115 is different from the etching rate of the second energy-sensitive patterns 137 since they are made of different materials.
- the etching rate of the first energy-sensitive patterns 115 is greater than the etching rate of the second energy-sensitive patterns 137 , but the disclosure is not limited thereto.
- the etching rate of the second energy-sensitive patterns 137 is greater than the etching rate of the first energy-sensitive patterns 115 .
- openings 140 are formed between each two adjacent ones of the first energy-sensitive patterns 115 , in accordance with some embodiments. Then, during the second stage of the etching process, the openings 140 are deepened to form openings 150 , and the first energy-sensitive patterns 115 are etched to form openings 160 , as shown in FIG. 11 in accordance with some embodiments.
- the bottom surfaces of the openings 150 are higher than the bottom surfaces of the openings 160 .
- the openings 160 reach to the target layer 103 .
- the top surface 103 T of the target layer 103 is partially exposed by the openings 160 , but not exposed by the openings 150 .
- the openings 160 and 150 are deepened to form first openings 180 and second openings 170 in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. Since the etching rates of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 are different, the openings 170 and 180 have different depths. For example, each of the first openings 180 has a first depth D 1 , the first depths are substantially the same, each of the second openings 170 has a second depth D 2 , the second depths are substantially the same, and the second depths D 2 are different from the first depths D 1 .
- the first depths D 1 of the first openings 180 are greater than the second depths D 2 of the second openings 170 .
- the second depths D 2 of the second openings 170 are greater than the first depths D 1 of the first openings 180 since the etching rate of the second energy-sensitive patterns 137 is greater than the etching rate of the first energy-sensitive patterns 115 .
- FIGS. 13 - 15 are cross-sectional views illustrating various stages of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 30 of FIG. 2 , in accordance with some embodiments.
- FIG. 13 after the target layer 103 and the first energy-sensitive patterns 115 are formed (corresponding to the steps S 31 and S 33 of FIG. 2 , and the details have been discussed in the embodiments referring to FIGS. 5 - 7 ), an energy treating process is performed such that the upper portions of the first energy-sensitive patterns 115 are transformed into treated portions 209 , in accordance with some embodiments.
- the respective step is illustrated as the step S 35 in the method 30 shown in FIG. 2 .
- the energy treating process includes an e-beam writing process, an ion beam writing process, or another suitable process.
- the energy source of the energy treating process includes e-beam, ion beam, visible light, ultraviolet (UV), deep ultraviolet (DUV), extreme ultraviolet (EUV), X-ray, or another suitable energy source.
- the lining layer 123 is formed conformally covering the first energy-sensitive patterns 115 , the treated portions 209 , and the target layer 103 , as shown in FIG. 14 in accordance with some embodiments.
- the respective step is illustrated as the step S 37 in the method 30 shown in FIG. 2 .
- the top surfaces 209 T and the sidewalls 209 S of the treated portions 209 are covered by the lining layer 123 .
- the openings 130 are formed over the lining layer 123 and between any two adjacent ones of the first energy-sensitive patterns 115 (or any two adjacent ones of the treated portions 209 ).
- the details of the lining layer 123 are substantially the same as in FIG. 8 , and hence are not repeated herein.
- the second energy-sensitive patterns 137 are formed over the lining layer 123 , as shown in FIG. 15 in accordance with some embodiments.
- the respective step is illustrated as the step S 39 in the method 30 shown in FIG. 2 .
- the openings 130 are filled by the second energy-sensitive patterns 137 .
- the first energy-sensitive patterns 115 (or the treated portions 209 ) and the second energy-sensitive patterns 137 are in a staggered arrangement.
- the details of the second energy-sensitive patterns 137 are substantially the same as in FIG. 9 , and hence are not repeated herein.
- the materials of the first energy-sensitive patterns 115 i.e., the materials of the untreated portions of the first energy-sensitive patterns 115
- the second energy-sensitive patterns 137 are substantially the same.
- the etching rate of the treated portions 209 is different from the etching rates of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 .
- the etching rate of the treated portions 209 is greater than the etching rates of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 , but the disclosure is not limited thereto.
- the etching rate of the treated portions 209 is less than the etching rates of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 .
- the first openings 180 and the second openings 170 are formed in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. The details of the openings in the target layer 103 are not repeated.
- the respective step is illustrated as the step S 41 in the method 30 shown in FIG. 2 . After the first openings 180 and the second openings 170 are formed, the semiconductor device structure 100 is obtained.
- FIGS. 16 - 18 are cross-sectional views illustrating various stages of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 30 of FIG. 2 , in accordance with some alternative embodiments.
- the method described in FIGS. 16 - 18 are similar to, or the same as the method described in FIGS. 13 - 15 , except that the first energy-sensitive patterns 115 are fully transformed into treated portions 309 . In other words, there is no untreated portion of the first energy-sensitive patterns 115 remains after the energy treating process is performed.
- an energy treating process is performed such that the first energy-sensitive patterns 115 are fully transformed into treated portions 309 , as shown in FIG. 16 in accordance with some embodiments.
- the respective step is illustrated as the step S 35 in the method 30 shown in FIG. 2 .
- the lining layer 123 is formed conformally covering the top surfaces 309 T and the sidewalls 309 S of the treated portions 309 and the top surface 103 T of the target layer 103 , as shown in FIG. 17 in accordance with some embodiments.
- the respective step is illustrated as the step S 37 in the method 30 shown in FIG. 2 .
- the second energy-sensitive patterns 137 are formed over the lining layer 123 , as shown in FIG. 18 in accordance with some embodiments.
- the respective step is illustrated as the step S 39 in the method 30 shown in FIG. 2 .
- the treated portions 309 (transformed from the first energy-sensitive patterns 115 ) and the second energy-sensitive patterns 137 are in a staggered arrangement.
- the materials of the first energy-sensitive patterns 115 i.e., the materials of the first energy-sensitive patterns 115 before they are treated
- the second energy-sensitive patterns 137 are substantially the same.
- an etching process is performed in multiple stages using the processes as described above (see FIGS. 10 - 12 ), which are not repeated.
- the etching rate of the treated portions 309 is different from the etching rate of the second energy-sensitive patterns 137 .
- the etching rate of the treated portions 309 is greater than the etching rate of the second energy-sensitive patterns 137 , but the disclosure is not limited thereto.
- the etching rate of the treated portions 309 is less than the etching rate of the second energy-sensitive patterns 137 .
- the first openings 180 and the second openings 170 are formed in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. The details of the openings in the target layer 103 are not repeated.
- the respective step is illustrated as the step S 41 in the method 30 shown in FIG. 2 . After the first openings 180 and the second openings 170 are formed in the target layer 103 , the semiconductor device structure 100 is obtained.
- FIG. 19 is a cross-sectional view illustrating an intermediate stage of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 50 of FIG. 3 , in accordance with some embodiments.
- the target layer 103 , the first energy-sensitive patterns 115 , the lining layer 123 , and the second energy-sensitive patterns 137 are formed corresponding to the steps S 51 to S 57 of FIG. 3 , and the details have been discussed in the embodiments referring to FIGS. 5 - 9 .
- the materials of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 are substantially the same.
- an energy treating process is performed on the second energy-sensitive patterns 137 such that the upper portions of the second energy-sensitive patterns 137 are transformed into treated portions 409 , in accordance with some embodiments.
- the respective step is illustrated as the step S 59 in the method 50 shown in FIG. 3 .
- the energy treating process includes an e-beam writing process, an ion beam writing process, or another suitable process.
- the energy source of the energy treating process includes e-beam, ion beam, visible light, UV, DUV, EUV, X-ray, or another suitable energy source.
- the etching rate of the treated portions 409 is different from the etching rates of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 .
- the etching rate of the treated portions 409 is less than the etching rate of the first energy-sensitive patterns 115 and the etching rate of the second energy-sensitive patterns 137 (i.e., the etching rate of the untreated portions of the second energy-sensitive patterns 137 ), but the disclosure is not limited thereto.
- the etching rate of the treated portions 409 is greater than the etching rate of the first energy-sensitive patterns 115 and the etching rate of the second energy-sensitive patterns 137 .
- the first openings 180 and the second openings 170 are formed in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. The details of the openings in the target layer 103 are not repeated.
- the respective step is illustrated as the step S 61 in the method 50 shown in FIG. 3 . After the first openings 180 and the second openings 170 are formed, the semiconductor device structure 100 is obtained.
- FIG. 20 is a cross-sectional view illustrating an intermediate stage of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 50 of FIG. 3 , in accordance with some alternative embodiments.
- the method described in FIG. 20 is similar to, or the same as the method described in FIG. 19 , except that the second energy-sensitive patterns 137 are fully transformed into treated portions 509 . In other words, there is no untreated portion remains in the second energy-sensitive patterns 137 after the energy treating process is performed, in accordance with some embodiments.
- the target layer 103 , the first energy-sensitive patterns 115 , the lining layer 123 , and the second energy-sensitive patterns 137 are formed corresponding to the steps S 51 to S 57 of FIG. 3 , and the details have been discussed in the embodiments referring to FIGS. 5 - 9 .
- the materials of the first energy-sensitive patterns 115 and the second energy-sensitive patterns 137 are substantially the same.
- an energy treating process is performed such that the second energy-sensitive patterns 137 are fully transformed into treated portions 509 , in accordance with some embodiments.
- the respective step is illustrated as the step S 59 in the method 50 shown in FIG. 3 .
- an etching process is performed in multiple stages using the processes as described above (see FIGS. 10 - 12 ), which are not repeated.
- the etching rate of the treated portions 509 is different from the etching rate of the first energy-sensitive patterns 115 .
- the etching rate of the treated portions 509 is less than the etching rate of the first energy-sensitive patterns 115 , but the disclosure is not limited thereto.
- the etching rate of the treated portions 509 is greater than the etching rate of the first energy-sensitive patterns 115 .
- the first openings 180 and the second openings 170 are formed in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. The details of the openings in the target layer 103 are not repeated.
- the respective step is illustrated as the step S 61 in the method 50 shown in FIG. 3 . After the first openings 180 and the second openings 170 are formed, the semiconductor device structure 100 is obtained.
- FIG. 21 is a cross-sectional view illustrating an intermediate stage of forming the semiconductor device structure 100 ( FIG. 12 ) by the method 70 of FIG. 4 , in accordance with some embodiments.
- an energy treating process is performed on the first energy-sensitive patterns 115 such that the upper portions of the first energy-sensitive patterns 115 are transformed into treated portions 609 , in accordance with some embodiments.
- the respective step is illustrated as the step S 75 in the method 70 shown in FIG. 4 .
- the details of the energy treating process are not repeated.
- the lining layer 123 is formed conformally covering the first energy-sensitive patterns 115 , the treated portions 609 , and the target layer 103 , and the second energy-sensitive patterns 137 are formed over the lining layer 123 .
- the respective steps are illustrated as the steps S 77 and S 79 in the method 70 shown in FIG. 4 .
- the top surface 609 T and the sidewalls 609 S of the treated portions 609 are covered by the lining layer 123 .
- the materials of the first energy-sensitive patterns 115 i.e., the materials of the first energy-sensitive patterns 115 before they are treated
- the materials of the second energy-sensitive patterns 137 are substantially the same.
- the second energy-sensitive patterns 137 is performed such that the upper portions of the second energy-sensitive patterns 137 are transformed into treated portions 619 , in accordance with some embodiments.
- the respective step is illustrated as the step S 81 in the method 70 shown in FIG. 4 .
- the parameters of the energy treating process performed on the second energy-sensitive patterns 137 are different form the parameters of the energy treating process performed on the first energy-sensitive patterns 115 .
- the energy levels applied in the two energy treating processes are different.
- an etching process is performed in multiple stages using the processes as described above (see FIGS. 10 - 12 ), which are not repeated. In some embodiments, during the etching process, the etching rates of the treated portions 609 are different from the etching rates of the treated portions 619 .
- the first openings 180 and the second openings 170 are formed in the target layer 103 , as shown in FIG. 12 in accordance with some embodiments. The details of the openings in the target layer 103 are not repeated.
- the respective step is illustrated as the step S 83 in the method 70 shown in FIG. 4 . After the first openings 180 and the second openings 170 are formed, the semiconductor device structure 100 is obtained.
- Embodiments of the method for preparing a semiconductor device structure with openings having different depths are provided in the disclosure.
- the method includes forming a first energy-sensitive pattern (e.g., one of the first energy-sensitive patterns 115 ) over a target layer (e.g., the target layer 103 ), forming a lining layer (e.g., the lining layer 123 ) covering the first energy-sensitive pattern, and forming a second energy-sensitive pattern (e.g., one of the second energy-sensitive patterns 137 ) over the lining layer.
- the first energy-sensitive pattern and the second energy-sensitive pattern are staggered.
- the method also includes performing an etching process to form openings (e.g., the openings 170 and 180 ) in the target layer, and the openings have different depths.
- an energy treating process is performed on the first energy-sensitive pattern to transform at least a portion of the first energy-sensitive pattern into a treated portion before the lining layer is formed. In some embodiments, an energy treating process is performed on the second energy-sensitive pattern to transform at least a portion of the second energy-sensitive pattern into a treated portion before the etching process is performed. In some embodiments, an energy treating process is performed on the first energy-sensitive pattern to transform at least a portion of the first energy-sensitive pattern into a treated portion before the lining layer is formed, and another energy treating process is performed on the second energy-sensitive pattern to transform at least a portion of the second energy-sensitive pattern into another treated portion before the etching process is performed.
- the treated portion(s) have different etching rate(s) than that of the first and second energy-sensitive patterns, openings with different depths can be formed in the target layer through the etching process.
- the fabrication cost and time of the semiconductor device structure e.g., the semiconductor device structure 100
- greater design flexibility can be achieved.
- a method for preparing a semiconductor device structure includes forming a target layer over a semiconductor substrate, and forming a first energy-sensitive pattern over the target layer.
- the method also includes forming a lining layer covering the first energy-sensitive pattern, and forming a second energy-sensitive pattern over the lining layer.
- the first energy-sensitive pattern and the second energy-sensitive pattern are staggered.
- the method further includes performing an etching process to form a first opening and a second opening in the target layer. The first opening and the second opening have different depths.
- a method for preparing a semiconductor device structure includes forming a target layer over a semiconductor substrate, and forming a plurality of first energy-sensitive patterns over the target layer. The method also includes forming a lining layer conformally covering the first energy-sensitive patterns. A first opening is formed over the lining layer and between the first energy-sensitive patterns. The method further includes filling the first opening with a second energy-sensitive pattern, and performing an etching process to form a plurality of second openings and a third opening in the target layer, wherein the third opening is between the second openings, and the second openings and the third opening have different depths.
- the embodiments of the present disclosure have some advantageous features.
- the lining layer and the first and second energy-sensitive patterns can be formed over the target layer simultaneously.
- the fabrication cost and time can be reduced, and greater design flexibility can be achieved.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Drying Of Semiconductors (AREA)
Abstract
Description
Claims (13)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/571,259 US12315725B2 (en) | 2022-01-07 | 2022-01-07 | Method for preparing semiconductor device structure having features of different depths |
| TW111113290A TWI833197B (en) | 2022-01-07 | 2022-04-07 | Method for preparing semiconductor device structure having features of different depths |
| TW111113285A TWI855317B (en) | 2022-01-07 | 2022-04-07 | Method for preparing semiconductor device structure having features of different depths |
| CN202211665412.8A CN116417338A (en) | 2022-01-07 | 2022-12-23 | Method for fabricating semiconductor device structures with features of different depths |
| US18/668,432 US12347680B2 (en) | 2022-01-07 | 2024-05-20 | Method for preparing semiconductor device structure having features of different depths |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/571,259 US12315725B2 (en) | 2022-01-07 | 2022-01-07 | Method for preparing semiconductor device structure having features of different depths |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/668,432 Division US12347680B2 (en) | 2022-01-07 | 2024-05-20 | Method for preparing semiconductor device structure having features of different depths |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20230223259A1 US20230223259A1 (en) | 2023-07-13 |
| US12315725B2 true US12315725B2 (en) | 2025-05-27 |
Family
ID=87068941
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/571,259 Active 2043-03-25 US12315725B2 (en) | 2022-01-07 | 2022-01-07 | Method for preparing semiconductor device structure having features of different depths |
| US18/668,432 Active US12347680B2 (en) | 2022-01-07 | 2024-05-20 | Method for preparing semiconductor device structure having features of different depths |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/668,432 Active US12347680B2 (en) | 2022-01-07 | 2024-05-20 | Method for preparing semiconductor device structure having features of different depths |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US12315725B2 (en) |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5759745A (en) * | 1995-12-05 | 1998-06-02 | Materials Research Group, Inc. | Method of using amorphous silicon as a photoresist |
| US20080299774A1 (en) * | 2007-06-04 | 2008-12-04 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
| US20090047789A1 (en) * | 2007-08-13 | 2009-02-19 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device |
| US8796086B2 (en) * | 2010-03-09 | 2014-08-05 | Micron Technology, Inc. | Methods of forming an array of memory cells, methods of forming a plurality of field effect transistors, methods of forming source/drain regions and isolation trenches, and methods of forming a series of spaced trenches into a substrate |
| US20150155171A1 (en) | 2013-12-04 | 2015-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography Using High Selectivity Spacers for Pitch Reduction |
| US20180151363A1 (en) * | 2016-11-29 | 2018-05-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor methods and devices |
| US20180151375A1 (en) | 2016-11-29 | 2018-05-31 | Taiwan Semiconductor Manufacturing Company | Semiconductor device and manufacturing method thereof |
| TW202147450A (en) | 2020-05-22 | 2021-12-16 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor devices |
| US20220102150A1 (en) | 2020-09-30 | 2022-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning material including silicon-containing layer and method for semiconductor device fabrication |
| US20220415647A1 (en) * | 2021-06-29 | 2022-12-29 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10147611B1 (en) * | 2017-08-28 | 2018-12-04 | Nanya Technology Corporation | Method for preparing semiconductor structures |
-
2022
- 2022-01-07 US US17/571,259 patent/US12315725B2/en active Active
-
2024
- 2024-05-20 US US18/668,432 patent/US12347680B2/en active Active
Patent Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5759745A (en) * | 1995-12-05 | 1998-06-02 | Materials Research Group, Inc. | Method of using amorphous silicon as a photoresist |
| US20080299774A1 (en) * | 2007-06-04 | 2008-12-04 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
| US20090047789A1 (en) * | 2007-08-13 | 2009-02-19 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device |
| US8796086B2 (en) * | 2010-03-09 | 2014-08-05 | Micron Technology, Inc. | Methods of forming an array of memory cells, methods of forming a plurality of field effect transistors, methods of forming source/drain regions and isolation trenches, and methods of forming a series of spaced trenches into a substrate |
| US20150155171A1 (en) | 2013-12-04 | 2015-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithography Using High Selectivity Spacers for Pitch Reduction |
| US20180151363A1 (en) * | 2016-11-29 | 2018-05-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor methods and devices |
| US20180151375A1 (en) | 2016-11-29 | 2018-05-31 | Taiwan Semiconductor Manufacturing Company | Semiconductor device and manufacturing method thereof |
| TW202147450A (en) | 2020-05-22 | 2021-12-16 | 台灣積體電路製造股份有限公司 | Method of manufacturing semiconductor devices |
| US20220102150A1 (en) | 2020-09-30 | 2022-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning material including silicon-containing layer and method for semiconductor device fabrication |
| US20220415647A1 (en) * | 2021-06-29 | 2022-12-29 | United Microelectronics Corp. | Method for fabricating semiconductor device |
| US11810786B2 (en) | 2021-06-29 | 2023-11-07 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Non-Patent Citations (3)
| Title |
|---|
| Office Action and search report dated on Jul. 2, 2024 related to U.S. Appl. No. 17/573,160. |
| Office Action dated on Jul. 5, 2023 related to Taiwanese Application No. 111113290. |
| Office Action dated on Sep. 7, 2023 related to Taiwanese Application No. 111113285. |
Also Published As
| Publication number | Publication date |
|---|---|
| US20240304444A1 (en) | 2024-09-12 |
| US12347680B2 (en) | 2025-07-01 |
| US20230223259A1 (en) | 2023-07-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20240153772A1 (en) | Method for preparing semiconductor device structure with lining layer | |
| US12176218B2 (en) | Bevel etching method | |
| US12315725B2 (en) | Method for preparing semiconductor device structure having features of different depths | |
| US12272552B2 (en) | Method for preparing semiconductor device structure with features at different levels | |
| US12154788B2 (en) | Method for preparing semiconductor device structure having features of different depths | |
| US11875994B2 (en) | Method for preparing semiconductor device structure with features at different levels | |
| TWI855317B (en) | Method for preparing semiconductor device structure having features of different depths | |
| US12183587B2 (en) | Method for preparing semiconductor device structure with isolation patterns having different heights | |
| US11876000B2 (en) | Method for preparing semiconductor device structure with patterns having different heights | |
| US12353129B2 (en) | Method for preparing semiconductor device structure including bevel etching process | |
| US12406855B2 (en) | Method for preparing semiconductor device structure with energy removable spacers | |
| TWI864383B (en) | Method for preparing semiconductor device structure having features of different depths | |
| US12243769B2 (en) | Method for preparing semiconductor device structure using nitrogen-containing pattern |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: NANYA TECHNOLOGY CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SU, KUO-HUI;REEL/FRAME:058590/0856 Effective date: 20220106 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |