[go: up one dir, main page]

TW201546906A - 半導體元件及其製作方法 - Google Patents

半導體元件及其製作方法 Download PDF

Info

Publication number
TW201546906A
TW201546906A TW103119927A TW103119927A TW201546906A TW 201546906 A TW201546906 A TW 201546906A TW 103119927 A TW103119927 A TW 103119927A TW 103119927 A TW103119927 A TW 103119927A TW 201546906 A TW201546906 A TW 201546906A
Authority
TW
Taiwan
Prior art keywords
layer
dielectric layer
germanium
patterned
disposed
Prior art date
Application number
TW103119927A
Other languages
English (en)
Other versions
TWI625792B (zh
Inventor
Chia-Fu Hsu
Chun-Mao Chiou
Shih-Chieh Hsu
Lung-En Kuo
You-Di Jhang
Jian-Cun Ke
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to TW103119927A priority Critical patent/TWI625792B/zh
Priority to US14/324,092 priority patent/US9761690B2/en
Publication of TW201546906A publication Critical patent/TW201546906A/zh
Priority to US15/667,629 priority patent/US10164052B2/en
Application granted granted Critical
Publication of TWI625792B publication Critical patent/TWI625792B/zh

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/021Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/601Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/01Manufacture or treatment
    • H10D64/017Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/667Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/681Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/681Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
    • H10D64/685Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/691Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/68Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
    • H10D64/693Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Composite Materials (AREA)
  • Materials Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

本發明是揭露一種製作半導體元件的方法。首先提供一基底,然後形成一介質層於基底上。接著形成一堆疊結構於介質層上、圖案化堆疊結構以形成一閘極結構於介質層上、形成一襯墊層於介質層及閘極結構上以及去除部分襯墊層及部分介質層以形成一側壁子。

Description

半導體元件及其製作方法
本發明是關於一種製作半導體元件的方法,尤指一種於圖案化堆疊結構以形成閘極結構時保留介質層的方法。
在習知半導體產業中,多晶矽係廣泛地應用於半導體元件如金氧半導體(metal-oxide-semiconductor,MOS)電晶體中,作為標準的閘極填充材料選擇。然而,隨著MOS電晶體尺寸持續地微縮,傳統多晶矽閘極因硼穿透(boron penetration)效應導致元件效能降低,及其難以避免的空乏效應(depletion effect)等問題,使得等效的閘極介電層厚度增加、閘極電容值下降,進而導致元件驅動能力的衰退等困境。因此,半導體業界更嘗試以新的閘極填充材料,例如利用功函數(work function)金屬來取代傳統的多晶矽閘極,用以作為匹配高介電常數(High-K)閘極介電層的控制電極。
然而,在現今金屬閘極電晶體製作過程中,特別是在製作出閘極結構並接著形成後續側壁子的過程中,所使用的蝕刻氣體容易因過蝕刻、底切等現象,而蝕穿側壁子滲入閘極結構底部,造成閘極結構底部高介電常數介電層以及/或底部金屬阻隔層(bottom barrier metal,BBM)腐蝕(erosion)的情形,進而影響元件效能。因此如何改良現今製程以解決上述問題即為現今一重要課題。
因此本發明是揭露一種製作半導體元件的方法及相對結構,以解決上述習知製程中損害到高介電常數介電層的問題。
本發明較佳實施例是揭露一種製作半導體元件的方法。首先提供一基底,然後形成一介質層於基底上。接著形成一堆疊結構於介質層上、圖案化堆疊結構以形成一閘極結構於介質層上、形成一襯墊層於介質層及閘極結構上以及去除部分襯墊層及部分介質層以形成一側壁子。
本發明另一實施例是揭露一種半導體元件,其包含一基底;一介質層設於基底上;一閘極結構設於介質層上;以及一側壁子設於閘極結構旁以及部分介質層上。
12‧‧‧基底
14‧‧‧淺溝隔離
16‧‧‧介質層
18‧‧‧堆疊結構
20‧‧‧高介電常數介電層
22‧‧‧底部金屬阻隔層
24‧‧‧矽層
26‧‧‧硬遮罩
28‧‧‧閘極結構
30‧‧‧輕摻雜汲極
32‧‧‧襯墊層
34‧‧‧側壁子
36‧‧‧源極/汲極區域
38‧‧‧接觸洞蝕刻停止層
40‧‧‧層間介電層
42‧‧‧功函數金屬層
44‧‧‧低阻抗金屬層
46‧‧‧導電層
48‧‧‧主側壁子
第1圖至第5圖為本發明較佳實施例製作一半導體元件之示意圖。
請參照第1圖至第5圖,第1圖至第5圖為本發明較佳實施例製作一半導體元件之示意圖。如第1圖所示,首先提供一基底12,例如一晶圓(wafer)或矽覆絕緣(SOI)基底等,且基底中設有複數個淺溝隔離(shallow trench isolation,STI)14。隨後全面性覆蓋一介質層16於基底12與淺溝隔離14上,並再形成一堆疊結構18於基底12上,其中形成堆疊結構18的方式包含依序於介質層上16形成一高介電常數介電層20、一底部金屬阻隔(bottom barrier metal,BBM) 層22、一矽層24以及一硬遮罩26。
在本實施例中,介質層16較佳包含矽化物層,例如二氧 化矽(SiO2)、氮化矽(SiN)或氮氧化矽(SiON),但不排除可選自高介電常數的介電材料,底部金屬阻隔層22較佳包含氮化鈦(TiN),矽層24較佳包含單晶矽、摻雜多晶矽或非摻雜多晶矽,而硬遮罩26可選自由碳化矽(SiC)、氮氧化矽(SiON)、氮化矽(SiN)、氮碳化矽(SiCN)以及氮硼化矽(SiBN)等所構成的群組,但不侷限於此。本實施例之硬遮罩26雖較佳為一單層硬遮罩,但並不侷限於此,又可選擇性採用一由例如氧化矽及氮化矽所構成的複合式硬遮罩,此變化型也屬本發明所涵蓋的範圍。
另外,本實施例是以金屬閘極置換製程中後閘極(gate last) 製程之先高介電常數介電層(high-k first)製程為例,故高介電常數介電層20較佳為一具有I型剖面之高介電常數介電層,其材料包含介電常數大於4的介電材料,例如係選自氧化鉿(hafnium oxide,HfO2)、矽酸鉿氧化合物(hafnium silicon oxide,HfSiO4)、矽酸鉿氮氧化合物(hafnium silicon oxynitride,HfSiON)、氧化鋁(aluminum oxide,Al2O3)、氧化鑭(lanthanum oxide,La2O3)、氧化鉭(tantalum oxide,Ta2O5)、氧化釔(yttrium oxide,Y2O3)、氧化鋯(zirconium oxide,ZrO2)、鈦酸鍶(strontium titanate oxide,SrTiO3)、矽酸鋯氧化合物(zirconium silicon oxide,ZrSiO4)、鋯酸鉿(hafnium zirconium oxide,HfZrO4)、鍶鉍鉭氧化物(strontium bismuth tantalate,SrBi2Ta2O9,SBT)、鋯鈦酸鉛(lead zirconate titanate,PbZrxTi1-xO3,PZT)、鈦酸鋇鍶(barium strontium titanate,BaxSr1-xTiO3,BST)、或其組合所組成之群組。
在本實施例中,形成高介電常數介電層20的方法包括原 子層沉積(atomic layer deposition,ALD)製程或有機金屬化學氣相沉積法(metal-organic chemical vapor deposition,MOCVD),但不以此為限。
然後如第2圖所示,形成一圖案化遮罩,例如一圖案化光 阻層(圖未示)於硬遮罩26上,並利用此圖案化光阻層當作遮罩進行一圖案轉移製程,以單次蝕刻或逐次蝕刻方式去除部分未被圖案化光阻層所遮蓋的硬遮罩26、矽層24、底部金屬阻隔層22以及高介電常數介電層20,以於介質層16上形成一閘極結構28。換句話說,閘極結構28較佳包含圖案化之高介電常數介電層20、圖案化之底部金屬阻隔層22、圖案化之犧牲層24以及圖案化之硬遮罩26。
如第3圖所示,然後進行一側壁子製程,例如可先形成一 襯墊層32並覆蓋閘極結構28與介質層16。在本實施例中,襯墊層32可包含二氧化矽或氮化矽,但不侷限於此。
接著如第4圖所示,進行一回蝕刻製程,以單次或多次蝕 刻方式去除部分襯墊層32與部分介質層16,以形成一側壁子34於閘極結構28側壁。依據本發明之較佳實施例,所形成的側壁子34較佳跨坐在蝕刻後的介質層16上,且由於部分介質層16較佳在前述回蝕刻過程中與襯墊層32一同被去除,因此側壁子34的邊緣較佳切齊於介質層16的邊緣。至此即完成本發明較佳實施例製作一半導體元件的流程。然後可進行一輕摻雜離子佈植製程,以於側壁子34兩側的基底12中形成一輕摻雜汲極30。輕摻雜離子佈植製程所 植入之離子可依據電晶體的型態有所調整,例如若所製備的電晶體為NMOS電晶體時可將N型摻質植入基底,反之若製備的電晶體為PMOS電晶體時可將P型摻質植入基底12。需注意的是,本實施例雖於製作側壁子34後才於基底12中形成輕摻雜汲極30,但不侷限於此順序,形成輕摻雜汲極30的時間點又可選擇在形成側壁子34之前,此變化型也屬本發明所涵蓋的範圍。
請再參照第4圖,本發明另揭露一種半導體元件結構,其 主要包含一基底12、一介質層16設於基底12上、一閘極結構28設於介質層16上以及一側壁子34設於閘極結構28旁與部分介質層16上。如圖中所示,閘極結構28包含一圖案化之高介電常數介電層20、一圖案化之底部金屬阻隔層22設於圖案化之高介電常數介電層20上、一圖案化之矽層24設於圖案化之底部金屬阻隔層22上以及一圖案化之硬遮罩26設於圖案化之矽層24上。
依據本發明之較佳實施例,介質層16包含二氧化矽,圖 案化之底部金屬阻隔層22包含氮化鈦,圖案化之矽層24包含非晶矽或多晶矽,而側壁子34則包含二氧化矽或氮化矽。另外以介質層16與整個閘極結構28所設置的相對位置而言,介質層16的寬度較佳大於閘極結構28的整體寬度,且介質層16的邊緣較佳切齊於側壁子34的邊緣。
依據本發明一實施例,迨完成前述側壁子34製程後,如 第5圖所示,可繼續進行後續電晶體製程,例如先形成一主側壁子48於側壁子34側壁,然後再形成一源極/汲極區域36於主側壁子48兩側的基底12中。接著形成一接觸洞蝕刻停止層38覆蓋閘極結 構28,並形成一層間介電層40於接觸洞蝕刻停止層38上。需注意的是,形成接觸洞蝕刻停止層38之前又可視產品需求形成磊晶層與矽化金屬層等元件,由於該些製程乃此領域者所熟知技藝,在此不另加贅述。
之後可進行一金屬閘極置換(replacement metal gate)製 程,將閘極結構28轉換為一金屬閘極。金屬閘極置換製程可包括先進行一選擇性之乾蝕刻或濕蝕刻製程,例如利用氨水(ammonium hydroxide,NH4OH)或氫氧化四甲銨(Tetramethylammonium Hydroxide,TMAH)等蝕刻溶液來去除閘極結構28中的矽層24以形成一凹槽(圖未示)。之後再形成一包含U型功函數金屬層42與低阻抗金屬層44的導電層46於該凹槽內,並再搭配進行一平坦化製程以形成一金屬閘極。
在本實施例中,功函數金屬層42較佳用以調整形成金屬 閘極之功函數,使其適用於N型電晶體(NMOS)或P型電晶體(PMOS)。若電晶體為N型電晶體,功函數金屬層42可選用功函數為3.9電子伏特(eV)~4.3eV的金屬材料,如鋁化鈦(TiAl)、鋁化鋯(ZrAl)、鋁化鎢(WA1)、鋁化鉭(TaAl)、鋁化鉿(HfAl)或TiAlC(碳化鈦鋁)等,但不以此為限;若電晶體為P型電晶體,功函數金屬層42可選用功函數為4.8eV~5.2eV的金屬材料,如氮化鈦(TiN)、氮化鉭(TaN)或碳化鉭(TaC)等,但不以此為限。功函數金屬層42與低阻抗金屬層44之間可包含另一阻障層(圖未示),其中阻障層的材料可包含鈦(Ti)、氮化鈦(TiN)、鉭(Ta)、氮化鉭(TaN)等材料。低阻抗金屬層44則可選自銅(Cu)、鋁(Al)、鎢(W)、鈦鋁合金(TiAl)、鈷鎢磷化物(cobalt tungsten phosphide,CoWP)等低電阻材料或其組合。
綜上所述,本發明主要在圖案化堆疊結構以形成閘極結構的過程中僅以蝕刻製程去除部分硬遮罩、矽層、底部金屬阻隔層以及高介電常數介電層等但不去除任何介質層,使後續形成的側壁子可跨坐在介質層上。由於介質層的寬度較佳大於整個閘極結構的整體寬度,本發明可利用突出的介質層來提升閘極結構底部的結構強度,進而避免後續製作側壁子時所使用的蝕刻氣體侵蝕到閘極結構底部的高介電常數介電層以及/或底部金屬阻隔層等材料層。
以上所述僅為本發明之較佳實施例,凡依本發明申請專利範圍所做之均等變化與修飾,皆應屬本發明之涵蓋範圍。
12‧‧‧基底
14‧‧‧淺溝隔離
16‧‧‧介質層
20‧‧‧高介電常數介電層
22‧‧‧底部金屬阻隔層
30‧‧‧輕摻雜汲極
34‧‧‧側壁子
36‧‧‧源極/汲極區域
38‧‧‧接觸洞蝕刻停止層
40‧‧‧層間介電層
42‧‧‧功函數金屬層
44‧‧‧低阻抗金屬層
46‧‧‧導電層
48‧‧‧主側壁子

Claims (16)

  1. 一種製作半導體元件的方法,包含:提供一基底;形成一介質層於該基底上;形成一堆疊結構於該介質層上;圖案化該堆疊結構以形成一閘極結構於該介質層上;形成一襯墊層於該介質層及該閘極結構上;以及去除部分該襯墊層及部分該介質層以形成一側壁子。
  2. 如申請專利範圍第1項所述之方法,其中該介質層包含二氧化矽。
  3. 如申請專利範圍第1項所述之方法,其中該堆疊結構包含一高介電常數介電層、一底部金屬阻隔層設於該高介電常數介電層上、一矽層設於該底部金屬阻隔層上以及一硬遮罩設於該矽層上。
  4. 如申請專利範圍第3項所述之方法,其中該底部金屬阻隔層包含氮化鈦。
  5. 如申請專利範圍第3項所述之方法,其中該矽層包含非晶矽或多晶矽。
  6. 如申請專利範圍第1項所述之方法,其中該襯墊層包含二氧化矽或氮化矽。
  7. 如申請專利範圍第1項所述之方法,另包含回蝕刻部分該襯墊層及部分該介質層以形成跨坐於該介質層上之該側壁子。
  8. 如申請專利範圍第1項所述之方法,另包含回蝕刻部分該襯墊層及部分該介質層以形成該側壁子,且該側壁子之邊緣切齊於該介質層之邊緣。
  9. 一種半導體元件,包含:一基底;一介質層設於該基底上;一閘極結構設於該介質層上;以及一側壁子設於該閘極結構旁以及部分該介質層上。
  10. 如申請專利範圍第9項所述之半導體元件,其中該介質層包含二氧化矽。
  11. 如申請專利範圍第9項所述之半導體元件,其中該閘極結構包含一圖案化之高介電常數介電層、一圖案化之底部金屬阻隔層設於該圖案化之高介電常數介電層上、一圖案化之矽層設於該圖案化之底部金屬阻隔層上以及一圖案化之硬遮罩設於該圖案化之矽層上。
  12. 如申請專利範圍第11項所述之半導體元件,其中該圖案化之底部金屬阻隔層包含氮化鈦。
  13. 如申請專利範圍第11項所述之半導體元件,其中該圖案化之矽層包含非晶矽或多晶矽。
  14. 如申請專利範圍第9項所述之半導體元件,其中該側壁子包含二氧化矽或氮化矽。
  15. 如申請專利範圍第9項所述之半導體元件,其中該介質層之寬度大於該閘極結構之寬度。
  16. 如申請專利範圍第9項所述之半導體元件,其中該介質層之邊緣切齊於該側壁子之邊緣。
TW103119927A 2014-06-09 2014-06-09 半導體元件及其製作方法 TWI625792B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
TW103119927A TWI625792B (zh) 2014-06-09 2014-06-09 半導體元件及其製作方法
US14/324,092 US9761690B2 (en) 2014-06-09 2014-07-04 Semiconductor device and method for fabricating the same
US15/667,629 US10164052B2 (en) 2014-06-09 2017-08-03 Semiconductor device and method for fabricating the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW103119927A TWI625792B (zh) 2014-06-09 2014-06-09 半導體元件及其製作方法

Publications (2)

Publication Number Publication Date
TW201546906A true TW201546906A (zh) 2015-12-16
TWI625792B TWI625792B (zh) 2018-06-01

Family

ID=54770246

Family Applications (1)

Application Number Title Priority Date Filing Date
TW103119927A TWI625792B (zh) 2014-06-09 2014-06-09 半導體元件及其製作方法

Country Status (2)

Country Link
US (2) US9761690B2 (zh)
TW (1) TWI625792B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108987399A (zh) * 2017-06-05 2018-12-11 中芯国际集成电路制造(上海)有限公司 半导体装置及其制造方法
US10644125B2 (en) * 2018-06-14 2020-05-05 Taiwan Semiconductor Manufacturing Co., Ltd. Metal gates and manufacturing methods thereof
US11031490B2 (en) * 2019-06-27 2021-06-08 Taiwan Semiconductor Manufacturing Co., Ltd Fabrication of field effect transistors with ferroelectric materials

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002134739A (ja) * 2000-10-19 2002-05-10 Mitsubishi Electric Corp 半導体装置及びその製造方法
US6555879B1 (en) * 2002-01-11 2003-04-29 Advanced Micro Devices, Inc. SOI device with metal source/drain and method of fabrication
US6894353B2 (en) * 2002-07-31 2005-05-17 Freescale Semiconductor, Inc. Capped dual metal gate transistors for CMOS process and method for making the same
US20050081781A1 (en) * 2003-10-17 2005-04-21 Taiwan Semiconductor Manufacturing Co. Fully dry, Si recess free process for removing high k dielectric layer
US8097924B2 (en) * 2003-10-31 2012-01-17 Taiwan Semiconductor Manufacturing Company, Ltd. Ultra-shallow junction MOSFET having a high-k gate dielectric and in-situ doped selective epitaxy source/drain extensions and a method of making same
US20080135951A1 (en) * 2004-09-21 2008-06-12 Freescale Semiconductor, Inc Semiconductor Device and Method of Forming the Same
US7501336B2 (en) * 2005-06-21 2009-03-10 Intel Corporation Metal gate device with reduced oxidation of a high-k gate dielectric
JP2007227851A (ja) * 2006-02-27 2007-09-06 Matsushita Electric Ind Co Ltd 半導体装置及びその製造方法
US7445976B2 (en) * 2006-05-26 2008-11-04 Freescale Semiconductor, Inc. Method of forming a semiconductor device having an interlayer and structure therefor
US8735235B2 (en) * 2008-08-20 2014-05-27 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit metal gate structure and method of fabrication
US8791001B2 (en) * 2008-09-08 2014-07-29 Taiwan Semiconductor Manufacturing Company, Ltd. N2 based plasma treatment and ash for HK metal gate protection
US8525263B2 (en) * 2009-01-19 2013-09-03 International Business Machines Corporation Programmable high-k/metal gate memory device
US8716095B2 (en) * 2010-06-03 2014-05-06 Institute of Microelectronics, Chinese Academy of Sciences Manufacturing method of gate stack and semiconductor device
US8361870B2 (en) * 2010-07-26 2013-01-29 Globalfoundries Inc. Self-aligned silicidation for replacement gate process
KR101675392B1 (ko) * 2010-10-12 2016-11-14 삼성전자 주식회사 반도체 장치의 제조 방법
US8518811B2 (en) * 2011-04-08 2013-08-27 Infineon Technologies Ag Schottky diodes having metal gate electrodes and methods of formation thereof
DE102011076696B4 (de) * 2011-05-30 2013-02-07 Globalfoundries Inc. Verfahren zur Leistungssteigerung in Transistoren durch Vorsehen eines eingebetteten verformungsinduzierenden Halbleitermaterials auf der Grundlage einer Saatschicht und entsprechendes Halbleiterbauelement
US8704280B2 (en) 2011-09-22 2014-04-22 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device with strained channels induced by high-k capping metal layers
KR101868806B1 (ko) * 2011-11-04 2018-06-22 삼성전자주식회사 반도체 소자 제조 방법
US8658487B2 (en) * 2011-11-17 2014-02-25 United Microelectronics Corp. Semiconductor device and fabrication method thereof
US8865581B2 (en) * 2012-10-19 2014-10-21 Tokyo Electron Limited Hybrid gate last integration scheme for multi-layer high-k gate stacks
US9000539B2 (en) * 2012-11-08 2015-04-07 Texas Instruments Incorporated Metal-gate MOS transistor and method of forming the transistor with reduced gate-to-source and gate-to-drain overlap capacitance
CN104183473B (zh) * 2013-05-21 2017-07-14 中芯国际集成电路制造(上海)有限公司 金属栅极晶体管的形成方法及半导体器件
US9412851B2 (en) * 2013-12-23 2016-08-09 United Microelectronics Corp. Method for fabricating semiconductor device including a patterned multi-layered dielectric film with an exposed edge

Also Published As

Publication number Publication date
US10164052B2 (en) 2018-12-25
US20150357430A1 (en) 2015-12-10
US20170330954A1 (en) 2017-11-16
TWI625792B (zh) 2018-06-01
US9761690B2 (en) 2017-09-12

Similar Documents

Publication Publication Date Title
CN106803484B (zh) 半导体元件及其制作方法
US9023708B2 (en) Method of forming semiconductor device
TWI663656B (zh) 具有金屬閘極之半導體元件及其製作方法
US9673040B2 (en) Semiconductor device and method for fabricating the same
US20140363935A1 (en) Semiconductor process
TWI728162B (zh) 半導體元件及其製作方法
CN106920839B (zh) 半导体元件及其制作方法
US11450564B2 (en) Method for fabricating semiconductor device
CN106683990A (zh) 半导体元件及其制作方法
US20210151580A1 (en) Semiconductor device and method for fabricating the same
US20150079780A1 (en) Method of forming semiconductor structure
US9508827B2 (en) Method for fabricating semiconductor device
TWI671805B (zh) 半導體元件及其製作方法
CN102956460A (zh) 具有金属栅极的半导体元件的制作方法
CN112736079A (zh) 具有连接pmos区域栅极结构的接触插塞的半导体元件
CN103187367B (zh) 具有金属栅极的半导体元件的制作方法
TWI625792B (zh) 半導體元件及其製作方法
US9018066B2 (en) Method of fabricating semiconductor device structure
CN102856256B (zh) 半导体元件及其制作方法
TWI695420B (zh) 一種製作半導體元件的方法
TWI782109B (zh) 製作半導體元件的方法
CN109545747B (zh) 半导体元件及其制作方法
CN115910786A (zh) 半导体元件及其制作方法
TWI515830B (zh) 一種製作半導體元件的方法
TWI569333B (zh) 一種製作半導體元件的方法