[go: up one dir, main page]

TW200603284A - Method for forming oxide on ONO structure - Google Patents

Method for forming oxide on ONO structure

Info

Publication number
TW200603284A
TW200603284A TW093120185A TW93120185A TW200603284A TW 200603284 A TW200603284 A TW 200603284A TW 093120185 A TW093120185 A TW 093120185A TW 93120185 A TW93120185 A TW 93120185A TW 200603284 A TW200603284 A TW 200603284A
Authority
TW
Taiwan
Prior art keywords
silicon nitride
oxide layer
silicon
layer
ono
Prior art date
Application number
TW093120185A
Other languages
Chinese (zh)
Other versions
TWI236712B (en
Inventor
Chih-Hao Wang
Hsin-Huei Chen
Chong-Jen Huang
Chong-Mu Chen
Kuang-Wen Liu
Jia Rong Chiou
Original Assignee
Macronix Int Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Macronix Int Co Ltd filed Critical Macronix Int Co Ltd
Priority to TW93120185A priority Critical patent/TWI236712B/en
Application granted granted Critical
Publication of TWI236712B publication Critical patent/TWI236712B/en
Publication of TW200603284A publication Critical patent/TW200603284A/en

Links

Landscapes

  • Formation Of Insulating Films (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A semiconductor device having a silicon oxide/silicon nitride/silicon oxide ("ONO") structure is formed by providing a first silicon oxide layer and a silicon nitride layer over a substrate having a memory region and a logic device region; patterning the first silicon oxide layer and the silicon nitride layer to define bottom oxide and silicon nitride portions of partially completed ONO stacks and to expose the substrate in the logic device regions; performing a rapid thermal annealing process in the presence of a radical oxidizing agent to form concurrently a second silicon oxide layer on the exposed surface of the silicon nitride layer and a gate oxide layer over the substrate; and depositing a conductive layer over the completed ONO stacks and the gate oxide. The invention is employed in manufacture of, for example, memory devices having and peripheral logic devices and memory cells including ONO structures. Exposing the patterned silicon nitride to the oxygen radical during the RTO according to the invention significantly reduces the processing time, and reduces the thermal budget. Moreover, because according to the invention the upper surface and the sidewalls of the silicon nitride layer are covered by the top oxide layer, the silicon nitride is not exposed during a subsequent cleaning process. As a result of increased contact area between the polysilicon gate and the top oxide layer, the coupling ratio of the gate is increased.
TW93120185A 2004-07-06 2004-07-06 Method for forming oxide on ONO structure TWI236712B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW93120185A TWI236712B (en) 2004-07-06 2004-07-06 Method for forming oxide on ONO structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW93120185A TWI236712B (en) 2004-07-06 2004-07-06 Method for forming oxide on ONO structure

Publications (2)

Publication Number Publication Date
TWI236712B TWI236712B (en) 2005-07-21
TW200603284A true TW200603284A (en) 2006-01-16

Family

ID=36675009

Family Applications (1)

Application Number Title Priority Date Filing Date
TW93120185A TWI236712B (en) 2004-07-06 2004-07-06 Method for forming oxide on ONO structure

Country Status (1)

Country Link
TW (1) TWI236712B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI749775B (en) * 2019-09-24 2021-12-11 大陸商北京北方華創微電子裝備有限公司 Oxide layer removal method and semiconductor processing equipment
TWI829426B (en) * 2022-11-14 2024-01-11 力晶積成電子製造股份有限公司 Multilayer stacking wafer bonding structure and method of manufacturing the same

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI749775B (en) * 2019-09-24 2021-12-11 大陸商北京北方華創微電子裝備有限公司 Oxide layer removal method and semiconductor processing equipment
TWI829426B (en) * 2022-11-14 2024-01-11 力晶積成電子製造股份有限公司 Multilayer stacking wafer bonding structure and method of manufacturing the same
US12354870B2 (en) 2022-11-14 2025-07-08 Powerchip Semiconductor Manufacturing Corporation Multilayer stacking wafer bonding structure and method of manufacturing the same

Also Published As

Publication number Publication date
TWI236712B (en) 2005-07-21

Similar Documents

Publication Publication Date Title
CN100440456C (en) Method for manufacturing semiconductor devices with oxide films of different thicknesses
JP4217406B2 (en) Split gate flash memory device and manufacturing method thereof
CN101312214B (en) Semiconductor device and its manufacture method
JP2003017555A (en) Semiconductor integrated circuit device and method of manufacturing the same
TWI223382B (en) Semiconductor structure having recess-resistant insulating layer and method of fabricating the same
US7259105B2 (en) Methods of fabricating gate spacers for semiconductor devices
TW200603284A (en) Method for forming oxide on ONO structure
US7391081B2 (en) Method for simultaneous fabrication of a nanocrystal and non-nanocrystal device
CN101145583A (en) Split gate memory cell and semiconductor device and methods of forming the same
SG149666A1 (en) Method of fabrication of a raised source/drain transistor
KR100670395B1 (en) Manufacturing Method of Semiconductor Device
TW200418112A (en) Semiconductor device and manufacturing method thereof
KR20070082921A (en) Device Separator Manufacturing Method of Fin Field Effect Transistor and Manufacturing Method of Fin Field Effect Transistor
JP4546054B2 (en) Manufacturing method of semiconductor device
US6812077B1 (en) Method for patterning narrow gate lines
US6855993B2 (en) Semiconductor devices and methods for fabricating the same
JP2012109378A (en) Semiconductor device and method of manufacturing the same
KR100854905B1 (en) Manufacturing Method of Flash Memory Device
TW200843087A (en) Semiconductor device and method for manufacturing the same
US20080042198A1 (en) Demos structure
KR100412147B1 (en) Method of fabricating a semiconductor device
CN118969615A (en) Method for manufacturing U-shaped groove
KR100552859B1 (en) Manufacturing Method of Semiconductor Device
KR100613345B1 (en) Manufacturing Method of Semiconductor Device
KR20060007159A (en) SONOS dual gate dielectric manufacturing method

Legal Events

Date Code Title Description
MK4A Expiration of patent term of an invention patent