CN1292635A - 布线电路衬底及其制造方法 - Google Patents
布线电路衬底及其制造方法 Download PDFInfo
- Publication number
- CN1292635A CN1292635A CN001296817A CN00129681A CN1292635A CN 1292635 A CN1292635 A CN 1292635A CN 001296817 A CN001296817 A CN 001296817A CN 00129681 A CN00129681 A CN 00129681A CN 1292635 A CN1292635 A CN 1292635A
- Authority
- CN
- China
- Prior art keywords
- wiring circuit
- circuit substrate
- metal layer
- layer
- mentioned
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4647—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/06—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/06—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
- H05K3/061—Etching masks
- H05K3/062—Etching masks consisting of metals or alloys or metallic inorganic compounds
-
- H05K3/3465—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4614—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
-
- H10W70/05—
-
- H10W70/095—
-
- H10W70/635—
-
- H10W70/65—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0335—Layered conductors or foils
- H05K2201/0355—Metal foils
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09563—Metal filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0369—Etching selective parts of a metal substrate through part of its thickness, e.g. using etch resist
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0384—Etch stop layer, i.e. a buried barrier layer for preventing etching of layers under the etch stop layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/04—Soldering or other types of metallurgic bonding
- H05K2203/041—Solder preforms in the shape of solder balls
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/07—Treatments involving liquids, e.g. plating, rinsing
- H05K2203/0703—Plating
- H05K2203/0733—Method for plating stud vias, i.e. massive vias formed by plating the bottom of a hole without plating on the walls
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/11—Treatments characterised by their effect, e.g. heating, cooling, roughening
- H05K2203/1189—Pressing leads, bumps or a die through an insulating layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/14—Related to the order of processing steps
- H05K2203/1476—Same or similar kind of process performed in phases, e.g. coarse patterning followed by fine patterning
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4652—Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern
-
- H10W72/072—
-
- H10W72/07251—
-
- H10W72/20—
-
- H10W72/241—
-
- H10W90/724—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49133—Assembling to base an electrical component, e.g., capacitor, etc. with component orienting
- Y10T29/49137—Different components
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49204—Contact or terminal manufacturing
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49204—Contact or terminal manufacturing
- Y10T29/49208—Contact or terminal manufacturing by assembling plural parts
- Y10T29/49222—Contact or terminal manufacturing by assembling plural parts forming array of contacts or terminals
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Metallurgy (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
- Structure Of Printed Boards (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
Abstract
Description
Claims (116)
Applications Claiming Priority (9)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP28927799A JP2001111189A (ja) | 1999-10-12 | 1999-10-12 | 配線回路基板とその製造方法 |
| JP289277/99 | 1999-10-12 | ||
| JP289277/1999 | 1999-10-12 | ||
| JP374462/99 | 1999-12-28 | ||
| JP37446299A JP3981227B2 (ja) | 1999-12-28 | 1999-12-28 | 多層配線基板とその製造方法 |
| JP374462/1999 | 1999-12-28 | ||
| JP142658/2000 | 2000-05-16 | ||
| JP142658/00 | 2000-05-16 | ||
| JP2000142658A JP2001326459A (ja) | 2000-05-16 | 2000-05-16 | 配線回路基板とその製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1292635A true CN1292635A (zh) | 2001-04-25 |
| CN100377625C CN100377625C (zh) | 2008-03-26 |
Family
ID=27337500
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB001296817A Expired - Fee Related CN100377625C (zh) | 1999-10-12 | 2000-10-12 | 布线电路衬底及其制造方法 |
Country Status (5)
| Country | Link |
|---|---|
| US (6) | US6528874B1 (zh) |
| EP (4) | EP1093329A3 (zh) |
| KR (1) | KR100495957B1 (zh) |
| CN (1) | CN100377625C (zh) |
| TW (1) | TW512467B (zh) |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1312966C (zh) * | 2003-02-06 | 2007-04-25 | Lg电子株式会社 | 用于互连多层印刷电路板的方法 |
| US7315083B2 (en) | 2004-05-31 | 2008-01-01 | Sanyo Electric Co., Ltd. | Circuit device and manufacturing method thereof |
| CN100542375C (zh) * | 2003-03-31 | 2009-09-16 | 德塞拉互连材料股份有限公司 | 布线电路基板、布线电路基板的制造方法和电路模块 |
| CN101408688B (zh) * | 2003-03-31 | 2011-10-12 | 德塞拉互连材料股份有限公司 | 布线电路基板、布线电路基板的制造方法和电路模块 |
| CN102544646A (zh) * | 2010-10-29 | 2012-07-04 | Tdk株式会社 | 层叠型电子部件及其制造方法 |
| CN103515348A (zh) * | 2012-06-29 | 2014-01-15 | 京瓷Slc技术株式会社 | 布线基板 |
| CN103579027A (zh) * | 2012-07-27 | 2014-02-12 | 格罗方德半导体公司 | 修复异常刚性导柱凸块的方法 |
| CN103635993A (zh) * | 2011-04-21 | 2014-03-12 | 泰塞拉公司 | 具有模塑成型的低热膨胀系数电介质的插入体 |
| US8704106B2 (en) | 2008-12-22 | 2014-04-22 | Fujitsu Limited | Ferroelectric component and manufacturing the same |
| US9558964B2 (en) | 2013-03-14 | 2017-01-31 | Invensas Corporation | Method of fabricating low CTE interposer without TSV structure |
| CN106373920A (zh) * | 2015-07-24 | 2017-02-01 | 台湾积体电路制造股份有限公司 | 形成导电特征的方法 |
| US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
| US10181447B2 (en) | 2017-04-21 | 2019-01-15 | Invensas Corporation | 3D-interconnect |
| CN110891366A (zh) * | 2018-09-10 | 2020-03-17 | 奥特斯奥地利科技与系统技术有限公司 | 具有感光性介电层和结构化导电层的部件承载件 |
| US10748840B2 (en) | 2008-05-09 | 2020-08-18 | Invensas Corporation | Chip-size, double side connection package and method for manufacturing the same |
| US12040284B2 (en) | 2021-11-12 | 2024-07-16 | Invensas Llc | 3D-interconnect with electromagnetic interference (“EMI”) shield and/or antenna |
| CN119626908A (zh) * | 2024-05-30 | 2025-03-14 | 芯爱科技(南京)有限公司 | 封装基板的制法 |
Families Citing this family (94)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW512467B (en) * | 1999-10-12 | 2002-12-01 | North Kk | Wiring circuit substrate and manufacturing method therefor |
| JP3651369B2 (ja) * | 2000-07-19 | 2005-05-25 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
| JP4459406B2 (ja) * | 2000-07-27 | 2010-04-28 | ソニーケミカル&インフォメーションデバイス株式会社 | フレキシブル配線板製造方法 |
| JP4023076B2 (ja) * | 2000-07-27 | 2007-12-19 | 富士通株式会社 | 表裏導通基板及びその製造方法 |
| JP2002337268A (ja) * | 2001-05-21 | 2002-11-27 | Nitto Denko Corp | 金属箔積層板及びその製造方法 |
| TW550642B (en) * | 2001-06-12 | 2003-09-01 | Toshiba Corp | Semiconductor device with multi-layer interconnect and method fabricating the same |
| US6930256B1 (en) | 2002-05-01 | 2005-08-16 | Amkor Technology, Inc. | Integrated circuit substrate having laser-embedded conductive patterns and method therefor |
| JP2003023067A (ja) * | 2001-07-09 | 2003-01-24 | Tokyo Electron Ltd | ビアメタル層の形成方法およびビアメタル層形成基板 |
| JP3971213B2 (ja) * | 2002-03-11 | 2007-09-05 | アルプス電気株式会社 | キーボード入力装置 |
| US7548430B1 (en) | 2002-05-01 | 2009-06-16 | Amkor Technology, Inc. | Buildup dielectric and metallization process and semiconductor package |
| US9691635B1 (en) | 2002-05-01 | 2017-06-27 | Amkor Technology, Inc. | Buildup dielectric layer having metallization pattern semiconductor package fabrication method |
| JP2004079773A (ja) * | 2002-08-19 | 2004-03-11 | Taiyo Yuden Co Ltd | 多層プリント配線板及びその製造方法 |
| US7320173B2 (en) * | 2003-02-06 | 2008-01-22 | Lg Electronics Inc. | Method for interconnecting multi-layer printed circuit board |
| JP2004335934A (ja) * | 2003-05-12 | 2004-11-25 | North:Kk | フレキシブル回路基板及びその製造方法と、フレキシブル多層配線回路基板及びその製造方法。 |
| JP4203435B2 (ja) * | 2003-05-16 | 2009-01-07 | 日本特殊陶業株式会社 | 多層樹脂配線基板 |
| JP2005026598A (ja) * | 2003-07-01 | 2005-01-27 | Tokyo Electron Ltd | 多層配線基板形成用部材およびその製造方法ならびに多層配線基板 |
| TW200507131A (en) | 2003-07-02 | 2005-02-16 | North Corp | Multi-layer circuit board for electronic device |
| US20070029109A1 (en) * | 2003-08-07 | 2007-02-08 | Masashi Miyazaki | Multilayer printed wiring board and production method therefor |
| KR100582079B1 (ko) * | 2003-11-06 | 2006-05-23 | 엘지전자 주식회사 | 인쇄회로기판 및 그 제조방법 |
| TWI347151B (en) | 2004-03-19 | 2011-08-11 | Panasonic Corp | Flexible substrate having interlaminar junctions, and process for producing the same |
| US10811277B2 (en) | 2004-03-23 | 2020-10-20 | Amkor Technology, Inc. | Encapsulated semiconductor package |
| US11081370B2 (en) | 2004-03-23 | 2021-08-03 | Amkor Technology Singapore Holding Pte. Ltd. | Methods of manufacturing an encapsulated semiconductor device |
| US7262368B2 (en) * | 2004-08-13 | 2007-08-28 | Tessera, Inc. | Connection structures for microelectronic devices and methods for forming such structures |
| US7413995B2 (en) * | 2004-08-23 | 2008-08-19 | Intel Corporation | Etched interposer for integrated circuit devices |
| KR20070101213A (ko) * | 2004-09-06 | 2007-10-16 | 테세라 인터커넥트 머터리얼즈, 인크. | 배선막 상호 접속용 부재와 그 제조 방법 |
| US20060068576A1 (en) * | 2004-09-30 | 2006-03-30 | Burdick William E Jr | Lithography transfer for high density interconnect circuits |
| US7049208B2 (en) | 2004-10-11 | 2006-05-23 | Intel Corporation | Method of manufacturing of thin based substrate |
| US7358444B2 (en) * | 2004-10-13 | 2008-04-15 | Intel Corporation | Folded substrate with interposer package for integrated circuit devices |
| JP4551730B2 (ja) * | 2004-10-15 | 2010-09-29 | イビデン株式会社 | 多層コア基板及びその製造方法 |
| US7361979B2 (en) * | 2004-12-29 | 2008-04-22 | Tessera, Inc. | Multi-sheet conductive substrates for microelectronic devices and methods for forming such substrates |
| US20080136041A1 (en) * | 2006-01-24 | 2008-06-12 | Tessera Interconnect Materials, Inc. | Structure and method of making interconnect element having metal traces embedded in surface of dielectric |
| US8826531B1 (en) | 2005-04-05 | 2014-09-09 | Amkor Technology, Inc. | Method for making an integrated circuit substrate having laminated laser-embedded circuit layers |
| JP2006332094A (ja) * | 2005-05-23 | 2006-12-07 | Seiko Epson Corp | 電子基板の製造方法及び半導体装置の製造方法並びに電子機器の製造方法 |
| US7495330B2 (en) * | 2005-06-30 | 2009-02-24 | Intel Corporation | Substrate connector for integrated circuit devices |
| JP2007051336A (ja) * | 2005-08-18 | 2007-03-01 | Shinko Electric Ind Co Ltd | 金属板パターン及び回路基板の形成方法 |
| US7960208B2 (en) * | 2005-08-26 | 2011-06-14 | Innovative Micro Technology | Wafer level hermetic bond using metal alloy with raised feature |
| US20070048887A1 (en) * | 2005-08-26 | 2007-03-01 | Innovative Micro Technology | Wafer level hermetic bond using metal alloy |
| US7569926B2 (en) * | 2005-08-26 | 2009-08-04 | Innovative Micro Technology | Wafer level hermetic bond using metal alloy with raised feature |
| US8736081B2 (en) | 2005-08-26 | 2014-05-27 | Innovative Micro Technology | Wafer level hermetic bond using metal alloy with keeper layer |
| KR100802394B1 (ko) * | 2005-11-10 | 2008-02-13 | (주)비엔에프 | 부도체 용액을 이용한 첨단전자 및 통신장비 내 회로기판의세정장치 및 방법 |
| US8067267B2 (en) * | 2005-12-23 | 2011-11-29 | Tessera, Inc. | Microelectronic assemblies having very fine pitch stacking |
| US7632708B2 (en) * | 2005-12-27 | 2009-12-15 | Tessera, Inc. | Microelectronic component with photo-imageable substrate |
| TWI277190B (en) * | 2006-03-07 | 2007-03-21 | Ind Tech Res Inst | Package structure for electronic device |
| TWI287846B (en) * | 2006-03-17 | 2007-10-01 | Advanced Semiconductor Eng | Method for forming metal bumps |
| US7759782B2 (en) * | 2006-04-07 | 2010-07-20 | Tessera, Inc. | Substrate for a microelectronic package and method of fabricating thereof |
| US20080006850A1 (en) * | 2006-07-10 | 2008-01-10 | Innovative Micro Technology | System and method for forming through wafer vias using reverse pulse plating |
| JP5091600B2 (ja) * | 2006-09-29 | 2012-12-05 | 三洋電機株式会社 | 半導体モジュール、半導体モジュールの製造方法および携帯機器 |
| US7675162B2 (en) * | 2006-10-03 | 2010-03-09 | Innovative Micro Technology | Interconnect structure using through wafer vias and method of fabrication |
| CN101286454B (zh) * | 2007-04-10 | 2011-03-30 | 上海美维科技有限公司 | 印制电路板的制作方法 |
| US7767497B2 (en) * | 2007-07-12 | 2010-08-03 | Tessera, Inc. | Microelectronic package element and method of fabricating thereof |
| US20090148594A1 (en) | 2007-08-15 | 2009-06-11 | Tessera, Inc. | Interconnection element with plated posts formed on mandrel |
| US8558379B2 (en) | 2007-09-28 | 2013-10-15 | Tessera, Inc. | Flip chip interconnection with double post |
| WO2009048604A2 (en) | 2007-10-10 | 2009-04-16 | Tessera, Inc. | Robust multi-layer wiring elements and assemblies with embedded microelectronic elements |
| JP2009123863A (ja) * | 2007-11-14 | 2009-06-04 | Tessera Interconnect Materials Inc | バンプ構造形成方法及びバンプ構造 |
| TWI407534B (zh) * | 2008-06-03 | 2013-09-01 | Unimicron Technology Corp | 具雙面線路之封裝基板及其製法 |
| CN101598843B (zh) * | 2008-06-04 | 2013-07-03 | 鸿富锦精密工业(深圳)有限公司 | 模仁及其制作方法 |
| KR101019150B1 (ko) * | 2008-06-30 | 2011-03-04 | 삼성전기주식회사 | 비아-온-패드 구조를 갖는 인쇄회로기판 제조방법 |
| US20100044860A1 (en) * | 2008-08-21 | 2010-02-25 | Tessera Interconnect Materials, Inc. | Microelectronic substrate or element having conductive pads and metal posts joined thereto using bond layer |
| US7872332B2 (en) | 2008-09-11 | 2011-01-18 | Micron Technology, Inc. | Interconnect structures for stacked dies, including penetrating structures for through-silicon vias, and associated systems and methods |
| US8872329B1 (en) * | 2009-01-09 | 2014-10-28 | Amkor Technology, Inc. | Extended landing pad substrate package structure and method |
| KR101006603B1 (ko) * | 2009-01-09 | 2011-01-07 | 삼성전기주식회사 | 인쇄회로기판 및 그 제조방법 |
| KR101147344B1 (ko) * | 2010-07-06 | 2012-05-23 | 엘지이노텍 주식회사 | 인쇄회로기판의 제조방법 및 인쇄회로기판 |
| US8580607B2 (en) | 2010-07-27 | 2013-11-12 | Tessera, Inc. | Microelectronic packages with nanoparticle joining |
| JP5642473B2 (ja) * | 2010-09-22 | 2014-12-17 | セイコーインスツル株式会社 | Bga半導体パッケージおよびその製造方法 |
| US8853558B2 (en) | 2010-12-10 | 2014-10-07 | Tessera, Inc. | Interconnect structure |
| TWI451817B (zh) * | 2011-05-26 | 2014-09-01 | 豐田自動織機股份有限公司 | 配線板及配線板的製造方法 |
| TWI473551B (zh) * | 2011-07-08 | 2015-02-11 | 欣興電子股份有限公司 | 封裝基板及其製法 |
| US8957518B2 (en) | 2012-01-04 | 2015-02-17 | Mediatek Inc. | Molded interposer package and method for fabricating the same |
| CN103517558B (zh) * | 2012-06-20 | 2017-03-22 | 碁鼎科技秦皇岛有限公司 | 封装基板制作方法 |
| CN103531563B (zh) * | 2012-07-06 | 2016-12-21 | 景硕科技股份有限公司 | 芯片承载基板结构 |
| CN103531484B (zh) * | 2012-07-06 | 2016-12-21 | 景硕科技股份有限公司 | 芯片承载基板结构的制作方法 |
| US9162878B2 (en) | 2012-08-30 | 2015-10-20 | Innovative Micro Technology | Wafer level hermetic bond using metal alloy with raised feature and wetting layer |
| US9087777B2 (en) | 2013-03-14 | 2015-07-21 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
| US9455162B2 (en) * | 2013-03-14 | 2016-09-27 | Invensas Corporation | Low cost interposer and method of fabrication |
| US9165878B2 (en) | 2013-03-14 | 2015-10-20 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
| US9673131B2 (en) * | 2013-04-09 | 2017-06-06 | Intel Corporation | Integrated circuit package assemblies including a glass solder mask layer |
| US8883563B1 (en) | 2013-07-15 | 2014-11-11 | Invensas Corporation | Fabrication of microelectronic assemblies having stack terminals coupled by connectors extending through encapsulation |
| US9023691B2 (en) | 2013-07-15 | 2015-05-05 | Invensas Corporation | Microelectronic assemblies with stack terminals coupled by connectors extending through encapsulation |
| US9034696B2 (en) | 2013-07-15 | 2015-05-19 | Invensas Corporation | Microelectronic assemblies having reinforcing collars on connectors extending through encapsulation |
| US9365947B2 (en) | 2013-10-04 | 2016-06-14 | Invensas Corporation | Method for preparing low cost substrates |
| JP6208054B2 (ja) * | 2014-03-10 | 2017-10-04 | 新光電気工業株式会社 | 配線基板、半導体装置及び配線基板の製造方法 |
| US9214454B2 (en) | 2014-03-31 | 2015-12-15 | Invensas Corporation | Batch process fabrication of package-on-package microelectronic assemblies |
| KR101672640B1 (ko) * | 2015-06-23 | 2016-11-03 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 |
| US9633971B2 (en) | 2015-07-10 | 2017-04-25 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
| US10886250B2 (en) | 2015-07-10 | 2021-01-05 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
| KR20180010091A (ko) * | 2016-07-20 | 2018-01-30 | 주식회사 내경전자 | 금속 인쇄 회로 기판 및 그 제조 방법 |
| TWI822659B (zh) | 2016-10-27 | 2023-11-21 | 美商艾德亞半導體科技有限責任公司 | 用於低溫接合的結構和方法 |
| US10229892B2 (en) | 2017-06-28 | 2019-03-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method for manufacturing a semiconductor package |
| US11101209B2 (en) * | 2017-09-29 | 2021-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Redistribution structures in semiconductor packages and methods of forming same |
| CN110418508B (zh) * | 2019-07-15 | 2021-08-31 | 宁波华远电子科技有限公司 | 一种铜基板电路板的制作方法 |
| TWI711095B (zh) * | 2019-08-21 | 2020-11-21 | 欣興電子股份有限公司 | 封裝結構及其製備方法 |
| CN115104164B (zh) * | 2019-12-06 | 2025-10-24 | 德克萨斯仪器股份有限公司 | 电容式触摸传感器 |
| TWI736421B (zh) * | 2020-09-17 | 2021-08-11 | 欣興電子股份有限公司 | 電路板及其製造方法 |
| WO2022147459A1 (en) | 2020-12-30 | 2022-07-07 | Invensas Bonding Technologies, Inc. | Structure with conductive feature and method of forming same |
Family Cites Families (68)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3319317A (en) * | 1963-12-23 | 1967-05-16 | Ibm | Method of making a multilayered laminated circuit board |
| GB1126370A (en) * | 1965-12-29 | 1968-09-05 | British Aircraft Corp Ltd | Improvements relating to printed circuits |
| US3605260A (en) * | 1968-11-12 | 1971-09-20 | Gen Motors Corp | Method of making multilayer printed circuits |
| US3488429A (en) * | 1969-02-24 | 1970-01-06 | Gerald Boucher | Multilayer printed circuits |
| JPS5146904B2 (zh) * | 1971-09-30 | 1976-12-11 | ||
| CA1011002A (en) * | 1974-05-16 | 1977-05-24 | Minnesota Mining And Manufacturing Company | Method for making printed circultry |
| JPS5823943B2 (ja) | 1975-07-16 | 1983-05-18 | 松下電器産業株式会社 | 絶縁体の貫通電極形成方法 |
| US4190474A (en) * | 1977-12-22 | 1980-02-26 | Gould Inc. | Method of making a printed circuit board having mutually etchable copper and nickel layers |
| US4404059A (en) * | 1982-05-26 | 1983-09-13 | Livshits Vladimir I | Process for manufacturing panels to be used in microelectronic systems |
| US5302494A (en) * | 1985-06-10 | 1994-04-12 | The Foxboro Company | Multilayer circuit board having microporous layers and process for making same |
| US4642160A (en) * | 1985-08-12 | 1987-02-10 | Interconnect Technology Inc. | Multilayer circuit board manufacturing |
| US5153987A (en) * | 1988-07-15 | 1992-10-13 | Hitachi Chemical Company, Ltd. | Process for producing printed wiring boards |
| US4991285A (en) * | 1989-11-17 | 1991-02-12 | Rockwell International Corporation | Method of fabricating multi-layer board |
| US5948533A (en) * | 1990-02-09 | 1999-09-07 | Ormet Corporation | Vertically interconnected electronic assemblies and compositions useful therefor |
| JPH03270193A (ja) | 1990-03-20 | 1991-12-02 | Fujitsu Ltd | プリント基板の製造方法 |
| JPH0710030B2 (ja) * | 1990-05-18 | 1995-02-01 | インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン | 多層配線基板の製造方法 |
| US5108541A (en) * | 1991-03-06 | 1992-04-28 | International Business Machines Corp. | Processes for electrically conductive decals filled with inorganic insulator material |
| US5338900A (en) * | 1991-03-06 | 1994-08-16 | International Business Machines Corporation | Structures for electrically conductive decals filled with inorganic insulator material |
| US5237218A (en) * | 1991-05-03 | 1993-08-17 | Lattice Semiconductor Corporation | Structure and method for multiplexing pins for in-system programming |
| JPH0548242A (ja) | 1991-08-15 | 1993-02-26 | Toppan Printing Co Ltd | 金属銅皮膜のエツチング方法 |
| KR100274764B1 (ko) * | 1991-11-29 | 2001-01-15 | 이사오 우치가사키 | 배선판의 제조법 |
| JP3059568B2 (ja) | 1992-01-23 | 2000-07-04 | 古河電気工業株式会社 | 多層プリント回路基板の製造方法 |
| US5177863A (en) * | 1992-03-27 | 1993-01-12 | Atmel Corporation | Method of forming integrated leadouts for a chip carrier |
| US5334487A (en) * | 1992-07-23 | 1994-08-02 | International Business Machines Corporation | Method for forming a patterned layer on a substrate |
| US5334804A (en) * | 1992-11-17 | 1994-08-02 | Fujitsu Limited | Wire interconnect structures for connecting an integrated circuit to a substrate |
| JPH06177514A (ja) | 1992-12-01 | 1994-06-24 | Nippon Avionics Co Ltd | プリント配線板の製造方法 |
| EP0608628A3 (en) * | 1992-12-25 | 1995-01-18 | Kawasaki Steel Co | Method for manufacturing a semiconductor device with a multilayer connection structure. |
| CA2109687A1 (en) * | 1993-01-26 | 1995-05-23 | Walter Schmidt | Method for the through plating of conductor foils |
| US5600103A (en) * | 1993-04-16 | 1997-02-04 | Kabushiki Kaisha Toshiba | Circuit devices and fabrication method of the same |
| JPH06326438A (ja) | 1993-05-13 | 1994-11-25 | Nitto Denko Corp | 単層配線ユニットおよび多層回路配線板ならびにその製法 |
| JPH0774453A (ja) * | 1993-09-03 | 1995-03-17 | Nec Corp | 印刷配線板の製造方法 |
| JPH0799384A (ja) | 1993-09-29 | 1995-04-11 | Toppan Printing Co Ltd | プリント配線板およびその製造方法 |
| JP2775585B2 (ja) * | 1994-03-25 | 1998-07-16 | 日本メクトロン株式会社 | 両面配線基板の製造法 |
| US5509553A (en) * | 1994-04-22 | 1996-04-23 | Litel Instruments | Direct etch processes for the manufacture of high density multichip modules |
| DE9407103U1 (de) * | 1994-04-28 | 1994-09-08 | Andus Electronic GmbH Leiterplattentechnik, 10997 Berlin | Verbindungsanordnung für Multilayer-Schaltungen |
| US5637834A (en) * | 1995-02-03 | 1997-06-10 | Motorola, Inc. | Multilayer circuit substrate and method for forming same |
| US5650595A (en) * | 1995-05-25 | 1997-07-22 | International Business Machines Corporation | Electronic module with multiple solder dams in soldermask window |
| JP3600317B2 (ja) | 1995-07-05 | 2004-12-15 | 株式会社東芝 | 多層印刷配線板およびその製造方法 |
| DE69634597T2 (de) * | 1995-11-17 | 2006-02-09 | Kabushiki Kaisha Toshiba, Kawasaki | Mehrschichtige leiterplatte, vorgefertigtes material für diese leiterplatte, verfahren zur herstellung einer mehrschichtigen leiterplatte, packung elektronischer bauelemente und verfahren zur herstellung vertikaler, elektrisch leitender verbindungen |
| JP2736042B2 (ja) * | 1995-12-12 | 1998-04-02 | 山一電機株式会社 | 回路基板 |
| US5872338A (en) * | 1996-04-10 | 1999-02-16 | Prolinx Labs Corporation | Multilayer board having insulating isolation rings |
| KR100528251B1 (ko) * | 1996-05-14 | 2006-05-09 | 가부시키가이샤 알코아. 클로져. 시스템즈 | 밀폐장치및용기 |
| JPH1051136A (ja) * | 1996-05-28 | 1998-02-20 | Mitsui Petrochem Ind Ltd | プリント配線基板の製造方法 |
| US5744285A (en) * | 1996-07-18 | 1998-04-28 | E. I. Du Pont De Nemours And Company | Composition and process for filling vias |
| US5774340A (en) * | 1996-08-28 | 1998-06-30 | International Business Machines Corporation | Planar redistribution structure and printed wiring device |
| JP3996969B2 (ja) | 1997-01-21 | 2007-10-24 | 東レ・ダウコーニング株式会社 | シリコーンエラストマーコーティングシート状物およびその製造方法 |
| JP3708133B2 (ja) * | 1997-01-29 | 2005-10-19 | 大日本印刷株式会社 | 多層配線基板の製造方法、多層配線基板の製造装置、および多層配線基板 |
| US6262478B1 (en) | 1997-04-08 | 2001-07-17 | Amitec-Advanced Multilayer Interconnect Technologies Ltd. | Electronic interconnect structure and method for manufacturing it |
| US6255039B1 (en) * | 1997-04-16 | 2001-07-03 | Isola Laminate Systems Corp. | Fabrication of high density multilayer interconnect printed circuit boards |
| US6162997A (en) * | 1997-06-03 | 2000-12-19 | International Business Machines Corporation | Circuit board with primary and secondary through holes |
| KR100244580B1 (ko) * | 1997-06-24 | 2000-02-15 | 윤종용 | 금속 범프를 갖는 회로 기판의 제조 방법 및 그를 이용한 반도체 칩 패키지의 제조 방법 |
| JP3938983B2 (ja) * | 1997-09-02 | 2007-06-27 | 大日本印刷株式会社 | 多層配線板の製造方法 |
| JPH1187912A (ja) * | 1997-09-10 | 1999-03-30 | Toshiba Corp | 両面型配線板の製造方法 |
| JP3988227B2 (ja) | 1997-12-01 | 2007-10-10 | 日立化成工業株式会社 | 半導体チップ搭載用基板の製造法および半導体装置 |
| JP3780688B2 (ja) * | 1998-02-27 | 2006-05-31 | 日立化成工業株式会社 | Csp用基板の製造法 |
| JPH11261225A (ja) | 1998-03-10 | 1999-09-24 | Hitachi Cable Ltd | 多層配線板の製造方法 |
| JP2000012723A (ja) * | 1998-06-23 | 2000-01-14 | Nitto Denko Corp | 回路基板の実装構造体およびそれに用いる多層回路基板 |
| US6381837B1 (en) * | 1998-09-04 | 2002-05-07 | Visteon Global Technologies, Inc. | Method for making an electronic circuit assembly |
| IL128200A (en) | 1999-01-24 | 2003-11-23 | Amitec Advanced Multilayer Int | Chip carrier substrate |
| CA2364918C (en) * | 1999-03-23 | 2009-04-14 | Circuit Foil Luxembourg Trading S.A.R.L. | Method for manufacturing a multilayer printed circuit board and composite foil for use therein |
| US6782610B1 (en) * | 1999-05-21 | 2004-08-31 | North Corporation | Method for fabricating a wiring substrate by electroplating a wiring film on a metal base |
| TW512467B (en) | 1999-10-12 | 2002-12-01 | North Kk | Wiring circuit substrate and manufacturing method therefor |
| US6473963B1 (en) * | 2000-09-06 | 2002-11-05 | Visteon Global Tech., Inc. | Method of making electrical circuit board |
| US6930256B1 (en) * | 2002-05-01 | 2005-08-16 | Amkor Technology, Inc. | Integrated circuit substrate having laser-embedded conductive patterns and method therefor |
| KR100396787B1 (ko) * | 2001-11-13 | 2003-09-02 | 엘지전자 주식회사 | 반도체 패키지용 인쇄회로기판의 와이어 본딩패드 형성방법 |
| JP4045143B2 (ja) * | 2002-02-18 | 2008-02-13 | テセラ・インターコネクト・マテリアルズ,インコーポレイテッド | 配線膜間接続用部材の製造方法及び多層配線基板の製造方法 |
| TW200507218A (en) * | 2003-03-31 | 2005-02-16 | North Corp | Layout circuit substrate, manufacturing method of layout circuit substrate, and circuit module |
| TW200507131A (en) * | 2003-07-02 | 2005-02-16 | North Corp | Multi-layer circuit board for electronic device |
-
2000
- 2000-10-09 TW TW089121086A patent/TW512467B/zh not_active IP Right Cessation
- 2000-10-11 EP EP00121369A patent/EP1093329A3/en not_active Withdrawn
- 2000-10-11 EP EP10011151.7A patent/EP2288244B1/en not_active Expired - Lifetime
- 2000-10-11 KR KR10-2000-0059718A patent/KR100495957B1/ko not_active Expired - Fee Related
- 2000-10-11 EP EP10011152.5A patent/EP2278865B1/en not_active Expired - Lifetime
- 2000-10-11 EP EP10011153.3A patent/EP2306797B1/en not_active Expired - Lifetime
- 2000-10-11 US US09/685,799 patent/US6528874B1/en not_active Expired - Fee Related
- 2000-10-12 CN CNB001296817A patent/CN100377625C/zh not_active Expired - Fee Related
-
2002
- 2002-05-07 US US10/139,237 patent/US6828221B2/en not_active Expired - Lifetime
- 2002-11-05 US US10/287,633 patent/US6646337B2/en not_active Expired - Fee Related
-
2004
- 2004-04-14 US US10/823,611 patent/US7096578B2/en not_active Expired - Lifetime
-
2006
- 2006-07-17 US US11/487,747 patent/US7546681B2/en not_active Expired - Lifetime
-
2007
- 2007-04-10 US US11/784,810 patent/US7721422B2/en not_active Expired - Fee Related
Cited By (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1312966C (zh) * | 2003-02-06 | 2007-04-25 | Lg电子株式会社 | 用于互连多层印刷电路板的方法 |
| CN100542375C (zh) * | 2003-03-31 | 2009-09-16 | 德塞拉互连材料股份有限公司 | 布线电路基板、布线电路基板的制造方法和电路模块 |
| CN101408688B (zh) * | 2003-03-31 | 2011-10-12 | 德塞拉互连材料股份有限公司 | 布线电路基板、布线电路基板的制造方法和电路模块 |
| US7315083B2 (en) | 2004-05-31 | 2008-01-01 | Sanyo Electric Co., Ltd. | Circuit device and manufacturing method thereof |
| CN100413056C (zh) * | 2004-05-31 | 2008-08-20 | 三洋电机株式会社 | 电路装置及其制造方法 |
| US10748840B2 (en) | 2008-05-09 | 2020-08-18 | Invensas Corporation | Chip-size, double side connection package and method for manufacturing the same |
| US8704106B2 (en) | 2008-12-22 | 2014-04-22 | Fujitsu Limited | Ferroelectric component and manufacturing the same |
| CN102265714B (zh) * | 2008-12-22 | 2014-05-14 | 富士通株式会社 | 电子部件及其制造方法 |
| US8922304B2 (en) | 2010-10-29 | 2014-12-30 | Tdk Corporation | Laminated electronic devices with conical vias |
| CN102544646B (zh) * | 2010-10-29 | 2014-07-02 | Tdk株式会社 | 层叠型电子部件 |
| CN102544646A (zh) * | 2010-10-29 | 2012-07-04 | Tdk株式会社 | 层叠型电子部件及其制造方法 |
| CN103635993A (zh) * | 2011-04-21 | 2014-03-12 | 泰塞拉公司 | 具有模塑成型的低热膨胀系数电介质的插入体 |
| US9406532B2 (en) | 2011-04-21 | 2016-08-02 | Tessera, Inc. | Interposer having molded low CTE dielectric |
| CN103515348A (zh) * | 2012-06-29 | 2014-01-15 | 京瓷Slc技术株式会社 | 布线基板 |
| CN103579027A (zh) * | 2012-07-27 | 2014-02-12 | 格罗方德半导体公司 | 修复异常刚性导柱凸块的方法 |
| CN103579027B (zh) * | 2012-07-27 | 2017-06-06 | 格罗方德半导体公司 | 修复异常刚性导柱凸块的方法 |
| US9558964B2 (en) | 2013-03-14 | 2017-01-31 | Invensas Corporation | Method of fabricating low CTE interposer without TSV structure |
| US10396114B2 (en) | 2013-03-14 | 2019-08-27 | Invensas Corporation | Method of fabricating low CTE interposer without TSV structure |
| US10475726B2 (en) | 2014-05-29 | 2019-11-12 | Invensas Corporation | Low CTE component with wire bond interconnects |
| US10032647B2 (en) | 2014-05-29 | 2018-07-24 | Invensas Corporation | Low CTE component with wire bond interconnects |
| US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
| CN106373920A (zh) * | 2015-07-24 | 2017-02-01 | 台湾积体电路制造股份有限公司 | 形成导电特征的方法 |
| US10181447B2 (en) | 2017-04-21 | 2019-01-15 | Invensas Corporation | 3D-interconnect |
| US11031362B2 (en) | 2017-04-21 | 2021-06-08 | Invensas Corporation | 3D-interconnect |
| US11929337B2 (en) | 2017-04-21 | 2024-03-12 | Invensas Llc | 3D-interconnect |
| US12476212B2 (en) | 2017-04-21 | 2025-11-18 | Adeia Semiconductor Technologies Llc | 3D-interconnect |
| CN110891366A (zh) * | 2018-09-10 | 2020-03-17 | 奥特斯奥地利科技与系统技术有限公司 | 具有感光性介电层和结构化导电层的部件承载件 |
| CN110891366B (zh) * | 2018-09-10 | 2023-02-17 | 奥特斯奥地利科技与系统技术有限公司 | 具有感光性介电层和结构化导电层的部件承载件 |
| US12381138B2 (en) | 2018-09-10 | 2025-08-05 | AT&SAustria Technologie &Systemtechnik Aktiengesellschaft | Component carrier with a photoimageable dielectric layer and a structured conductive layer being used as a mask for selectively exposing the photoimageable dielectric layer with electromagnetic radiation |
| US12040284B2 (en) | 2021-11-12 | 2024-07-16 | Invensas Llc | 3D-interconnect with electromagnetic interference (“EMI”) shield and/or antenna |
| CN119626908A (zh) * | 2024-05-30 | 2025-03-14 | 芯爱科技(南京)有限公司 | 封装基板的制法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US7546681B2 (en) | 2009-06-16 |
| EP2288244A1 (en) | 2011-02-23 |
| KR100495957B1 (ko) | 2005-06-17 |
| US6646337B2 (en) | 2003-11-11 |
| EP2306797A1 (en) | 2011-04-06 |
| US6828221B2 (en) | 2004-12-07 |
| US6528874B1 (en) | 2003-03-04 |
| US20030143833A1 (en) | 2003-07-31 |
| EP1093329A2 (en) | 2001-04-18 |
| CN100377625C (zh) | 2008-03-26 |
| US20040197962A1 (en) | 2004-10-07 |
| EP1093329A3 (en) | 2006-01-18 |
| EP2278865B1 (en) | 2016-05-11 |
| US7721422B2 (en) | 2010-05-25 |
| US7096578B2 (en) | 2006-08-29 |
| US20060258139A1 (en) | 2006-11-16 |
| TW512467B (en) | 2002-12-01 |
| EP2288244B1 (en) | 2013-06-26 |
| KR20010050954A (ko) | 2001-06-25 |
| EP2306797B1 (en) | 2017-04-05 |
| EP2278865A1 (en) | 2011-01-26 |
| US20070209199A1 (en) | 2007-09-13 |
| US20030151067A1 (en) | 2003-08-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1292635A (zh) | 布线电路衬底及其制造方法 | |
| CN1278402C (zh) | 电子器件的封装方法及电子器件封装体 | |
| CN1301045C (zh) | 多层接线板组件制造方法及多层接线板组件 | |
| CN1215537C (zh) | 具有树脂封壳的元件 | |
| CN1278413C (zh) | 半导体元件及其制造方法、多层印刷布线板及其制造方法 | |
| CN1201383C (zh) | 电子部件的安装方法、安装装置及电子部件装置 | |
| CN1145206C (zh) | 膜载带、半导体组装体、半导体装置及其制造方法、安装基板 | |
| CN1750244A (zh) | 线路板、其制造方法以及半导体器件 | |
| CN1110846C (zh) | 半导体装置的制造方法 | |
| CN1625805A (zh) | 半导体芯片安装用基板及其制造方法和半导体模块 | |
| CN1571621A (zh) | 布线电路基板、布线电路基板的制造方法和电路模块 | |
| CN1640216A (zh) | 多层线路基板、多层线路基板用基材、印刷线路基板及其制造方法 | |
| CN1321411A (zh) | 印刷布线板及其制造方法 | |
| CN1201641C (zh) | 复制材料及其制造方法以及用其制造的布线基片 | |
| CN1259200C (zh) | 卡型记录媒体及其制造方法 | |
| CN1237595C (zh) | 具有树脂部件作为加固件的焊料球的形成 | |
| CN1321410A (zh) | 印刷布线板及其制造方法 | |
| CN1771771A (zh) | 多层印刷电路板 | |
| CN1575627A (zh) | 配线板用板材及其制造方法、多层板及其制造方法 | |
| CN1656611A (zh) | 半导体器件安装板、其制造方法、其检查方法及半导体封装 | |
| CN1208252A (zh) | 半导体器件及其制造方法 | |
| CN1440232A (zh) | 布线膜间连接件及其制造方法以及多层布线基板制造方法 | |
| CN1674282A (zh) | 半导体装置制造方法、半导体装置和半导体芯片 | |
| CN1377217A (zh) | 多层线路板组件,多层线路板组件单元及其制造方法 | |
| CN1237785A (zh) | 半导体器件和半导体器件的制作方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| ASS | Succession or assignment of patent right |
Owner name: NOSU CO., LTD.; APPLICANT Free format text: FORMER OWNER: NOSU CO., LTD. Effective date: 20051223 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TA01 | Transfer of patent application right |
Effective date of registration: 20051223 Address after: Tokyo, Japan Applicant after: North Corp. Co-applicant after: SA bardakci derette company Address before: Tokyo, Japan Applicant before: North Corp. |
|
| ASS | Succession or assignment of patent right |
Owner name: TESSERA INTERCONNECT MATERIALS Free format text: FORMER OWNER: NOSU CO., LTD.; APPLICANT Effective date: 20070629 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TA01 | Transfer of patent application right |
Effective date of registration: 20070629 Address after: American California Applicant after: Tessera Interconnect Materials, Inc. Address before: Tokyo, Japan Applicant before: North Corp. Co-applicant before: Tessera Interconnect Materials, Inc. |
|
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| ASS | Succession or assignment of patent right |
Owner name: EVEN SAS LTD. Free format text: FORMER OWNER: NORTH KK;SOCKETSTRATE INC. Effective date: 20120607 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20120607 Address after: American California Patentee after: Tessera Inc. Address before: American California Patentee before: Tessera Interconnect Materials, Inc. |
|
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20080326 Termination date: 20191012 |
|
| CF01 | Termination of patent right due to non-payment of annual fee |