CN101533814B - 芯片级倒装芯片封装构造 - Google Patents
芯片级倒装芯片封装构造 Download PDFInfo
- Publication number
- CN101533814B CN101533814B CN2009101326958A CN200910132695A CN101533814B CN 101533814 B CN101533814 B CN 101533814B CN 2009101326958 A CN2009101326958 A CN 2009101326958A CN 200910132695 A CN200910132695 A CN 200910132695A CN 101533814 B CN101533814 B CN 101533814B
- Authority
- CN
- China
- Prior art keywords
- chip
- metal
- die
- substrate
- bonding
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H10W40/22—
-
- H10W72/07251—
-
- H10W72/07533—
-
- H10W72/07633—
-
- H10W72/07636—
-
- H10W72/20—
-
- H10W72/29—
-
- H10W72/30—
-
- H10W72/534—
-
- H10W72/652—
-
- H10W72/871—
-
- H10W72/877—
-
- H10W72/881—
-
- H10W72/884—
-
- H10W72/886—
-
- H10W72/90—
-
- H10W74/00—
-
- H10W74/117—
-
- H10W80/301—
-
- H10W90/726—
-
- H10W90/736—
-
- H10W90/754—
-
- H10W90/756—
-
- H10W90/766—
Landscapes
- Wire Bonding (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11551908P | 2008-11-17 | 2008-11-17 | |
| US61/115,519 | 2008-11-17 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN101533814A CN101533814A (zh) | 2009-09-16 |
| CN101533814B true CN101533814B (zh) | 2011-10-12 |
Family
ID=41104319
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN2009101326958A Active CN101533814B (zh) | 2008-11-17 | 2009-04-07 | 芯片级倒装芯片封装构造 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US20100123243A1 (zh) |
| CN (1) | CN101533814B (zh) |
| TW (1) | TW201021179A (zh) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102856273A (zh) * | 2012-09-06 | 2013-01-02 | 日月光半导体制造股份有限公司 | 具有散热片的半导体组装构造及其组装方法 |
| TWI557813B (zh) * | 2015-07-02 | 2016-11-11 | 萬國半導體(開曼)股份有限公司 | 超薄芯片的雙面暴露封裝結構及其製造方法 |
| US9437528B1 (en) | 2015-09-22 | 2016-09-06 | Alpha And Omega Semiconductor (Cayman) Ltd. | Dual-side exposed semiconductor package with ultra-thin die and manufacturing method thereof |
| JP2017112241A (ja) * | 2015-12-17 | 2017-06-22 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US10892210B2 (en) * | 2016-10-03 | 2021-01-12 | Delta Electronics, Inc. | Package structures |
| JP7054429B2 (ja) * | 2019-03-13 | 2022-04-14 | 日亜化学工業株式会社 | 発光装置、発光モジュール及びその製造方法 |
| DE102020204119A1 (de) * | 2020-03-30 | 2021-09-30 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung eingetragener Verein | Verfahren zur Verbindung von Komponenten bei der Herstellung leistungselektronischer Module oder Baugruppen |
| CN114024134B (zh) * | 2021-10-26 | 2024-02-06 | 安徽蓝讯无线通信有限公司 | 一种用于通讯天线的ltcc封装结构 |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2005011986A (ja) * | 2003-06-19 | 2005-01-13 | Sanyo Electric Co Ltd | 半導体装置 |
| US20050121776A1 (en) * | 2003-12-05 | 2005-06-09 | Deppisch Carl L. | Integrated solder and heat spreader fabrication |
| US7259028B2 (en) * | 2005-12-29 | 2007-08-21 | Sandisk Corporation | Test pads on flash memory cards |
| US7569920B2 (en) * | 2006-05-10 | 2009-08-04 | Infineon Technologies Ag | Electronic component having at least one vertical semiconductor power transistor |
-
2009
- 2009-01-23 US US12/358,627 patent/US20100123243A1/en not_active Abandoned
- 2009-03-13 TW TW098108120A patent/TW201021179A/zh unknown
- 2009-04-07 CN CN2009101326958A patent/CN101533814B/zh active Active
Also Published As
| Publication number | Publication date |
|---|---|
| TW201021179A (en) | 2010-06-01 |
| CN101533814A (zh) | 2009-09-16 |
| US20100123243A1 (en) | 2010-05-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9589868B2 (en) | Packaging solutions for devices and systems comprising lateral GaN power transistors | |
| CN101533814B (zh) | 芯片级倒装芯片封装构造 | |
| US8564124B2 (en) | Semiconductor package | |
| TWI429050B (zh) | 堆疊式晶片封裝 | |
| CN202352647U (zh) | 一种微电子封装 | |
| TWI398933B (zh) | 積體電路元件之封裝結構及其製造方法 | |
| US20090189261A1 (en) | Ultra-Thin Semiconductor Package | |
| TW563232B (en) | Chip scale package and method of fabricating the same | |
| KR20170086828A (ko) | 메탈범프를 이용한 클립 본딩 반도체 칩 패키지 | |
| CN105789154A (zh) | 一种倒装芯片模组 | |
| TWI225291B (en) | Multi-chips module and manufacturing method thereof | |
| TWI406376B (zh) | 晶片封裝構造 | |
| US6627990B1 (en) | Thermally enhanced stacked die package | |
| TW571406B (en) | High performance thermally enhanced package and method of fabricating the same | |
| TWI718250B (zh) | 封裝結構 | |
| CN201623156U (zh) | 一种qfn/dfn无基岛芯片封装结构 | |
| CN203839371U (zh) | 一种dram双芯片堆叠封装结构 | |
| CN101091247B (zh) | 双扁平无引脚半导体封装 | |
| CN104681544A (zh) | 多芯片qfn封装结构 | |
| CN115985783A (zh) | 一种mosfet芯片的封装结构和工艺 | |
| TW200522298A (en) | Chip assembly package | |
| CN101431066B (zh) | 具有可移动外接端子的半导体封装堆叠组合结构 | |
| TW200522300A (en) | Chip package sturcture | |
| TWI860036B (zh) | 半導體封裝件的製法 | |
| CN103943615A (zh) | 一种dram双芯片堆叠封装结构和封装方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C56 | Change in the name or address of the patentee |
Owner name: JIEQUN SCI. + TECH. CO., LTD. Free format text: FORMER NAME: PINESTAR CO., LTD. |
|
| CP01 | Change in the name or title of a patent holder |
Address after: The British Virgin Islands Tortora Island Patentee after: Jiequn Technology Co., Ltd. Address before: The British Virgin Islands Tortora Island Patentee before: Pinestar Co., Ltd. |
|
| TR01 | Transfer of patent right | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20191108 Address after: Buildings a and B, Jingcheng Science Park, Yuyuan Industrial Zone, Huangjiang Town, Dongguan City, Guangdong Province Patentee after: Jiequn Electronic Technology (Dongguan) Co., Ltd. Address before: The British Virgin Islands Tortora Island Patentee before: Jiequn Technology Co., Ltd. |