CN101506966A - 具有凹陷式栅极的动态随机存取存储器晶体管及其制作方法 - Google Patents
具有凹陷式栅极的动态随机存取存储器晶体管及其制作方法 Download PDFInfo
- Publication number
- CN101506966A CN101506966A CNA2007800307677A CN200780030767A CN101506966A CN 101506966 A CN101506966 A CN 101506966A CN A2007800307677 A CNA2007800307677 A CN A2007800307677A CN 200780030767 A CN200780030767 A CN 200780030767A CN 101506966 A CN101506966 A CN 101506966A
- Authority
- CN
- China
- Prior art keywords
- source
- memory array
- pair
- received
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/34—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being at least partially in a trench in the substrate
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/405—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with three charge-transfer gates, e.g. MOS transistors, per cell
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
- H10B12/053—Making the transistor the transistor being at least partially in a trench in the substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/488—Word lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/025—Manufacture or treatment forming recessed gates, e.g. by using local oxidation
- H10D64/027—Manufacture or treatment forming recessed gates, e.g. by using local oxidation by etching at gate locations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
本发明揭示一种存储器阵列,其包含形成于半导体衬底(22)上的多个存储器单元(20)。所述存储器单元中的个别单元包含第一(24)及第二(26)场效应晶体管,其分别包括栅极(28/30)、沟道区及一对源极/漏极区。所述第一及第二场效应晶体管的栅极形成于所述衬底中的开口中且硬连线在一起。传导数据线形成于所述衬底中的开口中且硬连线到所述源极/漏极区中的两者。电荷存储装置硬连线到不同于源极/漏极区中的所述两者的至少一者。
Description
技术领域
本发明涉及存储器阵列及制作存储器阵列的方法。
背景技术
存储器是一种类型的集成电路,且在计算机系统中用于存储数据。此通常在一个或一个以上个别存储器单元阵列中制作。所述存储器单元可以是易失性、半易失性或非易性存储器单元。非易失性存储器单元可存储数据达延长的时间周期,且在许多情况下包含计算机关闭时。非易失性存储器发生耗散,且因此需要被更新/重新写入,且在许多情况下包含每秒钟进行多次。
一种实例性易失性半导体存储器是动态随机存取存储器(DRAM),其具有图1中所示的例示性现有技术DRAM单元。图1描绘个别/单个DRAM单元10,其包括场效应存取晶体管12及存储电容器14。场效应晶体管12包含一对源极/漏极区15、16及栅极17。源极/漏极区16被描绘为与存储电容器14连接,而源极/漏极区15与位线18电连接。栅极17通常呈细长字线的形式,以形成数个场效应晶体管的栅极,所述栅极形成一“行”。位线18通常与形成一“列”的场效应晶体管的多个源极/漏极区15连接,所述列通常大体上正交于栅极/字线行。在许多情况下,直接相邻的场效应晶体管对可共享与位线电连接的共用源极/漏极区15。
还建议了利用电容器的双晶体管DRAM单元,例如美国专利第6,818,937号中所揭示的单元。
虽然本发明的动机是解决上文所识别的问题,但其决不受此限制。本发明仅受未对本说明书做解释性或其它限定性参考的文字表达的所附权利要求书及根据等效原则限制。
发明内容
附图说明
上文已参照下文附图描述了本发明优选实施例。
图1是现有技术DRAM单元的示意图。
图2是衬底片断的示意性透视剖面图及包括根据本发明各方面的存储器单元的局部示意图。
图3是根据本发明一方面的单个/个别存储器单元的示意图。
图4是包括例如图2中所描绘的存储器单元的衬底片断的展开示意性俯视平面图。
图5是沿图4中的线5-5截取的示意性截面图。
图6是沿图4中的线6-6截取的示意性截面图。
图7是根据本发明各方面的衬底片断的又一展开示意性俯视平面图。
具体实施方式
本发明各方面涵盖存储器阵列及制作存储器阵列的方法。存储器阵列构造可通过任何方法来制作,且不必一定受本文中所揭示制作存储器阵列的方法所限制。同样,制作存储器阵列的方法不必一定受本文中所揭示的存储器阵列构造所限制。
最初参照图2描述存储器阵列构造的例示性方面。在各种实施方案中,根据本发明制作的存储器阵列包括形成在半导体衬底上的多个存储器单元。在本文件的上下文中,术语“半导体衬底”或“半传导衬底”被定义为意指包括半传导材料的任何构造,所述半传导材料包含但不限于例如半传导晶片(单独或在其上包括其它材料的组合件中)及半传导材料层(单独或在包括其它材料的组合件中)的体半传导材料。术语“衬底”是指任何支撑结构,其中包含但不限于上文所描述的半传导衬底。例示性优选半导体衬底包含体半导体衬底,例如实例性体单晶硅。当然,本发明各方面还可用于绝缘体上半导体衬底及可在其内或其上制作可操作存储器阵列的任何其它衬底(不论是现有的还是待研发的)中。
所述存储器阵列将包括多个存储器单元,其中根据本发明各种实施方案的例示性个别存储器单元统一由图2中的参考编号20来指示。并非存储器阵列中的所有存储器单元都一定具有相同构造,但可包含且通常包含多个大致相同构造的个别存储器单元。无论如何且仅以实例的方式,图2描绘包括半传导材料23的半导体衬底22。半传导材料23可包括体半导体材料,例如已经以传导性增强杂质全面地或相对于较小隔离区及/或阱而合适地本底掺杂的体单晶硅。当然也预期其它半导体材料及衬底。仅以实例的方式,半传导材料23的例示性本底掺杂是适当剂量/浓度的p型掺杂,以便可在栅极激活时形成n型场效应晶体管的沟道区。
个别存储器单元20包含第一场效应晶体管24及第二场效应晶体管26。每一晶体管包括栅极、沟道区及一对源极/漏极区。例如,第一场效应晶体管24被描绘为包括栅极28且第二场效应晶体管26被描绘为包括栅极30。在所描绘的且为一个例示性优选实施例中,栅极28及30分别被接纳在形成于半导体衬底22的半传导材料23内开口29及31内。在一个实施方案中,开口29及31呈细长沟槽形式,且接纳在其内的半传导材料将形成多个存储器单元的字线/栅极。仅以实例的方式,开口29、31的例示性开口宽度及所描绘的相邻开口之间的间距优选地小于或等于500埃。来自半传导材料23的最外表面的所描绘沟槽开口29及31的例示性深度为从100埃到500埃。栅极28及30的例示性优选半导体材料是以传导性方式掺杂的半传导材料及/或金属。在此文件的上下文中,“金属”界定元素金属、元素金属的合金或混合物或传导金属化合物中的任一者。仅以实例的方式,栅极28及30的一种优选传导材料为氮化钛。
栅极电介质32被描绘为衬里开口29及31。任何合适的现有或待研发的电介质都是可用的,其中二氧化硅就是一个实例,且具有从30埃到80埃的例示性优选厚度范围。
第一场效应晶体管24包括一对源极/漏极区34及36,且第二场效应晶体管26包括一对源极/漏极区38及40。此可通过离子植入、扩散掺杂等及任何其它工艺(不论是现有的还是待研发的)中的任一者而形成。此类源极/漏极区36、36、38及40的例示性优选厚度小于或等于距离材料23外表面500埃。在所描绘的例示性优选实施例中,源极/漏极区对中的一者横向接纳于栅极28与30中间,且由第一及第二晶体管24及26共享。在所描绘的例示性实施例中,第一场效应晶体管24的源极/漏极区36及第二场效应晶体管26的源极/漏极区40组成同一源极/漏极区,且所述源极/漏极区由此第一及第二场效应晶体管共享。在一个实施方案中,且如图所示,对34/36的其它源极/漏极区34被横向地接纳在栅极28的外侧,且对38/40的其它源极/漏极区38被横向地接纳在栅极30的外侧。在所描绘的例示性优选实施例中,共享源极/漏极区36/40既被横向地接纳在栅极28与30中间,又被竖向地接纳在所述栅极外侧。进一步在所描绘的优选实施例中,其它源极/漏极区34及38中的每一者被竖向地接纳在栅极28及30外侧,且其中所描绘的源极/漏极区形成于体半传导材料23的一个优选实施方案中。然而,当然也预期其它构造,其中包含(仅以实例的方式)升高的源极/漏极。
第一场效应晶体管24包括沟道区42且第二场效应晶体管26包括沟道区44。组合地,且作为一个优选实施例,此在所描绘的截面中形成大体W形状。每一沟道区42、44包括至少一个衬底截面中的可切换电流路径46,所述电流路径在共享源极/漏极区36/40与相应的其它源极/漏极区34或38之间延伸。优选地,如图所示,每一电流路径46包括相互连接的第一与第二大致垂直段48及50。在所描绘的例示性实施例中,第一及第二大致垂直段48及50可分别被视为包括竖向内端部52,及接纳在第一大致垂直段48与第二大致垂直段50之间最接近竖向内端部52的互连段56。在所描绘的例示性实施方案中,互连段56相对于所描绘的一般衬底定向大致水平地定向。
图2示意性地描绘与源极/漏极区对34/36及源极/漏极区对38/40的其它源极/漏极区34、38中的每一者电连接的传导数据线60。在一个例示性优选实施例中,传导数据线60被竖向地接纳在栅极28及30的外侧。图2还示意性地描绘与共享源极/漏极区36/40电连接的电荷存储装置62。在所描绘的例示性优选实施例中,电荷存储装置62包括电容器。
图2示意性地描绘与其相应的源极/漏极区电连接的传导数据线60及电荷存储装置62,且此可以任何方式或在任何实施方案中发生。在一个优选方面中,电荷存储装置62被竖向地接纳在栅极28及30的外侧,且在一个优选方面中,传导数据线60被竖向地接纳在栅极28及30的外侧。进一步在一个优选及例示性方面中,电荷存储装置62被竖向地接纳在传导数据线60的外侧,例如在一个将在接续论述中加以例示的优选实施方案中。进一步在一个优选实施例中,个别存储器单元20包括DRAM单元,其中传导数据线60包括位线。
在一个优选实施方案中,传导性材料分别使第一及第二晶体管24及26的栅极28与30电互连。例如,图2示意性地描绘电连接传导性栅极28与30的传导性材料区或段64。在一个例示性实施方案中,与栅极28及30互连的传导性材料64被接纳在已形成于半导体衬底22内的沟槽内,且更优选地被接纳在半导体衬底22的半传导材料23内。为清晰起见,材料23及(很有可能)外围绝缘材料32没有在图2中所描绘的示意性透视剖面图中显示为最接近传导材料64。
本发明的一个方面包含存储器阵列,所述存储器阵列包括形成于半导体衬底上的多个存储器单元。所述存储器单元中的个别存储器单元包括第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区。第一及第二场效应晶体管的栅极硬连线在一起。传导数据线硬连线到所述源极/漏极区中的两者,且电荷存储装置硬连线到不同于源极/漏极区中的所述两者的至少一者。例如,且仅以实例的方式,图2示意性地描绘这一存储器阵列的个别存储器单元的例示性优选构造,且图3示意性地描绘这一例示性个别存储器单元。
在此方面的一个优选实施方案中,所述源极/漏极区中的一者被横向地接纳在所述栅极之间。在一个优选实施方案中,所述源极/漏极区中的一者由所述第一及第二场效应晶体管共享,且在一个优选方面中,电荷存储装置连接到所述一个共享源极/漏极区。在此方面的一个优选实施方案中,所述栅极由接纳在至少一个沟槽中的传导材料硬连线在一起,所述沟槽形成在半导体衬底的半传导材料内且在所述栅极之间延伸。然而,还预期电互连栅极的其它方面,例如通过单独的互连线或层,或通过任何其它方式(不论是现有的还是待研发的)且针对本发明揭示内容的任何方面电互连。在一个优选实施方案中,每一沟道区包括在至少一个截面中的电流路径,所述电流路径在包括互连的第一与第二大致垂直段的源极/漏极区之间延伸。还预期首先描述的图2实施例的任何其它例示性属性。
仅以实例的方式,图4-6针对图2的构造描绘并入传导数据线及电荷存储装置结构的例示性额外构造。与图2相同的编号被用在适当处,其中额外结构用额外编号来指示。绝缘盖70被接纳在传导栅极28、30上方。一种例示性优选材料是氮化硅。已在半传导材料23外侧竖向形成层间电介质72。一种例示性材料是二氧化硅,其可以是经掺杂的或未经掺杂的。已穿过所述材料形成传导数据线触点开口74直到源极/漏极区34及38。已沉积及图案化传导材料75以形成传导数据线60。仅以实例的方式,此可通过类镶嵌工艺或通过沉积及减成图案化及蚀刻工艺而形成。一个例示性优选方法包含沉积一种或一种以上传导材料75,随后对其进行图案化及减成蚀刻。可在图案化材料75之前或之后在其上方沉积绝缘材料76,且沉积并随后各向异性蚀刻相同或不同绝缘材料76以形成绝缘传导数据线侧壁间隔层(未显示)。蚀刻以形成数据线60可如图5截面中所描绘有效地使材料75凹陷到触点开口74内,且其中一些绝缘间隔层形成材料76随后在其中沉积在图5截面中的材料75上方。
已沉积另一层间介电层78(图5)。例示性优选材料包含经掺杂或未经掺杂的二氧化硅。已穿过层间介电层78及72蚀刻触点开口80直到共享源极/漏极区36/40。传导性填塞材料81接纳在其中。电荷存储装置62被描绘为包括电容器,所述电容器具有与接纳在触点开口80内的传导插头81电连接的存储节点电极82。电容器电介质84接纳在存储节点电极82外侧及上方,且其上方已形成外部传导单元板电极86。当然,预期任何例示性或待研发材料来用于电容器电介质84及传导性电容器电极82及86。
所描绘的图2及图4-6构造是个别存储器单元及根据本发明各方面的存储器阵列的例示性描绘。所属技术领域的技术人员将容易地了解,此可以众多方式(不论是现有的还是待研发的)中的任一者来制造。仅以实例的方式,参照图7描述制作存储器阵列的方法的例示性发明方面。图7是包括(仅以实例的方式)存储器阵列区域100的半导体衬底的俯视图。交替的有源区域区的线101与沟槽隔离区的线102已形成于合适的半导体衬底内,例如首先描述的实施例的衬底22。已将一系列跑道状沟槽104蚀刻到有源区域区101及沟槽隔离区102中,所述跑道状沟槽大体上正交于有源区域区101与沟槽隔离区102的交替线。仅以实例的方式,此可呈图2的开口29及31的形式以制作个别存储器单元。传导材料形成于跑道状沟槽104内以相对于个别的跑道状沟槽形成一对电连接的字线。例示性优选材料是上文针对栅极28及30描述的材料。因此,且同样在一个例示性优选实施例中,将形成栅极电介质(为清晰起见未在图7中显示)以在提供栅极材料28/30之前为例示性所描绘跑道状沟槽104加衬。
源极/漏极区可横向地在跑道状沟槽104内部且横向地在跑道状沟槽104外部的有源区域区内形成。仅以实例的方式,且参照图2实施例,在图7中,例示性的此横向内部源极/漏极区以36/40来指明,且例示性的此类横向外部源极/漏极区以34及38来指明。
形成传导数据线(为清晰起见未在图7中显示)以与横向地接纳在跑道状沟槽外部的源极/漏极区电连接,例如电连接到例示性的图2及4-6实施例的源极/漏极区34及38。形成电荷存储装置(为清晰起见未在图7中显示)以与横向地接纳在跑道状沟槽104的内部的源极/漏极区分别电连接。例如,且仅以实例的方式,电容器或其它装置可相对于图2及4-6实施例的源极/漏极区36/40而形成。仅以实例的方式显示例示性单独的传导触点110,其被接纳在存储器阵列100外部以用于相对于传导材料(即,针对每一沟槽104的传导材料28及30)进行电连接以用于存取/激活每一字/栅极线对。
本发明一方面涵盖一种制作存储器阵列的方法,所述方法包括在半导体衬底内形成有源区域区与沟槽隔离区的交替线。在图7中且仅以实例的方式描绘例示性的此类交替线。将一系列沟槽对蚀刻到有源区域区及沟槽隔离区中,所述沟槽对大体上正交于有源区域区与沟槽隔离区的交替线。仅以实例的方式,图7中的例示性的所描绘沟槽开口29及31是例示性的此类系列的沟槽对,且与是否形成跑道状沟槽无关。
无论如何,在一个实施方案中,将至少一个互连沟槽蚀刻在与每一对沟槽中的个别沟槽互连的半导体衬底内某处。例如,且仅以实例的方式,例示性的所描绘半圆/拱形沟槽区段112中的每一者是使相应的沟槽对29及31互连的例示性的此互连沟槽。仅可制作此类沟槽112中的一者,或可蚀刻交替形状或配置的沟槽。此外,可同时且/或使用共同遮蔽步骤来蚀刻例示性沟槽对,或针对遮蔽步骤及/或蚀刻单独地蚀刻。
在沟槽对及互连沟槽内形成传导材料以相对于所述沟槽对中的个别沟槽形成一对电连接的字线。此可包括在所述沟槽对及互连沟槽内同时地或在不同时间完全地沉积至少一些传导材料。(图2中的互连材料/区64对应于此互连沟槽及传导材料。)
源极/漏极区形成于有源区域区内每一对沟槽的个别沟槽中间,且横向地位于每一对沟槽的个别沟槽的外部。形成传导数据线以与横向地接纳在每一对沟槽中的个别沟槽外部的源极/漏极区电连接。形成电荷存储装置以与接纳在每一对沟槽中的个别沟槽中间的源极/漏极区分别电连接。仅以实例的方式,参照图2及图4-6的实施例对此进行描绘。
上文描述的例示性的图2、图4-6及图7实施例可通过若干现有或待研发技术中的任一者来制造。进一步仅以实例的方式,可将图2、4-6及7中所描绘的沟槽开口29、31制造为亚平版印刷式。例如,且仅以实例的方式,可在第一硬遮蔽层中将沟槽开口轮廓制作成尽可能小的平版印刷特征大小。此后,可在其上方沉积额外的合适薄度的硬遮蔽材料以为在第一硬遮蔽层中形成的沟槽的侧壁及基底加衬。此可经受各向异性类间隔层蚀刻,借此减小向衬底材料23中蚀刻沟槽开口29及31之前沟槽的开口宽度,且借此形成将为亚平版印刷式的所描绘沟槽。此外,还可通过利用沉积到小于此时存在的最小光刻特征尺寸的横向厚度的经各向异性蚀刻的硬掩模间隔层来以类似方式将沟槽之间的硬遮蔽块制作为亚平版印刷式。
此外,且无论如何,可在形成沟槽开口29、31之前沉积外围电路栅极材料,然后在图案化所述外围栅极材料之前穿过阵列区域内的外围电路栅极材料形成沟槽开口29、31以在外围电路区域中形成场效应晶体管栅极。此外,且仅以实例的方式,可在从所述阵列中移除外围栅极材料之前相对于所述阵列内的外围传导栅极材料沉积及图案化回例示性的所描述门电介质32及门材料28、30。此外,且仅以实例的方式,例示性的所描绘的将传导门材料28、30凹陷到存储器阵列内可与外围栅极材料的蚀刻相当地发生。此外,且仅以实例的方式,形成于传导栅极材料28、30上方的绝缘材料70可与针对外围栅极构造形成的绝缘间隔层的制作相当地形成且与其具有相同材料。当然,预期关于制作本文中所识别及请求的结构中的任一者的任何其它现有的或待研发的处理,且与本文中所请求及描述的存储器阵列的制作方法相结合。
Claims (48)
1、一种存储器阵列,其包括:
多个存储器单元,其形成于半导体衬底上,所述存储器单元中的个别单元包括:
第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区;所述栅极被接纳在形成于所述衬底的半传导材料内的开口内,所述源极/漏极区对中的一者被横向地接纳在所述栅极中间并由所述第一及第二晶体管共享,所述第一及第二晶体管的所述源极/漏极区对中的另一者中的每一者被横向地接纳在其相应栅极的外侧;
传导数据线,其被竖向地接纳在所述栅极的外侧且与所述源极/漏极区对中的另一者中的每一者电连接;及
电荷存储装置,其与所述共享源极/漏极区电连接。
2、如权利要求1所述的存储器阵列,其中所述半传导材料包括体半导体材料。
3、如权利要求2所述的存储器阵列,其中所述体半导体材料包括体单晶硅。
4、如权利要求1所述的存储器阵列,其中所述源极/漏极区对中的所述一者被竖向地接纳在所述栅极的外侧。
5、如权利要求1所述的存储器阵列,其中所述源极/漏极区对的另一者中的每一者被竖向地接纳在所述栅极的外侧。
6、如权利要求1所述的存储器阵列,其中所述源极/漏极区对中的所述一者及所述源极/漏极区对中的另一者中的每一者被竖向地接纳在所述栅极的外侧。
7、如权利要求1所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧。
8、如权利要求1所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧且竖向地接纳在所述传导数据线的外侧。
9、如权利要求1所述的存储器阵列,其中每一沟道区包括在至少一个截面中的电流路径,所述电流路径在所述共享源极/漏极区与包括经互连的第一与第二大致垂直段的相应的另一源极/漏极区之间延伸。
10、如权利要求1所述的存储器阵列,其包括使所述第一与第二晶体管的所述栅极电互连的传导材料。
11、如权利要求10所述的存储器阵列,其中所述传导材料被接纳在形成于所述半导体衬底内的沟槽内。
12、如权利要求10所述的存储器阵列,其中所述传导材料被接纳在形成于所述半导体衬底的所述半传导材料内的沟槽内。
13、如权利要求1所述的存储器阵列,其中,
每一沟道区包括在至少一个截面中的电流路径,所述电路流径在所述共享源极/漏极区与包括经互连的第一与第二大致垂直段的所述相应的另一源极/漏极区之间延伸;且
传导材料使所述第一与第二晶体管的所述栅极电互连。
14、如权利要求1所述的存储器阵列,其中所述存储器阵列包括DRAM单元。
15、一种存储器阵列,其包括:
多个存储器单元,其形成于半导体衬底上,所述存储器单元中的个别单元包括:
第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区;所述源极/漏极区对中的一者被横向地接纳在所述栅极中间并由所述第一及第二晶体管共享,所述第一及第二晶体管的所述源极/漏极区对中的另一者中的每一者被横向地接纳在其相应栅极的外侧,每一沟道区包括在至少一个截面中的电流路径,所述电路流径在所述共享源极/漏极区与包括经互连的第一与第二大致垂直段的相应的另一源极/漏极区之间延伸;传导数据线,其与所述源极/漏极区对中的另一者中的每一者电连接;及
电荷存储装置,其与所述共享源极/漏极区电连接。
16、如权利要求15所述的存储器阵列,其中所述第一及第二大致垂直段包括竖向内端部,在所述一个截面中的所述电流路径包括被接纳在最接近所述竖向内端部的所述第一与第二大致垂直段之间的互连段。
17、如权利要求15所述的存储器阵列,其中在所述一个截面中的所述电流路径包括接纳在所述第一与第二大致垂直段之间的互连的大致水平段。
18、如权利要求15所述的存储器阵列,其中所述传导数据线被竖向地接纳在所述栅极的外侧。
19、如权利要求15所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧。
20、如权利要求15所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧且被竖向地接纳在所述传导数据线的外侧。
21、如权利要求15所述的存储器阵列,其包括使所述第一与第二晶体管的所述栅极电互连的传导材料。
22、如权利要求15所述的存储器阵列,其中所述传导数据线包括位线,且所述存储器单元包括DRAM单元。
23、一种存储器阵列,其包括:
多个存储器单元,其形成于半导体衬底上,所述存储器单元中的个别单元包括:
第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区;所述源极/漏极区对中的一者被横向地接纳在所述栅极中间并由所述第一及第二晶体管共享,所述第一及第二晶体管的所述源极/漏极区对中的另一者中的每一者被横向地接纳在其相应栅极的外侧,传导材料使所述第一与第二晶体管的所述栅极电互连;
传导数据线,其与所述源极/漏极区对中的另一者中的每一者电连接;及
电荷存储装置,其与所述共享源极/漏极区电连接。
24、如权利要求23所述的存储器阵列,其中所述传导材料被接纳在形成于所述半导体衬底内的沟槽内。
25、如权利要求23所述的存储器阵列,其中所述传导材料被接纳在形成于所述半导体衬底的半传导材料内的沟槽内。
26、如权利要求23所述的存储器阵列,其中所述传导数据线被竖向地接纳在所述栅极的外侧。
27、如权利要求23所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧。
28、如权利要求23所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧且被竖向地接纳在所述传导数据线的外侧。
29、如权利要求23所述的存储器阵列,其中所述电荷存储装置包括电容器。
30、一种存储器阵列,其包括:
多个存储器单元,其形成于体半导体衬底上,所述存储器单元中的个别单元包括:
第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区;所述栅极被接纳在形成于所述衬底的体半传导材料内的沟槽内,所述源极/漏极区对中的一者被横向地接纳在体半传导材料内所述栅极中间并由所述第一及第二晶体管共享,所述第一及第二晶体管的所述源极/漏极区对中的另一者中的每一者被接纳在体半传导材料内且被横向地接纳在其相应栅极的外侧,传导材料使所述第一与第二晶体管的所述栅极电互连,每一沟道区包括在至少一个截面中的体半传导材料内的电流路径,所述电路流径在所述共享源极/漏极区与包括经互连的第一与第二大致垂直段的相应的另一源极/漏极区之间延伸;
传导数据线,其被竖向地接纳在所述栅极的外侧且与所述源极/漏极区对中的另一者中的每一者电连接;及
电荷存储装置,其与所述共享源极/漏极区电连接且被竖向地接纳在所述传导数据线的外侧。
31、如权利要求30所述的存储器阵列,其中所述传导材料包括金属。
32、如权利要求31所述的存储器阵列,其中所述金属包括TiN。
33、一种存储器阵列,其包括:
多个存储器单元,其形成于半导体衬底上,所述存储器单元中的个别单元包括:
第一及第二场效应晶体管,其分别包括栅极、沟道区及一对源极/漏极区;所述第一及第二场效应晶体管的所述栅极硬连线在一起;
传导数据线,其硬连线到所述源极/漏极区中的两者;及
电荷存储装置,其硬连线到不同于所述源极/漏极区中的所述两者的至少一者。
34、如权利要求33所述的存储器阵列,其中所述一者被横向地接纳在所述栅极之间。
35、如权利要求33所述的存储器阵列,其中所述源极/漏极区中的一者由所述第一及第二场效应晶体管共享,所述电荷存储装置连接到所述一个共享源极/漏极区。
36、如权利要求33所述的存储器阵列,其中所述栅极由接纳在形成于所述半导体衬底的半传导材料内的至少一个沟槽中且在所述栅极之间延伸的传导材料硬连线在一起。
37、如权利要求33所述的存储器阵列,其中所述栅极由接纳在形成于所述半导体衬底的半传导材料内的至少两个沟槽中且在所述栅极之间延伸的半导体材料硬连线在一起。
38、如权利要求33所述的存储器阵列,其中所述电荷存储装置被竖向地接纳在所述栅极的外侧。
39、如权利要求33所述的存储器阵列,其中所述传导数据线被竖向地接纳在所述栅极的外侧。
40、如权利要求33所述的存储器阵列,其中每一沟道区包括在至少一个截面中的电流路径,所述电流路径在包括经互连的第一与第二大致垂直段的源极/漏极区之间延伸。
41、一种制作存储器阵列的方法,其包括:
在半导体衬底内形成有源区域区与沟槽隔离区的交替线;
将一系列跑道状沟槽蚀刻到所述有源区域区及所述沟槽隔离区中,所述跑道状沟槽大体上正交于有源区域区与沟槽隔离区的所述交替线;
在所述跑道状沟槽内形成传导材料以相对于所述跑道状沟槽中的个别沟槽形成一对电连接的字线;
在所述有源区域区内横向地在所述跑道状沟槽内部且横向地在所述跑道状沟槽的外部形成源极/漏极区;
形成与横向地接纳在所述跑道状沟槽的外部的所述源极/漏极区电连接的传导数据线;及
形成与横向地接纳在所述轨道状沟槽的内部的所述源极/漏极区分别电连接的电荷存储装置。
42、一种制作存储器阵列的方法,其包括:
在半导体衬底内形成有源区域区与沟槽隔离区的交替线;
将一系列沟槽对蚀刻到所述有源区域区及所述沟槽隔离区中,所述沟槽对大体上正交于有源区域区与沟槽隔离区的所述交替线;
将至少一个互连沟槽蚀刻到使每一对所述沟槽中的个别沟槽互连的所述半导体衬底中;
在所述沟槽对及所述互连沟槽内形成传导材料以相对于所述对中的个别沟槽形成一对电连接的字线;
在所述有源区域区内在每一对的所述沟槽中的个别沟槽中间且横向地在每一对所述沟槽中的个别沟槽的外部形成源极/漏极区;
形成与横向地接纳在每一对的所述沟槽中的个别沟槽的外部的所述源极/漏极区电连接的传导数据线;及形成与接纳在每一对的所述沟槽中的个别沟槽中间的所述源极/漏极区分别电连接的电荷存储装置。
43、如权利要求42所述的方法,其中蚀刻所述系列的沟槽对及蚀刻所述互连沟槽包括共同的遮蔽步骤。
44、如权利要求42所述的方法,其中蚀刻所述系列的沟槽对及蚀刻所述互连沟槽包括共同的蚀刻步骤。
45、如权利要求42所述的方法,其中形成所述传导材料包括在所述沟槽对内且同时在所述互连沟槽内沉积至少一些传导材料。
46、如权利要求42所述的方法,其包括为每一对仅蚀刻一个互连沟槽。
47、如权利要求42所述的方法,其包括为每一对仅蚀刻两个互连沟槽。
48、如权利要求42所述的方法,其包括为每一对蚀刻多个互连沟槽。
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/507,696 US7772632B2 (en) | 2006-08-21 | 2006-08-21 | Memory arrays and methods of fabricating memory arrays |
| US11/507,696 | 2006-08-21 | ||
| PCT/US2007/016573 WO2008024171A1 (en) | 2006-08-21 | 2007-07-24 | Dram transistor with recessed gates and methods of fabricating the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN101506966A true CN101506966A (zh) | 2009-08-12 |
| CN101506966B CN101506966B (zh) | 2010-09-01 |
Family
ID=38835017
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN2007800307677A Active CN101506966B (zh) | 2006-08-21 | 2007-07-24 | 具有凹陷式栅极的动态随机存取存储器晶体管及其制作方法 |
Country Status (8)
| Country | Link |
|---|---|
| US (2) | US7772632B2 (zh) |
| EP (1) | EP2054928A1 (zh) |
| JP (1) | JP5445944B2 (zh) |
| KR (1) | KR101074594B1 (zh) |
| CN (1) | CN101506966B (zh) |
| SG (1) | SG174730A1 (zh) |
| TW (1) | TWI362743B (zh) |
| WO (1) | WO2008024171A1 (zh) |
Cited By (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102136477A (zh) * | 2010-01-27 | 2011-07-27 | 台湾积体电路制造股份有限公司 | 集成电路及其制造方法 |
| WO2014083924A1 (ja) * | 2012-11-28 | 2014-06-05 | ピーエスフォー ルクスコ エスエイアールエル | 半導体装置およびその製造方法 |
| CN108735742A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器制造方法 |
| CN108735773A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种超高密度随机存储器架构 |
| CN108735772A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种共享型的高密度随机存储器架构 |
| CN108735894A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器架构 |
| CN108735738A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种特殊栅极的随机存储器架构 |
| CN110192278A (zh) * | 2017-01-09 | 2019-08-30 | 美光科技公司 | 形成电容器阵列的方法、形成个别包括电容器及晶体管的存储器单元的阵列的方法、电容器阵列以及个别包括电容器及晶体管的存储器单元的阵列 |
| CN110494979A (zh) * | 2019-06-27 | 2019-11-22 | 长江存储科技有限责任公司 | 新型3d nand存储器件及形成其的方法 |
| CN111352895A (zh) * | 2018-12-21 | 2020-06-30 | 意法半导体有限公司 | 电子芯片存储器 |
| CN111653566A (zh) * | 2019-03-04 | 2020-09-11 | 美光科技公司 | 栅极贵金属纳米粒子 |
| CN112335047A (zh) * | 2018-08-24 | 2021-02-05 | 美光科技公司 | 凹入存取装置阵列以及个别地包括电容器和晶体管的存储器单元阵列 |
Families Citing this family (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7547945B2 (en) * | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
| US7384849B2 (en) * | 2005-03-25 | 2008-06-10 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
| US7282401B2 (en) | 2005-07-08 | 2007-10-16 | Micron Technology, Inc. | Method and apparatus for a self-aligned recessed access device (RAD) transistor gate |
| US7867851B2 (en) | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
| JP2007194333A (ja) * | 2006-01-18 | 2007-08-02 | Elpida Memory Inc | 半導体装置の製造方法 |
| US7700441B2 (en) * | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
| US7602001B2 (en) | 2006-07-17 | 2009-10-13 | Micron Technology, Inc. | Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells |
| US7772632B2 (en) * | 2006-08-21 | 2010-08-10 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
| US7589995B2 (en) * | 2006-09-07 | 2009-09-15 | Micron Technology, Inc. | One-transistor memory cell with bias gate |
| US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
| US7969774B2 (en) * | 2009-03-10 | 2011-06-28 | Micron Technology, Inc. | Electronic devices formed of two or more substrates bonded together, electronic systems comprising electronic devices and methods of making electronic devices |
| JP2010245196A (ja) * | 2009-04-02 | 2010-10-28 | Elpida Memory Inc | 半導体装置およびその製造方法 |
| JP2012084738A (ja) | 2010-10-13 | 2012-04-26 | Elpida Memory Inc | 半導体装置及びその製造方法、並びにデータ処理システム |
| WO2014084006A1 (ja) * | 2012-11-27 | 2014-06-05 | ピーエスフォー ルクスコ エスエイアールエル | 半導体装置 |
| US9048410B2 (en) | 2013-05-31 | 2015-06-02 | Micron Technology, Inc. | Memory devices comprising magnetic tracks individually comprising a plurality of magnetic domains having domain walls and methods of forming a memory device comprising magnetic tracks individually comprising a plurality of magnetic domains having domain walls |
| US9786551B2 (en) * | 2014-04-29 | 2017-10-10 | Stmicroelectronics, Inc. | Trench structure for high performance interconnection lines of different resistivity and method of making same |
| TWI566334B (zh) * | 2015-03-26 | 2017-01-11 | 華邦電子股份有限公司 | 動態隨機存取記憶裝置之製造方法 |
| US10115438B2 (en) | 2016-08-31 | 2018-10-30 | Micron Technology, Inc. | Sense amplifier constructions |
| CN109155312B (zh) | 2016-08-31 | 2023-05-02 | 美光科技公司 | 存储器单元及存储器阵列 |
| US10355002B2 (en) | 2016-08-31 | 2019-07-16 | Micron Technology, Inc. | Memory cells, methods of forming an array of two transistor-one capacitor memory cells, and methods used in fabricating integrated circuitry |
| CN109155310B (zh) | 2016-08-31 | 2023-03-31 | 美光科技公司 | 存储器单元及存储器阵列 |
| EP3507830A4 (en) | 2016-08-31 | 2020-04-01 | Micron Technology, Inc. | MEMORY CELLS AND MEMORY MATRICES |
| EP3507808B1 (en) | 2016-08-31 | 2024-12-11 | Micron Technology, Inc. | Memory arrays |
| CN109219883B (zh) | 2016-08-31 | 2023-03-21 | 美光科技公司 | 存储器胞元和存储器阵列 |
| US10014305B2 (en) | 2016-11-01 | 2018-07-03 | Micron Technology, Inc. | Methods of forming an array comprising pairs of vertically opposed capacitors and arrays comprising pairs of vertically opposed capacitors |
| US9761580B1 (en) | 2016-11-01 | 2017-09-12 | Micron Technology, Inc. | Methods of forming an array comprising pairs of vertically opposed capacitors and arrays comprising pairs of vertically opposed capacitors |
| US9837420B1 (en) | 2017-01-10 | 2017-12-05 | Micron Technology, Inc. | Arrays of memory cells individually comprising a capacitor and an elevationally-extending transistor, methods of forming a tier of an array of memory cells, and methods of forming an array of memory cells individually comprising a capacitor and an elevationally-extending transistor |
| US9935114B1 (en) | 2017-01-10 | 2018-04-03 | Micron Technology, Inc. | Methods of forming an array comprising pairs of vertically opposed capacitors and arrays comprising pairs of vertically opposed capacitors |
| CN110192280A (zh) | 2017-01-12 | 2019-08-30 | 美光科技公司 | 存储器单元、双晶体管单电容器存储器单元阵列、形成双晶体管单电容器存储器单元阵列的方法及用于制造集成电路的方法 |
| US9842839B1 (en) | 2017-01-12 | 2017-12-12 | Micron Technology, Inc. | Memory cell, an array of memory cells individually comprising a capacitor and a transistor with the array comprising rows of access lines and columns of digit lines, a 2T-1C memory cell, and methods of forming an array of capacitors and access transistors there-above |
| US10396082B2 (en) * | 2017-07-05 | 2019-08-27 | Micron Technology, Inc. | Memory cells having a controlled-conductivity region |
| WO2019045882A1 (en) * | 2017-08-29 | 2019-03-07 | Micron Technology, Inc. | MEMORY CIRCUITS |
| US10388658B1 (en) | 2018-04-27 | 2019-08-20 | Micron Technology, Inc. | Transistors, arrays of transistors, arrays of memory cells individually comprising a capacitor and an elevationally-extending transistor, and methods of forming an array of transistors |
| US10833087B2 (en) | 2018-08-21 | 2020-11-10 | Micron Technology, Inc. | Semiconductor devices including transistors comprising a charge trapping material, and related systems and methods |
| KR20230124296A (ko) | 2022-02-18 | 2023-08-25 | 삼성전자주식회사 | 트랜지스터 구조물 및 이를 포함하는 반도체 장치 |
| TW202401756A (zh) * | 2022-03-23 | 2024-01-01 | 美商應用材料股份有限公司 | 用於小間距填充的支撐層 |
Family Cites Families (294)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5681974A (en) * | 1979-12-07 | 1981-07-04 | Toshiba Corp | Manufacture of mos type semiconductor device |
| KR920010461B1 (ko) * | 1983-09-28 | 1992-11-28 | 가부시끼가이샤 히다찌세이사꾸쇼 | 반도체 메모리와 그 제조 방법 |
| GB2190789B (en) | 1986-04-17 | 1990-05-09 | Plessey Co Plc | System for optically coupling components of integrated circuits |
| US4722910A (en) | 1986-05-27 | 1988-02-02 | Analog Devices, Inc. | Partially self-aligned metal contact process |
| US4835741A (en) * | 1986-06-02 | 1989-05-30 | Texas Instruments Incorporated | Frasable electrically programmable read only memory cell using a three dimensional trench floating gate |
| US5160491A (en) | 1986-10-21 | 1992-11-03 | Texas Instruments Incorporated | Method of making a vertical MOS transistor |
| JPS63183691A (ja) * | 1987-01-26 | 1988-07-29 | Mitsubishi Electric Corp | 半導体記憶装置 |
| FR2625044B1 (fr) | 1987-12-18 | 1990-08-31 | Commissariat Energie Atomique | Transistor mos a extremite d'interface dielectrique de grille/substrat relevee et procede de fabrication de ce transistor |
| US4979004A (en) | 1988-01-29 | 1990-12-18 | Texas Instruments Incorporated | Floating gate memory cell and device |
| DE3902701A1 (de) * | 1988-01-30 | 1989-08-10 | Toshiba Kawasaki Kk | Verfahren zur herstellung einer halbleiteranordnung |
| US5014110A (en) | 1988-06-03 | 1991-05-07 | Mitsubishi Denki Kabushiki Kaisha | Wiring structures for semiconductor memory device |
| US5108938A (en) * | 1989-03-21 | 1992-04-28 | Grumman Aerospace Corporation | Method of making a trench gate complimentary metal oxide semiconductor transistor |
| US5021355A (en) * | 1989-05-22 | 1991-06-04 | International Business Machines Corporation | Method of fabricating cross-point lightly-doped drain-source trench transistor |
| US5107459A (en) * | 1990-04-20 | 1992-04-21 | International Business Machines Corporation | Stacked bit-line architecture for high density cross-point memory cell array |
| JPH0834302B2 (ja) | 1990-04-21 | 1996-03-29 | 株式会社東芝 | 半導体記憶装置 |
| JPH0414253A (ja) * | 1990-05-02 | 1992-01-20 | Sony Corp | ダイナミックram及びその製造方法 |
| US5013680A (en) * | 1990-07-18 | 1991-05-07 | Micron Technology, Inc. | Process for fabricating a DRAM array having feature widths that transcend the resolution limit of available photolithography |
| US5244824A (en) | 1990-09-05 | 1993-09-14 | Motorola, Inc. | Trench capacitor and transistor structure and method for making the same |
| US5047117A (en) | 1990-09-26 | 1991-09-10 | Micron Technology, Inc. | Method of forming a narrow self-aligned, annular opening in a masking layer |
| US5289030A (en) | 1991-03-06 | 1994-02-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device with oxide layer |
| US5122848A (en) * | 1991-04-08 | 1992-06-16 | Micron Technology, Inc. | Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance |
| KR940006679B1 (ko) | 1991-09-26 | 1994-07-25 | 현대전자산업 주식회사 | 수직형 트랜지스터를 갖는 dram셀 및 그 제조방법 |
| US5467305A (en) | 1992-03-12 | 1995-11-14 | International Business Machines Corporation | Three-dimensional direct-write EEPROM arrays and fabrication methods |
| US5573837A (en) | 1992-04-22 | 1996-11-12 | Micron Technology, Inc. | Masking layer having narrow isolated spacings and the method for forming said masking layer and the method for forming narrow isolated trenches defined by said masking layer |
| US5254218A (en) | 1992-04-22 | 1993-10-19 | Micron Technology, Inc. | Masking layer having narrow isolated spacings and the method for forming said masking layer and the method for forming narrow isolated trenches defined by said masking layer |
| JP2748072B2 (ja) * | 1992-07-03 | 1998-05-06 | 三菱電機株式会社 | 半導体装置およびその製造方法 |
| US5281548A (en) * | 1992-07-28 | 1994-01-25 | Micron Technology, Inc. | Plug-based floating gate memory |
| JP2889061B2 (ja) * | 1992-09-25 | 1999-05-10 | ローム株式会社 | 半導体記憶装置およびその製法 |
| JP3311070B2 (ja) * | 1993-03-15 | 2002-08-05 | 株式会社東芝 | 半導体装置 |
| US5358879A (en) | 1993-04-30 | 1994-10-25 | Loral Federal Systems Company | Method of making gate overlapped lightly doped drain for buried channel devices |
| WO1994027325A1 (en) | 1993-05-07 | 1994-11-24 | Vlsi Technology, Inc. | Integrated circuit structure and method |
| JPH07106435A (ja) * | 1993-10-08 | 1995-04-21 | Hitachi Ltd | 半導体記憶装置及びその製造方法 |
| KR0141218B1 (ko) * | 1993-11-24 | 1998-07-15 | 윤종용 | 고집적 반도체장치의 제조방법 |
| US5514604A (en) * | 1993-12-08 | 1996-05-07 | General Electric Company | Vertical channel silicon carbide metal-oxide-semiconductor field effect transistor with self-aligned gate for microwave and power applications, and method of making |
| US5532089A (en) | 1993-12-23 | 1996-07-02 | International Business Machines Corporation | Simplified fabrication methods for rim phase-shift masks |
| KR100362751B1 (ko) * | 1994-01-19 | 2003-02-11 | 소니 가부시끼 가이샤 | 반도체소자의콘택트홀및그형성방법 |
| US5964750A (en) | 1994-03-15 | 1999-10-12 | Medolas Gesellschaft Fuer Medizintechnik Gmbh | Laser catheter for bypass surgery |
| JP2658870B2 (ja) | 1994-04-22 | 1997-09-30 | 日本電気株式会社 | 半導体記憶装置およびその製造方法 |
| US5413949A (en) * | 1994-04-26 | 1995-05-09 | United Microelectronics Corporation | Method of making self-aligned MOSFET |
| US5446299A (en) | 1994-04-29 | 1995-08-29 | International Business Machines Corporation | Semiconductor random access memory cell on silicon-on-insulator with dual control gates |
| US5841611A (en) | 1994-05-02 | 1998-11-24 | Matsushita Electric Industrial Co., Ltd. | Magnetoresistance effect device and magnetoresistance effect type head, memory device, and amplifying device using the same |
| KR0151195B1 (ko) | 1994-09-13 | 1998-10-01 | 문정환 | 박막 트랜지스터의 구조 및 제조방법 |
| US5753947A (en) | 1995-01-20 | 1998-05-19 | Micron Technology, Inc. | Very high-density DRAM cell structure and method for fabricating it |
| US5574621A (en) | 1995-03-27 | 1996-11-12 | Motorola, Inc. | Integrated circuit capacitor having a conductive trench |
| US5567634A (en) | 1995-05-01 | 1996-10-22 | National Semiconductor Corporation | Method of fabricating self-aligned contact trench DMOS transistors |
| DE19519160C1 (de) | 1995-05-24 | 1996-09-12 | Siemens Ag | DRAM-Zellenanordnung und Verfahren zu deren Herstellung |
| DE19524092C2 (de) * | 1995-07-01 | 1997-08-07 | Hewlett Packard Gmbh | Verfahren und Vorrichtung zum Komprimieren und Anzeigen digitaler Daten, insbesondere der Herzfrequenz von Kardiotokographen |
| JPH0982918A (ja) | 1995-09-19 | 1997-03-28 | Toshiba Corp | 半導体記憶装置およびその製造方法 |
| KR0179175B1 (ko) | 1995-10-05 | 1999-03-20 | 문정환 | 반도체 메모리 장치 및 제조방법 |
| US5854501A (en) * | 1995-11-20 | 1998-12-29 | Micron Technology, Inc. | Floating gate semiconductor device having a portion formed with a recess |
| US6420786B1 (en) | 1996-02-02 | 2002-07-16 | Micron Technology, Inc. | Conductive spacer in a via |
| JP2751909B2 (ja) | 1996-02-26 | 1998-05-18 | 日本電気株式会社 | 半導体装置の製造方法 |
| JP3219677B2 (ja) | 1996-03-28 | 2001-10-15 | 三洋電機株式会社 | ロッド選別システム |
| EP0902954A1 (de) | 1996-05-21 | 1999-03-24 | Siemens Aktiengesellschaft | Dünnfilm mehrschichtkondensator |
| DE19620625C1 (de) | 1996-05-22 | 1997-10-23 | Siemens Ag | DRAM-Zellenanordnung und Verfahren zu deren Herstellung |
| JPH1022476A (ja) | 1996-07-02 | 1998-01-23 | Sony Corp | 容量素子 |
| US5792687A (en) | 1996-08-01 | 1998-08-11 | Vanguard International Semiconductor Corporation | Method for fabricating high density integrated circuits using oxide and polysilicon spacers |
| TW304290B (en) * | 1996-08-16 | 1997-05-01 | United Microelectronics Corp | The manufacturing method for semiconductor memory device with capacitor |
| TW308727B (en) | 1996-08-16 | 1997-06-21 | United Microelectronics Corp | Semiconductor memory device with capacitor (4) |
| US5739066A (en) * | 1996-09-17 | 1998-04-14 | Micron Technology, Inc. | Semiconductor processing methods of forming a conductive gate and line |
| US5714786A (en) | 1996-10-31 | 1998-02-03 | Micron Technology, Inc. | Transistors having controlled conductive spacers, uses of such transistors and methods of making such transistors |
| US5998256A (en) | 1996-11-01 | 1999-12-07 | Micron Technology, Inc. | Semiconductor processing methods of forming devices on a substrate, forming device arrays on a substrate, forming conductive lines on a substrate, and forming capacitor arrays on a substrate, and integrated circuitry |
| JP4056588B2 (ja) | 1996-11-06 | 2008-03-05 | 富士通株式会社 | 半導体装置及びその製造方法 |
| US5714412A (en) * | 1996-12-02 | 1998-02-03 | Taiwan Semiconductor Manufacturing Company, Ltd | Multi-level, split-gate, flash memory cell and method of manufacture thereof |
| EP0849796A3 (en) | 1996-12-17 | 1999-09-01 | Texas Instruments Incorporated | Improvements in or relating to integrated circuits |
| JP4053647B2 (ja) * | 1997-02-27 | 2008-02-27 | 株式会社東芝 | 半導体記憶装置及びその製造方法 |
| US5792690A (en) | 1997-05-15 | 1998-08-11 | Vanguard International Semiconductor Corporation | Method of fabricating a DRAM cell with an area equal to four times the used minimum feature |
| US6337497B1 (en) * | 1997-05-16 | 2002-01-08 | International Business Machines Corporation | Common source transistor capacitor stack |
| US6072209A (en) * | 1997-07-08 | 2000-06-06 | Micro Technology, Inc. | Four F2 folded bit line DRAM cell structure having buried bit and word lines |
| US6150687A (en) | 1997-07-08 | 2000-11-21 | Micron Technology, Inc. | Memory cell having a vertical transistor with buried source/drain and dual gates |
| US6191470B1 (en) * | 1997-07-08 | 2001-02-20 | Micron Technology, Inc. | Semiconductor-on-insulator memory cell with buried word and body lines |
| US5909618A (en) * | 1997-07-08 | 1999-06-01 | Micron Technology, Inc. | Method of making memory cell with vertical transistor and buried word and body lines |
| US5869359A (en) * | 1997-08-20 | 1999-02-09 | Prabhakar; Venkatraman | Process for forming silicon on insulator devices having elevated source and drain regions |
| US6380026B2 (en) * | 1997-08-22 | 2002-04-30 | Micron Technology, Inc. | Processing methods of forming integrated circuitry memory devices, methods of forming DRAM arrays, and related semiconductor masks |
| JP3502531B2 (ja) * | 1997-08-28 | 2004-03-02 | 株式会社ルネサステクノロジ | 半導体装置の製造方法 |
| DE19801095B4 (de) | 1998-01-14 | 2007-12-13 | Infineon Technologies Ag | Leistungs-MOSFET |
| US6246083B1 (en) | 1998-02-24 | 2001-06-12 | Micron Technology, Inc. | Vertical gain cell and array for a dynamic random access memory |
| US5963469A (en) | 1998-02-24 | 1999-10-05 | Micron Technology, Inc. | Vertical bipolar read access for low voltage memory cell |
| US6097065A (en) | 1998-03-30 | 2000-08-01 | Micron Technology, Inc. | Circuits and methods for dual-gated transistors |
| US6259142B1 (en) | 1998-04-07 | 2001-07-10 | Advanced Micro Devices, Inc. | Multiple split gate semiconductor device and fabrication method |
| US6696746B1 (en) * | 1998-04-29 | 2004-02-24 | Micron Technology, Inc. | Buried conductors |
| US5972754A (en) | 1998-06-10 | 1999-10-26 | Mosel Vitelic, Inc. | Method for fabricating MOSFET having increased effective gate length |
| US6767789B1 (en) | 1998-06-26 | 2004-07-27 | International Business Machines Corporation | Method for interconnection between transfer devices and storage capacitors in memory cells and device formed thereby |
| US6458925B1 (en) | 1998-08-03 | 2002-10-01 | University Of Maryland, Baltimore | Peptide antagonists of zonulin and methods for use of the same |
| KR100304717B1 (ko) * | 1998-08-18 | 2001-11-15 | 김덕중 | 트렌치형게이트를갖는반도체장치및그제조방법 |
| US6362506B1 (en) * | 1998-08-26 | 2002-03-26 | Texas Instruments Incorporated | Minimization-feasible word line structure for DRAM cell |
| JP3239109B2 (ja) | 1998-08-28 | 2001-12-17 | 株式会社半導体理工学研究センター | 強誘電体不揮発性メモリとその読み出し方法 |
| JP4322330B2 (ja) | 1998-09-04 | 2009-08-26 | エルピーダメモリ株式会社 | 半導体集積回路装置の製造方法 |
| US6225669B1 (en) * | 1998-09-30 | 2001-05-01 | Advanced Micro Devices, Inc. | Non-uniform gate/dielectric field effect transistor |
| DE19845003C1 (de) * | 1998-09-30 | 2000-02-10 | Siemens Ag | Vertikaler Feldeffekttransistor mit innenliegendem ringförmigen Gate und Herstellverfahren |
| US6120952A (en) | 1998-10-01 | 2000-09-19 | Micron Technology, Inc. | Methods of reducing proximity effects in lithographic processes |
| US6114205A (en) | 1998-10-30 | 2000-09-05 | Sony Corporation | Epitaxial channel vertical MOS transistor |
| EP1003219B1 (en) | 1998-11-19 | 2011-12-28 | Qimonda AG | DRAM with stacked capacitor and buried word line |
| US5977579A (en) | 1998-12-03 | 1999-11-02 | Micron Technology, Inc. | Trench dram cell with vertical device and buried word lines |
| JP2000208762A (ja) | 1999-01-13 | 2000-07-28 | Sony Corp | 絶縁ゲ―ト電界効果トランジスタおよびその製造方法 |
| US6383861B1 (en) | 1999-02-18 | 2002-05-07 | Micron Technology, Inc. | Method of fabricating a dual gate dielectric |
| JP3973819B2 (ja) | 1999-03-08 | 2007-09-12 | 株式会社東芝 | 半導体記憶装置およびその製造方法 |
| US6180494B1 (en) * | 1999-03-11 | 2001-01-30 | Micron Technology, Inc. | Integrated circuitry, methods of fabricating integrated circuitry, methods of forming local interconnects, and methods of forming conductive lines |
| KR100282452B1 (ko) | 1999-03-18 | 2001-02-15 | 김영환 | 반도체 소자 및 그의 제조 방법 |
| JP2001024161A (ja) | 1999-04-30 | 2001-01-26 | Sony Corp | 半導体メモリセル |
| US6297106B1 (en) | 1999-05-07 | 2001-10-02 | Chartered Semiconductor Manufacturing Ltd. | Transistors with low overlap capacitance |
| WO2000070622A1 (en) | 1999-05-14 | 2000-11-23 | Hitachi, Ltd. | Storage circuit |
| US6306755B1 (en) | 1999-05-14 | 2001-10-23 | Koninklijke Philips Electronics N.V. (Kpenv) | Method for endpoint detection during dry etch of submicron features in a semiconductor device |
| DE19928781C1 (de) | 1999-06-23 | 2000-07-06 | Siemens Ag | DRAM-Zellenanordnung und Verfahren zu deren Herstellung |
| US6392271B1 (en) | 1999-06-28 | 2002-05-21 | Intel Corporation | Structure and process flow for fabrication of dual gate floating body integrated MOS transistors |
| US6187643B1 (en) * | 1999-06-29 | 2001-02-13 | Varian Semiconductor Equipment Associates, Inc. | Simplified semiconductor device manufacturing using low energy high tilt angle and high energy post-gate ion implantation (PoGI) |
| US6114735A (en) | 1999-07-02 | 2000-09-05 | Micron Technology, Inc. | Field effect transistors and method of forming field effect transistors |
| US6630712B2 (en) | 1999-08-11 | 2003-10-07 | Advanced Micro Devices, Inc. | Transistor with dynamic source/drain extensions |
| US6033963A (en) * | 1999-08-30 | 2000-03-07 | Taiwan Semiconductor Manufacturing Company | Method of forming a metal gate for CMOS devices using a replacement gate process |
| US6461915B1 (en) | 1999-09-01 | 2002-10-08 | Micron Technology, Inc. | Method and structure for an improved floating gate memory cell |
| US6403442B1 (en) | 1999-09-02 | 2002-06-11 | Micron Technology, Inc. | Methods of forming capacitors and resultant capacitor structures |
| DE19943760C1 (de) * | 1999-09-13 | 2001-02-01 | Infineon Technologies Ag | DRAM-Zellenanordnung und Verfahren zu deren Herstellung |
| JP3450758B2 (ja) | 1999-09-29 | 2003-09-29 | 株式会社東芝 | 電界効果トランジスタの製造方法 |
| US6303518B1 (en) | 1999-09-30 | 2001-10-16 | Novellus Systems, Inc. | Methods to improve chemical vapor deposited fluorosilicate glass (FSG) film adhesion to metal barrier or etch stop/diffusion barrier layers |
| US6255165B1 (en) | 1999-10-18 | 2001-07-03 | Advanced Micro Devices, Inc. | Nitride plug to reduce gate edge lifting |
| TW432546B (en) | 1999-11-25 | 2001-05-01 | Taiwan Semiconductor Mfg | Manufacturing method of copper damascene |
| US6383879B1 (en) * | 1999-12-03 | 2002-05-07 | Agere Systems Guardian Corp. | Semiconductor device having a metal gate with a work function compatible with a semiconductor device |
| US6323506B1 (en) | 1999-12-21 | 2001-11-27 | Philips Electronics North America Corporation | Self-aligned silicon carbide LMOSFET |
| JP4860022B2 (ja) | 2000-01-25 | 2012-01-25 | エルピーダメモリ株式会社 | 半導体集積回路装置の製造方法 |
| JP4363736B2 (ja) * | 2000-03-01 | 2009-11-11 | 新電元工業株式会社 | トランジスタ及びその製造方法 |
| US6290572B1 (en) * | 2000-03-23 | 2001-09-18 | Micron Technology, Inc. | Devices and methods for in-situ control of mechanical or chemical-mechanical planarization of microelectronic-device substrate assemblies |
| US6399490B1 (en) | 2000-06-29 | 2002-06-04 | International Business Machines Corporation | Highly conformal titanium nitride deposition process for high aspect ratio structures |
| DE10036725C2 (de) | 2000-07-27 | 2002-11-28 | Infineon Technologies Ag | Verfahren zur Herstellung einer porösen Isolierschicht mit niedriger Dielektrizitätskonstante auf einem Halbleitersubstrat |
| US6547945B2 (en) * | 2000-07-31 | 2003-04-15 | United Technologies Corporation | Method and apparatuses for electrochemically treating an article |
| DE10038728A1 (de) | 2000-07-31 | 2002-02-21 | Infineon Technologies Ag | Halbleiterspeicher-Zellenanordnung und Verfahren zu deren Herstellung |
| AU2001286895A1 (en) | 2000-08-29 | 2002-03-13 | Boise State University | Damascene double gated transistors and related manufacturing methods |
| US6495474B1 (en) | 2000-09-11 | 2002-12-17 | Agere Systems Inc. | Method of fabricating a dielectric layer |
| US6391720B1 (en) | 2000-09-27 | 2002-05-21 | Chartered Semiconductor Manufacturing Ltd. | Process flow for a performance enhanced MOSFET with self-aligned, recessed channel |
| US6340614B1 (en) * | 2000-10-03 | 2002-01-22 | Vanguard International Semiconductor Corporation | Method of forming a DRAM cell |
| JP2002151654A (ja) | 2000-11-10 | 2002-05-24 | Sharp Corp | 誘電体キャパシタ素子及びその製造方法 |
| US6552401B1 (en) * | 2000-11-27 | 2003-04-22 | Micron Technology | Use of gate electrode workfunction to improve DRAM refresh |
| US6348385B1 (en) * | 2000-11-30 | 2002-02-19 | Chartered Semiconductor Manufacturing Ltd. | Method for a short channel CMOS transistor with small overlay capacitance using in-situ doped spacers with a low dielectric constant |
| US6621112B2 (en) | 2000-12-06 | 2003-09-16 | Infineon Technologies Ag | DRAM with vertical transistor and trench capacitor memory cells and methods of fabrication |
| JP4635333B2 (ja) | 2000-12-14 | 2011-02-23 | ソニー株式会社 | 半導体装置の製造方法 |
| US6864536B2 (en) * | 2000-12-20 | 2005-03-08 | Winbond Electronics Corporation | Electrostatic discharge protection circuit |
| JP3696156B2 (ja) * | 2000-12-26 | 2005-09-14 | 株式会社東芝 | 塗布膜の加熱装置、レジスト膜の処理方法 |
| KR100360414B1 (ko) | 2001-01-05 | 2002-11-13 | 삼성전자 주식회사 | 트윈 비트 결함을 방지하는 실린더형 커패시터의 하부전극형성방법 |
| US6300177B1 (en) | 2001-01-25 | 2001-10-09 | Chartered Semiconductor Manufacturing Inc. | Method to form transistors with multiple threshold voltages (VT) using a combination of different work function gate materials |
| JP3944367B2 (ja) * | 2001-02-06 | 2007-07-11 | 松下電器産業株式会社 | 絶縁膜の形成方法及び半導体装置の製造方法 |
| KR100388682B1 (ko) | 2001-03-03 | 2003-06-25 | 삼성전자주식회사 | 반도체 메모리 장치의 스토리지 전극층 및 그 형성방법 |
| DE10111755C1 (de) * | 2001-03-12 | 2002-05-16 | Infineon Technologies Ag | Verfahren zur Herstellung einer Speicherzelle eines Halbleiterspeichers |
| CA2340985A1 (en) | 2001-03-14 | 2002-09-14 | Atmos Corporation | Interleaved wordline architecture |
| US6734510B2 (en) | 2001-03-15 | 2004-05-11 | Micron Technology, Ing. | Technique to mitigate short channel effects with vertical gate transistor with different gate materials |
| JP4895430B2 (ja) | 2001-03-22 | 2012-03-14 | ルネサスエレクトロニクス株式会社 | 半導体装置及び半導体装置の製造方法 |
| JP3671854B2 (ja) | 2001-04-05 | 2005-07-13 | 松下電器産業株式会社 | シリコン系基板の表面処理方法 |
| JP2002314072A (ja) | 2001-04-19 | 2002-10-25 | Nec Corp | 高誘電体薄膜を備えた半導体装置及びその製造方法並びに誘電体膜の成膜装置 |
| EP1253634A3 (en) | 2001-04-26 | 2005-08-31 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US6498062B2 (en) * | 2001-04-27 | 2002-12-24 | Micron Technology, Inc. | DRAM access transistor |
| US6509612B2 (en) | 2001-05-04 | 2003-01-21 | International Business Machines Corporation | High dielectric constant materials as gate dielectrics (insulators) |
| US6624486B2 (en) | 2001-05-23 | 2003-09-23 | International Business Machines Corporation | Method for low topography semiconductor device formation |
| DE10125967C1 (de) | 2001-05-29 | 2002-07-11 | Infineon Technologies Ag | DRAM-Zellanordnung mit vertikalen MOS-Transistoren und Verfahren zu deren Herstellung |
| JP2002353445A (ja) * | 2001-05-30 | 2002-12-06 | Sony Corp | 溝ゲート型電界効果トランジスタの製造方法 |
| US6888198B1 (en) * | 2001-06-04 | 2005-05-03 | Advanced Micro Devices, Inc. | Straddled gate FDSOI device |
| TWI230392B (en) | 2001-06-18 | 2005-04-01 | Innovative Silicon Sa | Semiconductor device |
| JP4246929B2 (ja) | 2001-06-29 | 2009-04-02 | 株式会社東芝 | 半導体記憶装置およびその製造方法 |
| JP2003023150A (ja) | 2001-07-10 | 2003-01-24 | Sony Corp | トレンチゲート型半導体装置及びその作製方法 |
| KR100398955B1 (ko) | 2001-08-02 | 2003-09-19 | 삼성전자주식회사 | 이이피롬 메모리 셀 및 형성 방법 |
| DE10139827A1 (de) | 2001-08-14 | 2003-03-13 | Infineon Technologies Ag | Speicherzelle mit Grabenkondensator und vertikalem Auswahltransistor und einem zwischen diesen geformten ringförmigen Kontaktierungsbereich |
| US6800899B2 (en) * | 2001-08-30 | 2004-10-05 | Micron Technology, Inc. | Vertical transistors, electrical devices containing a vertical transistor, and computer systems containing a vertical transistor |
| KR100431656B1 (ko) | 2001-09-11 | 2004-05-17 | 삼성전자주식회사 | 반도체 장치의 제조 방법 |
| JP2003092367A (ja) | 2001-09-19 | 2003-03-28 | Oki Electric Ind Co Ltd | 半導体素子の製造方法 |
| US6825093B2 (en) | 2001-09-28 | 2004-11-30 | Infineon Technologies Ag | Process window enhancement for deep trench spacer conservation |
| KR100436287B1 (ko) * | 2001-11-17 | 2004-06-16 | 주식회사 하이닉스반도체 | 반도체 소자의 트랜지스터 및 그 제조 방법 |
| US6724028B2 (en) | 2001-12-10 | 2004-04-20 | Hans Gude Gudesen | Matrix-addressable array of integrated transistor/memory structures |
| US6630720B1 (en) | 2001-12-26 | 2003-10-07 | Advanced Micro Devices, Inc. | Asymmetric semiconductor device having dual work function gate and method of fabrication |
| US6563183B1 (en) * | 2001-12-31 | 2003-05-13 | Advanced Micro Devices, Inc. | Gate array with multiple dielectric properties and method for forming same |
| US6858500B2 (en) | 2002-01-16 | 2005-02-22 | Fuji Electric Co., Ltd. | Semiconductor device and its manufacturing method |
| US6656748B2 (en) | 2002-01-31 | 2003-12-02 | Texas Instruments Incorporated | FeRAM capacitor post stack etch clean/repair |
| DE10208249B4 (de) | 2002-02-26 | 2006-09-14 | Infineon Technologies Ag | Halbleiterspeicher mit vertikalem Auswahltransistor |
| US6515325B1 (en) | 2002-03-06 | 2003-02-04 | Micron Technology, Inc. | Nanotube semiconductor devices and methods for making the same |
| US6661042B2 (en) * | 2002-03-11 | 2003-12-09 | Monolithic System Technology, Inc. | One-transistor floating-body DRAM cell in bulk CMOS process with electrically isolated charge storage region |
| US6586808B1 (en) | 2002-06-06 | 2003-07-01 | Advanced Micro Devices, Inc. | Semiconductor device having multi-work function gate electrode and multi-segment gate dielectric |
| AU2003247513A1 (en) | 2002-06-10 | 2003-12-22 | Amberwave Systems Corporation | Growing source and drain elements by selecive epitaxy |
| DE10226583B4 (de) | 2002-06-14 | 2010-07-08 | Qimonda Ag | DRAM-Speicherzelle für schnellen Schreib-/Lesezugriff und Speicherzellenfeld |
| US6756625B2 (en) | 2002-06-21 | 2004-06-29 | Micron Technology, Inc. | Memory cell and method for forming the same |
| US7221596B2 (en) | 2002-07-05 | 2007-05-22 | Impinj, Inc. | pFET nonvolatile memory |
| JP3934507B2 (ja) | 2002-08-08 | 2007-06-20 | 株式会社東芝 | 半導体記憶装置および半導体記憶装置の製造方法 |
| US7071043B2 (en) | 2002-08-15 | 2006-07-04 | Micron Technology, Inc. | Methods of forming a field effect transistor having source/drain material over insulative material |
| US6914289B2 (en) | 2002-08-15 | 2005-07-05 | Intel Corporation | Hourglass ram |
| US20040034587A1 (en) * | 2002-08-19 | 2004-02-19 | Amberson Matthew Gilbert | System and method for calculating intra-period volatility |
| US6838723B2 (en) | 2002-08-29 | 2005-01-04 | Micron Technology, Inc. | Merged MOS-bipolar capacitor memory cell |
| US6818947B2 (en) | 2002-09-19 | 2004-11-16 | Fairchild Semiconductor Corporation | Buried gate-field termination structure |
| US6645869B1 (en) | 2002-09-26 | 2003-11-11 | Vanguard International Semiconductor Corporation | Etching back process to improve topographic planarization of a polysilicon layer |
| US7033891B2 (en) | 2002-10-03 | 2006-04-25 | Fairchild Semiconductor Corporation | Trench gate laterally diffused MOSFET devices and methods for making such devices |
| US6753228B2 (en) * | 2002-10-15 | 2004-06-22 | Semiconductor Components Industries, L.L.C. | Method of forming a low resistance semiconductor device and structure therefor |
| TW588413B (en) | 2002-11-07 | 2004-05-21 | Winbond Electronics Corp | Manufacturing method and device of memory with different depths of isolation trench |
| KR100481867B1 (ko) | 2002-11-11 | 2005-04-11 | 삼성전자주식회사 | 강유전체 커패시터 및 그 제조 방법 |
| US6645818B1 (en) | 2002-11-13 | 2003-11-11 | Chartered Semiconductor Manufacturing Ltd. | Method to fabricate dual-metal gate for N- and P-FETs |
| US7250650B2 (en) | 2002-11-21 | 2007-07-31 | Infineon Technologies Ag | Field-effect transistor structure and associated semiconductor memory cell |
| US7030436B2 (en) * | 2002-12-04 | 2006-04-18 | Micron Technology, Inc. | Embedded DRAM gain memory cell having MOS transistor body provided with a bi-polar transistor charge injecting means |
| TW574746B (en) | 2002-12-19 | 2004-02-01 | Taiwan Semiconductor Mfg | Method for manufacturing MOSFET with recessed channel |
| TWI231042B (en) | 2002-12-27 | 2005-04-11 | Wintek Corp | Method and device to promote the yield rate and uniformity of AMOLED panel |
| KR20040061967A (ko) | 2002-12-31 | 2004-07-07 | 동부전자 주식회사 | 반도체 소자의 제조방법 |
| TW578274B (en) | 2003-01-17 | 2004-03-01 | Nanya Technology Corp | Vertical flash memory cell with tip-shape floating gate and method therefor |
| JP4502173B2 (ja) | 2003-02-03 | 2010-07-14 | ルネサスエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
| JP2004247656A (ja) | 2003-02-17 | 2004-09-02 | Renesas Technology Corp | 半導体装置及びその製造方法 |
| US6956256B2 (en) | 2003-03-04 | 2005-10-18 | Micron Technology Inc. | Vertical gain cell |
| JP2004281736A (ja) | 2003-03-17 | 2004-10-07 | Nec Electronics Corp | 半導体記憶装置 |
| TW578328B (en) | 2003-03-28 | 2004-03-01 | Gemtek Technology Co Ltd | Dual-frequency inverted-F antenna |
| KR100480645B1 (ko) | 2003-04-01 | 2005-03-31 | 삼성전자주식회사 | 역자기 정합 방식을 이용한 트윈―ono 형태의sonos 메모리 소자 제조 방법 |
| FR2853319B1 (fr) * | 2003-04-03 | 2005-05-06 | Rhodia Chimie Sa | Composition reticulable pour electrolyte de batterie |
| US6720232B1 (en) | 2003-04-10 | 2004-04-13 | Taiwan Semiconductor Manufacturing Company | Method of fabricating an embedded DRAM for metal-insulator-metal (MIM) capacitor structure |
| US6967143B2 (en) * | 2003-04-30 | 2005-11-22 | Freescale Semiconductor, Inc. | Semiconductor fabrication process with asymmetrical conductive spacers |
| TW587338B (en) | 2003-05-06 | 2004-05-11 | Mosel Vitelic Inc | Stop structure of trench type DMOS device and its formation method |
| JP2004335031A (ja) * | 2003-05-09 | 2004-11-25 | Toshiba Corp | 半導体記憶装置 |
| JP3913709B2 (ja) * | 2003-05-09 | 2007-05-09 | 株式会社東芝 | 半導体記憶装置 |
| KR100568854B1 (ko) | 2003-06-17 | 2006-04-10 | 삼성전자주식회사 | 반도체 메모리에서의 리세스 채널을 갖는 트랜지스터 형성방법 |
| US7105406B2 (en) | 2003-06-20 | 2006-09-12 | Sandisk Corporation | Self aligned non-volatile memory cell and process for fabrication |
| US6818515B1 (en) | 2003-06-23 | 2004-11-16 | Promos Technologies Inc. | Method for fabricating semiconductor device with loop line pattern structure |
| KR100521381B1 (ko) | 2003-06-25 | 2005-10-12 | 삼성전자주식회사 | 모오스 전계 효과 트랜지스터의 제조 방법 |
| KR100511045B1 (ko) | 2003-07-14 | 2005-08-30 | 삼성전자주식회사 | 리세스된 게이트 전극을 갖는 반도체 소자의 집적방법 |
| US7335934B2 (en) * | 2003-07-22 | 2008-02-26 | Innovative Silicon S.A. | Integrated circuit device, and method of fabricating same |
| US7326619B2 (en) * | 2003-08-20 | 2008-02-05 | Samsung Electronics Co., Ltd. | Method of manufacturing integrated circuit device including recessed channel transistor |
| US6784069B1 (en) | 2003-08-29 | 2004-08-31 | Micron Technology, Inc. | Permeable capacitor electrode |
| US7125781B2 (en) | 2003-09-04 | 2006-10-24 | Micron Technology, Inc. | Methods of forming capacitor devices |
| US7067385B2 (en) | 2003-09-04 | 2006-06-27 | Micron Technology, Inc. | Support for vertically oriented capacitors during the formation of a semiconductor device |
| KR100546378B1 (ko) | 2003-09-09 | 2006-01-26 | 삼성전자주식회사 | 리세스 채널을 가지는 트랜지스터 제조 방법 |
| US6844591B1 (en) * | 2003-09-17 | 2005-01-18 | Micron Technology, Inc. | Method of forming DRAM access transistors |
| JP2005093808A (ja) | 2003-09-18 | 2005-04-07 | Fujio Masuoka | メモリセルユニット、それを備えてなる不揮発性半導体記憶装置及びメモリセルアレイの駆動方法 |
| US7184298B2 (en) * | 2003-09-24 | 2007-02-27 | Innovative Silicon S.A. | Low power programming technique for a floating body memory transistor, memory cell, and memory array |
| US7468311B2 (en) * | 2003-09-30 | 2008-12-23 | Tokyo Electron Limited | Deposition of silicon-containing films from hexachlorodisilane |
| JP2005142203A (ja) | 2003-11-04 | 2005-06-02 | Elpida Memory Inc | 半導体装置およびその製造方法 |
| US20050104156A1 (en) * | 2003-11-13 | 2005-05-19 | Texas Instruments Incorporated | Forming a semiconductor structure in manufacturing a semiconductor device using one or more epitaxial growth processes |
| KR100521383B1 (ko) * | 2003-11-17 | 2005-10-12 | 삼성전자주식회사 | 소자분리막 상에 형성된 소오스/드레인을 갖는 반도체소자 및 그 제조방법 |
| JP2005175090A (ja) | 2003-12-09 | 2005-06-30 | Toshiba Corp | 半導体メモリ装置及びその製造方法 |
| KR100518606B1 (ko) | 2003-12-19 | 2005-10-04 | 삼성전자주식회사 | 실리콘 기판과 식각 선택비가 큰 마스크층을 이용한리세스 채널 어레이 트랜지스터의 제조 방법 |
| JP4342970B2 (ja) | 2004-02-02 | 2009-10-14 | 株式会社東芝 | 半導体メモリ装置及びその製造方法 |
| KR100540371B1 (ko) | 2004-03-02 | 2006-01-11 | 이태복 | 고 내압용 반도체 소자 및 그 제조방법 |
| US7262089B2 (en) | 2004-03-11 | 2007-08-28 | Micron Technology, Inc. | Methods of forming semiconductor structures |
| KR100614240B1 (ko) | 2004-06-10 | 2006-08-18 | 삼성전자주식회사 | 전계 효과 트랜지스터를 포함하는 반도체 소자 및 그 형성방법 |
| US7042009B2 (en) * | 2004-06-30 | 2006-05-09 | Intel Corporation | High mobility tri-gate devices and methods of fabrication |
| US7160788B2 (en) | 2004-08-23 | 2007-01-09 | Micron Technology, Inc. | Methods of forming integrated circuits |
| US7122425B2 (en) * | 2004-08-24 | 2006-10-17 | Micron Technology, Inc. | Methods of forming semiconductor constructions |
| US7202127B2 (en) | 2004-08-27 | 2007-04-10 | Micron Technology, Inc. | Methods of forming a plurality of capacitors |
| US7151040B2 (en) * | 2004-08-31 | 2006-12-19 | Micron Technology, Inc. | Methods for increasing photo alignment margins |
| US7547945B2 (en) | 2004-09-01 | 2009-06-16 | Micron Technology, Inc. | Transistor devices, transistor structures and semiconductor constructions |
| US7442976B2 (en) * | 2004-09-01 | 2008-10-28 | Micron Technology, Inc. | DRAM cells with vertical transistors |
| US7115525B2 (en) * | 2004-09-02 | 2006-10-03 | Micron Technology, Inc. | Method for integrated circuit fabrication using pitch multiplication |
| US7285812B2 (en) | 2004-09-02 | 2007-10-23 | Micron Technology, Inc. | Vertical transistors |
| US7655387B2 (en) | 2004-09-02 | 2010-02-02 | Micron Technology, Inc. | Method to align mask patterns |
| JP4083160B2 (ja) * | 2004-10-04 | 2008-04-30 | 株式会社東芝 | 半導体記憶装置およびfbcメモリセルの駆動方法 |
| US20060108667A1 (en) | 2004-11-22 | 2006-05-25 | Macronix International Co., Ltd. | Method for manufacturing a small pin on integrated circuits or other devices |
| US20060113588A1 (en) | 2004-11-29 | 2006-06-01 | Sillicon-Based Technology Corp. | Self-aligned trench-type DMOS transistor structure and its manufacturing methods |
| KR100640616B1 (ko) | 2004-12-21 | 2006-11-01 | 삼성전자주식회사 | 매몰 게이트 패턴을 포함하는 전계 효과 트랜지스터구조물 및 그것을 포함하는 반도체 소자의 제조방법 |
| US20060167741A1 (en) | 2005-01-25 | 2006-07-27 | Cisco Technology, Inc. | System and method for designing a supply chain |
| DE102005008478B3 (de) | 2005-02-24 | 2006-10-26 | Infineon Technologies Ag | Verfahren zur Herstellung von sublithographischen Strukturen |
| JP2006237455A (ja) | 2005-02-28 | 2006-09-07 | Toshiba Corp | 半導体装置とその製造方法 |
| US7244659B2 (en) | 2005-03-10 | 2007-07-17 | Micron Technology, Inc. | Integrated circuits and methods of forming a field effect transistor |
| US7390746B2 (en) * | 2005-03-15 | 2008-06-24 | Micron Technology, Inc. | Multiple deposition for integration of spacers in pitch multiplication process |
| US7253118B2 (en) * | 2005-03-15 | 2007-08-07 | Micron Technology, Inc. | Pitch reduced patterns relative to photolithography features |
| US7384849B2 (en) | 2005-03-25 | 2008-06-10 | Micron Technology, Inc. | Methods of forming recessed access devices associated with semiconductor constructions |
| US7611944B2 (en) | 2005-03-28 | 2009-11-03 | Micron Technology, Inc. | Integrated circuit fabrication |
| JP4541220B2 (ja) | 2005-04-13 | 2010-09-08 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置の製造方法 |
| US7214621B2 (en) * | 2005-05-18 | 2007-05-08 | Micron Technology, Inc. | Methods of forming devices associated with semiconductor constructions |
| US7429536B2 (en) | 2005-05-23 | 2008-09-30 | Micron Technology, Inc. | Methods for forming arrays of small, closely spaced features |
| US7560390B2 (en) | 2005-06-02 | 2009-07-14 | Micron Technology, Inc. | Multiple spacer steps for pitch multiplication |
| US7396781B2 (en) | 2005-06-09 | 2008-07-08 | Micron Technology, Inc. | Method and apparatus for adjusting feature size and position |
| JP2006352005A (ja) | 2005-06-20 | 2006-12-28 | Toshiba Corp | 強誘電体記憶装置およびその製造方法 |
| WO2007001953A1 (en) | 2005-06-21 | 2007-01-04 | Motorola, Inc. | Method, apparatus, and system for establishing a direct route between agents of a sender node and a receiver node |
| US7517741B2 (en) * | 2005-06-30 | 2009-04-14 | Freescale Semiconductor, Inc. | Single transistor memory cell with reduced recombination rates |
| US7282401B2 (en) | 2005-07-08 | 2007-10-16 | Micron Technology, Inc. | Method and apparatus for a self-aligned recessed access device (RAD) transistor gate |
| US7413981B2 (en) | 2005-07-29 | 2008-08-19 | Micron Technology, Inc. | Pitch doubled circuit layout |
| US7199005B2 (en) | 2005-08-02 | 2007-04-03 | Micron Technology, Inc. | Methods of forming pluralities of capacitors |
| US7867851B2 (en) * | 2005-08-30 | 2011-01-11 | Micron Technology, Inc. | Methods of forming field effect transistors on substrates |
| US7696567B2 (en) | 2005-08-31 | 2010-04-13 | Micron Technology, Inc | Semiconductor memory device |
| US7393789B2 (en) | 2005-09-01 | 2008-07-01 | Micron Technology, Inc. | Protective coating for planarization |
| US7867845B2 (en) * | 2005-09-01 | 2011-01-11 | Micron Technology, Inc. | Transistor gate forming methods and transistor structures |
| US7687342B2 (en) * | 2005-09-01 | 2010-03-30 | Micron Technology, Inc. | Method of manufacturing a memory device |
| JP4773182B2 (ja) * | 2005-10-28 | 2011-09-14 | エルピーダメモリ株式会社 | 半導体装置の製造方法 |
| KR100843139B1 (ko) | 2005-12-15 | 2008-07-02 | 삼성전자주식회사 | 오픈 비트 라인 구조를 갖는 멀티레벨 동적 메모리 장치 및그 구동 방법 |
| US7495294B2 (en) | 2005-12-21 | 2009-02-24 | Sandisk Corporation | Flash devices with shared word lines |
| TWI293207B (en) | 2006-01-11 | 2008-02-01 | Promos Technologies Inc | Dynamic random access memory structure and method for preparing the smae |
| US7700441B2 (en) | 2006-02-02 | 2010-04-20 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
| US7495946B2 (en) | 2006-03-02 | 2009-02-24 | Infineon Technologies Ag | Phase change memory fabricated using self-aligned processing |
| US7476933B2 (en) | 2006-03-02 | 2009-01-13 | Micron Technology, Inc. | Vertical gated access transistor |
| US7349232B2 (en) * | 2006-03-15 | 2008-03-25 | Micron Technology, Inc. | 6F2 DRAM cell design with 3F-pitch folded digitline sense amplifier |
| US7351666B2 (en) | 2006-03-17 | 2008-04-01 | International Business Machines Corporation | Layout and process to contact sub-lithographic structures |
| US7902074B2 (en) | 2006-04-07 | 2011-03-08 | Micron Technology, Inc. | Simplified pitch doubling process flow |
| US8003310B2 (en) | 2006-04-24 | 2011-08-23 | Micron Technology, Inc. | Masking techniques and templates for dense semiconductor fabrication |
| US7488685B2 (en) * | 2006-04-25 | 2009-02-10 | Micron Technology, Inc. | Process for improving critical dimension uniformity of integrated circuit arrays |
| JP2008004738A (ja) | 2006-06-22 | 2008-01-10 | Elpida Memory Inc | 半導体装置及びその製造方法 |
| US7602001B2 (en) * | 2006-07-17 | 2009-10-13 | Micron Technology, Inc. | Capacitorless one transistor DRAM cell, integrated circuitry comprising an array of capacitorless one transistor DRAM cells, and method of forming lines of capacitorless one transistor DRAM cells |
| US7755132B2 (en) | 2006-08-16 | 2010-07-13 | Sandisk Corporation | Nonvolatile memories with shaped floating gates |
| US7772632B2 (en) | 2006-08-21 | 2010-08-10 | Micron Technology, Inc. | Memory arrays and methods of fabricating memory arrays |
| US7589995B2 (en) | 2006-09-07 | 2009-09-15 | Micron Technology, Inc. | One-transistor memory cell with bias gate |
| US7732275B2 (en) | 2007-03-29 | 2010-06-08 | Sandisk Corporation | Methods of forming NAND flash memory with fixed charge |
| US7494870B2 (en) | 2007-01-12 | 2009-02-24 | Sandisk Corporation | Methods of forming NAND memory with virtual channel |
| US7619311B2 (en) | 2007-02-02 | 2009-11-17 | Macronix International Co., Ltd. | Memory cell device with coplanar electrode surface and method |
| US7923373B2 (en) | 2007-06-04 | 2011-04-12 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
| US8563229B2 (en) | 2007-07-31 | 2013-10-22 | Micron Technology, Inc. | Process of semiconductor fabrication with mask overlay on pitch multiplied features and associated structures |
| US7684245B2 (en) | 2007-10-30 | 2010-03-23 | Atmel Corporation | Non-volatile memory array architecture with joined word lines |
| KR101374323B1 (ko) | 2008-01-07 | 2014-03-17 | 삼성전자주식회사 | 반도체 소자 및 그 제조방법 |
| US7759193B2 (en) | 2008-07-09 | 2010-07-20 | Micron Technology, Inc. | Methods of forming a plurality of capacitors |
| US8859367B2 (en) | 2010-07-09 | 2014-10-14 | Micron Technology, Inc. | Gate constructions of recessed access devices and methods of forming gate constructions of recessed access devices |
-
2006
- 2006-08-21 US US11/507,696 patent/US7772632B2/en active Active
-
2007
- 2007-07-24 SG SG2011060167A patent/SG174730A1/en unknown
- 2007-07-24 CN CN2007800307677A patent/CN101506966B/zh active Active
- 2007-07-24 WO PCT/US2007/016573 patent/WO2008024171A1/en not_active Ceased
- 2007-07-24 EP EP07810696A patent/EP2054928A1/en not_active Ceased
- 2007-07-24 KR KR1020097003575A patent/KR101074594B1/ko active Active
- 2007-07-24 JP JP2009525542A patent/JP5445944B2/ja active Active
- 2007-08-02 TW TW096128462A patent/TWI362743B/zh active
-
2010
- 2010-07-01 US US12/828,915 patent/US8394699B2/en active Active
Cited By (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102136477B (zh) * | 2010-01-27 | 2013-07-24 | 台湾积体电路制造股份有限公司 | 集成电路及其制造方法 |
| CN102136477A (zh) * | 2010-01-27 | 2011-07-27 | 台湾积体电路制造股份有限公司 | 集成电路及其制造方法 |
| WO2014083924A1 (ja) * | 2012-11-28 | 2014-06-05 | ピーエスフォー ルクスコ エスエイアールエル | 半導体装置およびその製造方法 |
| CN110192278A (zh) * | 2017-01-09 | 2019-08-30 | 美光科技公司 | 形成电容器阵列的方法、形成个别包括电容器及晶体管的存储器单元的阵列的方法、电容器阵列以及个别包括电容器及晶体管的存储器单元的阵列 |
| CN110192278B (zh) * | 2017-01-09 | 2023-07-25 | 美光科技公司 | 电容器阵列和存储器单元阵列及其形成方法 |
| CN108735742A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器制造方法 |
| CN108735894A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器架构 |
| CN108735738A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种特殊栅极的随机存储器架构 |
| CN108735772A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种共享型的高密度随机存储器架构 |
| CN108735773A (zh) * | 2017-04-14 | 2018-11-02 | 上海磁宇信息科技有限公司 | 一种超高密度随机存储器架构 |
| CN108735894B (zh) * | 2017-04-14 | 2022-02-25 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器架构 |
| CN108735742B (zh) * | 2017-04-14 | 2020-07-07 | 上海磁宇信息科技有限公司 | 一种高密度随机存储器制造方法 |
| CN108735772B (zh) * | 2017-04-14 | 2020-08-21 | 上海磁宇信息科技有限公司 | 一种共享型的高密度随机存储器架构 |
| CN112335047A (zh) * | 2018-08-24 | 2021-02-05 | 美光科技公司 | 凹入存取装置阵列以及个别地包括电容器和晶体管的存储器单元阵列 |
| CN111352895A (zh) * | 2018-12-21 | 2020-06-30 | 意法半导体有限公司 | 电子芯片存储器 |
| CN111653566A (zh) * | 2019-03-04 | 2020-09-11 | 美光科技公司 | 栅极贵金属纳米粒子 |
| WO2020258130A1 (en) * | 2019-06-27 | 2020-12-30 | Yangtze Memory Technologies Co., Ltd. | Novel 3d nand memory device and method of forming the same |
| US11088166B2 (en) | 2019-06-27 | 2021-08-10 | Yangtze Memory Technologies Co., Ltd. | 3D NAND memory device and method of forming the same |
| US11563029B2 (en) | 2019-06-27 | 2023-01-24 | Yangtze Memory Technologies Co., Ltd. | 3D NAND memory device and method of forming the same |
| US11616077B2 (en) | 2019-06-27 | 2023-03-28 | Yangtze Memory Technologies Co., Ltd. | 3D NAND memory device and method of forming the same |
| CN110494979A (zh) * | 2019-06-27 | 2019-11-22 | 长江存储科技有限责任公司 | 新型3d nand存储器件及形成其的方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| JP5445944B2 (ja) | 2014-03-19 |
| CN101506966B (zh) | 2010-09-01 |
| SG174730A1 (en) | 2011-10-28 |
| TW200816454A (en) | 2008-04-01 |
| EP2054928A1 (en) | 2009-05-06 |
| US7772632B2 (en) | 2010-08-10 |
| KR20090036595A (ko) | 2009-04-14 |
| WO2008024171A8 (en) | 2009-06-25 |
| US8394699B2 (en) | 2013-03-12 |
| JP2010502008A (ja) | 2010-01-21 |
| US20080042179A1 (en) | 2008-02-21 |
| US20100273303A1 (en) | 2010-10-28 |
| WO2008024171A1 (en) | 2008-02-28 |
| KR101074594B1 (ko) | 2011-10-17 |
| TWI362743B (en) | 2012-04-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN101506966B (zh) | 具有凹陷式栅极的动态随机存取存储器晶体管及其制作方法 | |
| KR102612259B1 (ko) | 수직 워드 라인들 및 개별 채널들을 포함하는 3차원 nor 어레이 및 그의 제조 방법들 | |
| TWI726521B (zh) | 電容器陣列、記憶體胞元陣列、形成電容器陣列之方法、及形成記憶體胞元陣列之方法 | |
| US7544563B2 (en) | Methods of forming a plurality of capacitors | |
| US8564046B2 (en) | Vertical semiconductor devices | |
| US8716774B2 (en) | Semiconductor device having a buried gate type MOS transistor and method of manufacturing same | |
| US9236501B2 (en) | Dummy bit line MOS capacitor and device using the same | |
| CN106876319B (zh) | 存储元件的制造方法 | |
| US11659716B2 (en) | Memory circuitry and methods of forming memory circuitry | |
| US20230013333A1 (en) | Array of Capacitors, Array of Memory Cells, Methods of Forming an Array of Capacitors, and Methods of Forming an Array of Memory Cells | |
| KR20210063577A (ko) | 반도체 장치 및 이의 제조 방법 | |
| US20110263089A1 (en) | Method for fabricating semiconductor device | |
| CN105990370A (zh) | 存储元件及其制造方法 | |
| US7268384B2 (en) | Semiconductor substrate having first and second pairs of word lines | |
| TWI850641B (zh) | 半導體結構及其形成方法 | |
| JP2000101047A (ja) | 担体上の半導体装置内に設けられるコンデンサ及び製造方法 | |
| US20260032895A1 (en) | Memory Circuitry And Methods Used In Forming Memory Circuitry | |
| US20250365925A1 (en) | Memory Circuitry And Methods Used In Forming Memory Circuitry | |
| WO2024037164A1 (zh) | 半导体器件及其形成方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant |