BR9006762A - Processo para evitar erros latentes em uma rede logica para selecao majoritaria de sinais binarios - Google Patents
Processo para evitar erros latentes em uma rede logica para selecao majoritaria de sinais binariosInfo
- Publication number
- BR9006762A BR9006762A BR909006762A BR9006762A BR9006762A BR 9006762 A BR9006762 A BR 9006762A BR 909006762 A BR909006762 A BR 909006762A BR 9006762 A BR9006762 A BR 9006762A BR 9006762 A BR9006762 A BR 9006762A
- Authority
- BR
- Brazil
- Prior art keywords
- majoritary
- selection
- logic network
- latent errors
- avoid latent
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/18—Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/16—Error detection or correction of the data by redundancy in hardware
- G06F11/18—Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits
- G06F11/187—Voting techniques
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1733—Controllable logic circuits
- H03K19/1735—Controllable logic circuits by wiring, e.g. uncommitted logic arrays
- H03K19/1736—Controllable logic circuits by wiring, e.g. uncommitted logic arrays in which the wiring can be modified
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/20—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits characterised by logic function, e.g. AND, OR, NOR, NOT circuits
- H03K19/23—Majority or minority circuits, i.e. giving output having the state of the majority or the minority of the inputs
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- Quality & Reliability (AREA)
- General Physics & Mathematics (AREA)
- Logic Circuits (AREA)
- Hardware Redundancy (AREA)
- Detection And Prevention Of Errors In Transmission (AREA)
- Radio Transmission System (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Small-Scale Networks (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| SE8901723A SE465056B (sv) | 1989-05-12 | 1989-05-12 | Foerfarande foer att undvika latenta fel i ett logiknaet foer majoritetsval av binaera signaler |
| PCT/SE1990/000290 WO1990013869A1 (en) | 1989-05-12 | 1990-05-03 | A method for avoiding latent errors in a logic network for majority selection of binary signals |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| BR9006762A true BR9006762A (pt) | 1991-08-13 |
Family
ID=20375945
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| BR909006762A BR9006762A (pt) | 1989-05-12 | 1990-05-03 | Processo para evitar erros latentes em uma rede logica para selecao majoritaria de sinais binarios |
Country Status (15)
| Country | Link |
|---|---|
| US (1) | US5140594A (pt) |
| EP (1) | EP0397632B1 (pt) |
| JP (1) | JP2963763B2 (pt) |
| KR (1) | KR950005528B1 (pt) |
| AU (1) | AU622029B2 (pt) |
| BR (1) | BR9006762A (pt) |
| CA (1) | CA2032519C (pt) |
| DE (1) | DE69010275T2 (pt) |
| DK (1) | DK0397632T3 (pt) |
| ES (1) | ES2055405T3 (pt) |
| FI (1) | FI98571C (pt) |
| IE (1) | IE66200B1 (pt) |
| NO (1) | NO178557C (pt) |
| SE (1) | SE465056B (pt) |
| WO (1) | WO1990013869A1 (pt) |
Families Citing this family (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3229135B2 (ja) * | 1994-09-14 | 2001-11-12 | 三菱電機株式会社 | アナログ/デジタル変換装置 |
| US5568067A (en) * | 1995-06-30 | 1996-10-22 | Cyrix Corporation | Configurable XNOR/XOR element |
| TW325608B (en) * | 1996-04-17 | 1998-01-21 | Toshiba Co Ltd | Timing signal generation circuit and a display device using such a circuit |
| US5982199A (en) * | 1998-01-13 | 1999-11-09 | Advanced Micro Devices, Inc. | Faster NAND for microprocessors utilizing unevenly sub-nominal P-channel and N-channel CMOS transistors with reduced overlap capacitance |
| RU2141130C1 (ru) * | 1998-04-20 | 1999-11-10 | Акционерное общество открытого типа "Ракетно-космическая корпорация "Энергия" им.С.П.Королева" | Мажоритарное устройство |
| RU2173876C1 (ru) * | 2000-09-11 | 2001-09-20 | Открытое акционерное общество "Ракетно-космическая корпорация "Энергия" им. С.П. Королева" | Мажоритарное устройство |
| RU2174703C1 (ru) * | 2000-09-27 | 2001-10-10 | Открытое акционерное общество "Ракетно-космическая корпорация "Энергия" им. С.П. Королева" | Мажоритарное устройство (варианты) |
| RU2208246C2 (ru) * | 2001-08-07 | 2003-07-10 | Открытое акционерное общество "Ракетно-космическая корпорация "Энергия" им. С.П.Королева" | Устройство выбора сигналов |
| RU2208245C2 (ru) * | 2001-08-07 | 2003-07-10 | Открытое акционерное общество "Ракетно-космическая корпорация "Энергия" им. С.П.Королева" | Устройство выбора сигнала |
| US7363546B2 (en) * | 2002-07-31 | 2008-04-22 | Sun Microsystems, Inc. | Latent fault detector |
| US7333099B2 (en) * | 2003-01-06 | 2008-02-19 | Semiconductor Energy Laboratory Co., Ltd. | Electronic circuit, display device, and electronic apparatus |
| US7308605B2 (en) * | 2004-07-20 | 2007-12-11 | Hewlett-Packard Development Company, L.P. | Latent error detection |
| US7236005B1 (en) * | 2005-02-09 | 2007-06-26 | Intel Corporation | Majority voter circuit design |
| KR100728954B1 (ko) * | 2005-06-03 | 2007-06-15 | 주식회사 하이닉스반도체 | 디지털 방식의 다수결 판정 회로 |
| RU2342696C1 (ru) * | 2007-06-01 | 2008-12-27 | Открытое акционерное общество "Ракетно-космическая корпорация "Энергия" имени С.П. Королева" | Способ управления отключением неисправных и/или переводимых в резерв объектов системы и система резервирования замещением для его реализации |
| RU2395161C2 (ru) * | 2008-05-04 | 2010-07-20 | Федеральное государственное унитарное предприятие научно-исследовательский институт "Субмикрон" | Мажоритарное устройство |
| US8739010B2 (en) * | 2010-11-19 | 2014-05-27 | Altera Corporation | Memory array with redundant bits and memory element voting circuits |
| RU2618192C1 (ru) * | 2016-03-09 | 2017-05-02 | федеральное государственное бюджетное образовательное учреждение высшего образования "Пермский национальный исследовательский политехнический университет" | Мажоритарное устройство |
| US10075170B2 (en) | 2016-09-09 | 2018-09-11 | The Charles Stark Draper Laboratory, Inc. | Voting circuits and methods for trusted fault tolerance of a system of untrusted subsystems |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4375683A (en) * | 1980-11-12 | 1983-03-01 | August Systems | Fault tolerant computational system and voter circuit |
| GB2093614B (en) * | 1981-02-19 | 1984-10-17 | Plessey Co Ltd | Triply redundant microprocessor system |
| US4355683A (en) * | 1981-05-11 | 1982-10-26 | Midland-Ross Corporation | System of moisture and temperature conditioning air using a solar pond |
| US4555721A (en) * | 1981-05-19 | 1985-11-26 | International Business Machines Corporation | Structure of stacked, complementary MOS field effect transistor circuits |
| US4468574A (en) * | 1982-05-03 | 1984-08-28 | General Electric Company | Dual gate CMOS transistor circuits having reduced electrode capacitance |
| JPS5985153A (ja) * | 1982-11-08 | 1984-05-17 | Hitachi Ltd | 冗長化制御装置 |
| US4617475A (en) * | 1984-03-30 | 1986-10-14 | Trilogy Computer Development Partners, Ltd. | Wired logic voting circuit |
-
1989
- 1989-05-12 SE SE8901723A patent/SE465056B/sv unknown
-
1990
- 1990-04-18 US US07/510,831 patent/US5140594A/en not_active Expired - Lifetime
- 1990-05-03 CA CA002032519A patent/CA2032519C/en not_active Expired - Fee Related
- 1990-05-03 ES ES90850162T patent/ES2055405T3/es not_active Expired - Lifetime
- 1990-05-03 AU AU56740/90A patent/AU622029B2/en not_active Ceased
- 1990-05-03 WO PCT/SE1990/000290 patent/WO1990013869A1/en not_active Ceased
- 1990-05-03 EP EP90850162A patent/EP0397632B1/en not_active Expired - Lifetime
- 1990-05-03 KR KR1019900702565A patent/KR950005528B1/ko not_active Expired - Fee Related
- 1990-05-03 JP JP2508091A patent/JP2963763B2/ja not_active Expired - Fee Related
- 1990-05-03 DE DE69010275T patent/DE69010275T2/de not_active Expired - Fee Related
- 1990-05-03 DK DK90850162.0T patent/DK0397632T3/da active
- 1990-05-03 BR BR909006762A patent/BR9006762A/pt not_active IP Right Cessation
- 1990-05-09 IE IE168090A patent/IE66200B1/en not_active IP Right Cessation
-
1991
- 1991-01-02 FI FI910022A patent/FI98571C/sv active
- 1991-01-03 NO NO910014A patent/NO178557C/no unknown
Also Published As
| Publication number | Publication date |
|---|---|
| SE465056B (sv) | 1991-07-15 |
| AU5674090A (en) | 1990-11-29 |
| SE8901723L (pt) | 1990-11-13 |
| JPH03506089A (ja) | 1991-12-26 |
| CA2032519A1 (en) | 1990-11-13 |
| FI98571C (sv) | 1997-07-10 |
| ES2055405T3 (es) | 1994-08-16 |
| IE901680L (en) | 1990-11-12 |
| US5140594A (en) | 1992-08-18 |
| KR950005528B1 (ko) | 1995-05-25 |
| CA2032519C (en) | 2000-07-11 |
| FI98571B (fi) | 1997-03-27 |
| EP0397632A1 (en) | 1990-11-14 |
| NO178557C (no) | 1996-04-17 |
| NO910014D0 (no) | 1991-01-03 |
| DK0397632T3 (da) | 1994-10-31 |
| SE8901723D0 (sv) | 1989-05-12 |
| DE69010275T2 (de) | 1994-10-13 |
| KR920700430A (ko) | 1992-02-19 |
| AU622029B2 (en) | 1992-03-26 |
| WO1990013869A1 (en) | 1990-11-15 |
| FI910022A0 (fi) | 1991-01-02 |
| EP0397632B1 (en) | 1994-06-29 |
| JP2963763B2 (ja) | 1999-10-18 |
| IE66200B1 (en) | 1995-12-13 |
| NO910014L (no) | 1991-01-03 |
| NO178557B (no) | 1996-01-08 |
| DE69010275D1 (de) | 1994-08-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| BR9006762A (pt) | Processo para evitar erros latentes em uma rede logica para selecao majoritaria de sinais binarios | |
| BR8801531A (pt) | Processo para foto-polimerizacao de uma composicao | |
| BR8802888A (pt) | Composicao de lavagem de pratos,processo para a limpeza de pratos e processo para preparacao de uma composicao de lavagem de pratos | |
| BR9204845A (pt) | Processo para fabricar uma composicao detergente em po | |
| BR8903014A (pt) | Polimero reforcado e processo para sua preparacao | |
| DE69032468D1 (de) | Uhrensynchronisation in einem rechnersystem | |
| BR8807311A (pt) | Composicao detergente,embalagem,processo para lavar louca,e,composicao para lavar louca em uma maquina | |
| BR9002761A (pt) | Metodo aperfeicoado para empancamento de um poco com cascalho | |
| BR8902112A (pt) | Processo para preparacao de um detergente em po | |
| BR8902425A (pt) | Composicao anti-estatica e de amaciamento de tecido e processo para amaciar e prover acabamento anti-estatico a tecidos | |
| BR9003767A (pt) | Granulos dispersiveis em agua e processo para a sua producao | |
| BR9003142A (pt) | Processo para preparar um poliol de mannich,poliol de mannich e poliuretano | |
| BR8102983A (pt) | Maquina de etiquetagem para objetos, especialmente garrafas, conjunto de comando para maquina de etiquetagem, e processo para limpeza e manutencao em estado de prontidao de servico de uma maquinas de etiquetagem | |
| BR8907013A (pt) | Processo para preparacao de uma dimetiltetralina | |
| BR8904708A (pt) | Composicao alcalina aquosa revelavel curavel por uv,processo para formar uma mascara de soldador,composicao de mascara de soldador,e mascara de soldador curada | |
| BR8804125A (pt) | Composicao de fluoroelastomero;e processo para preparacao de uma composicao de fluoroelastomero curavel | |
| BR8902737A (pt) | Processo para produzir um monomero polifuncional | |
| PT94449A (pt) | Processo para a preparacao de novas fluoroacetonas aromaticas sililadas com accao inibidora da acetilcolinesterase | |
| BR9107257A (pt) | Composicao detergente enzimatrica,processo para o tratamento de uma protease,e,protease | |
| BR8303217A (pt) | Processo para usar uma solucao aquosa de hidrotropo | |
| BR8806907A (pt) | Processo para preparar uma liga de polimeros | |
| PT91160A (pt) | Processo para a preparacao de um novo heteropolissacarido bm07 | |
| BR9408136A (pt) | Composição detergente em particulas e processo para a preparação da mesma | |
| BR8901956A (pt) | Processo para curtimento economico ao cromo | |
| PT80447B (pt) | Novo processo para a sintese de imidazo-rifamicinas |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FB36 | Technical and formal requirements: requirement - article 36 of industrial property law | ||
| FF | Decision: intention to grant | ||
| FG9A | Patent or certificate of addition granted | ||
| B21A | Patent or certificate of addition expired [chapter 21.1 patent gazette] |
Free format text: PATENTE EXTINTA EM 03/05/2010 |