WO2012108346A1 - 無線通信システム、送信装置、受信装置、及び無線通信方法 - Google Patents
無線通信システム、送信装置、受信装置、及び無線通信方法 Download PDFInfo
- Publication number
- WO2012108346A1 WO2012108346A1 PCT/JP2012/052473 JP2012052473W WO2012108346A1 WO 2012108346 A1 WO2012108346 A1 WO 2012108346A1 JP 2012052473 W JP2012052473 W JP 2012052473W WO 2012108346 A1 WO2012108346 A1 WO 2012108346A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- sub
- circuit
- frequency
- spectrum
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/003—Arrangements for allocating sub-channels of the transmission path
- H04L5/0058—Allocation criteria
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L1/00—Arrangements for detecting or preventing errors in the information received
- H04L1/004—Arrangements for detecting or preventing errors in the information received by using forward error control
- H04L1/0045—Arrangements at the receiver end
- H04L1/0047—Decoding adapted to other signal detection operation
- H04L1/0048—Decoding adapted to other signal detection operation in conjunction with detection of multiuser or interfering signals, e.g. iteration between CDMA or MIMO detector and FEC decoder
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/0001—Arrangements for dividing the transmission path
- H04L5/0003—Two-dimensional division
- H04L5/0005—Time-frequency
- H04L5/0007—Time-frequency the frequencies being orthogonal, e.g. OFDM(A) or DMT
Definitions
- the present invention relates to a radio communication system, a transmission apparatus, a reception apparatus, and a radio communication method for demodulating and decoding a signal transmitted by removing or superimposing a partial band of a spectrum of a transmission signal and restoring transmission data.
- This application is based on Japanese Patent Application No. 2011-24814 filed in Japan on February 8, 2011 and Japanese Patent Application Nos. 2011-124492 and 2011-124493 filed in Japan on June 2, 2011. Claim the rights and incorporate their content here.
- Non-Patent Document 1 A technique for demodulating the original modulated signal is disclosed (see Non-Patent Document 1). In this technique, unused bands are scattered on the frequency axis to reduce unused bands. Furthermore, the total occupied bandwidth of the signal is reduced by removing a part of the sub-spectrum. The technique disclosed in Non-Patent Document 1 achieves improvement in the frequency band utilization efficiency as described above.
- FIG. 16 is a functional block diagram showing a functional configuration of a communication system 500 realized using a related technique.
- the communication system 500 includes a transmission device 510 and a reception device 520.
- Transmitting apparatus 510 transmits a transmission signal by dividing it into a plurality of sub-spectrums.
- Receiving device 520 receives the signal transmitted from transmitting device 510 and restores the modulated signal before division.
- the transmission apparatus 510 includes a modulation circuit 601, a transmission filter bank 602, and a D / A converter 603.
- the reception device 520 includes an A / D converter 611, a reception filter bank 612, and a demodulation circuit 613.
- the transmission filter bank 602 includes a serial-parallel conversion circuit 604, an FFT (Fast Fourier Transform) circuit 605, a division circuit 606, and N switches (N is an integer of 1 or more) SW-1 to SW-N, N Frequency shifters 607-1 to 607-N, an adder circuit 608, an IFFT (Inverse Fourier Transform) circuit 609, and a parallel-serial converter circuit 610.
- FFT Fast Fourier Transform
- the reception filter bank 612 includes a serial-parallel conversion circuit 614, an FFT circuit 615, an extraction circuit 616, N frequency shifters 617-1 to 617-N, a distortion compensation circuit 618, an addition circuit 619, an IFFT circuit 620, a parallel-serial conversion circuit. 621 is provided.
- 17D to 17F are diagrams illustrating an example of processing when the reception device 520 combines the bands divided by the transmission device 510.
- the modulation circuit 601 of the transmission apparatus 510 modulates the data signal to be transmitted by a modulation method such as QPSK, and inputs the waveform-shaped modulation signal shown in FIG. 17A to the transmission filter bank 602.
- the output signal from the transmission filter bank 602 is converted into an analog signal by the D / A converter 603 and transmitted.
- the transmission filter bank 602 performs the following processing.
- the serial-parallel conversion circuit 604 performs serial-parallel conversion on the input signal
- the FFT circuit 605 performs fast Fourier transform to convert the signal in the time domain to the signal in the frequency domain.
- the dividing circuit 606 multiplies the modulated signal converted into the frequency domain by a coefficient for dividing the signal band indicated by the broken lines 701-1 and 701-2 in FIG. A subspectrum is generated ((B) of FIG. 17).
- the frequency shifters 607-1 to 607-N distribute and arrange N sub-spectrums in a predetermined band on the frequency axis, and the adder circuit 608 adds the outputs of the frequency shifters 607-1 to 607-N ( (C) of FIG.
- the IFFT circuit 609 performs a fast inverse Fourier transform to convert the frequency domain signal into a time domain signal.
- the parallel-serial conversion circuit 610 performs parallel-serial conversion.
- the signals SW1 to SW-N corresponding to the deletion are opened (OFF) before being input to the frequency shifters 607-1 to 607-N. Block transmission. As a result, no signal component is arranged in the band, and transmission can be performed with a part of the spectrum removed. Therefore, the frequency band required for transmission can be reduced.
- the A / D converter 611 of the reception device 520 converts the received signal into a digital signal and inputs the converted digital signal to the reception filter bank 612.
- the demodulation circuit 613 demodulates the modulation signal output from the reception filter bank 612 and restores the data signal.
- the reception filter bank 612 performs processing as follows. First, the serial-parallel conversion circuit 614 performs serial-parallel conversion on the input signal, and the FFT circuit 615 performs fast Fourier transform to convert the signal in the time domain to the signal in the frequency domain. Next, the extraction circuit 616 multiplies the received signal converted into the frequency domain by the coefficients indicated by the broken lines 701-3 and 701-4 in FIG. 17D to extract N subspectrums.
- the frequency shifters 617-1 to 617-N return the extracted sub-spectrums to the bands before being shifted by the frequency shifters 607-1 to 607-N of the transmission device 510 ((E in FIG. 17). )).
- the adding circuit 619 adds all the sub-spectrums and obtains a combined modulated signal ((F) in FIG. 17).
- the IFFT circuit 620 performs a fast inverse Fourier transform to convert a frequency domain signal into a time domain signal.
- the parallel-serial conversion circuit 621 performs parallel-serial conversion.
- the transmission signal is not received by the reception device 520 for the band of the part from which the spectrum is removed by the transmission device 510. Therefore, some compensation processing is required.
- the distortion compensation circuit 618 inputs a value based on the sub-spectrum received by the receiving device 520 to the band where the signal is transmitted by the transmitting device 510, and “ Compensation with 0 ”as input. As a result, the noise component in the band from which the signal is removed in the transmission apparatus 510 is removed, and the reception characteristics can be improved.
- the communication system 500 divides the occupied band of the transmission signal and distributes the generated sub-spectrums at arbitrary locations on the frequency axis. Therefore, it is possible to effectively use a discontinuous free band or the like. Further, by not transmitting a part of the band of the transmission signal spectrum, the frequency bandwidth required for transmission can be reduced and the frequency utilization efficiency can be improved.
- an object of one embodiment of the present invention is to provide a technique capable of improving transmission characteristics of a signal transmitted by removing a partial band of a spectrum.
- Another aspect of the present invention has been made in view of such circumstances, and its purpose is to compensate a band on which a signal transmitted by superimposing a partial band of a spectrum is superimposed on the receiving side. There is.
- Still another aspect of the present invention has been made in consideration of such circumstances, and an object thereof is to restore a transmission signal having no superimposed component without losing the signal component itself.
- a second aspect of the receiving apparatus of the present invention is a receiving apparatus that receives a signal transmitted by removing a part of the band component of the transmission target signal by the transmitting apparatus, and performs a serial-parallel conversion on the received signal.
- a serial-parallel conversion circuit ; a first FFT circuit that Fourier-transforms the signal that has been serial-parallel converted; an extraction circuit that extracts a signal component for each band of a predetermined frequency from the Fourier-transformed signal;
- a distortion compensation circuit that performs distortion compensation on the signal components in the band removed by the transmission device using a predetermined signal component, and a first IFFT that performs inverse Fourier transform on the distortion-compensated signal
- a circuit a first parallel-serial conversion circuit that performs parallel-serial conversion on the inverse Fourier-transformed signal, a first demodulation circuit that demodulates the signal subjected to parallel-serial conversion, and performs error correction decoding on the demodulated signal First An error
- the distortion compensation circuit keeps the signal component in the band not removed by the transmitter, and attenuates the signal component in the band removed by the transmitter. Distortion compensation may be performed.
- a third aspect of the receiving apparatus of the present invention is a receiving apparatus that performs wireless communication with a transmitting apparatus, and divides the received signal into N sub-spectrums, and frequency-converts the divided received signal.
- the frequency is converted back to the frequency before being frequency-converted by the transmitting device, the reception filter circuit that synthesizes the divided and frequency-converted reception signal, and the reception signal from the reception filter circuit is demodulated to generate a temporary demodulation signal
- the first demodulating circuit, the remodulating circuit that generates the remodulated signal by modulating the temporary demodulated signal from the first demodulating circuit, and the remodulated signal generated by the remodulating circuit are divided into N pieces.
- Sub-spectrum replica generation filter circuit that divides into sub-spectrum replicas and converts each of the N sub-spectrum replicas to the same frequency as the frequency conversion in the transmitter Among the N sub-spectrum replicas divided by N converted by the sub-spectrum replica generation filter circuit, subtracting each combination of N ⁇ 1 sub-spectrum replicas from the received signal to obtain N compensated
- a subtracting circuit for extracting a sub-received signal, and N sub-compensated sub-received signals extracted by the subtracting circuit are converted to frequencies of each modulated signal before frequency conversion on the transmitting device side, and the frequency conversion is performed.
- a second filter circuit for demodulating the compensated received signal synthesized by the synthesis filter circuit.
- the transmission device is encoded by the encoding circuit for encoding transmission data and the encoding circuit.
- a modulation circuit that modulates encoded data; and a modulation signal modulated by the modulation circuit is converted into an N-divided sub-spectrum, and the divided N modulation signals are frequency-converted to generate a partial sub-spectrum.
- a transmission filter circuit that synthesizes and outputs N modulation signals on which the partial sub-spectrum is superimposed.
- the receiving apparatus divides the received signal into N sub-spectrums, converts the frequency of the divided received signal to the frequency before being frequency-converted by the transmitting apparatus, and divides and frequency-converts the received signal.
- a re-modulation circuit for generating a signal, and a re-modulation signal generated by the re-modulation circuit is divided into N sub-spectrum replicas, and each of the N sub-spectrum replicas is divided by the transmitter
- the sub-spectrum replica generation filter circuit that outputs the same frequency as the frequency conversion and the sub-spectrum replica generation filter circuit.
- a subtractor for extracting N compensated sub-received signals by subtracting each combination of N ⁇ 1 sub-spectrum replicas from the received signal among the N sub-spectrum replicas;
- the N compensated sub received signals extracted by the circuit are converted into the frequency of each modulated signal before frequency conversion on the transmitting device side, and the N compensated sub received signals after frequency conversion are synthesized.
- a synthesis filter circuit for generating a compensated reception signal and a second demodulation circuit for demodulating the compensation reception signal synthesized by the synthesis filter circuit.
- the transmission filter circuit includes a first FFT circuit that Fourier-transforms the modulation signal modulated by the modulation circuit, and N modulation signals Fourier-transformed by the first FFT circuit.
- a first dividing circuit for dividing the sub-spectrum, a first frequency converting circuit for superimposing a part of the sub-spectrum by frequency-converting the N sub-spectrums divided by the first dividing circuit, and the first frequency A first synthesis circuit that synthesizes the N sub-spectrums frequency-converted by the conversion circuit; and a first IFFT circuit that generates a transmission signal by performing inverse Fourier transform on the sub-spectrum synthesized by the first synthesis circuit. Also good.
- the reception filter circuit includes a second FFT circuit that Fourier-transforms the reception signal, and a first FFT that divides the reception signal Fourier-transformed by the second FFT circuit into N sub-spectrums.
- a second frequency conversion circuit that converts the frequency of N sub-spectrums divided by the second division circuit to a frequency before being frequency-converted by the transmission device; and the second frequency conversion circuit
- a second synthesis circuit that synthesizes the N sub-spectrums frequency-converted by the second synthesis circuit, and a second IFFT circuit that performs an inverse Fourier transform on the reception signal synthesized by the second synthesis circuit.
- the sub-spectrum replica generation filter circuit is Fourier-transformed by a third FFT circuit that Fourier-transforms the re-modulated signal generated by the re-modulation circuit, and the third FFT circuit.
- a second division circuit that divides the re-modulated signal into N sub-spectrum replicas of the same frequency band as the partial sub-spectrum superimposed by the transmission apparatus; and N pieces of division signals divided by the second division circuit
- a third frequency conversion circuit that converts each of the sub-spectrum replicas to the same frequency as the frequency conversion in the transmitter, and the N sub-spectrum replicas converted to the same frequency by the third frequency conversion circuit are inverse Fourier transformed.
- a third IFFT circuit that converts and outputs the data may be provided.
- each of the synthesis filter circuits is configured to convert each of the N compensated sub-received signals subjected to the despreading process by the despreading process circuit before performing frequency conversion on the transmission device side.
- a fourth frequency converting circuit for converting to a frequency of the modulation signal, a third synthesizing circuit for generating a compensated received signal by synthesizing the N compensated sub-received signals frequency-converted by the fourth frequency converting circuit;
- a third IFFT circuit that performs inverse Fourier transform on the compensated received signal synthesized by the third synthesis circuit.
- a first aspect of the transmission apparatus of the present invention is a transmission apparatus that performs wireless communication with a reception apparatus, and includes an encoding circuit that encodes transmission data and a code encoded by the encoding circuit.
- a modulation circuit that modulates the digitized data; and a modulation signal modulated by the modulation circuit is converted into N-divided sub-spectrums, and the divided N modulation signals are frequency-converted to generate a partial sub-spectrum.
- a transmission filter circuit that superimposes and synthesizes and outputs N modulation signals on which the sub-spectrums are superimposed.
- a fourth aspect of the receiving apparatus of the present invention is a receiving apparatus that performs wireless communication with a transmitting apparatus, and is a frequency band of the modulated signal with respect to the received signal, and is divided into the N pieces.
- a reception filter circuit that inserts 0 in a frequency band other than the frequency band of the sub-spectrum having the largest frequency bandwidth in the generated sub-spectrum, and outputs a reception signal in which the 0 is inserted;
- a first demodulating circuit that demodulates a received signal and outputs a temporary demodulated signal; a remodulating circuit that modulates the temporary demodulated signal from the first demodulating circuit to generate a remodulated signal; and the remodulating circuit
- the sub-spectrum replica generation filter circuit that converts the re-modulation signal into sub-remodulation signals divided into N and outputs the sub-re-modulation signal, and N sub-spectrum replica generation filter circuits
- a second spreading circuit that spreads the divided sub-remodulation signals other than the sub-re
- a despreading circuit that performs a despreading process on the signal that has been spread on the transmission device side, and N sub-reception signals that have been despread by the despreading process circuit are transmitted
- a synthesis filter circuit that converts the frequency of each modulated signal before frequency conversion on the device side, synthesizes the frequency-converted N sub-reception signals after compensation, and generates a compensated reception signal;
- a second demodulation circuit for demodulating a received signal after compensation synthesized by the circuit.
- the transmission device is encoded by the encoding circuit for encoding transmission data and the encoding circuit.
- a modulation circuit that modulates the encoded data, a transmission filter circuit that converts the modulated signal modulated by the modulation circuit into a sub-spectrum divided into N, and outputs the sub-spectrum, and is divided into N by the transmission filter circuit
- a first spreading circuit that spreads N ⁇ 1 sub-spectrums other than the sub-spectrum having the largest frequency bandwidth in a range equal to or smaller than the bandwidth of the sub-spectrum having the largest frequency bandwidth;
- a sub-spectrum having the largest frequency bandwidth and the N-1 sub-spectrums spread by the first spreading circuit Synthesized and a first combining circuit for generating a transmission signal
- the receiving apparatus has a frequency band other than the frequency band of the sub-spectrum having the largest frequency bandwidth among the N sub-spectrums with respect to the received signal.
- a reception filter circuit that outputs a reception signal with the zero inserted, a first demodulation circuit that demodulates the reception signal from the reception filter circuit and outputs a temporary demodulation signal, and the first demodulation circuit
- a re-modulation circuit that modulates the provisional demodulated signal to generate a re-modulation signal
- a sub-spectrum that converts the re-modulation signal generated by the re-modulation circuit into N sub-remodulation signals that are output Of the sub-remodulation signal divided into N by the replica generation filter circuit and the sub-spectrum replica generation filter circuit, the sub-remodulation signal having the largest frequency bandwidth
- a second spreading circuit that spreads to the same bandwidth as the sub-remodulated signal having the largest frequency bandwidth, and subtracting each combination of N ⁇ 1 sub-remodulated signals from the received signal.
- a subtracting circuit for extracting the compensated sub-received signals, and performing despreading processing on the N-compensated sub-received signals extracted by the subtracting circuit that have been spread on the transmitter side A despreading processing circuit that converts the N sub-received signals that have been despread by the despreading processing circuit to the frequency of each modulation signal before frequency conversion on the transmitting device side, A synthesized filter circuit that synthesizes the N compensated sub-received signals to generate a compensated received signal, and a second demodulator circuit that demodulates the compensated received signal synthesized by the synthesized filter circuit.
- the transmission filter circuit includes a first FFT circuit that Fourier-transforms the modulation signal modulated by the modulation circuit, and N modulation signals Fourier-transformed by the first FFT circuit. And a first frequency converter that converts each of the N sub-spectrums divided by the first divider circuit into the same frequency as the sub-spectrum having the largest frequency bandwidth. A circuit and a first IFFT circuit that outputs the N sub-spectrums converted to the same frequency by the first frequency conversion circuit by performing an inverse Fourier transform.
- the reception filter circuit includes a second FFT circuit that performs a Fourier transform on a received signal, and a frequency band of the modulated signal with respect to the Fourier-transformed received signal, A null insertion circuit that inserts 0 into a frequency band other than the frequency band of the sub-spectrum divided by the first division circuit with the largest frequency bandwidth, and an inverse Fourier transform of the received signal with the 0 inserted And a second IFFT circuit.
- the sub-spectrum replica generation filter circuit is Fourier-transformed by a third FFT circuit that Fourier-transforms the re-modulated signal generated by the re-modulation circuit, and the third FFT circuit.
- a second division circuit that divides the remodulated signal into N sub-remodulated signals in the same frequency band as the frequency conversion in the transmission device, and each of the N sub-remodulated signals divided by the second divided circuit Is converted to the same frequency as the frequency conversion in the transmission device, and the N sub-remodulated signals converted to the same frequency by the third frequency conversion circuit are subjected to inverse Fourier transform and output.
- a third IFFT circuit is subjected to inverse Fourier transform and output.
- the synthesis filter circuit includes: a modulated sub-received signal subjected to despreading processing by the despreading processing circuit; A third frequency conversion circuit that converts the frequency into a frequency; and a second synthesis circuit that synthesizes the N compensated sub reception signals frequency-converted by the third frequency conversion circuit to generate a compensated reception signal. Good.
- a second aspect of the transmission apparatus of the present invention is a transmission apparatus that performs wireless communication with a reception apparatus, and includes an encoding circuit that encodes transmission data, and a code encoded by the encoding circuit.
- a modulation circuit that modulates the data
- a transmission filter circuit that converts the modulated signal modulated by the modulation circuit into a sub-spectrum divided into N, and outputs the sub-spectrum, and the transmission filter circuit divides the modulated signal into N
- a first spreading circuit that spreads N ⁇ 1 sub-spectrums other than the sub-spectrum having the largest frequency bandwidth in a range equal to or less than the bandwidth of the sub-spectrum having the largest frequency bandwidth
- a transmission signal obtained by synthesizing a sub-spectrum having a large frequency bandwidth and the N ⁇ 1 sub-spectrums spread by the first spreading circuit.
- a first combining circuit for generating.
- the receiving method of the present invention is a receiving method for receiving a signal transmitted by removing a part of a band component of a signal to be transmitted by a transmitting device, and a first direct signal that performs serial-parallel conversion on the received signal.
- a distortion compensation step for performing distortion compensation on a signal component in a band removed by the transmission apparatus using a predetermined signal component
- a first IFFT step for performing inverse Fourier transform on the distortion compensated signal
- a first parallel-serial conversion step for parallel-serial conversion of the inverse Fourier transformed signal, a first demodulation step for demodulating the parallel-serial converted signal, and the demodulated signal A first error correction decoding step for performing error correction decoding, a transmission signal replica generation step for generating a replica of the transmission target signal from the signal subjected to error correction decoding, and a serial-parallel conversion of the transmission signal replica.
- a two-serial-parallel conversion step, a second FFT step of Fourier-transforming the transmission signal replica subjected to the serial-parallel conversion, and the signal in the partial band removed by the transmission device from the Fourier-transformed transmission signal replica A division step for extracting the component, a reception buffer step for storing the received signal, the signal stored in the reception buffer step, and the signal component extracted by the division step are output and a combined signal is output.
- a synthesizing step, a second demodulating step for demodulating the synthesized signal, and a demodulated synthesized signal And a second error correction decoding step of performing error correction decoding by.
- a first aspect of the wireless communication method of the present invention is a wireless communication method performed between a transmission device and a reception device, wherein the transmission device encodes transmission data, and the encoded code Modulating the modulated data, converting the modulated modulation signal into N-divided sub-spectrums, frequency-converting the divided N modulation signals and superimposing a part of the sub-spectrums, Synthesizing and outputting N modulated signals on which some sub-spectrums are superimposed, and the receiving apparatus divides the received signal into N sub-spectrums and frequency-divides the divided received signal into frequencies The frequency is converted back to the frequency before being frequency-converted by the transmitter, and the divided and frequency-converted received signal is synthesized, and the synthesized received signal is demodulated to generate a temporary demodulated signal.
- a second aspect of the wireless communication method of the present invention is a wireless communication method performed between a transmission device and a reception device, wherein the transmission device encodes transmission data, and the encoded code Modulating the modulated data, converting the modulated signal into a sub-spectrum divided into N and outputting the sub-spectrum, and out of the N sub-spectrums having the highest frequency bandwidth Spreading N ⁇ 1 sub-spectrums other than the large sub-spectrum in a range less than or equal to the bandwidth of the sub-spectrum having the largest frequency bandwidth, the sub-spectrum having the largest frequency bandwidth, and the spread spectrum Generating a transmission signal by combining the N ⁇ 1 sub-spectrums, and the reception apparatus performs the conversion on the reception signal.
- the received signal with the 0 inserted is A step of outputting, a step of demodulating the received signal inserted with 0 and outputting a temporary demodulated signal, a step of modulating the temporary demodulated signal to generate a remodulated signal, and the generated remodulated signal Are converted into N-division sub-remodulation signals and output, and among the N-division sub-remodulation signals other than the sub-remodulation signal having the largest frequency bandwidth, Spreading to the same bandwidth as the large sub-remodulation signal and subtracting each combination of N-1 sub-remodulation signals from the received signal to obtain N compensated sub-reception signals , A step of performing a despreading process on the extracted N-compensated sub-received signals that have been spread on the transmission device side, and a step of despreading N The sub-received
- a band on which a signal transmitted by superimposing a partial band of a spectrum is superimposed can be compensated on the receiving side.
- a transmission signal having no superimposed component can be restored without losing the signal component itself.
- FIG. 1 is a system configuration diagram showing an outline of the configuration of the communication system 10.
- the communication system 10 includes a transmission device 100 and a reception device 200.
- the transmission device 100 and the reception device 200 transmit and receive data by wired communication or wireless communication.
- FIG. 2 is a functional block diagram illustrating a functional configuration of the transmission device 100a according to the first embodiment.
- the transmission device 100 a includes an error correction coding circuit 101, a modulation circuit 102, a transmission filter bank 103, a D / A converter 104, and a control circuit 105.
- the transmission filter bank 103 includes a serial-parallel conversion circuit 111, an FFT (Fast Fourier Transform) circuit 112, a division circuit 113, N switches (N is an integer of 1 or more) 114-1 to 114-N, and addition
- the circuit 116 includes an IFFT (Inverse Fourier Transform) circuit 117 and a parallel-serial converter circuit 118.
- IFFT Inverse Fourier Transform
- the error correction coding circuit 101 performs error correction coding on a bit string of data to be transmitted (hereinafter referred to as “transmission data”) to generate error correction coded bits.
- transmission data a bit string of data to be transmitted
- FEC Forward Error Correction
- turbo code a bit string of data to be transmitted
- the modulation circuit 102 generates a plurality of modulation symbols by performing modulation processing (mapping processing) on the error correction coded bits. Each modulation symbol is generated as a modulated signal whose waveform is shaped as shown in FIG. Specifically, the modulation circuit 102 performs modulation processing by a modulation method such as BPSK (Binary Phase Shift Keying), QPSK (Quadrature Phase Shift Keying), 8PSK (Octuple Phase Shift Keying), or the like. The modulation circuit 102 outputs the generated modulation signal to the transmission filter bank 103.
- BPSK Binary Phase Shift Keying
- QPSK Quadadrature Phase Shift Keying
- 8PSK Orthoctuple Phase Shift Keying
- the D / A converter 104 converts the output signal from the transmission filter bank 103 into an analog signal (hereinafter referred to as “transmission signal”).
- the transmission signal converted by the D / A converter 104 is sent to the transmission path.
- the control circuit 105 controls the transmission filter bank 103 to generate a signal from which a part of the spectrum is removed according to a predetermined standard.
- the serial-parallel conversion circuit 111 performs serial-parallel conversion on the input modulation signal.
- the FFT circuit 112 performs fast Fourier transform on the modulation signal that has been subjected to serial-parallel conversion, and converts the modulation signal from a time-domain signal to a frequency-domain signal.
- the switches 114-1 to 114-N are provided for each of the N sub-spectrum data lines divided by the dividing circuit 113.
- a switch 114-1 is provided on the data line that transmits the first sub-spectrum (sub-spectrum 1) among N sub-spectrums divided by the dividing circuit 113.
- the switch 114-n is connected to the data line for transmitting the n-th (n is an integer from 1 to N) sub-spectrum (sub-spectrum n). Is provided.
- One end of each of the switches 114-1 to 114 -N is connected to the dividing circuit 113, and the other end is connected to the adding circuit 116.
- the switches 114-1 to 114 -N open and close according to the control of the control circuit 105.
- the switches 114-1 to 114 -N corresponding to the band determined to be deleted by the control circuit 105 (hereinafter referred to as “cut-off band”) are opened according to the control of the control circuit 105 (opened). Operation).
- the switches 114-1 to 114-N corresponding to the band determined not to be deleted by the control circuit 105 (hereinafter referred to as “pass band”) are closed according to the control of the control circuit 105 ( Closing operation).
- the adder circuit 116 adds the outputs of the N switches 114-1 to 114-N.
- the IFFT circuit 117 performs fast inverse Fourier transform and converts the signal added by the adder circuit 116 from a frequency domain signal to a time domain signal.
- the parallel-serial conversion circuit 118 performs parallel-serial conversion on the time domain signal output from the IFFT circuit 117, and outputs the converted signal to the D / A converter 104.
- the sub-spectrum located in the cutoff band is removed without being input to the adder circuit 116 by the opening operation of the switches 114-1 to 114-N. Therefore, there is no signal component in the cutoff band. With such an operation, the transmission device 100a generates a signal in which a part of the spectrum is removed.
- FIG. 4 is a functional block diagram showing the configuration of the first embodiment (reception device 200a) of the reception device 200.
- 5A to 5F are diagrams illustrating signals used in the receiving apparatus 200a.
- the receiving apparatus 200a includes an A / D conversion circuit 201, a first serial / parallel conversion circuit 202, a first FFT circuit 203, a transmission path estimation circuit 2031, an equalization circuit 2032, an extraction circuit 204, a distortion compensation circuit 205, and a first IFFT circuit.
- first parallel / serial conversion circuit 207 first demodulation circuit 208, first error correction decoding circuit 209, transmission signal replica generation circuit 210, second serial / parallel conversion circuit 211, second FFT circuit 212, division circuit 213, reception A buffer 214, a synthesis circuit 215, a second IFFT circuit 216, a second parallel / serial conversion circuit 217, a second demodulation circuit 218, a second error correction decoding circuit 219, and a hard decision circuit 220 are provided.
- the A / D converter 201 converts a signal (received signal) received by the antenna of the receiving device 200a into a digital signal.
- the A / D converter 201 outputs the converted reception signal to the first serial / parallel conversion circuit 202.
- FIG. 5A is a diagram illustrating the received signal S1.
- the first serial / parallel conversion circuit 202 performs serial / parallel conversion on the received signal.
- the first FFT circuit 203 performs a fast Fourier transform on the serially parallel received signal, and converts the received signal from a time domain signal to a frequency domain signal.
- the transmission path estimation circuit 2031 estimates a transmission path coefficient representing the state of the transmission path from the transmission device 100a to the reception device based on the received signal.
- the equalization circuit 2032 removes the amplitude phase distortion by using the transmission path coefficient estimated by the transmission path estimation circuit 2031. For example, the equalization circuit 2032 may remove the amplitude phase distortion by multiplying the reciprocal of the transmission path coefficient (zero forcing).
- the extraction circuit 204 multiplies the reception signal converted into the frequency domain by a predetermined coefficient to extract N subspectrums.
- the predetermined coefficient used by the extraction circuit 204 is the same as the predetermined coefficient used when the dividing circuit 113 of the transmission device 100a divides the modulated signal.
- the distortion compensation circuit 205 performs distortion compensation processing on the extracted N sub-spectrums.
- FIG. 5B represents a signal generated by the distortion compensation process.
- the distortion compensation process is a process for performing compensation using a signal (null signal) whose power is “0” with respect to a band (blocking band) from which a signal is removed in the transmission device 100a.
- a signal S2 having a power of “0” is newly added to the received signal (S1) subjected to serial / parallel conversion.
- the band of this signal S2 is a cutoff band.
- the distortion compensation circuit 205 adds all the sub-spectrums after the distortion compensation process, and generates a combined modulation signal.
- the first IFFT circuit 206 performs fast inverse Fourier transform on the synthesized modulated signal, and converts the modulated signal from a frequency domain signal to a time domain signal.
- the first parallel-serial conversion circuit 207 performs parallel-serial conversion on the modulated signal converted into the time domain signal.
- the first demodulation circuit 208 demodulates the modulation signal output from the first parallel / serial conversion circuit 207 and converts it into a bit string (hard decision) or calculates likelihood (soft decision).
- the first error correction decoding circuit 209 performs error correction decoding processing on the bit string restored by the first demodulation circuit 208.
- the first error correction decoding circuit 209 outputs the result of the error correction decoding process to the transmission signal replica generation circuit 210.
- FIG. 5C is a diagram illustrating a signal generated by the transmission signal replica generation circuit 210.
- the transmission signal replica generation circuit 210 generates a transmission signal replica (hereinafter referred to as “transmission signal replica”) based on the output of the first error correction decoding circuit 209.
- the transmission signal replica is not a replica of the transmission signal itself actually transmitted by the transmission device 100a.
- the transmission signal replica is a replica of a transmission signal (hereinafter referred to as “all-band transmission signal”) generated when all of the switches 114-1 to 114-N are closed in the transmission apparatus 100a. That is, the transmission signal replica generation circuit 210 generates a transmission signal replica (full-band transmission signal) as a transmission signal replica when there is no cutoff band.
- the frequency band occupied by the transmission signal replica S3 is the sum of the frequency band of the reception signal S1 and the frequency band obtained by adding the null signal S2 by the distortion compensation process. Band.
- the transmission signal replica generation circuit 210 has the same configuration as the error correction encoding circuit 101 and the modulation circuit 102 of the transmission device 100a, and the transmission Generate a signal replica.
- the first error correction decoding circuit 209 is a soft decision type
- the likelihood is output from the first error correction decoding circuit 209 to the transmission signal replica signal generation circuit 210. Therefore, in this case, the transmission signal replica generation circuit 210 generates a transmission signal replica (soft replica) based on the likelihood.
- the modulation method is QPSK
- the soft replica signal can be obtained by the following equation (1).
- R (1/2) 1/2 ⁇ tan ( ⁇ Ich / 2) + j tanh ( ⁇ Qch / 2) ⁇ (1)
- R represents a soft replica signal
- ⁇ Ich represents the likelihood of the I-axis signal
- ⁇ Qch represents the likelihood of the Q-axis signal.
- the second serial / parallel conversion circuit 211 performs serial / parallel conversion on the transmission signal replica generated by the transmission signal replica generation circuit 210.
- the second FFT circuit 212 performs fast Fourier transform on the transmission signal replica subjected to the serial-parallel conversion, and converts the transmission signal replica from a time domain signal to a frequency domain signal.
- the dividing circuit 213 extracts a signal composed only of the stop band from the transmission signal replica converted into the frequency domain.
- FIG. 5D is a diagram illustrating an outline of processing of the dividing circuit 213.
- FIG. 5E is a diagram illustrating a signal output by the dividing circuit 213.
- S4 in FIG. 5D represents a signal located in the passband in the transmission device 100a among the transmission signal replicas.
- 5D represents a signal located in the cutoff band in the transmission device 100a among the transmission signal replicas.
- the dividing circuit 213 outputs the signal S5 located in the cutoff band in the transmission device 100a among the transmission signal replicas.
- the dividing circuit 213 divides the transmission signal replica into N sub-spectrums.
- the dividing circuit 213 takes out the sub-spectrum of the band corresponding to the switches 114-1 to 114-N that have been opened in the transmitting apparatus 100a.
- the dividing circuit 213 adds the extracted sub-spectrums together to generate a band replica signal (hereinafter referred to as “sub-spectrum replica”) blocked in the transmission device 100a.
- the signal S5 shown in FIGS. 5D to 5F corresponds to a sub-spectrum replica.
- the dividing circuit 213 divides the replica signal into N sub-spectrums by the same processing as the dividing circuit 113 of the transmission device 100a.
- the dividing circuit 213 includes N switches, and controls the switches by inverting the opening operation and the closing operation of the switches 114-1 to 114-N of the transmission device 100a. That is, the switch that has been opened in the transmitting device 100a is closed in the dividing circuit 213, and the switch that has been closed in the transmitting device 100a is opened in the dividing circuit 213.
- the dividing circuit 213 generates a sub-spectrum replica by adding the outputs of the switches controlled in this way.
- the reception buffer 214 buffers the output of the equalization circuit 2032 for a predetermined time.
- the predetermined time means that the reception signal output from the equalization circuit 2032 at the same timing is the extraction circuit 204, the distortion compensation circuit 205, the first IFFT circuit 206, the first parallel / serial conversion circuit 207, the first demodulation circuit 208, Time from processing by the first error correction decoding circuit 209, the transmission signal replica generation circuit 210, the second serial / parallel conversion circuit 211, the second FFT circuit 212, and the dividing circuit 213 until the sub-spectrum replica is output from the dividing circuit 213 It is.
- FIG. 5F is a diagram illustrating a signal generated by the synthesis circuit 215.
- the synthesis circuit 215 synthesizes the reception signal S1 output from the reception buffer 214 and the sub-spectrum replica S5 output from the division circuit 213 to generate a synthesis signal.
- the sub-spectrum replica synthesized with the received signal is a sub-spectrum replica generated from the received signal.
- the second IFFT circuit 216 performs fast inverse Fourier transform on the combined signal, and converts the combined signal from a frequency domain signal to a time domain signal.
- the second parallel-serial conversion circuit 217 performs parallel-serial conversion on the combined signal converted into the time domain signal.
- the second demodulation circuit 218 demodulates the combined signal output from the parallel / serial conversion circuit 217 to restore the bit string.
- the second error correction decoding circuit 219 performs error correction decoding processing on the bit string restored by the second demodulation circuit 218.
- the second error correction decoding circuit 219 outputs the result of the error correction decoding process to the hard decision circuit 220.
- the hard decision circuit 220 performs hard decision processing based on the output of the second error correction decoding circuit 219 and restores transmission data. When the second error correction decoding circuit 219 is a hard decision type, the hard decision circuit 220 is not necessary.
- the signal component of the missing part is also obtained from the received signal in which a part of the signal component is missing by the error correction decoding process of the first error correction decoding circuit 209.
- Transmission data is restored at a certain error rate.
- a sub-spectrum replica is generated based on the restored transmission data, and the received signal and sub-spectrum replica are combined to equalize the spectrum closer to the spectrum of the full-band transmission signal than the spectrum of the received signal. . Since decoding using this synthesized signal is performed, the error rate can be improved.
- FIG. 6 is a functional block diagram showing the configuration of the second embodiment (receiving device 200b) of the receiving device 200.
- the receiving device 200b according to the second embodiment repeats the replica generation step (that is, the step of reproducing the spectrum removed by the transmitting device 100a) in the receiving device 200a according to the first embodiment M times (M is an integer of 2 or more) times. . By repeating this process, spectrum reproduction in the stop band is realized with higher accuracy.
- the receiving apparatus 200b includes M feedback blocks 230-1 to 230-M.
- the same components as those of the receiving device 200a according to the first embodiment are denoted by the same names and the same reference numerals, and description thereof is omitted.
- the output of the second error correction decoding circuit 219-m of each feedback block 230-m is transmitted to the transmission signal replica generation circuit 210-m + 1 of the next-stage feedback block 230-m + 1. Input.
- the reception signal output from the reception buffer 214-m of each feedback block 230-m is input to the reception buffer 214-m + 1 of the next-stage feedback block 230-m + 1.
- the output of the last stage (Mth) feedback block 230-M is input to the hard decision circuit 220, and the transmission data is restored.
- the spectrum removed in the transmitting apparatus 100a is repeatedly reproduced based on the error correction function. By repeating this, it is possible to perform decoding using a spectrum closer to the spectrum of the full-band transmission signal.
- FIG. 7 is a graph showing an evaluation result of the effect produced by the communication system 10.
- the transmitter 100a deletes 1/8 of the spectrum for transmission, and the receiver performs distortion compensation on the receiver (for example, the receiver 520) according to the related technology and the receiver 200 of the present invention.
- FIG. 7 shows the SNR-BLER (Block Error Rate: one block is 54 bytes) characteristic in such distortion compensation processing.
- QPSK is used as the modulation method on the transmission side
- the coding rate is 3/4.
- the distortion compensation based on the replica in the receiving apparatus 200 is performed only once. That is, FIG. 7 shows the result of processing by the receiving device 200a of the first embodiment. Comparing the SNR when BLER is 10 ⁇ 3, as shown by the arrow, it can be seen that the receiving apparatus 200 has an effect of about 2.1 dB as compared with the receiving apparatus according to the related art.
- the switches 114-1 to 114-N may have configurations other than those described above as long as the sub-spectrum located in the cutoff band can be removed.
- the transmitting apparatus 100a may be configured to include N frequency shifters 607-1 to 607-N, similarly to the transmitting apparatus 500 illustrated in FIG. In this case, the other ends of the switches 114-1 to 114-N are connected to frequency shifters 607-1 to 607-N corresponding to the respective switches 114-1 to 114-N.
- the frequency shifters 607-1 to 607-N arrange sub-spectrums input via the switches 114-1 to 114-N in a predetermined band on the frequency axis that is associated with the frequency shifters 607-1 to 607-N in advance. Specifically, the sub-spectrum is not input to the frequency shifter in which the band where the sub-spectrum is arranged corresponds to the cutoff band because the switches 114-1 to 114-N located upstream thereof are opened. On the other hand, the sub-spectrum is input to the frequency shifter in which the band where the sub-spectrum is arranged corresponds to the pass band because the switches 114-1 to 114-N located upstream thereof are closed.
- the frequency shifter corresponding to the pass band arranges the sub-spectrum in a predetermined band on the frequency axis and outputs the sub spectrum to the adder circuit 116.
- the receiving apparatus of the above embodiment can be adapted to a transmission signal transmitted from such a transmitting apparatus.
- the following embodiments of the present invention relate to distortion compensation on the receiving side in a communication system in which a part of the spectrum of a transmission signal is deleted and transmitted.
- N sub-spectrums obtained by dividing a spectrum are generated in a transmission device, and frequency-converted so that some sub-spectrums are superimposed on the same frequency and transmitted.
- the frequency utilization efficiency corresponding to the superimposed frequency bandwidth is increased and the signal component itself is not lost.
- the receiving device in order to divide the superimposed sub-spectrum, the receiving device generates a sub-spectrum replica from the received signal and removes it from the received signal. As a result, each subspectrum is reproduced while being compensated, and the original signal is restored by returning the frequency to the original and synthesizing it.
- the sub-spectrum replica generation method is that the received signal is divided by the same frequency bandwidth as each sub-spectrum in the dividing process in the transmitter and the frequency after the sub-spectrum frequency is changed. Then, each sub-spectrum (with superimposed components) is extracted, and these are temporarily restored to the original frequency and synthesized with a signal generated by synthesis. A signal obtained by provisional demodulation is re-modulated, and the sub-spectrum replicas are obtained by dividing and changing the frequency in the same manner as in the transmission apparatus. By combining these N-1 replicas and subtracting them from the received signal, N sub-spectrums without superimposing components can be obtained. By returning these signals to the original frequency and synthesizing them, it is possible to obtain a transmission signal having no superimposed component.
- FIG. 8 is a block diagram showing a functional configuration of the second embodiment of the transmission device 100b.
- the transmission device 100 b includes a first encoding circuit 2100, a first modulation circuit 2101, a transmission filter bank 2102, and a D / A converter 2103.
- the transmission filter bank 2102 includes a first serial-parallel conversion circuit 2106, a first FFT (Fast Fourier Transform) circuit 2107, a first division circuit 2108, first frequency conversion circuits 2109 to 2109-N, and a first synthesis circuit 2110.
- a first IFFT (Inverse Fourier Transform) circuit 2111, and a first parallel-serial conversion circuit 2112 are provided.
- the first encoding circuit 2100 and the first modulation circuit 2101 generate a plurality of modulation symbols by performing error correction encoding processing and modulation processing (symbol mapping) on the transmission target data.
- Each modulation symbol is generated as a modulated signal whose waveform is shaped as shown in FIG. 9A.
- the first modulation circuit 2101 performs modulation processing by a modulation scheme such as BPSK (Binary Phase Shift Keying), QPSK (Quadrature Phase Shift Keying), or 8PSK (Octuple Phase Shift Keying).
- BPSK Binary Phase Shift Keying
- QPSK Quadrature Phase Shift Keying
- 8PSK 8PSK
- the first serial / parallel conversion circuit 2106 performs serial / parallel conversion on the input modulation signal.
- the first FFT circuit 2107 performs fast Fourier transform on the modulation signal that has been subjected to serial-parallel conversion, and converts the modulation signal from a time domain signal to a frequency domain signal.
- the first combining circuit 2110 adds and combines the frequency-converted N sub-spectrums.
- the first IFFT circuit 2111 performs fast inverse Fourier transform, and transforms the sub-spectrum synthesized after frequency transform from a frequency domain signal to a time domain signal.
- the first parallel-serial conversion circuit 2112 performs parallel-serial conversion on the time-domain signal output from the first IFFT circuit 2111 and outputs the converted signal to the D / A converter 2103.
- the D / A converter 2103 converts the output signal from the transmission filter bank into an analog signal (hereinafter referred to as “transmission signal”). The transmission signal converted by the D / A converter 2103 is sent to the transmission path.
- the transmission apparatus 100b configured as described above, a part of the sub-spectrum is superimposed by the first frequency conversion circuits 2109-1 to 2109-N. For this reason, it becomes small according to the bandwidth on which the frequency band occupied by the transmission signal is superimposed.
- FIG. 10 is a block diagram illustrating a functional configuration of the third embodiment of the receiving device 200c.
- the receiving apparatus 200c includes an A / D conversion circuit 2200, a reception filter bank 2201, a first demodulation circuit 2202, a first decoding circuit 2203, a re-encoding circuit 2204, a re-modulation circuit 2205, a sub-spectrum replica generation filter bank 2206, a reception buffer.
- the circuit includes a circuit 2207, subtraction circuits 2209-1 to 2209-N, a synthesis filter bank 2213, a second demodulation circuit 2214, and a second decoding circuit 2215.
- the reception filter bank 2201 includes a second serial-parallel conversion circuit 2219, a second FFT circuit 2220, a transmission path estimation circuit 2221, an equalization circuit 2222, a second IFFT circuit 2223, a second parallel-serial conversion circuit 2224, a second division circuit 2225,
- the circuit includes two frequency conversion circuits 2226-1 to 2226-N, a second synthesis circuit 2227, a second IFFT circuit 2228, and a third parallel series circuit 2229.
- the sub-spectrum replica generation filter bank 2206 includes a third series-parallel conversion circuit 2230, a third FFT circuit 2231, a third division circuit 2232, third frequency conversion circuits 2233-1 to 2233-N, and fourth IFFT circuits 2234-1 to 2234-. N, fourth parallel / serial conversion circuits 2235-1 to 2235-N.
- the synthesis filter bank 2213 includes fourth series-parallel conversion circuits 2240-1 to 2240-N, fourth FFT circuits 2241-1 to 2241-N, fourth frequency conversion circuits 2242-1 to 2242-N, a third synthesis circuit 2243, A fifth IFFT circuit 2244 and a fifth parallel-serial conversion circuit 2245 are included.
- 11A to 11H are conceptual diagrams showing signals used in the receiving apparatus 200c according to the third embodiment.
- the receiving apparatus 200c first returns the superimposed sub-spectrum to the original frequency for the received signal, and performs provisional demodulation and decoding using this.
- the A / D conversion circuit 2200 converts a signal (reception signal) received by an antenna (not shown) of the reception device 200c into a digital signal.
- the A / D converter 2200 outputs the converted reception signal to the reception filter bank 2201 (FIG. 11A).
- the second serial / parallel conversion circuit 2219 performs serial / parallel conversion on the received signal.
- the second FFT circuit 2220 performs fast Fourier transform on the received signal that has undergone serial-parallel conversion, and converts the received signal from a time domain signal to a frequency domain signal.
- the transmission path estimation circuit 2221 estimates transmission path coefficients using known signals such as training signals, reference signals, and sounding signals.
- the equalization circuit 2222 corrects the amplitude phase distortion of the received signal by the frequency domain equalization process using the transmission path coefficient estimated by the transmission path estimation circuit 2221. As the frequency domain equalization processing, a Zero Forcing method or the like is known.
- the equalized signal is output to the second IFFT circuit 2223 and the second dividing circuit 2225.
- the second IIFT circuit 2223 performs a fast inverse Fourier transform on the received signal after the frequency domain equalization to return it to a time domain signal.
- the second parallel / serial conversion circuit 2224 performs parallel / serial conversion on the reception signal subjected to inverse Fourier transform, and outputs the result to the reception buffer circuit 2207.
- the second dividing circuit 2225 multiplies the received signal equalized in the frequency domain by a filter coefficient corresponding to the filter coefficient used to generate N sub-spectrums in the transmitting apparatus 100b. Divide into sub-spectrums.
- the difference from the sub-spectrum generation in the transmission filter bank 2102 is that a filter coefficient whose frequency is shifted by the same amount as the frequency conversion in the first frequency conversion circuits 2109-1 to 2109-N of the transmission filter bank 2102 is used. . That is, in the transmission apparatus 100b, each subspectrum generated by multiplying the filter coefficient is transmitted after the frequency conversion is performed. Therefore, in order to generate each subspectrum from the received signal, the transmission filter bank 2102 It is necessary to use a frequency shifted one instead of the filter coefficient.
- the second frequency conversion circuits 2226-1 to 2226-N perform the operation of each sub frequency by an operation (change frequency by ⁇ f) opposite to the frequency conversion in the first frequency conversion circuits 2109-1 to 2109-N of the transmission filter bank 2102.
- the spectrum is returned to the original frequency (FIG. 11B).
- the second synthesizing circuit 2227 adds and synthesizes the frequency-converted N systems of equalized sub-spectrums (FIG. 11C).
- the second IFFT circuit 2228 performs fast inverse Fourier transform, and converts the signal added by the second synthesis circuit 2227 from a frequency domain signal to a time domain signal.
- the third parallel-serial conversion circuit 2229 performs parallel-serial conversion on the time domain signal output from the third IFFT circuit 2228.
- the output of the third parallel-serial conversion circuit 2229 in the reception filter bank 2201 is transferred to the first demodulation circuit 2202, and the first demodulation circuit 2202 and the first decoding circuit 2203 temporarily demodulate and decode the time domain signal.
- the re-encoding circuit 2204 and the re-modulation circuit 2205 generate a plurality of modulation symbols by performing re-encoding processing / re-modulation processing (mapping processing) on the data acquired by temporary demodulation / decoding (FIG. 11D).
- a soft decision value likelihood
- a soft decision replica signal can be directly generated without re-encoding processing.
- the transmission replica signal generated in this way is passed to the sub-spectrum replica generation filter bank 2206.
- the sub-spectrum replica generation filter bank 2206 has the same configuration as the transmission filter bank 2102 in the transmission device 100b.
- the third serial / parallel conversion circuit 2230 performs serial / parallel conversion on the signal.
- the third FFT circuit 2231 performs fast Fourier transform on the remodulated signal that has been subjected to serial-parallel conversion, and converts the remodulated signal from a signal in the time domain to a signal in the frequency domain.
- the second division circuit 2232 corresponds to the frequency domain replica signal output from the third FFT circuit 2231 and the filter coefficients used to generate N subspectrums in the first division circuit 2108 of the transmission device 100b.
- N transmission sub-spectrum replicas are generated by multiplying by the filter coefficient to perform (FIG. 11E).
- the third frequency conversion circuits 2233-1 to 2233-N perform frequency conversion of the sub-spectrum replicas on the respective sub-spectrum replicas in the same manner as the first frequency conversion circuits 2099-1 to 2109-N of the transmission device 100b.
- the fourth IFFT circuits 2234-1 to 2234 -N perform fast inverse Fourier transform, and convert the output signals of the N systems of the third frequency conversion circuits 2233-1 to 2233-N from the frequency domain signals to the time domain signals. To do.
- the fourth parallel / serial conversion circuits 2235-1 to 2235 -N perform parallel / serial conversion on the time domain signals output from the fourth IFFT circuits 2234-1 to 2234 -N, and use them as the output of the sub-spectrum replica generation filter bank 2206. .
- the reception buffer circuit 2207 holds the output of the second parallel / serial conversion circuit 2224 in the reception filter bank 2201 and functions as a delay unit that absorbs the processing delay time from the second division circuit 2225 to the sub-spectrum replica generation filter bank 2206. Fulfill.
- Subtraction circuits 2209-1 to 2209-N are provided for each of N systems, and N ⁇ 1 sub-spectrum replicas, each of which is different from the N sub-spectrum replicas, from the received signal stored in reception buffer circuit 2207. Select and subtract. By this process, the N ⁇ 1 sub-spectrum replicas that have not been subtracted and the remaining unique sub-spectrum that does not correspond are extracted from the signal accumulated in the reception buffer circuit 2207 (FIGS. 11F and 11G).
- the fourth serial / parallel conversion circuits 2240-1 to 2240-N perform serial / parallel conversion on the N signals output from the subtracters 2209-1 to 2209-N.
- the fourth FFT circuits 2241-1 to 2241-N perform fast Fourier transform on the received signals subjected to the serial / parallel conversion, and outputs the outputs of the fourth serial / parallel conversion circuits 2240-1 to 2240-N as time domain signals. To frequency domain signal.
- the fourth frequency conversion circuits 2242-1 to 2242-N perform frequency conversion similar to the frequency conversion in the second frequency conversion circuits 2226-1 to 2226-N in the reception filter bank 2201.
- the third synthesizing circuit 2243 adds and synthesizes the N systems of signals frequency-converted by the fourth frequency converting circuits 2242-1 to 2242-N (FIG. 11H).
- the fifth IFFT circuit 2244 performs fast inverse Fourier transform, and converts the signal added by the third synthesis circuit 2243 from a frequency domain signal to a time domain signal.
- the fifth parallel / serial conversion circuit 2245 performs parallel / serial conversion on the time domain signal output from the fifth IFFT circuit 2244 and outputs the resultant signal to the synthesis filter bank 2213.
- the second demodulation circuit 2214 and the second decoding circuit 2215 demodulate and decode the time domain signal.
- N sub-spectrum replicas are subtracted from the equalized received signal to extract N sub-spectrums, which are combined.
- demodulating and decoding it is possible to divide and compensate the superimposed sub-spectrum in the transmission apparatus 100b.
- the decoding result of the second decoding circuit 2215 is input again to the re-encoding circuit 2204, and the processes from the re-encoding circuit 2204 to the second decoding circuit 2215 are repeated a plurality of times.
- the residual interference can be reduced, and the division accuracy, that is, the reception characteristic can be improved.
- N sub-spectrums obtained by dividing a spectrum are generated in the transmission apparatus.
- the spectrum other than the sub-spectrum having the widest band is spread in a range that fits within the same bandwidth as the sub-spectrum, and the frequency is converted to the same frequency and superimposed and transmitted. Since the frequency bandwidth of the sub-spectrum having the widest band becomes the occupied bandwidth while the information transmission rate remains constant, the frequency utilization efficiency increases and the signal component itself is not lost.
- the receiving device in order to divide the superimposed sub-spectrum, the receiving device generates a sub-spectrum replica from the received signal and removes it from the received signal. As a result, each subspectrum is reproduced while being compensated, and the original signal is restored by returning the frequency to the original and synthesizing it.
- a specific feature of the sub-spectrum replica generation method is that the signal of the main component of the received signal is first temporarily demodulated. Due to the temporary demodulation, signal components also appear in the frequency components occupied by other sub-spectrums in the transmission apparatus. A signal obtained by provisional demodulation is remodulated, and division, spreading processing, and frequency change are performed in the same manner as in the transmission apparatus, so that replicas of the respective subspectrums can be obtained. By combining these N-1 replicas and subtracting them from the received signal, N sub-spectrums without superimposing components can be obtained. By despreading the spread sub-spectrum and returning to the original frequency and synthesizing it, it is possible to obtain a transmission signal without a superimposed component.
- the main component that is, the sub-spectrum having the widest band
- the accuracy of the replicas generated by That is, there is an effect that the possibility of restoration is increased.
- FIG. 12 is a block diagram illustrating a functional configuration of the third embodiment of the transmission device 100c.
- the transmission filter bank 3102 includes a first serial-parallel conversion circuit 3106, a first FFT (Fast Fourier Transform) circuit 3107, a first division circuit 3108, first frequency conversion circuits 3109-1 to 3109-N, a first IFFT ( Inverse / Fast / Fourier / Transform circuit 3110-1 to 3110-N and first parallel / serial conversion circuits 3111-1 to 3111-N.
- a first serial-parallel conversion circuit 3106 includes a first serial-parallel conversion circuit 3106, a first FFT (Fast Fourier Transform) circuit 3107, a first division circuit 3108, first frequency conversion circuits 3109-1 to 3109-N, a first IFFT ( Inverse / Fast / Fourier / Transform circuit 3110-1 to 3110-N and first parallel / serial conversion circuits 3111-1 to 3111-N.
- FFT Fast Fourier Transform
- the first encoding circuit 3100 and the first modulation circuit 3101 generate a plurality of modulation symbols by performing error correction encoding processing and modulation processing (symbol mapping) on the transmission target data.
- Each modulation symbol is generated as a modulated signal whose waveform is shaped as shown in FIG. 13A.
- the first modulation circuit 3101 performs modulation processing by a modulation method such as BPSK (Binary Phase Shift Keying), QPSK (Quadrature Phase Shift Keying), or 8PSK (Octuple Phase Shift Keying).
- the first modulation circuit 3101 outputs the generated modulation signal to the transmission filter bank 3102.
- the transmission filter bank 3102 outputs a sub-spectrum divided into N.
- the first serial / parallel conversion circuit 3106 performs serial / parallel conversion on the input modulation signal.
- the first FFT circuit 3107 performs fast Fourier transform on the modulation signal that has been subjected to serial-parallel conversion, and converts the modulation signal from a time domain signal to a frequency domain signal.
- the first frequency conversion circuits 3109-1 to 3109-N perform frequency conversion so that the center frequency of each of the N sub-spectrums is the same as the transmission center frequency of the sub-spectrum having the widest occupied bandwidth.
- the first IFFT circuits 3110-1 to 3110-N perform fast inverse Fourier transform, and convert each frequency-converted subspectrum from a frequency domain signal to a time domain signal.
- the first parallel-serial conversion circuits 3111-1 to 3111 -N perform parallel-serial conversion on the time domain signals output from the first IFFT circuits 3110-1 to 3110 -N, and output the converted signals.
- the chip rate of the spreading sequence used in the sequence needs to satisfy (1 / BWk) ⁇ [BW0 / BWk].
- [x] is a maximum integer not exceeding x. That is, the occupied bandwidth of sub-spectrum k is expanded up to [BW0 / BWk] times by first spreading sequence multiplication circuits 3103-1 to 3103-M.
- the first synthesizing circuit 3104 synthesizes the sub-spectrum # 1 having the widest occupied frequency bandwidth with the other N ⁇ 1 sub-spectrums # 2s in which the occupied band is expanded by the spreading code. As a result, as shown in FIG. 13D, the spread N ⁇ 1 sub-spectrum # 2s is superimposed on the sub-spectrum # 1 having the widest occupied bandwidth.
- the D / A converter 3105 converts the output signal from the transmission filter bank 3102 into an analog signal (hereinafter referred to as “transmission signal”).
- the transmission signal converted by the D / A converter 3105 is sent to the transmission path.
- N-1 sub-spectrums are spread in occupied bandwidths with different spreading codes by first spreading sequence multiplication circuits 3103-1 to 3103-M, and the power density is low.
- it is spread to the same bandwidth as the sub-spectrum having the widest frequency band, and all the sub-spectrums are superimposed by the first synthesis circuit 3104. For this reason, the frequency band occupied by the transmission signal can be narrowed to the same bandwidth as the sub-spectrum having the widest frequency bandwidth.
- FIG. 14 is a block diagram showing a functional configuration of the fourth embodiment of the receiving device 200d.
- the reception device 200d includes an A / D conversion circuit 3200, a reception filter bank 3201, a first demodulation circuit 3202, a first decoding circuit 3203, a re-encoding circuit 3204, a re-modulation circuit 3205, a sub-spectrum replica generation filter bank 3206, a reception buffer.
- the reception filter bank 3201 includes a second serial-parallel conversion circuit 3220, a second FFT circuit 3221, a second frequency conversion circuit 3222, a transmission path estimation circuit 3223, an equalization circuit 3224, a null signal substitution circuit 3225, a second IFFT circuit 3226, a second A parallel-serial conversion circuit 3227 is provided.
- the sub-spectrum replica generation filter bank 3206 includes a third serial / parallel conversion circuit 3230, a third FFT circuit 3231, a second division circuit 3232, third frequency conversion circuits 32333-1 to 3233-N, and third IFFT circuits 3234-1 to 3234-. N and second parallel-serial conversion circuits 3235-1 to 3235 -N.
- the synthesis filter bank 3213 includes fourth series-parallel conversion circuits 3240-1 to 3240-N, fourth FFT circuits 3241-1 to 3241-N, fourth frequency conversion circuits 3242-1 to 3242-N, a second synthesis circuit 3243, A fourth IFFT circuit 3244 and a fourth parallel / serial conversion circuit 3245 are provided.
- 15A to 15H are conceptual diagrams showing signals used in the receiving apparatus 200d according to the fourth embodiment.
- the receiving apparatus 200d performs provisional demodulation decoding assuming that only the sub-spectrum having the largest occupied bandwidth is transmitted for the received signal.
- the A / D conversion circuit 3200 converts a signal (reception signal) received by an antenna (not shown) of the reception device 200d into a digital signal.
- the A / D converter 3200 outputs the converted reception signal to the reception filter bank 3201 (FIG. 15A).
- the second serial / parallel conversion circuit 3220 performs serial / parallel conversion on the received signal.
- the second FFT circuit 3221 performs fast Fourier transform on the received signal that has been subjected to serial-parallel conversion, and converts the received signal from a time domain signal to a frequency domain signal (FIG. 15A).
- the second frequency conversion circuit 3222 returns the center frequency of the sub spectrum having the largest occupied bandwidth to the frequency position before the sub spectrum division.
- the transmission path estimation circuit 3223 estimates transmission path coefficients using known signals such as training signals, reference signals, and sounding signals.
- the equalization circuit 3224 corrects the amplitude phase distortion of the received signal by frequency domain equalization processing using the transmission path coefficient estimated by the transmission path estimation circuit 3223. As the frequency domain equalization processing, a Zero Forcing method or the like is known.
- the null signal replacement circuit 3225 replaces frequency components other than the sub-spectrum having the largest occupied bandwidth with 0 signal. Since the transmitting apparatus 100c superimposes other sub-spectrums on the sub-spectrum having the largest occupied bandwidth, the frequency band other than the sub-spectrum having the largest occupied bandwidth is transmitted from other users and other systems. Interference signals and noise signals generated by RF devices (LNA: Low Noise Noise Amplifier etc.) not shown in this configuration may be mixed, but by replacing the frequency band with 0 signal as described above, Noise interference components can be removed.
- LNA Low Noise Noise Amplifier etc.
- the second IFFT circuit 3226 performs high-speed inverse Fourier transform, and converts a received signal obtained by replacing some frequency components with a zero signal from a frequency domain signal to a time domain signal.
- the second parallel-serial conversion circuit 3227 performs parallel-serial conversion on the time-domain signal output from the second IFFT circuit 3226 and outputs the resultant signal to the reception filter bank 3201.
- the output of the reception filter bank 3201 is transferred to the reception buffer circuit 3207 and the first demodulation circuit 3202, and the first demodulation circuit 3202 and the first decoding circuit 3203 preliminarily demodulate and decode the time domain signal.
- the receiving device 200d generates a replica signal of the transmission signal from the data acquired by demodulation and decoding.
- the re-encoding circuit 3204 and the re-modulation circuit 3205 generate a plurality of modulation symbols by performing re-encoding processing and re-modulation processing (mapping processing) on the data acquired by temporary demodulation and decoding (FIG. 15B).
- a soft decision value likelihood
- a soft decision replica signal can be directly generated without re-encoding processing.
- the transmission replica signal generated in this way is passed to the sub-spectrum replica generation filter bank 3206.
- the sub-spectrum replica generation filter bank 3206 has the same configuration as the transmission filter bank 3102 in the transmission device 100c.
- the third serial / parallel conversion circuit 3230 performs serial / parallel conversion on the signal.
- the third FFT circuit 3231 performs fast Fourier transform on the remodulated signal that has been subjected to serial-parallel conversion, and converts the remodulated signal from a time domain signal to a frequency domain signal.
- the second division circuit 3232 corresponds to the frequency domain replica signal output from the third FFT circuit 3231 and the filter coefficients used to generate N sub-spectrums in the first division circuit 3108 of the transmission device 100c.
- N transmission sub-spectrum replicas are generated by multiplying the filter coefficients to be used (FIG. 15C).
- the third frequency conversion circuits 3323-1 to 3233 -N perform the same frequency change as the corresponding sub-spectrums in the frequency conversion circuits 3109-1 to 3109 -N of the transmission device 100 c for each sub-spectrum replica.
- the third IFFT circuits 3234-1 to 3234-N perform fast inverse Fourier transform to convert the N system output signals of the third frequency conversion circuits 3233-1 to 3233-N from frequency domain signals to time domain signals. To do.
- the second parallel / serial conversion circuits 3235-1 to 3235 -N perform parallel-serial conversion on the time-domain signals output from the third IFFT circuits 3234-1 to 3234 -N, and use them as the output of the sub-spectrum replica generation filter bank 3206. .
- Second spreading sequence multiplication circuits 3208-1 to 3208-M apply N ⁇ 1 transmission subspectral replicas other than the subspectral replica corresponding to the subspectrum having the widest occupied bandwidth.
- the corresponding sub-spectrum is multiplied by the same spreading code as the spreading code multiplied by the first spreading sequence multiplication circuits 3103-1 to 3103-M in the transmitting apparatus 100c.
- N ⁇ 1 transmission sub-spectrum replicas are spread in the same manner as the transmission sub-spectrum.
- the reception buffer circuit 3207 holds the output of the reception filter bank 3201 and serves as a delay device that absorbs the processing delay time from the first demodulation circuit 3202 to the second spread sequence multiplication circuits 3208-1 to 208-M.
- Subtraction circuits 3209-1 to 3209-N are provided in each of N systems, and from the received signal stored in the reception buffer circuit 3207, the one sub-spectrum replica (reception sub-spectrum replica having the largest occupied bandwidth) N ⁇ 1 different spread signals from the N ⁇ 1 sub-spectrum replicas are respectively selected and subtracted.
- the sub-spectrum received signal having the largest occupied bandwidth is extracted.
- the spread not selected by the sub-spectrum replica spread signal group A spread signal of a sub-spectrum corresponding to the sequence is extracted (FIGS. 15E and 15G).
- the spread signals of the sub-spectrum having the largest occupied bandwidth and the other N-1 sub-spectrums are extracted from the N subtracting circuits 3209-1 to 3210-N.
- 15E is obtained by subtracting sub-spectrum replica # 1r (FIG. 15C) from the received signal (FIG. 15A), and FIG. 15G is a spread signal of sub-spectrum replica # 2r from the received signal (FIG. 15A). (FIG. 15D) is subtracted.
- the fourth series-parallel conversion circuits 3240-1 to 3240-N include the sub-spectrum having the largest occupied bandwidth, which is one of the outputs of the subtractor 3209, and the remaining N-1 spreading signals.
- Each of the sub-spectrums obtained by despreading the signals by the third spread series multiplication circuits 3208-1 to 3208-M is serial-parallel converted.
- the fourth FFT circuits 3241-1 to 3241-N perform fast Fourier transform on the serial-parallel converted reception signals, and outputs the outputs of the fourth serial-parallel conversion circuits 3240-1 to 3240-N as time domain signals. To frequency domain signal.
- the fourth frequency conversion circuits 3242-1 to 3242-N are configured so that the center frequency of the frequency domain signal obtained by the fourth FFT circuits 3241-1 to 3241-N is generated by the sub-circuits generated by the dividing circuit 108 in the transmission device 100c. Each frequency is converted so as to be the same as the center frequency of the spectrum.
- the fourth synthesis circuit 3243 adds and synthesizes the signals frequency-converted by the fourth frequency conversion circuits 3242-1 to 3242-N (FIG. 15H).
- the fourth IFFT circuit 3244 performs a fast inverse Fourier transform to convert a frequency domain signal into a time domain signal.
- the fourth parallel / serial conversion circuit 3245 performs parallel / serial conversion on the time-domain signal output from the second IFFT circuit 3244 and outputs the resultant signal to the synthesis filter bank 3213.
- the second demodulation circuit 3214 and the second decoding circuit 3215 demodulate and decode the time domain signal.
- sub-spectrums other than the sub-spectrum having the largest occupied bandwidth among the sub-spectrums superimposed by the processing in the second series-parallel conversion circuit 3220 to the second parallel-serial conversion circuit 3227. are demodulated and decoded as noise components. Re-modulation using the signal obtained by provisional demodulation, and a replica of the sub-spectrum (spread) by the processing in the third serial-to-parallel conversion circuit 3230 to the second spread sequence multiplication circuits 3208-1 to 3208-M Is generated.
- Subtracting N ⁇ 1 sub-spectrums multiplied by the transmission path coefficient from the received signal is performed for each sub-spectrum combination, thereby extracting each sub-spectrum or its spread signal from the received signal.
- the spectrum of the transmission signal can be reproduced and demodulated by despreading the spread signal of each extracted sub-spectrum, returning it to the original frequency, and synthesizing it.
- the sub-spectrum superimposed in the transmission device 100c can be divided.
- the decoding result of the second decoding circuit 3215 is input again to the re-encoding circuit 3204, and the processing from the re-encoding circuit 3204 to the second decoding circuit 3215 is repeated a plurality of times.
- residual interference can be reduced, and further, the division accuracy, that is, the reception characteristics can be improved.
- the transmitting apparatus 100c generates N sub-spectrums obtained by dividing the spectrum, and the band other than the sub-spectrum having the widest band has the same bandwidth as the sub-spectrum. Since the frequency bandwidth that has been superimposed becomes the occupied bandwidth, the frequency utilization efficiency is improved without losing the signal component itself. Can be made.
- a replica of the sub-spectrum is generated from the received signal and removed from the received signal, thereby reproducing each sub-spectrum while compensating for the original frequency.
- the transmission signal without the superimposition component can be restored by synthesizing by returning to step S2.
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
- Transceivers (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Noise Elimination (AREA)
Abstract
Description
本願は、2011年2月8日に日本に出願された特願2011-24814号ならびに2011年6月2日に日本に出願された特願2011-124492号および特願2011-124493号に基づき優先権を主張し、それらの内容をここに援用する。
送信装置510は、送信信号を複数のサブスペクトラムに分割して送信する。受信装置520は、送信装置510から送信された信号を受信し、分割前の変調信号を復元する。
受信フィルタバンク612では以下のように処理が行われる。まず、直並列変換回路614が入力信号を直並列変換し、FFT回路615が高速フーリエ変換を行い時間領域の信号から周波数領域の信号へ変換する。次に、抽出回路616が、周波数領域に変換された受信信号に対し、図17の(D)の破線701-3及び701-4で示す係数を乗算し、N個のサブスペクトラムを抽出する。次に、周波数シフタ617-1~617-Nが、抽出された各サブスペクトラムを、送信装置510の周波数シフタ607-1~607-Nによってシフトされる前の帯域に戻す(図17の(E))。次に、加算回路619が、全てのサブスペクトラムを足し合わせ、合成された変調信号(図17の(F))を得る。
上記問題に鑑み、本発明の一態様の目的は、スペクトラムの一部帯域を除去して送信された信号の伝送特性を改善できる技術を提供することにある。
前記受信装置は、受信信号をN個のサブスペクトラムに分割し、該分割された受信信号を周波数変換して前記送信装置で周波数変換される前の周波数に戻し、該分割され、周波数変換された受信信号を合成する受信フィルタ回路と、前記受信フィルタ回路からの受信信号を復調して仮復調信号を生成する第1復調回路と、前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、前記再変調回路によって生成された再変調信号を、N個に分割されたサブスペクトラムレプリカに分割し、前記N個のサブスペクトラムレプリカのそれぞれを前記送信装置での周波数変換と同じ周波数に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、前記サブスペクトラムレプリカ生成フィルタ回路によって変換されたN個に分割されたサブスペクトラムレプリカのうち、前記受信信号からN-1個のサブスペクトラムレプリカのそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算回路と、前記減算回路によって抽出されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路とを備える。
前記受信装置は、受信信号に対して、前記変調信号の周波数帯域であって、前記N個に分割されたサブスペクトラムの中で最も周波数帯域幅の大きいサブスペクトラムの周波数帯域以外の周波数帯域に0を挿入し、該0を挿入された受信信号を出力する受信フィルタ回路と、前記受信フィルタ回路からの受信信号を復調して仮復調信号を出力する第1復調回路と、前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、前記再変調回路によって生成された再変調信号を、N個に分割されたサブ再変調信号に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、前記サブスペクトラムレプリカ生成フィルタ回路によってN個に分割されたサブ再変調信号のうち、最も周波数帯域幅の大きいサブ再変調信号以外を、前記最も周波数帯域幅の大きいサブ再変調信号と同じ帯域幅に拡散する第2拡散回路と、前記受信信号からN-1個のサブ再変調信号のそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算回路と、前記減算回路によって抽出されたN個の補償後サブ受信信号のうち、前記送信装置側で拡散処理されたものに対して、逆拡散処理をする逆拡散処理回路と、前記逆拡散処理回路によって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路とを備える。
まず、通信システム10について説明する。なお、説明を簡単にするために、通信システムが周波数軸上に散在する空き帯域を利用せず、連続した空き帯域のみで信号を送信する場合について説明する。すなわち、以下の説明では、送信装置及び受信装置において周波数シフタを省略する。
図1は、通信システム10の構成の概略を表すシステム構成図である。通信システム10は、送信装置100と受信装置200とを備える。送信装置100と受信装置200とは、有線通信又は無線通信でデータを送受信する。
制御回路105は、送信フィルタバンク103を制御し、所定の基準にしたがってスペクトラムの一部が除去された信号を生成させる。
IFFT回路117は、高速逆フーリエ変換を行い、加算回路116によって足し合わされた信号を、周波数領域の信号から時間領域の信号へ変換する。並直列変換回路118は、IFFT回路117から出力される時間領域の信号を並直列変換し、変換後の信号をD/A変換器104に出力する。
図4は、受信装置200の第一実施形態(受信装置200a)の構成を表す機能ブロック図である。図5A~図5Fは、受信装置200aにおいて用いられる信号を表す図である。受信装置200aは、A/D変換回路201、第一直並列変換回路202、第一FFT回路203、伝送路推定回路2031、等化回路2032、抽出回路204、歪補償回路205、第一IFFT回路206、第一並直列変換回路207、第一復調回路208、第一誤り訂正復号回路209、送信信号レプリカ生成回路210、第二直並列変換回路211、第二FFT回路212、分割回路213、受信バッファ214、合成回路215、第二IFFT回路216、第二並直列変換回路217、第二復調回路218、第二誤り訂正復号回路219、硬判定回路220を備える。
第一直並列変換回路202は、受信信号を直並列変換する。
伝送路推定回路2031は、受信信号に基づいて、送信装置100aから受信装置までの間の伝送路の状態を表す伝送路係数を推定する。
等化回路2032は、伝送路推定回路2031によって推定された伝送路係数を用いて、振幅位相歪みを除去する。たとえば、等化回路2032は、伝送路係数の逆数を乗算(ゼロフォーシング)することによって振幅位相歪みを除去しても良い。
抽出回路204は、周波数領域に変換された受信信号に対し所定の係数を乗算し、N個のサブスペクトラムを抽出する。抽出回路204が用いる所定の係数は、送信装置100aの分割回路113が変調信号を分割する際に用いる所定の係数と同じである。
第一誤り訂正復号回路209は、第一復調回路208によって復元されたビット列に対し誤り訂正復号処理を行う。すなわち、送信装置100aにおいてスペクトラムの一部が除去されたところ、第一誤り訂正復号回路209の誤り訂正復号処理によって、失われた信号成分が欠落していても、ある誤り率で送信データを復元することができる。第一誤り訂正復号回路209は、誤り訂正復号処理の結果を、送信信号レプリカ生成回路210に対して出力する。
送信信号レプリカ生成回路210は、第一誤り訂正復号回路209の出力に基づいて、送信信号のレプリカ(以下、「送信信号レプリカ」という。)を生成する。ただし、送信信号レプリカは、実際に送信装置100aによって送信される送信信号そのもののレプリカではない。送信信号レプリカは、送信装置100aにおいてスイッチ114-1~114-Nがいずれも閉動作となった場合に生成される送信信号(以下、「全帯域送信信号」という。)のレプリカである。すなわち、送信信号レプリカ生成回路210は、遮断帯域が存在しない場合の送信信号(全帯域送信信号)のレプリカを送信信号レプリカとして生成する。図5CのS3は送信信号レプリカを表す。図5A~図5Cを比較すると明らかなように、送信信号レプリカS3が占める周波数の帯域は、受信信号S1の周波数の帯域と、歪補償処理によってヌル信号S2が足し合わされた周波数の帯域とを足した帯域となる。
R =(1/2)1/2{tan(λ Ich /2)+j tanh(λ Qch /2)} ・・・(1)
ここで、Rはソフトレプリカ信号、λIchはI軸信号の尤度、λQchはQ軸信号の尤度を表す。
分割回路213は、周波数領域に変換された送信信号レプリカから、遮断帯域のみから構成される信号を取り出す。図5Dは、分割回路213の処理の概略を表す図である。図5Eは、分割回路213によって出力される信号を表す図である。図5DのS4は、送信信号レプリカのうち、送信装置100aにおける通過帯域に位置する信号を表す。図5DのS5は、送信信号レプリカのうち、送信装置100aにおける遮断帯域に位置する信号を表す。分割回路213は、図5Eに示されるように、送信信号レプリカのうち送信装置100aにおける遮断帯域に位置する信号S5を出力する。
第二誤り訂正復号回路219は、第二復調回路218によって復元されたビット列に対し誤り訂正復号処理を行う。第二誤り訂正復号回路219は、誤り訂正復号処理の結果を、硬判定回路220に対して出力する。硬判定回路220は、第二誤り訂正復号回路219の出力に基づいて硬判定処理を行い、送信データを復元する。なお、第二誤り訂正復号回路219が硬判定型の場合は、硬判定回路220は不要である。
図6から明らかなように、受信装置200bでは、各フィードバックブロック230-mの第二誤り訂正復号回路219-mの出力が、次段のフィードバックブロック230-m+1の送信信号レプリカ生成回路210-m+1の入力となる。また、各フィードバックブロック230-mの受信バッファ214-mから出力される受信信号が、次段のフィードバックブロック230-m+1の受信バッファ214-m+1への入力となる。そして、最後の段(M番目)のフィードバックブロック230-Mの出力が硬判定回路220に入力され、送信データが復元される。
図7は、通信システム10が奏する効果の評価結果を表すグラフである。送信装置100aにおいてスペクトラムの1/8を削除して送信し、受信側で関連技術による受信装置(例えば受信装置520)と、本発明の受信装置200とでそれぞれ歪補償を行った。図7は、このような歪補償処理における、SNR-BLER(Block Error Rate:1ブロックは54Byte)特性を表す。計算機シミュレーションに用いたパラメータについては、送信側における変調方式としては、QPSKを使用し、符号化率は3/4である。また、受信装置200におけるレプリカに基づいた歪補償は1回のみ行っている。すなわち、図7は第一実施形態の受信装置200aによる処理の結果を表す。BLERが10の-3乗のときのSNRを比較すると、矢印で示すように、受信装置200では関連技術による受信装置に比べて約2.1dBの効果があることがわかる。
送信装置100aは、図16に示した送信装置500と同様に、N個の周波数シフタ607-1~607-Nを備えるように構成されても良い。この場合、スイッチ114-1~114-Nの他端は、それぞれのスイッチ114-1~114-Nに対応した周波数シフタ607-1~607-Nに接続される。
上記実施形態の受信装置は、このような送信装置から送信される送信信号にも適応することができる。
図9A~図9Cは、第二実施形態による送信装置100bが送信信号スペクトラムをN分割(N=2)する際の処理を示す概念図である。第1符号化回路2100、第1変調回路2101は、送信対象のデータについて誤り訂正符号化処理、及び変調処理(シンボルマッピング)を行うことによって複数の変調シンボルを生成する。各変調シンボルは、図9Aに示すように波形整形された変調信号として生成される。具体的には、第1変調回路2101は、例えば、BPSK(Binary Phase Shift Keying)、QPSK(Quadrature Phase Shift Keying)、8PSK(Octuple Phase Shift Keying)等の変調方式によって変調処理を行う。第1変調回路2101は、生成した変調信号を送信フィルタバンク2102へ出力する。
図10は、受信装置200cの第三実施形態の機能構成を示すブロック図である。受信装置200cは、A/D変換回路2200、受信フィルタバンク2201、第1復調回路2202、第1復号回路2203、再符号化回路2204、再変調回路2205、サブスペクトラムレプリカ生成フィルタバンク2206、受信バッファ回路2207、減算回路2209-1~2209-N、合成フィルタバンク2213、第2復調回路2214、及び第2復号回路2215から構成される。
図11A~図11Hは、第三実施形態による受信装置200cにおいて用いられる信号を示す概念図である。受信装置200cは、まず、受信信号について、重畳されたサブスペクトラムを元の周波数に戻して、これを用いて仮復調・復号を行う。A/D変換回路2200は、受信装置200cのアンテナ(図示略)によって受信された信号(受信信号)をデジタル信号に変換する。A/D変換器2200は、変換後の受信信号を受信フィルタバンク2201に対し出力する(図11A)。
以下に説明する実施形態では、送信装置においてスペクトラムを分割したN個のサブスペクトラムを生成する。次に、帯域の最も広いサブスペクトラム以外のものを当該サブスペクトラムと同一帯域幅に収まる範囲でスペクトラム拡散し、同一周波数に周波数変換して重畳して送信する。情報伝送速度が一定のまま、前記の帯域の最も広いサブスペクトラムの周波数帯域幅が占有帯域幅となるため、周波数利用効率が増加するとともに、信号成分自体は失われない。
図13A~図13Dは、第三実施形態による送信装置100cが送信信号スペクトラムをN分割(N=2)する際の処理を示す概念図である。第1符号化回路3100、第1変調回路3101は、送信対象のデータについて誤り訂正符号化処理、及び変調処理(シンボルマッピング)を行うことによって複数の変調シンボルを生成する。各変調シンボルは、図13Aに示すように波形整形された変調信号として生成される。具体的には、第1変調回路3101は、例えば、BPSK(Binary Phase Shift Keying)、QPSK(Quadrature Phase Shift Keying)、8PSK(Octuple Phase Shift Keying)等の変調方式によって変調処理を行う。第1変調回路3101は、生成した変調信号を送信フィルタバンク3102へ出力する。
合成フィルタバンク3213は、第4直並列変換回路3240-1~3240-N、第4FFT回路3241-1~3241-N、第4周波数変換回路3242-1~3242-N、第2合成回路3243、第4IFFT回路3244、及び第4並直列変換回路3245を備える。
図15A~図15Hは、第四実施形態による受信装置200dにおいて用いられる信号を示す概念図である。受信装置200dは、まず、受信信号について、最も大きな占有帯域幅を持つサブスペクトラムのみが伝送されたと見なして仮復調復号を行う。A/D変換回路3200は、受信装置200dのアンテナ(図示略)によって受信された信号(受信信号)をデジタル信号に変換する。A/D変換器3200は、変換後の受信信号を受信フィルタバンク3201に対し出力する(図15A)。
等化回路3224は、伝送路推定回路3223で推定された伝送路係数を用いて受信信号の振幅位相歪みを周波数領域等化処理により補正する。周波数領域等化処理としては、ZeroForcing法などが知られている。
100 送信装置
200 受信装置
101 誤り訂正符号化回路
102 変調回路
103 送信フィルタバンク
104 D/A変換器
105 制御回路
201 A/D変換回路
202 第一直並列変換回路
203 第一FFT回路
204 抽出回路
205 歪補償回路
206 第一IFFT回路
207 第一並直列変換回路
208 第一復調回路
209 第一誤り訂正復号回路
210 送信信号レプリカ生成回路
211 第二直並列変換回路
212 第二FFT回路
213 分割回路
214 受信バッファ
215 合成回路
216 第二IFFT回路
217 第二並直列変換回路
218 第二復調回路
219 第二誤り訂正復号回路
220 硬判定回路
230 フィードバックブロック
100b 送信装置
200c 受信装置
2100 第1符号化回路
2101 第1変調回路
2102 送信フィルタバンク
2103 D/A変換器 2200 A/D変換回路
2201 受信フィルタバンク
2202 第1復調回路
2203 第1復号回路
2204 再符号化回路
2205 再変調回路
2206 サブスペクトラムレプリカ生成フィルタバンク
2207 受信バッファ回路
2209-1~209-N 減算回路
2213 合成フィルタバンク
2214 第2復調回路
2215 第2復号回路
100c 送信装置
200d 受信装置
3100 第1符号化回路
3101 第1変調回路
3102 送信フィルタバンク
3103-1~103-M 第1拡散系列乗算回路
3104 第1合成回路
3105 D/A変換器 3200 A/D変換回路
3201 受信フィルタバンク
3202 第1復調回路
3203 第1復号回路
3204 再符号化回路
3205 再変調回路
3206 サブスペクトラムレプリカ生成フィルタバンク
3207 受信バッファ回路
3208-1~3208-M 第2拡散系列乗算回路
3209-1~3209-N 減算回路
3212-1~3212-M 第3拡散系列乗算回路
3213 合成フィルタバンク
3214 第2復調回路
3215 第2復号回路
Claims (34)
- 送信すべき信号のスペクトラムをN分割し、スペクトラム編集を行うことにより占有帯域を削減して送信された信号を受信信号として受信する手段と、
前記受信信号を前記送信すべき信号の帯域幅で誤り訂正および復号して第1の復号信号を生成する手段と、
前記第1の復号信号から送信レプリカ信号を生成し、前記送信レプリカ信号のスペクトラムをN分割してN個のサブレプリカを生成する手段と、
前記N個のサブレプリカと前記受信信号とを用いて前記送信すべき信号のスペクトラムを復元して補償受信信号を生成する手段と、
前記補償受信信号を復号して第二の復号信号を生成する手段と、
を備える受信装置。 - 送信対象信号の一部の帯域の成分が送信装置によって除去されて送信された信号を受信する受信装置であって、
受信した信号を直並列変換する第一直並列変換回路と、
直並列変換された前記信号をフーリエ変換する第一FFT回路と、
フーリエ変換された前記信号から、所定の周波数の帯域毎に信号成分を抽出する抽出回路と、
抽出された信号成分のうち、前記送信装置によって除去された帯域の信号成分に対し、所定の信号成分を用いて歪補償を行う歪補償回路と、
歪補償された前記信号を逆フーリエ変換する第一IFFT回路と、
逆フーリエ変換された信号を並直列変換する第一並直列変換回路と、
並直列変換された信号を復調する第一復調回路と、
復調された前記信号に対して誤り訂正復号を行う第一誤り訂正復号回路と、
誤り訂正復号が行われた前記信号から送信対象信号のレプリカを生成する送信信号レプリカ生成回路と、
前記送信信号レプリカを直並列変換する第二直並列変換回路と、
直並列変換された前記送信信号レプリカをフーリエ変換する第二FFT回路と、
フーリエ変換された前記送信信号レプリカから、前記送信装置によって除去された前記一部の帯域の信号成分を抽出する分割回路と、
受信した信号を記憶する受信バッファと、
前記受信バッファに記憶された前記信号と、前記分割回路によって抽出された前記信号成分とを合成して合成信号を出力する合成回路と、
前記合成信号を復調する第二復調回路と、
復調された合成信号に対して誤り訂正復号を行う第二誤り訂正復号回路と、
を備える受信装置。 - 前記歪補償回路は、前記送信装置によって除去されていない帯域の信号成分をそのままとし、前記送信装置によって除去された帯域の信号成分を減衰させることによって前記歪補償を行う請求項2に記載の受信装置。
- 送信装置との間で無線通信を行う受信装置であって、
受信信号をN個(Nは2以上の整数)のサブスペクトラムに分割し、該分割された受信信号を周波数変換して前記送信装置で周波数変換される前の周波数に戻し、該分割され、周波数変換された受信信号を合成する受信フィルタ回路と、
前記受信フィルタ回路からの受信信号を復調して仮復調信号を生成する第1復調回路と、
前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、
前記再変調回路によって生成された再変調信号を、N個に分割されたサブスペクトラムレプリカに分割し、前記N個のサブスペクトラムレプリカのそれぞれを前記送信装置での周波数変換と同じ周波数に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、
前記サブスペクトラムレプリカ生成フィルタ回路によって変換されたN個に分割されたサブスペクトラムレプリカのうち、N-1個のサブスペクトラムレプリカのそれぞれの組合せを前記受信信号から減算することによりN個の補償後サブ受信信号を抽出する減算回路と、
前記減算回路によって抽出されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、
前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路と
を備える受信装置。 - 送信装置と受信装置とにより構成される無線通信システムであって、
前記送信装置は、
送信データを符号化する符号化回路と、
前記符号化回路によって符号化された符号化データを変調する変調回路と、
前記変調回路によって変調された変調信号を、N分割(Nは2以上の整数)されたサブスペクトラムに変換し、前記分割されたN個の変調信号を周波数変換して一部のサブスペクトラムを重畳し、該一部のサブスペクトラムが重畳されたN個の変調信号を合成して出力する送信フィルタ回路と
を備え、
前記受信装置は、
受信信号をN個のサブスペクトラムに分割し、該分割された受信信号を周波数変換して前記送信装置で周波数変換される前の周波数に戻し、該分割され、周波数変換された受信信号を合成する受信フィルタ回路と、
前記受信フィルタ回路からの受信信号を復調して仮復調信号を生成する第1復調回路と、
前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、
前記再変調回路によって生成された再変調信号を、N個に分割されたサブスペクトラムレプリカに分割し、前記N個のサブスペクトラムレプリカのそれぞれを前記送信装置での周波数変換と同じ周波数に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、
前記サブスペクトラムレプリカ生成フィルタ回路によって変換されたN個に分割されたサブスペクトラムレプリカのうち、N-1個のサブスペクトラムレプリカのそれぞれの組合せを前記受信信号から減算することによりN個の補償後サブ受信信号を抽出する減算回路と、
前記減算回路によって抽出されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、
前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路と
を備える無線通信システム。 - 前記送信フィルタ回路は、
前記変調回路によって変調された変調信号をフーリエ変換する第1FFT回路と、
前記第1FFT回路によってフーリエ変換された変調信号をN個のサブスペクトラムに分割する第1分割回路と、
前記第1分割回路によって分割されたN個のサブスペクトラムを周波数変換して一部のサブスペクトラムを重畳する第1周波数変換回路と、
前記第1周波数変換回路によって周波数変換されたN個のサブスペクトラムを合成する第1合成回路と、
前記第1合成回路によって合成されたサブスペクトラムを逆フーリエ変換して送信信号を生成する第1IFFT回路と
を備える請求項5に記載の無線通信システム。 - 前記受信フィルタ回路は、
受信信号をフーリエ変換する第2FFT回路と、
前記第2FFT回路によってフーリエ変換された受信信号をN個のサブスペクトラムに分割する第2分割回路と、
前記第2分割回路によって分割されたN個のサブスペクトラムを周波数変換して前記送信装置で周波数変換される前の周波数に戻す第2周波数変換回路と、
前記第2周波数変換回路によって周波数変換されたN個のサブスペクトラムを合成する第2合成回路と、
前記第2合成回路によって合成された受信信号を逆フーリエ変換する第2IFFT回路と
備える請求項5または6に記載の無線通信システム。 - 前記サブスペクトラムレプリカ生成フィルタ回路は、
前記再変調回路によって生成された再変調信号をフーリエ変換する第3FFT回路と、
前記第3FFT回路によってフーリエ変換された再変調信号を、前記送信装置で重畳された前記一部のサブスペクトラムと同じ周波数帯域のN個のサブスペクトラムレプリカに分割する第2分割回路と、
前記第2分割回路によって分割されたN個のサブスペクトラムレプリカのそれぞれを、前記送信装置での周波数変換と同じ周波数に変換する第3周波数変換回路と、
前記第3周波数変換回路によって同じ周波数に変換された前記N個のサブスペクトラムレプリカを逆フーリエ変換して出力する第3IFFT回路と
を備える請求項5から7のいずれか1項に記載の無線通信システム。 - 前記合成フィルタ回路は、
前記逆拡散処理回路によって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換する第4周波数変換回路と、
前記第4周波数変換回路によって周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する第3合成回路と、
前記第3合成回路によって合成された補償後受信信号を逆フーリエ変換する第三IFFT回路と
を備える請求項5から8のいずれか1項に記載の無線通信システム。 - 受信装置との間で無線通信を行う送信装置であって、
送信データを符号化する符号化回路と、
前記符号化回路によって符号化された符号化データを変調する変調回路と、
前記変調回路によって変調された変調信号を、N分割(Nは2以上の整数)されたサブスペクトラムに変換し、前記分割されたN個の変調信号を周波数変換して一部のサブスペクトラムを重畳し、該一部のサブスペクトラムが重畳されたN個の変調信号を合成して出力する送信フィルタ回路と
を備える送信装置。 - 送信装置との間で無線通信を行う受信装置であって、
受信信号に対して、前記変調信号の周波数帯域であって、前記N個(Nは2以上の整数)に分割されたサブスペクトラムの中で最も周波数帯域幅の大きいサブスペクトラムの周波数帯域以外の周波数帯域に0を挿入し、該0を挿入された受信信号を出力する受信フィルタ回路と、
前記受信フィルタ回路からの受信信号を復調して仮復調信号を出力する第1復調回路と、
前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、
前記再変調回路によって生成された再変調信号を、N個に分割されたサブ再変調信号に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、
前記サブスペクトラムレプリカ生成フィルタ回路によってN個に分割されたサブ再変調信号のうち、最も周波数帯域幅の大きいサブ再変調信号以外を、前記最も周波数帯域幅の大きいサブ再変調信号と同じ帯域幅に拡散する第2拡散回路と、
前記受信信号からN-1個のサブ再変調信号のそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算回路と、
前記減算回路によって抽出されたN個の補償後サブ受信信号のうち、前記送信装置側で拡散処理されたものに対して、逆拡散処理をする逆拡散処理回路と、
前記逆拡散処理回路によって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、
前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路と
を備える受信装置。 - 送信装置と受信装置とにより構成される無線通信システムであって、
前記送信装置は、
送信データを符号化する符号化回路と、
前記符号化回路によって符号化された符号化データを変調する変調回路と、
前記変調回路によって変調された変調信号を、N個(Nは2以上の整数)に分割されたサブスペクトラムに変換して出力する送信フィルタ回路と、
前記送信フィルタ回路によってN個に分割されたサブスペクトラムのうち、最も周波数帯域幅の大きいサブスペクトラム以外のN-1個のサブスペクトラムを、前記最も周波数帯域幅の大きいサブスペクトラムの帯域幅以下の範囲で拡散する第1拡散回路と、
前記最も周波数帯域幅の大きいサブスペクトラムと、前記第1拡散回路によって拡散された前記N-1個のサブスペクトラムとを合成して送信信号を生成する第1合成回路とを備え、
前記受信装置は、
受信信号に対して、前記変調信号の周波数帯域であって、前記N個に分割されたサブスペクトラムの中で最も周波数帯域幅の大きいサブスペクトラムの周波数帯域以外の周波数帯域に0を挿入し、該0を挿入された受信信号を出力する受信フィルタ回路と、
前記受信フィルタ回路からの受信信号を復調して仮復調信号を出力する第1復調回路と、
前記第1復調回路からの仮復調信号を変調して再変調信号を生成する再変調回路と、
前記再変調回路によって生成された再変調信号を、N個に分割されたサブ再変調信号に変換して出力するサブスペクトラムレプリカ生成フィルタ回路と、
前記サブスペクトラムレプリカ生成フィルタ回路によってN個に分割されたサブ再変調信号のうち、最も周波数帯域幅の大きいサブ再変調信号以外を、前記最も周波数帯域幅の大きいサブ再変調信号と同じ帯域幅に拡散する第2拡散回路と、
前記受信信号からN-1個のサブ再変調信号のそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算回路と、
前記減算回路によって抽出されたN個の補償後サブ受信信号のうち、前記送信装置側で拡散処理されたものに対して、逆拡散処理をする逆拡散処理回路と、
前記逆拡散処理回路によって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタ回路と、
前記合成フィルタ回路によって合成された補償後受信信号を復調する第2復調回路と
を備える無線通信システム。 - 前記送信フィルタ回路は、
前記変調回路によって変調された変調信号をフーリエ変換する第1FFT回路と、
前記第1FFT回路によってフーリエ変換された変調信号をN個のサブスペクトラムに分割する第1分割回路と、
前記第1分割回路によって分割されたN個のサブスペクトラムのそれぞれを、前記最も周波数帯域幅の大きいサブスペクトラムと同一の周波数に変換する第1周波数変換回路と、
前記第1周波数変換回路によって同一の周波数に変換された前記N個のサブスペクトラムを逆フーリエ変換して出力する第1IFFT回路と
を備える請求項12に記載の無線通信システム。 - 前記受信フィルタ回路は、
受信信号をフーリエ変換する第2FFT回路と、
前記フーリエ変換された受信信号に対して、前記変調信号の周波数帯域であって、前記第1分割回路で分割されたサブスペクトラムの中で最も周波数帯域幅の大きいものの周波数帯域以外の周波数帯域に0を挿入するヌル挿入回路と、
前記0を挿入された前記受信信号を逆フーリエ変換する第2IFFT回路と
備える請求項12または13に記載の無線通信システム。 - 前記サブスペクトラムレプリカ生成フィルタ回路は、
前記再変調回路によって生成された再変調信号をフーリエ変換する第3FFT回路と、
前記第3FFT回路によってフーリエ変換された再変調信号を前記送信装置での周波数変換と同じ周波数帯域のN個のサブ再変調信号に分割する第2分割回路と、
前記第2分割回路によって分割されたN個のサブ再変調信号のそれぞれを、前記送信装置での周波数変換と同じ周波数に変換する第3周波数変換回路と、
前記第3周波数変換回路によって同じ周波数に変換された前記N個のサブ再変調信号を逆フーリエ変換して出力する第3IFFT回路と
を備える請求項12から14のいずれか1項に記載の無線通信システム。 - 前記合成フィルタ回路は、
前記逆拡散処理回路によって逆拡散処理された補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換する第3周波数変換回路と、
前記第3周波数変換回路によって周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する第2合成回路と
を備える請求項12から15のいずれか1項に記載の無線通信システム。 - 受信装置との間で無線通信を行う送信装置であって、
送信データを符号化する符号化回路と、
前記符号化回路によって符号化された符号化データを変調する変調回路と、
前記変調回路によって変調された変調信号を、N個(Nは2以上の整数)に分割されたサブスペクトラムに変換して出力する送信フィルタ回路と、
前記送信フィルタ回路によってN個に分割されたサブスペクトラムのうち、最も周波数帯域幅の大きいサブスペクトラム以外のN-1個のサブスペクトラムを、前記最も周波数帯域幅の大きいサブスペクトラムの帯域幅以下の範囲で拡散する第1拡散回路と、
前記最も周波数帯域幅の大きいサブスペクトラムと、前記第1拡散回路によって拡散された前記N-1個のサブスペクトラムとを合成して送信信号を生成する第1合成回路と
を備える送信装置。 - 送信すべき信号のスペクトラムをN分割し、スペクトラム編集を行うことにより占有帯域を削減して送信された信号を受信信号として受信するステップと、
前記受信信号を前記送信すべき信号の帯域幅で誤り訂正および復号して第1の復号信号を生成するステップと、
前記第1の復号信号から送信レプリカ信号を生成し、前記送信レプリカ信号のスペクトラムをN分割してN個のサブレプリカを生成するステップと、
前記N個のサブレプリカと前記受信信号とを用いて前記送信すべき信号のスペクトラムを復元して補償受信信号を生成するステップと、
前記補償受信信号を復号して第二の復号信号を生成するステップと、
を備える受信方法。 - 送信対象信号の一部の帯域の成分が送信装置によって除去されて送信された信号を受信する受信方法であって、
受信した信号を直並列変換する第一直並列変換ステップと、
直並列変換された前記信号をフーリエ変換する第一FFTステップと、
フーリエ変換された前記信号から、所定の周波数の帯域毎に信号成分を抽出する抽出ステップと、
抽出された信号成分のうち、前記送信装置によって除去された帯域の信号成分に対し、所定の信号成分を用いて歪補償を行う歪補償ステップと、
歪補償された前記信号を逆フーリエ変換する第一IFFTステップと、
逆フーリエ変換された信号を並直列変換する第一並直列変換ステップと、
並直列変換された信号を復調する第一復調ステップと、
復調された前記信号に対して誤り訂正復号を行う第一誤り訂正復号ステップと、
誤り訂正復号が行われた前記信号から送信対象信号のレプリカを生成する送信信号レプリカ生成ステップと、
前記送信信号レプリカを直並列変換する第二直並列変換ステップと、
直並列変換された前記送信信号レプリカをフーリエ変換する第二FFTステップと、
フーリエ変換された前記送信信号レプリカから、前記送信装置によって除去された前記一部の帯域の信号成分を抽出する分割ステップと、
受信した信号を記憶する受信バッファステップと、
前記受信バッファステップにおいて記憶された前記信号と、前記分割ステップによって抽出された前記信号成分とを合成して合成信号を出力する合成ステップと、
前記合成信号を復調する第二復調ステップと、
復調された合成信号に対して誤り訂正復号を行う第二誤り訂正復号ステップと、
を有する受信方法。 - 前記歪補償ステップは、前記送信装置によって除去されていない帯域の信号成分をそのままとし、前記送信装置によって除去された帯域の信号成分を減衰させることによって前記歪補償を行う請求項19に記載の受信方法。
- 送信装置との間で無線通信を行う受信方法であって、
受信信号をN個(Nは2以上の整数)のサブスペクトラムに分割し、該分割された受信信号を周波数変換して前記送信装置で周波数変換される前の周波数に戻し、該分割され、周波数変換された受信信号を合成する受信フィルタリングステップと、
前記受信フィルタリングステップからの受信信号を復調して仮復調信号を生成する第1復調ステップと、
前記第1復調ステップからの仮復調信号を変調して再変調信号を生成する再変調ステップと、
前記再変調ステップによって生成された再変調信号を、N個に分割されたサブスペクトラムレプリカに分割し、前記N個のサブスペクトラムレプリカのそれぞれを前記送信装置での周波数変換と同じ周波数に変換して出力するサブスペクトラムレプリカ生成ステップと、
前記サブスペクトラムレプリカ生成ステップによって変換されたN個に分割されたサブスペクトラムレプリカのうち、N-1個のサブスペクトラムレプリカのそれぞれの組合せを前記受信信号から減算することによりN個の補償後サブ受信信号を抽出する減算ステップと、
前記減算ステップによって抽出されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタリングステップと、
前記合成フィルタリングステップによって合成された補償後受信信号を復調する第2復調ステップと
を備える受信方法。 - 送信装置と受信装置とで行われる無線通信方法であって、
前記送信装置は、
送信データを符号化する符号化ステップと、
前記符号化された符号化データを変調する変調ステップと、
前記変調された変調信号を、N分割(Nは2以上の整数)されたサブスペクトラムに変換し、前記分割されたN個の変調信号を周波数変換して一部のサブスペクトラムを重畳し、該一部のサブスペクトラムが重畳されたN個の変調信号を合成して出力する送信フィルタリングステップとを含み、
前記受信装置は、
受信信号をN個のサブスペクトラムに分割し、該分割された受信信号を周波数変換して前記送信装置で周波数変換される前の周波数に戻し、該分割され、周波数変換された受信信号を合成する受信フィルタリングステップと、
前記合成された受信信号を復調して仮復調信号を生成する第1復調ステップと、
前記仮復調信号を変調して再変調信号を生成する最変調ステップと、
前記生成された再変調信号を、N個に分割されたサブスペクトラムレプリカに分割し、前記N個のサブスペクトラムレプリカのそれぞれを前記送信装置での周波数変換と同じ周波数に変換して出力するサブスペクトラムレプリカ生成ステップと、
前記変換されたN個に分割されたサブスペクトラムレプリカのうち、N-1個のサブスペクトラムレプリカのそれぞれの組合せを前記受信信号から減算することによりN個の補償後サブ受信信号を抽出する減算ステップと、
前記抽出されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタリングステップと、
前記合成された補償後受信信号を復調する第2復調ステップと
を含む無線通信方法。 - 前記送信フィルタリングステップは、
前記変調回路によって変調された変調信号をフーリエ変換する第1フーリエ変換ステップと、
前記第1フーリエ変換ステップによってフーリエ変換された変調信号をN個のサブスペクトラムに分割する第1分割ステップと、
前記第1分割ステップによって分割されたN個のサブスペクトラムを周波数変換して一部のサブスペクトラムを重畳する第1周波数変換ステップと、
前記第1周波数変換ステップによって周波数変換されたN個のサブスペクトラムを合成する第1合成ステップと、
前記第1合成ステップによって合成されたサブスペクトラムを逆フーリエ変換して送信信号を生成する第1逆フーリエ変換ステップと
を備える請求項22に記載の無線通信方法。 - 前記受信フィルタリングステップは、
受信信号をフーリエ変換する第2フーリエ変換ステップと、
前記第2第2フーリエ変換ステップによってフーリエ変換された受信信号をN個のサブスペクトラムに分割する第2分割ステップと、
前記第2分割ステップによって分割されたN個のサブスペクトラムを周波数変換して前記送信装置で周波数変換される前の周波数に戻す第2周波数変換ステップと、
前記第2周波数変換ステップによって周波数変換されたN個のサブスペクトラムを合成する第2合成ステップと、
前記第2合成ステップによって合成された受信信号を逆フーリエ変換する第2逆フーリエ変換ステップと
備える請求項22または23に記載の無線通信方法。 - 前記サブスペクトラムレプリカ生成ステップは、
前記再変調ステップによって生成された再変調信号をフーリエ変換する第3フーリエ変換ステップと、
前記第3フーリエ変換ステップによってフーリエ変換された再変調信号を、前記送信装置で重畳された前記一部のサブスペクトラムと同じ周波数帯域のN個のサブスペクトラムレプリカに分割する第2分割ステップと、
前記第2分割ステップによって分割されたN個のサブスペクトラムレプリカのそれぞれを、前記送信装置での周波数変換と同じ周波数に変換する第3周波数変換ステップと、
前記第3周波数変換ステップによって同じ周波数に変換された前記N個のサブスペクトラムレプリカを逆フーリエ変換して出力する第3逆フーリエ変換ステップと
を備える請求項22から24のいずれか1項に記載の無線通信方法。 - 前記合成フィルタリングステップは、
前記逆拡散処理ステップによって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換する第4周波数変換ステップと、
前記第4周波数変換ステップによって周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する第3合成ステップと、
前記第3合成ステップによって合成された補償後受信信号を逆フーリエ変換する第三逆フーリエ変換ステップと
を備える請求項22から25のいずれか1項に記載の無線通信方法。 - 受信装置との間で無線通信を行う送信方法であって、
送信データを符号化する符号化ステップと、
前記符号化ステップによって符号化された符号化データを変調する変調ステップと、
前記変調ステップによって変調された変調信号を、N分割(Nは2以上の整数)されたサブスペクトラムに変換し、前記分割されたN個の変調信号を周波数変換して一部のサブスペクトラムを重畳し、該一部のサブスペクトラムが重畳されたN個の変調信号を合成して出力する送信フィルタリングステップと
を備える送信方法。 - 送信装置との間で無線通信を行う受信方法であって、
受信信号に対して、前記変調信号の周波数帯域であって、前記N個(Nは2以上の整数)に分割されたサブスペクトラムの中で最も周波数帯域幅の大きいサブスペクトラムの周波数帯域以外の周波数帯域に0を挿入し、該0を挿入された受信信号を出力する受信フィルタリングステップと、
前記受信フィルタリングステップからの受信信号を復調して仮復調信号を出力する第1復調ステップと、
前記第1復調ステップからの仮復調信号を変調して再変調信号を生成する再変調ステップと、
前記再変調ステップによって生成された再変調信号を、N個に分割されたサブ再変調信号に変換して出力するサブスペクトラムレプリカ生成ステップと、
前記サブスペクトラムレプリカ生成ステップによってN個に分割されたサブ再変調信号のうち、最も周波数帯域幅の大きいサブ再変調信号以外を、前記最も周波数帯域幅の大きいサブ再変調信号と同じ帯域幅に拡散する第2拡散ステップと、
前記受信信号からN-1個のサブ再変調信号のそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算ステップと、
前記減算ステップによって抽出されたN個の補償後サブ受信信号のうち、前記送信装置側で拡散処理されたものに対して、逆拡散処理をする逆拡散処理ステップと、
前記逆拡散処理ステップによって逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタリングステップと、
前記合成フィルタリングステップによって合成された補償後受信信号を復調する第2復調ステップと
を備える受信方法。 - 送信装置と受信装置とで行われる無線通信方法であって、
前記送信装置は、
送信データを符号化する符号化ステップと、
前記符号化された符号化データを変調する変調ステップと、
前記変調された変調信号を、N個(Nは2以上の整数)に分割されたサブスペクトラムに変換して出力する送信フィルタリングステップと、
前記N個に分割されたサブスペクトラムのうち、最も周波数帯域幅の大きいサブスペクトラム以外のN-1個のサブスペクトラムを、前記最も周波数帯域幅の大きいサブスペクトラムの帯域幅以下の範囲で拡散する第1拡散ステップと、
前記最も周波数帯域幅の大きいサブスペクトラムと、前記拡散された前記N-1個のサブスペクトラムとを合成して送信信号を生成する第1合成ステップとを含み、
前記受信装置は、
受信信号に対して、前記変調信号の周波数帯域であって、前記N個に分割されたサブスペクトラムの中で最も周波数帯域幅の大きいサブスペクトラムの周波数帯域以外の周波数帯域に0を挿入し、該0を挿入された受信信号を出力する受信フィルタリングステップと、
前記0を挿入された受信信号を復調して仮復調信号を出力する第1復調ステップと、
前記仮復調信号を変調して再変調信号を生成する最変調ステップと、
前記生成された再変調信号を、N分割されたサブ再変調信号に変換して出力するサブスペクトラムレプリカ生成ステップと、
前記N分割されたサブ再変調信号のうち、最も周波数帯域幅の大きいサブ再変調信号以外を、前記最も周波数帯域幅の大きいサブ再変調信号と同じ帯域幅に拡散する第2拡散ステップと、
前記受信信号からN-1個のサブ再変調信号のそれぞれの組合せを減算することによりN個の補償後サブ受信信号を抽出する減算ステップと、
前記抽出されたN個の補償後サブ受信信号のうち、前記送信装置側で拡散処理されたものに対して、逆拡散処理をする逆拡散処理ステップと、
前記逆拡散処理されたN個の補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換し、該周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する合成フィルタリングステップと、
前記合成された補償後受信信号を復調する第2復調ステップと
を含む無線通信方法。 - 前記送信フィルタリングステップは、
前記変調ステップによって変調された変調信号をフーリエ変換する第1フーリエ変換ステップと、
前記第1フーリエ変換ステップによってフーリエ変換された変調信号をN個のサブスペクトラムに分割する第1分割ステップと、
前記第1分割ステップによって分割されたN個のサブスペクトラムのそれぞれを、前記最も周波数帯域幅の大きいサブスペクトラムと同一の周波数に変換する第1周波数変換ステップと、
前記第1周波数変換ステップによって同一の周波数に変換された前記N個のサブスペクトラムを逆フーリエ変換して出力する第1逆フーリエ変換ステップと
を備える請求項29に記載の無線通信方法。 - 前記受信フィルタリングステップは、
受信信号をフーリエ変換する第2フーリエ変換ステップと、
前記フーリエ変換された受信信号に対して、前記変調信号の周波数帯域であって、前記第1分割回路で分割されたサブスペクトラムの中で最も周波数帯域幅の大きいものの周波数帯域以外の周波数帯域に0を挿入するヌル挿入ステップと、
前記0を挿入された前記受信信号を逆フーリエ変換する第2逆フーリエ変換ステップと
備える請求項29または30に記載の無線通信方法。 - 前記サブスペクトラムレプリカ生成ステップは、
前記再変調ステップによって生成された再変調信号をフーリエ変換する第3フーリエ変換ステップと、
前記第3フーリエ変換ステップによってフーリエ変換された再変調信号を前記送信装置での周波数変換と同じ周波数帯域のN個のサブ再変調信号に分割する第2分割ステップと、
前記第2分割ステップによって分割されたN個のサブ再変調信号のそれぞれを、前記送信装置での周波数変換と同じ周波数に変換する第3周波数変換ステップと、
前記第3周波数変換ステップによって同じ周波数に変換された前記N個のサブ再変調信号を逆フーリエ変換して出力する第3逆フーリエ変換ステップと
を備える請求項29から31のいずれか1項に記載の無線通信方法。 - 前記合成フィルタリングステップは、
前記逆拡散処理ステップによって逆拡散処理された補償後サブ受信信号を、前記送信装置側で周波数変換する前の各変調信号の周波数に変換する第3周波数変換ステップと、
前記第3周波数変換ステップによって周波数変換されたN個の補償後サブ受信信号を合成して補償後受信信号を生成する第2合成ステップと
を備える請求項29から32のいずれか1項に記載の無線通信方法。 - 受信装置との間で無線通信を行う送信方法であって、
送信データを符号化する符号化ステップと、
前記符号化ステップによって符号化された符号化データを変調する変調ステップと、
前記変調ステップによって変調された変調信号を、N個(Nは2以上の整数)に分割されたサブスペクトラムに変換して出力する送信フィルタリングステップと、
前記送信フィルタリングステップによってN個に分割されたサブスペクトラムのうち、最も周波数帯域幅の大きいサブスペクトラム以外のN-1個のサブスペクトラムを、前記最も周波数帯域幅の大きいサブスペクトラムの帯域幅以下の範囲で拡散する第1拡散ステップと、
前記最も周波数帯域幅の大きいサブスペクトラムと、前記第1拡散ステップによって拡散された前記N-1個のサブスペクトラムとを合成して送信信号を生成する第1合成ステップと
を備える送信方法。
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| ES12744934.6T ES2617324T3 (es) | 2011-02-08 | 2012-02-03 | Sistema de comunicación inalámbrica, aparato de transmisión, aparato de recepción y método de comunicación inalámbrica |
| EP12744934.6A EP2661042B1 (en) | 2011-02-08 | 2012-02-03 | Wireless communication system, transmitter apparatus, receiver apparatus, and wireless communication method |
| EP16191241.5A EP3131250B1 (en) | 2011-02-08 | 2012-02-03 | Division of a modulated signal into sub-spectra and superposition of sub-spectra in frequency |
| CN201280007112.9A CN103339907B (zh) | 2011-02-08 | 2012-02-03 | 无线通信系统、发送装置、接收装置、以及无线通信方法 |
| JP2012556855A JP5658288B2 (ja) | 2011-02-08 | 2012-02-03 | 無線通信システム、送信装置、受信装置、及び無線通信方法 |
| US13/982,689 US9294251B2 (en) | 2011-02-08 | 2012-02-03 | Wireless communication system, transmitting device, receiving device, and wireless communication method |
Applications Claiming Priority (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011-024814 | 2011-02-08 | ||
| JP2011024814 | 2011-02-08 | ||
| JP2011-124492 | 2011-06-02 | ||
| JP2011124492 | 2011-06-02 | ||
| JP2011-124493 | 2011-06-02 | ||
| JP2011124493 | 2011-06-02 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2012108346A1 true WO2012108346A1 (ja) | 2012-08-16 |
Family
ID=46638562
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2012/052473 Ceased WO2012108346A1 (ja) | 2011-02-08 | 2012-02-03 | 無線通信システム、送信装置、受信装置、及び無線通信方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US9294251B2 (ja) |
| EP (2) | EP2661042B1 (ja) |
| JP (1) | JP5658288B2 (ja) |
| CN (2) | CN107104756B (ja) |
| ES (2) | ES2748773T3 (ja) |
| WO (1) | WO2012108346A1 (ja) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014116933A (ja) * | 2012-11-15 | 2014-06-26 | Nippon Telegr & Teleph Corp <Ntt> | 受信装置及び受信信号処理方法 |
| JP2014207553A (ja) * | 2013-04-12 | 2014-10-30 | 日本電信電話株式会社 | 無線通信システムの送信装置および送信方法 |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN106468596B (zh) * | 2015-08-18 | 2019-09-27 | 热映光电股份有限公司 | 入耳式温度监控装置、系统与监控方法 |
| US10932261B2 (en) * | 2016-05-05 | 2021-02-23 | Huawei Technologies Co., Ltd. | Multi-band transmitter system incorporating a multi-band synthesizer |
| CN108270804B (zh) * | 2016-12-30 | 2021-02-09 | 上海诺基亚贝尔股份有限公司 | 用于信号的复制的传输的通信方法和通信设备 |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2010034360A1 (en) * | 2008-09-25 | 2010-04-01 | Telefonaktiebolaget Lm Ericsson (Publ) | Ofdm signal processing |
| JP2011155459A (ja) * | 2010-01-27 | 2011-08-11 | Nippon Telegr & Teleph Corp <Ntt> | 通信装置 |
| JP2011176406A (ja) * | 2010-02-23 | 2011-09-08 | Nippon Telegr & Teleph Corp <Ntt> | 無線通信システム、無線通信システムにおける送信装置および送信方法 |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6763025B2 (en) * | 2001-03-12 | 2004-07-13 | Advent Networks, Inc. | Time division multiplexing over broadband modulation method and apparatus |
| EP1308931A1 (de) * | 2001-10-23 | 2003-05-07 | Deutsche Thomson-Brandt Gmbh | Decodierung eines codierten digitalen Audio-Signals welches in Header enthaltende Rahmen angeordnet ist |
| JP4259485B2 (ja) | 2005-04-28 | 2009-04-30 | エプソントヨコム株式会社 | 圧電発振回路 |
| JP4946159B2 (ja) * | 2006-05-09 | 2012-06-06 | 富士通株式会社 | 無線送信方法及び無線受信方法並びに無線送信装置及び無線受信装置 |
| JP4558076B2 (ja) * | 2006-06-30 | 2010-10-06 | 富士通株式会社 | ディジタル移動通信システムおよびその送受信方法 |
| EP1879293B1 (en) * | 2006-07-10 | 2019-02-20 | Harman Becker Automotive Systems GmbH | Partitioned fast convolution in the time and frequency domain |
| WO2008009175A1 (en) * | 2006-07-14 | 2008-01-24 | Anyka (Guangzhou) Software Technologiy Co., Ltd. | Method and system for multi-channel audio encoding and decoding with backward compatibility based on maximum entropy rule |
| CN101146076B (zh) * | 2006-09-12 | 2011-07-06 | 华为技术有限公司 | 一种基于均匀覆盖的数据传输方法及装置 |
| JP5481371B2 (ja) * | 2008-03-05 | 2014-04-23 | シャープ株式会社 | 通信装置および制御方法 |
| US8160018B2 (en) * | 2008-03-14 | 2012-04-17 | Samsung Electronics Co., Ltd. | Methods of uplink channelization in LTE |
| US20110097993A1 (en) * | 2008-06-12 | 2011-04-28 | Sharp Kabushiki Kaisha | Relay apparatus, communication system and relay method |
| KR20110079755A (ko) | 2008-10-29 | 2011-07-07 | 샤프 가부시키가이샤 | 멀티 유저 mimo 시스템, 수신 장치 및 송신 장치 |
| CN102362453B (zh) * | 2009-04-01 | 2014-07-16 | 日本电信电话株式会社 | 无线传输方法、无线传输系统以及无线传输系统的发送和接收装置 |
| US20130156127A1 (en) * | 2010-07-07 | 2013-06-20 | Donald L. Schilling | OFDM Synchronization and Signal Channel Estimation |
| CN101944967B (zh) | 2010-10-22 | 2013-06-19 | 烽火通信科技股份有限公司 | 一种承载传送点到点业务、组播业务和广播业务的装置 |
| JP2012124860A (ja) * | 2010-12-10 | 2012-06-28 | Sharp Corp | 通信システムおよび通信方法 |
| JP2012175335A (ja) * | 2011-02-21 | 2012-09-10 | Sharp Corp | 無線通信システム、無線通信方法、送信装置、及びプロセッサ |
-
2012
- 2012-02-03 CN CN201710092387.1A patent/CN107104756B/zh active Active
- 2012-02-03 EP EP12744934.6A patent/EP2661042B1/en active Active
- 2012-02-03 CN CN201280007112.9A patent/CN103339907B/zh active Active
- 2012-02-03 ES ES16191241T patent/ES2748773T3/es active Active
- 2012-02-03 EP EP16191241.5A patent/EP3131250B1/en active Active
- 2012-02-03 ES ES12744934.6T patent/ES2617324T3/es active Active
- 2012-02-03 WO PCT/JP2012/052473 patent/WO2012108346A1/ja not_active Ceased
- 2012-02-03 JP JP2012556855A patent/JP5658288B2/ja active Active
- 2012-02-03 US US13/982,689 patent/US9294251B2/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2010034360A1 (en) * | 2008-09-25 | 2010-04-01 | Telefonaktiebolaget Lm Ericsson (Publ) | Ofdm signal processing |
| JP2011155459A (ja) * | 2010-01-27 | 2011-08-11 | Nippon Telegr & Teleph Corp <Ntt> | 通信装置 |
| JP2011176406A (ja) * | 2010-02-23 | 2011-09-08 | Nippon Telegr & Teleph Corp <Ntt> | 無線通信システム、無線通信システムにおける送信装置および送信方法 |
Non-Patent Citations (4)
| Title |
|---|
| JUN-ICHI ABE ET AL.: "A Study on Spectrum Puncturing Method for Bandwidth Decomposition Signal Transmission Employing Spectrum Editing Technique", 2010 IEICE SOCIETY CONFERENCE, vol. B-3-26, September 2010 (2010-09-01) |
| JUN'ICHI ABE ET AL.: "B-3-26 A Study on Spectrum Puncturing Method for Bandwidth Decomposition Signal Transmission Employing Spectrum Editing Technique", PROCEEDINGS OF THE 2010 IEICE COMMUNICATIONS SOCIETY CONFERENCE 1, vol. 1, 31 August 2010 (2010-08-31), pages 297, XP008171043 * |
| JUN'ICHI ABE ET AL.: "Bandwidth Decomposition Employing Spectrum Editing Technique for High Frequency Utilization Efficiency", IEICE TECHNICAL REPORT, SAT (SATELLITE TELECOMMUNICATIONS), vol. 109, no. 340, 10 December 2009 (2009-12-10), pages 7 - 12, XP008170507 * |
| See also references of EP2661042A4 |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014116933A (ja) * | 2012-11-15 | 2014-06-26 | Nippon Telegr & Teleph Corp <Ntt> | 受信装置及び受信信号処理方法 |
| JP2014207553A (ja) * | 2013-04-12 | 2014-10-30 | 日本電信電話株式会社 | 無線通信システムの送信装置および送信方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN103339907A (zh) | 2013-10-02 |
| ES2617324T3 (es) | 2017-06-16 |
| EP2661042A1 (en) | 2013-11-06 |
| JPWO2012108346A1 (ja) | 2014-07-03 |
| EP2661042B1 (en) | 2016-11-23 |
| CN107104756B (zh) | 2020-06-12 |
| US20130308591A1 (en) | 2013-11-21 |
| CN103339907B (zh) | 2017-03-15 |
| EP3131250A1 (en) | 2017-02-15 |
| JP5658288B2 (ja) | 2015-01-21 |
| CN107104756A (zh) | 2017-08-29 |
| EP3131250B1 (en) | 2019-07-03 |
| ES2748773T3 (es) | 2020-03-17 |
| US9294251B2 (en) | 2016-03-22 |
| EP2661042A4 (en) | 2016-01-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5344121B2 (ja) | シングルキャリア伝送方式における無線通信方法および装置 | |
| JP5658288B2 (ja) | 無線通信システム、送信装置、受信装置、及び無線通信方法 | |
| JP2009159413A (ja) | 送信装置、送受信装置、送信方法、送受信方法 | |
| CN111786926B (zh) | 接收装置、接收方法、发送装置及发送方法 | |
| US20090141834A1 (en) | Receiver and receiving method for rf signals | |
| JP7219158B2 (ja) | データ伝送システム、受信装置及びデータ伝送方法 | |
| JP4856637B2 (ja) | 受信装置、集積回路及び受信方法 | |
| CN101816139A (zh) | 接收机及接收方法 | |
| CN101336533B (zh) | 恢复正交频分复用信号的方法、设备和系统 | |
| JP5296182B2 (ja) | 受信装置および受信方法 | |
| JP2013126088A (ja) | 受信装置および受信方法 | |
| KR102132254B1 (ko) | 복소 결합 방식을 이용하는 ssb-ofdm 시스템 | |
| JP2012109951A (ja) | 混信波抽出装置 | |
| JP5846601B2 (ja) | 受信装置及び受信方法 | |
| JP5587487B1 (ja) | 受信装置および受信方法 | |
| WO2011070822A1 (ja) | 受信装置、受信方法、及び受信プログラム | |
| JP5643278B2 (ja) | 無線通信システム、受信装置、及び無線通信方法 | |
| Waraya et al. | Proposal of a Quadrature SSB modulation Scheme for Wireless Communication Systems | |
| JP5688130B2 (ja) | 受信装置 | |
| JP5083833B2 (ja) | 受信装置及び方法 | |
| Suma et al. | Interspersed discrete harmonic wavelet packet transform based OFDM—IHWT OFDM | |
| JP2008085921A (ja) | 無線送信装置及び無線受信装置 | |
| Kong et al. | PAPR Reduction and BER Improvement for OFDM System using WH Transform and Data Grouping Technique | |
| Varghese et al. | Frequency Domain MMSE one-tap Equalizer for FBMC-OQAM System | |
| CN101421957A (zh) | 接收机及接收方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12744934 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2012556855 Country of ref document: JP Kind code of ref document: A |
|
| REEP | Request for entry into the european phase |
Ref document number: 2012744934 Country of ref document: EP |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 13982689 Country of ref document: US Ref document number: 2012744934 Country of ref document: EP |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |