WO2010140666A1 - 半導体基板及びその製造方法、並びに半導体装置及びその製造方法 - Google Patents
半導体基板及びその製造方法、並びに半導体装置及びその製造方法 Download PDFInfo
- Publication number
- WO2010140666A1 WO2010140666A1 PCT/JP2010/059473 JP2010059473W WO2010140666A1 WO 2010140666 A1 WO2010140666 A1 WO 2010140666A1 JP 2010059473 W JP2010059473 W JP 2010059473W WO 2010140666 A1 WO2010140666 A1 WO 2010140666A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor substrate
- semiconductor device
- semiconductor
- region
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02002—Preparing wafers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02002—Preparing wafers
- H01L21/02005—Preparing bulk and homogeneous wafers
- H01L21/02035—Shaping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/673—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere using specially adapted carriers or holders; Fixing the workpieces on such carriers or holders
- H01L21/67303—Vertical boat type carrier whereby the substrates are horizontally supported, e.g. comprising rod-shaped elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
-
- H10P72/12—
-
- H10P72/74—
-
- H10P90/00—
-
- H10P90/18—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6835—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during build up manufacturing of active devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H10P72/7426—
Definitions
- the present invention relates to a semiconductor substrate and a manufacturing method thereof, and a semiconductor device and a manufacturing method thereof.
- the thinned semiconductor substrate of 300 [ ⁇ m] or less is close to the state of paper or film, and handling such as conveyance in the semiconductor manufacturing process is difficult. Therefore, in order to solve such problems, the wafer is thinned in the region inside the boundary line at the position offset inward from the outer peripheral edge of the wafer, and exists outside the boundary line. It is known that the inner wall of the thick plate portion is covered with a material having rigidity higher than that of the wafer and the strength is reinforced (see, for example, Patent Document 1).
- a trench that forms a trench extending from the front surface of the wafer toward the back surface along the boundary line by performing anisotropic etching in a range along the boundary line As a method for manufacturing a wafer described in Patent Document 1, a trench that forms a trench extending from the front surface of the wafer toward the back surface along the boundary line by performing anisotropic etching in a range along the boundary line.
- a manufacturing method including a forming step and a removing step of removing a semiconductor existing inside the trench until the surface of the wafer existing inside the trench reaches the bottom surface of the trench from the surface of the wafer is disclosed.
- the present invention provides a semiconductor substrate capable of obtaining a desired film thickness in a subsequent film formation process of a semiconductor device manufacturing process while ensuring the strength of a thin semiconductor substrate, a manufacturing method thereof, a semiconductor device, and It aims at providing the manufacturing method.
- a semiconductor substrate is a semiconductor substrate having a semiconductor device formable region, A reinforcing portion having a top portion that is thicker than the region where the semiconductor device can be formed and has a flat surface is formed on the outer peripheral portion of the semiconductor substrate, An inner side surface connecting the top portion of the reinforcing portion and the region where the semiconductor device can be formed has a cross-sectional shape in which the inner diameter decreases as the region approaches the semiconductor device-formable region.
- the semiconductor substrate can be reinforced by the reinforcing portion of the outer peripheral portion, and the side surface of the reinforcing portion has an inclined surface that widens as it approaches the top portion, so that the processing liquid supplied to the region where the semiconductor device can be formed is shaken off by rotation. Can do.
- the inner side surface has a cross-sectional shape that linearly connects the top portion and the region where the semiconductor device can be formed.
- the inner side surface has a cross-sectional shape in which an inclination angle becomes smaller as approaching the semiconductor device formable region.
- the reinforcing portion is formed of a semiconductor and has a cross-sectional structure of a sandwich structure having an oxide film in a portion having the same thickness as the region where the semiconductor device can be formed.
- the semiconductor device formable region and the reinforcing portion are integrally formed of a semiconductor.
- a semiconductor substrate having a thin semiconductor device-forming region can be formed from one thick semiconductor substrate, and a thin semiconductor substrate can be provided while using the original thickness for the reinforcing portion. Become.
- the semiconductor device formable region has a thickness of 300 ⁇ m or less, and the reinforcing portion has a thickness of 500 ⁇ m or more.
- the semiconductor substrate in a state close to paper or film can be given strength necessary for transport and diffusion heat treatment, and a semiconductor device can be manufactured at low cost using a thin semiconductor substrate, and a semiconductor manufacturing process Can be appropriately performed as usual.
- a method of manufacturing a semiconductor substrate comprising: a semiconductor device-formable region; and a semiconductor substrate having a thicker reinforcing portion than the semiconductor device-formable region at an outer peripheral portion surrounding the semiconductor device-formable region.
- a manufacturing method comprising: Preparing a reinforced semiconductor substrate including an oxide film formed on a surface and including the semiconductor device formable region; A reinforcing ring having an outer peripheral shape that coincides with the semiconductor substrate to be reinforced, an opening formed at a position that covers the region where the semiconductor device can be formed, and an oxide film formed on a bottom surface is provided on the surface of the semiconductor substrate to be reinforced.
- the reinforcing ring has a top having a flat top surface, and an inner side surface on the opening side connecting the top and the bottom surface has a cross-sectional shape in which an inner diameter becomes smaller as approaching the bottom surface.
- a semiconductor device is a semiconductor device formed in a semiconductor device formable region of a semiconductor substrate, On the outer peripheral portion of one surface of the semiconductor substrate, a reinforcing portion having a top portion that is thicker than the semiconductor device formable region and has a flat surface is formed. A diffusion layer is formed on both sides of the semiconductor device formable region.
- An electrode is formed on a surface of the semiconductor substrate where the reinforcing portion is not formed.
- the diffusion layer on the surface of the semiconductor substrate on which the reinforcing portion is formed is a source or emitter, and the diffusion layer on the surface on which the reinforcing portion is not formed is a drain or a collector.
- An inner side surface connecting the top portion of the reinforcing portion and the semiconductor device formable region has a cross-sectional shape in which an inner diameter decreases as the semiconductor device formable region approaches.
- a method of manufacturing a semiconductor device is a method of manufacturing a semiconductor device using the semiconductor substrate, The semiconductor substrate is rotated while supplying a processing liquid for film formation to the semiconductor device formable region of the semiconductor substrate to expand the processing liquid over the entire semiconductor device formable region, and the film thickness is a predetermined thickness. And a coating step of adjusting a residual amount of the processing liquid in the semiconductor formable region.
- a film having a desired thickness can be formed in the film forming process of the semiconductor device manufacturing process, and the manufacturing process accuracy can be appropriately maintained while reducing the manufacturing cost of the semiconductor device.
- the treatment liquid is a resist liquid.
- a method of manufacturing a semiconductor device includes: A first diffusion layer forming step in which ions are implanted into the first surface of the semiconductor substrate to form a first diffusion layer; On the second surface of the semiconductor substrate, a concave shape forming step of forming a concave shape in which the central portion of the semiconductor substrate is thinner than the outer peripheral portion; And a recess processing step of forming a second diffusion layer and a gate on the recess surface which is the recessed portion of the recess shape.
- the recess processing step is characterized in that the processing is performed in a state where the first surface of the semiconductor substrate is in contact with a stage.
- a damage layer removing step of removing a damaged layer generated on the surface of the concave portion in the concave shape forming step.
- the first diffusion layer forming step is performed before the recess processing step.
- the first diffusion layer is a drain or a collector
- the second diffusion layer is a source or an emitter.
- the concave portion is formed such that the inner side surface of the outer peripheral portion becomes smaller in inner diameter as it approaches the surface of the concave portion.
- the present invention it is possible to provide a semiconductor substrate capable of appropriately performing the film forming process of the subsequent semiconductor manufacturing process while maintaining the substrate strength.
- FIG. 3 is a top view illustrating an example of a planar configuration of a semiconductor substrate according to Example 1.
- FIG. It is the figure which showed the cross-sectional structure of the conventional thin semiconductor substrate as a reference example. It is the figure which showed an example of the power MOS transistor. It is the figure which showed an example of the cross-sectional structure of a vertical heat processing apparatus. It is an enlarged view of the substrate holder of a vertical heat treatment apparatus.
- 1 is a diagram illustrating an example of a cross-sectional configuration of a semiconductor substrate according to Example 1.
- FIG. 6 is a diagram showing an example of an alignment process of the method for manufacturing a semiconductor substrate according to Example 1.
- FIG. 6 is a diagram illustrating an example of a bonding step in the method for manufacturing a semiconductor substrate according to Example 1.
- FIG. 6 is a diagram showing an example of a method for manufacturing a semiconductor device using the semiconductor substrate according to Example 1.
- FIG. 6 is a diagram illustrating an example of a cross-sectional configuration of a semiconductor substrate according to Example 2.
- FIG. 6 is a diagram showing an example of a cross-sectional configuration of a semiconductor substrate according to Example 3.
- FIG. 6 is a diagram showing an example of a cross-sectional configuration of a semiconductor substrate according to Example 4.
- FIG. 10 is a diagram illustrating an example of a cross-sectional configuration of a semiconductor device according to Example 5;
- FIG. 10 is a diagram illustrating an example of a cross-sectional configuration of a semiconductor device according to Example 5;
- FIG. 10 is a diagram illustrating an example of a cross-sectional configuration of a semiconductor device according to Example 6;
- FIG. 10 is a diagram showing an example of a cross-sectional configuration of a semiconductor device according to Example 7.
- FIG. 10 is a diagram illustrating a cross-sectional configuration of an example of a semiconductor device according to an eighth embodiment. It is the figure which showed an example of the 1st diffused layer formation process of the manufacturing method of the semiconductor device which concerns on Example 9.
- FIG. It is the figure which showed the state which inverted the semiconductor substrate 15 up and down. It is the figure which showed an example of the concave shape formation process of the manufacturing method of the semiconductor device which concerns on Example 9.
- FIG. 10 is a diagram illustrating an example of a developing process of a semiconductor device manufacturing method according to Example 9; It is the figure which showed an example of the 2nd diffused layer formation process of the manufacturing method of the semiconductor device which concerns on Example 9.
- FIG. It is the figure which showed an example of the back surface metal formation process of the manufacturing method of the semiconductor device which concerns on Example 9.
- FIG. 1A and 1B are diagrams showing an example of a schematic configuration of a semiconductor substrate 60 according to Example 1 of the present invention.
- FIG. 1A is a diagram illustrating an example of a cross-sectional configuration of the semiconductor substrate 60 according to the first embodiment
- FIG. 1B is a top view illustrating an example of a planar configuration of the semiconductor substrate 60 according to the first embodiment.
- a semiconductor substrate 60 includes a reinforced semiconductor substrate 10 and a reinforcing ring 40.
- the reinforced semiconductor substrate 10 includes a semiconductor device formable region 11 and an outer peripheral portion 12.
- the outer peripheral portion 12 of the semiconductor substrate to be reinforced 10 and the reinforcing ring 40 constitute a reinforcing portion 50 of the semiconductor substrate 60.
- the reinforced semiconductor substrate 10 includes a semiconductor device formable region 11 at a central portion where a semiconductor device such as a semiconductor chip is formed, and an outer peripheral portion 12 where a reinforcing ring 40 is provided.
- the reinforced semiconductor substrate 10 may be made of various semiconductor materials, but for example, a substrate material such as silicon or SiC may be used.
- the semiconductor device formable region 11 is a region where a semiconductor device including a semiconductor device such as a power MOS transistor can be formed.
- semiconductor devices are often required to be thin in view of reducing manufacturing costs and reducing on-resistance.
- the semiconductor device formable region 10 for forming a semiconductor chip is often required to be 300 [ ⁇ m] or less.
- the semiconductor substrate 60 such as a semiconductor wafer is required to have a large surface area so that as many semiconductor devices as possible can be formed from one semiconductor substrate 60.
- the reinforced semiconductor substrate 10 has a diameter of 150 [mm] to 300 [mm], and a semiconductor device is often manufactured.
- the outer peripheral portion 12 is an outer portion including the outer edge of the reinforced semiconductor substrate 10.
- the outer peripheral portion 12 may be integrally formed as a single semiconductor substrate with the same material as the semiconductor device formable region 11. Since the outer peripheral portion 12 is provided with the reinforcing ring 40, the semiconductor device cannot be formed.
- the reinforcing ring 40 is provided on the outer peripheral portion 12 of the substrate to be reinforced 10 to facilitate handling such as transport as the entire semiconductor substrate 60.
- the reinforcing ring 40 is a member for reinforcing the reinforced semiconductor substrate 10 and may be formed of the same semiconductor material as that of the reinforced semiconductor substrate 10.
- the reinforcement ring 40 is coupled to the semiconductor substrate 10 to be reinforced, thereby increasing the thickness of the outer peripheral portion 12 of the semiconductor substrate 10 to be reinforced, and facilitating handling such as transportation as the semiconductor substrate 60 as a whole.
- the reinforcing ring 40 has a top 41 having a flat surface. Accordingly, the semiconductor substrate 60 can be handled by contact with the flat surface regardless of which surface of the semiconductor substrate 60 is on the lower side, and handling such as transport of the semiconductor substrate 60 can be performed in a stable state. .
- the top part 41 of the reinforcement ring 40 may be comprised by the width below 10 [mm], for example.
- the reinforced semiconductor substrate 10 having a diameter of 200 [mm] or less has sufficient strength if it has a radial width of 10 [mm] or less, and the semiconductor substrate 60 is transported as usual. be able to.
- the inner side surface 42 of the reinforcing ring 40 has a cross-sectional shape such that the inner circumference thereof becomes smaller as the semiconductor device forming region 11 of the reinforced semiconductor substrate 10 approaches.
- the opening is narrowed as it approaches the bottom surface, and has an inclined surface that increases as it approaches the top.
- the reinforcing ring 40 constitutes a reinforcing portion 50 integrally with the outer peripheral portion 12 of the reinforced semiconductor substrate 10.
- the reinforcing portion 50 is configured to have a thickness of 500 [ ⁇ m] or more as a whole, and may preferably be configured to have a thickness of about 600 [ ⁇ m].
- the reinforcing portion 50 has a configuration in which the semiconductor substrate 10 and the reinforcing ring 40 are bonded to each other when viewed in terms of a cross-sectional configuration.
- the device formable region 11 and the reinforcing portion 50 are formed on the outer peripheral portion 12 so as to surround the device forming region 11.
- the to-be-reinforced semiconductor substrate 10 and the supplementary ring 40 do not necessarily need to be separate bodies, and may be integrally formed from one semiconductor substrate, or pieces of other shapes. You may comprise by the combination of each other. This point will be described later.
- FIG. 1B shows a top view of the semiconductor substrate 60 according to the first embodiment.
- a reinforcing ring 40 having an inner side surface 42 and a top portion 41 is formed so as to surround the outer peripheral portion 12 around the semiconductor device formation region 11.
- the reinforcement part 50 is comprised.
- the outer edge of the semiconductor substrate 60 is configured such that the outer edges of the reinforcing ring 40 and the reinforced semiconductor substrate 10 coincide.
- the semiconductor substrate 60 is circular and the reinforcing ring is annular has been described.
- the reinforcing ring 40 may be formed along the orientation flat, or may be formed excluding the orientation flat or the notch portion. That is, even if the reinforcing ring 40 is not a perfect ring shape, it can be formed in various shapes as long as it is provided on the outer peripheral portion of the semiconductor substrate 10 to be reinforced and the semiconductor substrate 10 to be reinforced can be reinforced.
- the area of the reinforcing ring 40 is shown large in accordance with FIG. 1A.
- the actual semiconductor substrate 60 has a diameter of 200 mm as described above.
- FIG. 2 is a diagram showing a cross-sectional configuration of a conventional thin semiconductor substrate 110 as a comparative example for comparison.
- the paper is peeled like paper, and it is difficult to grip the side surface.
- the semiconductor substrate 110 is placed on a carrier or the like smaller than the diameter of the semiconductor substrate 110, the semiconductor substrate 110 may be warped, which may cause a slip (transition) of the semiconductor element.
- a thin semiconductor substrate 110 is advantageous in terms of manufacturing cost in the case of a semiconductor device having a structure in which an electrode is formed on the back surface, such as a power MOS transistor. The demand for a thin semiconductor substrate 110 is high.
- FIG. 3 is a diagram illustrating an example in which the power MOS transistor 20 is formed in the semiconductor device formable region 11 of the semiconductor substrate 60 according to the first embodiment.
- the power MOS transistor 20 includes a drain region 21 made of a silicon substrate with a high concentration N layer, an epitaxially grown N layer 22, a surface N layer 23, a P layer channel 24, and an N layer source region 25.
- the channel 24 opens, a current flows from the drain region 21 to the source region 25, and the power MOS transistor 20 is driven.
- the drain region 21 and the drain electrode 21 a are formed on the back surface of the semiconductor substrate 60, and it is necessary to form a diffusion layer over the entire cross section through the front and back surfaces.
- each semiconductor layer can be formed thinner. Therefore, in the heat treatment at the time of forming each semiconductor layer, the amount of heat can be reduced, and the semiconductor device can be manufactured at low cost. Therefore, it is preferable that the semiconductor device formable region 11 is thin in terms of manufacturing the semiconductor device. However, if the thickness is reduced, handling difficulties such as conveyance occur.
- the semiconductor device formable region 11 for forming the semiconductor device is configured to be thin, and the periphery thereof is configured as the reinforcing portion 50, while meeting the demand for thinness. Eliminate handling difficulties.
- FIG. 4 is a diagram showing an example of a cross-sectional configuration of the vertical heat treatment apparatus 170 used in the semiconductor manufacturing process.
- a vertical heat treatment apparatus 170 is provided with a double reaction tube 120 in a processing furnace 90 provided with a heater 100.
- a substrate holder 130 that accommodates the semiconductor substrates 60 in multiple stages is accommodated in the reaction tube 120.
- the substrate holder 130 is provided on the lid 160 and is provided on a mounting table 150 in which a plurality of heat insulating plates 140 are arranged in parallel.
- the semiconductor substrate 60 is held and heated in such a state, and a thermal diffusion process is performed.
- FIG. 5 is an enlarged view of the substrate holder 130 of the vertical heat treatment apparatus 170.
- a holding groove 131 for holding the semiconductor substrate 60 is formed in the substrate holder 130, the semiconductor substrate 60 is sandwiched between the holding grooves 131, and the semiconductor substrate 60 is held in the reaction tube 120 and subjected to heat treatment.
- the semiconductor substrate 60 is in the same thin state as paper or film, for example, as shown in FIG. 2, that is, the configuration of the conventional thin semiconductor substrate 110, the semiconductor substrate 110 is sandwiched between the holding grooves 131. Even so, the central portion of the semiconductor substrate 110 dents and hangs down, causing a phenomenon called slip (transition) in which the crystal and the crystal face are displaced. If such a phenomenon is the configuration of the semiconductor substrate 60 according to the first embodiment, the presence of the reinforcing portion 50 can prevent the central portion of the semiconductor substrate 60 from sagging and can improve the yield.
- slip transition
- the manufacturing cost can be reduced and the yield can be improved.
- FIG. 6 is a diagram illustrating an example of a cross-sectional configuration of the semiconductor substrate 60 according to the first embodiment.
- the semiconductor substrate 60 according to the first embodiment specifically shows the joint between the reinforcing ring 40 and the reinforced semiconductor substrate 10.
- Other configurations are the same as those in FIG.
- an oxide film 30 is formed between the reinforcing ring 40 and the semiconductor substrate 10 to be reinforced.
- the surfaces of both are oxidized independently to generate the oxide film 30. Can do.
- the oxide films 30 can be bonded to each other.
- the reinforcing ring 40 is bonded and formed to the outer peripheral portion 12 of the semiconductor substrate 10 to be reinforced by using the coupling between the oxide films 30 to form the reinforcing portion 50. . Therefore, the cross-sectional configuration of the reinforcing portion 50 has a sandwich-like three-layer structure in which the oxide film 30 is formed on the surface of the reinforced semiconductor substrate 10 and the semiconductor layer is formed on the oxide film 30.
- the SEMI standard for the thickness of the 6-inch semiconductor wafer is 625 [ ⁇ m], and the semiconductor substrate 60 according to this embodiment can be suitably applied when the reinforced semiconductor substrate 10 is thinner than 625 [ ⁇ m]. .
- the inner side surface 42 of the reinforcing ring 40 has a shape that linearly connects the top portion 41 and the surface of the semiconductor formable region 11. Such a shape can be easily formed by machining.
- the reinforcing portion 50 is formed using the oxide film 30 by using the reinforcing ring 40 configured as a separate member, and the manufacturing cost can be reduced. It can be configured as a semiconductor substrate 60 capable of appropriately carrying, heat treating, and the like.
- FIGS. 7A and 7B are diagrams illustrating an example of a method for manufacturing the semiconductor substrate 60 according to the first embodiment.
- FIG. 7A is a diagram illustrating an example of an alignment process of the method for manufacturing the semiconductor substrate 60 according to the first embodiment.
- a reinforced semiconductor substrate 10 having an oxide film 31 formed on the surface is prepared.
- a substrate made of various semiconductors may be applied to the reinforced semiconductor substrate 10, but in FIG. 7, an example in which a silicon substrate is applied will be described.
- the oxide film 31 becomes the oxide film 31 of SiO 2 .
- a reinforcement ring 40 is prepared above the reinforced semiconductor substrate 10.
- the reinforcing ring 40 is an annular member having a flat surface top 41 and an opening 45 in the center.
- members made of various semiconductors may be applied to the reinforced ring 40, but in FIG. 7, an example formed of a silicon material as with the reinforced semiconductor substrate 10.
- An oxide film 32 is formed on the bottom surface 44 of the reinforcing ring 40 and can be coupled to the reinforced semiconductor substrate 10.
- the inner side surface 42 on the opening 45 side of the reinforcing ring 40 has a cross-sectional shape in which the inner periphery of the opening 45 becomes smaller as it approaches the bottom surface 44 from the top 41 and is configured as a funnel-shaped inclined surface.
- the inner side surface 42 has a cross-sectional shape that linearly connects the inside of the top portion 41 and the inside of the bottom portion 44. Since such a shape can be easily machined, the reinforcing ring 40 can be easily formed.
- the outer side surface 43 serving as the outer peripheral edge is configured to coincide with the outer peripheral end portion 13 of the reinforced semiconductor substrate 10.
- the bottom surface 44 on which the oxide film 32 is formed is opposed to the surface of the reinforced semiconductor substrate 10 on which the oxide film 31 is formed, and the outer side surface 43 is connected to the outer peripheral end 13 of the reinforced semiconductor substrate 10. The alignment is performed so as to coincide with each other, and is superimposed on the reinforced semiconductor substrate 10.
- FIG. 7B is a diagram illustrating an example of a bonding process of the method for manufacturing the semiconductor substrate 60 according to the first embodiment.
- the oxide film 31 is heated and subjected to heat treatment. And the oxide film 32 are combined.
- the heating temperature of the heat treatment may be about 1000 [° C.], for example. It is considered that the oxide films 31 and 32 are bonded to each other by a covalent bond, and are bonded with a sufficiently strong bonding force.
- the semiconductor substrate 60 completed by the bonding process is in a state where the surface of the semiconductor device formable region 11 is covered with the oxide film 30, but when the semiconductor device is actually formed, the oxide film 30 is removed.
- a semiconductor device may be formed. Since the semiconductor device formable region 11 can be configured to be as thin as 300 [ ⁇ m] or less, it is possible to manufacture a semiconductor device with reduced manufacturing costs.
- the reinforcing portion 50 has a thickness obtained by adding the thickness of the auxiliary ring 40, and can have a thickness of 500 [ ⁇ m] or more, for example, a thickness of about 600 [ ⁇ m]. Handling during conveyance in the process and slipping in the thermal diffusion process can be prevented.
- FIG. 8 is a diagram illustrating an example of a method for manufacturing a semiconductor device using the semiconductor substrate 60 according to the first embodiment, and illustrates an example of a film forming process.
- the semiconductor substrate 60 according to the first embodiment is placed on the stage 80.
- the processing liquid 75 is supplied from the nozzle which is the processing liquid supply means 70 to the central portion of the semiconductor substrate 60.
- the concave inner side surface 42 formed by the surface of the semiconductor device formable region 11 and the reinforcing ring 40 is an inclined surface having a cross-sectional shape that opens outward.
- the side surface 42 can be moved upward to reach the top 41.
- the processing liquid 75 cannot exceed the inner side surface 42 and stays on the concave surface.
- the semiconductor substrate 60 according to the first embodiment has the inner side surface 42 of the inner side surface 42. 42 has an inclined surface on which the treatment liquid 75 can move by the centrifugal force of rotation. Therefore, by rotating the semiconductor substrate 60, the supplied processing liquid can be shaken off, and the film formed by the processing liquid can be adjusted to a desired thickness.
- the angle of the inclined surface formed by the inner side surface 42 is preferably 60 degrees or less, more preferably 45 degrees or less, and more preferably 30 degrees with respect to the surface of the semiconductor device formable region 11 which is a horizontal plane. The following is optimal.
- the treatment liquid 75 used in the semiconductor device manufacturing process may be, for example, a resist liquid used for forming a resist film, a spin-on glass agent used for forming a spin-on glass film, or a polyimide passivation film. It may be a processing liquid used for forming the film.
- a film is formed on the semiconductor substrate 60 in the same manner as a normal completely planar semiconductor wafer, and a process such as patterning is performed. It can be performed.
- the semiconductor device can be formed in the semiconductor device forming region 11 having a thickness much thinner than SEMI standard 625 [ ⁇ m] by a film forming process similar to that of a normal semiconductor wafer, and the cost can be reduced.
- the semiconductor device can be manufactured without changing the manufacturing process.
- FIG. 9 is a diagram showing an example of a cross-sectional configuration of the semiconductor substrate 60a according to the second embodiment of the present invention.
- the semiconductor substrate 60a according to the second embodiment has a semiconductor device formable region 11a in the center, and a reinforcing portion 50a thicker than the semiconductor device formable region 11a so as to surround the periphery. This is the same as the semiconductor substrate 60 according to the first embodiment.
- the semiconductor substrate 60a according to the second embodiment is different from the semiconductor substrate 60 according to the first embodiment in that the semiconductor substrate 60a according to the second embodiment does not include the reinforced semiconductor substrate 10 and the reinforcing ring 40 and is configured by one semiconductor wafer. Yes.
- the semiconductor substrate 60a may be configured by cutting one semiconductor wafer.
- the semiconductor substrate 60a according to the second embodiment has the same external shape as the semiconductor substrate 60 according to the first embodiment. That is, the semiconductor device formable region 11a is formed in the central portion of the semiconductor substrate 60a, and the periphery thereof is surrounded by the reinforcing portion 50a.
- the semiconductor device formable region 11a is thinner than 625 [ ⁇ m] of the SEMI standard, and may be, for example, 300 [ ⁇ m] or less.
- the reinforcing portion 50a may be formed with a thickness of 500 [ ⁇ m] or more, for example, about 600 [ ⁇ m].
- An opening 55 is formed above the surface of the semiconductor device formable region 11a, and has a concave cross-sectional shape as a whole.
- the surface of the reinforcing portion 50a has a flat top 51, and the inner side surface 52 on the opening 55 side has a cross-sectional shape that decreases in inner diameter as it approaches the semiconductor device formable region 11a. Yes.
- the treatment liquid 75 can be shaken off by rotation, and a film can be formed with an appropriate film thickness.
- the internal configuration of the semiconductor substrate 60a according to the second embodiment is different from the semiconductor substrate 60 according to the first embodiment in that the oxide film 30 is not formed.
- the semiconductor substrate 60a according to the second embodiment is not a manufacturing method in which the semiconductor substrate to be reinforced 10 and the auxiliary ring 40 are coupled, but the central portion of the semiconductor wafer having the thickness of the reinforcing portion 50a is originally shaved to form the opening 55.
- the semiconductor substrate 60a is manufactured by performing the process of forming the. Therefore, the bonding oxide film 30 is unnecessary, and all are made of an integrated semiconductor material. Note that various semiconductor materials such as silicon and SiC may be applied as the semiconductor material.
- the semiconductor substrate 60a In order to manufacture the semiconductor substrate 60a, for example, it is necessary to process a semiconductor wafer having a thickness of 500 [ ⁇ m] or more to a thickness of 300 [ ⁇ m] or less. Such processing may be performed by, for example, normal machining or by performing dry etching such as reactive ion etching.
- the semiconductor substrate 60a can be configured only from an integral semiconductor material.
- FIG. 10 is a diagram showing an example of a cross-sectional configuration of the semiconductor substrate 60b according to the third embodiment of the present invention.
- the same reference numerals are assigned to the same components as those of the semiconductor substrate 60 according to the first embodiment.
- the semiconductor substrate 60b according to the third embodiment is the same as the semiconductor substrate 60 according to the first embodiment in that the semiconductor substrate 60b includes two members, ie, the reinforced semiconductor substrate 10 and the reinforcing ring 40a. Further, the point that the reinforcing portion 50b having the three-layer structure is formed by the reinforcing ring 40a, the oxide film 30, and the outer peripheral portion 12 of the reinforced semiconductor substrate 10 is the same as that of the semiconductor device 60 according to the first embodiment.
- the inner side surface 42a on the opening 45a side of the reinforcing ring 40a does not have a cross-sectional shape that linearly connects the top 41 and the surface of the semiconductor device formable region 11, but from the top 41 to the semiconductor device.
- the semiconductor substrate 60 according to the first embodiment is different from the semiconductor substrate 60 according to the first embodiment in that it has a curved side surface shape in which the inclination becomes smaller as it approaches the formable region 11.
- the inner side surface 42a of the reinforcing ring 40a may be configured to have a curved side surface shape.
- the inner side surface 42 a has a curve that becomes gradually inclined toward the plane as it approaches the semiconductor device formable region 11.
- the processing liquid 75 is more in the inner side surface as the periphery of the semiconductor device formable region 11 to which the processing liquid 75 is supplied is closer to a planar shape. It is because it becomes easy to go up 42a and to shake off the processing liquid 75 by rotation.
- the processing of the inner side surface 42a of the reinforcing ring 40a may be performed by wet etching, for example.
- wet etching it is possible to obtain a bowl-shaped cross-sectional configuration in which the inclination angle decreases as the bottom surface of the reinforcing ring 40a is approached.
- the semiconductor substrate 60b according to the third embodiment may be manufactured by bonding the reinforcing ring 40a and the reinforced semiconductor substrate 10 with the oxide film 30 in the same manner as the semiconductor substrate 60 according to the first embodiment. . Since only the cross-sectional shape of the inner side surface 42a of the reinforcing ring 40a is different, the manufacturing method can be the same as that of the semiconductor substrate 60 according to the first embodiment, and thus the description thereof is omitted.
- the center portion of one surface of an SOI (SiliconSOn Insulator) substrate is used instead of coupling the annular completed reinforcing ring 40a to the semiconductor substrate 10 to be reinforced.
- the semiconductor substrate 60b may be manufactured by wet etching to form the opening 45a. Since the oxide film 30 acts as an end point of wet etching, the bowl-shaped opening 45a can be formed by wet etching at the center of one surface, and the semiconductor substrate 60b can be manufactured.
- a thin semiconductor substrate 60b that is easy to handle can be realized by using wet etching.
- FIG. 11 is a diagram showing an example of a cross-sectional configuration of a semiconductor substrate 60c according to Example 4 of the present invention.
- the semiconductor substrate 60c according to the fourth embodiment is the same as the semiconductor substrate 60a according to the second embodiment in that the semiconductor substrate 60c includes one semiconductor wafer.
- the semiconductor substrate 60c according to the fourth embodiment is implemented in that the inner side surface 52a on the opening 55a side of the reinforcing portion 50c has a bowl-shaped cross-sectional shape in which the inclination angle becomes smaller as it approaches the semiconductor device formable region 11a. This is different from the semiconductor substrate 60a according to Example 2.
- the same components as those of the semiconductor substrates 60, 60a, and 60b according to the first to third embodiments are denoted by the same reference numerals, and the description thereof is omitted.
- the connection between the semiconductor device formable region 11a and the inner side surface 52a of the reinforcing portion 50c has a very gentle inclination. Therefore, the processing liquid 75 can be easily shaken off by rotation. Since the outer shape is the same as that of the semiconductor substrate 60a according to the third embodiment, the same operational effects are achieved.
- the inner side surface 52a may be processed by wet etching, and the other portions may be cut by machining, dry etching, or the like. .
- the semiconductor substrate 60c according to the fourth embodiment it is possible to obtain the semiconductor substrate 60c from which the processing liquid 75 can be easily shaken off, a semiconductor device can be manufactured at low cost, and handling is easy from one semiconductor wafer.
- FIG. 12 is a diagram illustrating an example of a cross-sectional configuration of the semiconductor device 180 according to the fifth embodiment of the present invention.
- the semiconductor device 180 according to the fifth embodiment is formed in the semiconductor device formable region 11b of the semiconductor substrate 60d having the semiconductor device formable region 11b and the reinforcing portion 50d.
- the semiconductor substrate 60d may be a semiconductor substrate 60d to which any one of the semiconductor substrates 60 and 60a to 60c described in the first to fourth embodiments is applied.
- various semiconductor substrates may be used.
- the semiconductor device 180 according to Example 5 formed in the semiconductor device formable region 11b is a planar N-channel MOS transistor.
- the semiconductor device 180 includes a drain region 181, a high concentration diffusion region 182, a drain metal 182a, a drain electrode 182b, a low concentration N layer 183, a channel 184, a source region 185, a source metal 185a, and a source electrode.
- 185b a gate 187, a gate electrode 187a, and an oxide film 188.
- the drain region 181 is composed of an N + semiconductor substrate having an N + impurity concentration.
- the N + semiconductor substrate may be made of a semiconductor material such as silicon or SiC, for example.
- a substrate made of a single material having an N + impurity concentration in which no growth layer such as the low concentration N layer 183 is formed on the surface is called an N + semiconductor substrate.
- the entire substrate on which the growth layer such as the layer 183 is formed is referred to as a semiconductor substrate 60d.
- a high concentration diffusion region 182 is formed on the back surface of the N + semiconductor substrate, that is, the semiconductor substrate 60d.
- the high-concentration diffusion region 182 is an impurity diffusion region that is N-type having the same conductivity type as that of the N + semiconductor substrate and has an impurity concentration of N ++ that is higher than the impurity concentration N + of the N + semiconductor substrate.
- the high concentration diffusion region 182 is a diffusion region formed by injecting impurities and thermally diffusing from the back surface side of the N + semiconductor substrate. By increasing the concentration, the conductivity is increased, and the drain metal 182 a The electrical connection is good.
- the drain metal 182a may be composed of a metal film formed by sputtering or the like.
- the drain electrode 182b is an electrode that allows voltage application to the drain region 181 from the outside.
- the low concentration N layer 183 is an N type semiconductor layer epitaxially grown on the surface of the N + semiconductor substrate.
- the low concentration N layer 183 has an N ⁇ impurity concentration lower than that of the drain region 181.
- the channel 184 is a diffusion layer formed on the surface side of the low-concentration N layer 183, that is, on the surface side of the semiconductor substrate 60d.
- the channel 184 is a P-type diffusion layer that covers the source region 185 from below and from the side, and serves as a carrier passage path during the operation of the semiconductor device 180.
- the source region 185 is a diffusion region formed on the surface of the semiconductor substrate 60d.
- the source region 185 may be an N-type conductivity type and may be configured with an N + impurity concentration.
- the source metal 185a is a conductive region for electrical connection between the source region 185 and the outside, and may be formed of a metal film formed by sputtering or the like.
- the source electrode 185b is an electrode for applying a voltage to the source region 185 from the outside.
- a high-concentration diffusion layer having a higher concentration than N +, for example, N ++, is formed on the surface side of the source region 185, and is configured to enhance electrical connection with the source metal 185a. Good.
- the gate 187 drives the semiconductor device 180 when a voltage is applied thereto.
- the gate 187 is formed on the surface of the semiconductor substrate 60d through the oxide film 188.
- the gate 187 is configured to be able to apply a voltage from the outside via the gate electrode 187a.
- the semiconductor device 180 according to the fifth embodiment is configured as a vertical MOS transistor. Diffusion layers 181, 182 and 185 are formed on both the front and back surfaces of the formable region 11b.
- the operation of the semiconductor device 180 will be described.
- a positive voltage is applied to the gate 187 through the gate electrode 187a, a channel formed of a P-type diffusion layer is opened, current flows from the drain region 181 to the source region 185, and the semiconductor device 180 operates.
- FIG. 12 since the movement is expressed by the movement of electrons, the movement direction of electrons from the source region 185 to the drain region 181 is shown in the direction opposite to the direction of current.
- the vertical semiconductor device 180 in which the diffusion layers are formed on both the front surface side and the back surface side of the semiconductor substrate 60d current flows in the thickness direction of the semiconductor substrate 60d.
- the formation region 11b thin and forming the semiconductor device 180 in the semiconductor device formation region 11b, the on-resistance of the semiconductor device 180 can be lowered and the processing for forming the diffusion layer is facilitated. be able to.
- an example of an N-channel MOS transistor having a planar structure has been described. However, it may be configured as a P-channel MOS transistor.
- the low-concentration N layer 183 is described as an example of an epitaxial growth layer. However, these layers may be configured as a well layer.
- FIG. 13 is a diagram showing an example of a cross-sectional configuration of a semiconductor device 190 according to Example 6 of the present invention.
- a semiconductor substrate 60e has a semiconductor device formable region 11c at the center and a reinforcing portion 50d at the outer periphery, and the thickness of the reinforcing portion 50d is thicker than the thickness of the semiconductor device formable region 11c. It is configured in a concave shape. Then, the semiconductor device 190 is formed in the semiconductor device formable region 11c.
- the semiconductor device 190 is configured as an N-channel MOS transistor having a trench structure.
- the semiconductor device 190 includes a drain region 191, a high concentration diffusion region 192, a drain metal 192a, a drain electrode 192b, a low concentration N layer 193, a channel 194, a source region 195, a source metal 195a, and a source electrode.
- the semiconductor device 180 according to the fifth embodiment is the same as the semiconductor device 180 according to the fifth embodiment in that the device includes 195b, a gate 197, a gate electrode 197a, and an oxide film 198.
- the diffusion layers 191, 192, and 195 are formed on both surfaces of the semiconductor device formable region 11 c in the same manner as the semiconductor device 180 according to the fifth embodiment.
- the gate 197 is not on the surface of the semiconductor substrate 60e, but extends in the depth direction from the surface of the semiconductor substrate 60e, and is formed in a trench inside the semiconductor substrate 60. This is different from the semiconductor device 180 according to the fifth embodiment.
- the oxide film 198 is formed so as to cover not only the lower side of the gate 197 but also the side and upper side, and the gate 197 does not directly contact the semiconductor substrate 60e.
- the gate 197 may be formed in a trench formed in the semiconductor substrate 60e, and may be provided so as to extend in the vertical direction. Since the spread of the source region 195 in the horizontal direction can be suppressed, the semiconductor device 190 can be formed with a small space.
- an N-channel MOS transistor having a trench structure may be formed in the semiconductor device formable region 11c of the semiconductor substrate 60e.
- the semiconductor device 190 may be configured as a P-channel MOS transistor, and a well layer may be formed instead of the low-concentration N layer 193. It is the same.
- FIG. 14 is a diagram showing an example of a cross-sectional configuration of a semiconductor device 200 according to Example 7 of the present invention.
- FIG. 14 shows a semiconductor substrate 60f in which a semiconductor device formable region 11d is formed at the center and a reinforcing portion 50d is formed at the outer periphery.
- the semiconductor device 200 according to the seventh embodiment is formed in the semiconductor device formable region 11d of the semiconductor substrate 60f.
- the semiconductor device 200 is configured as a planar-structure IGBT (Insulated Gate Bipolar Transistor, insulated bipolar transistor).
- the semiconductor device 200 includes a collector region 201, a high concentration diffusion region 202, a collector metal 202a, a collector electrode 202b, a high concentration N layer 203, a low concentration N layer 204, a channel 205, an emitter region 206, An emitter metal 206a, an emitter electrode 206b, a gate 207, and an oxide film 208 are provided. Similar to the fifth and sixth embodiments, diffusion layers 201, 202, and 206 are formed on both surfaces of the semiconductor device formable region 11d.
- the collector region 201 is composed of a P + semiconductor substrate having a P-type P + impurity diffusion concentration.
- the P + semiconductor substrate is a substrate composed of a single semiconductor material and a single conductivity type and a single impurity concentration, such as a silicon substrate or a SiC substrate. May be used.
- a high concentration diffusion region 202 having the same conductivity type as the P + semiconductor substrate and having a higher impurity concentration than the P + semiconductor substrate is formed on the back surface of the P + semiconductor substrate, that is, the back surface of the semiconductor substrate 60f. This is the same as Example 5 and Example 6.
- the seventh embodiment is different from the fifth and sixth embodiments in that a P-type P + semiconductor substrate is used, and thus the high concentration diffusion region 202 has a P ++ impurity concentration.
- a collector metal 202 a is provided so as to be electrically connected to the high concentration diffusion region 202.
- the collector metal 202a may be a metal film formed by sputtering or the like, for example.
- the collector metal 202a is connected to the collector electrode 202b and configured to be able to supply power to the collector region 201 from the outside.
- the high concentration N layer 203 is an N-type diffusion layer formed on the surface of the P + semiconductor substrate.
- the high concentration N layer 203 may be formed, for example, as an epitaxial growth layer or a well layer.
- FIG. 14 shows an example configured as an epitaxial growth layer.
- the low concentration N layer 204 is an N type diffusion layer formed on the high concentration N layer 203 and having a lower impurity concentration than the high concentration N layer 203.
- the low concentration N layer 204 may be formed by the same formation method as the high concentration N layer 203, and may be formed as an epitaxial growth layer or a well layer.
- FIG. 14 shows an example in which the high concentration N layer 203 and the low concentration N layer 204 are formed as epitaxial growth layers.
- the channel 205 is an area serving as a carrier passage path and is configured as a P-type diffusion layer.
- the emitter region 206 is configured as a diffusion region having an N-type N + impurity concentration on the surface side of the semiconductor substrate 60f.
- the emitter metal 206a is a conductive region provided for electrical connection between the emitter region 206 and the outside, and may be configured as a metal film, for example.
- the emitter electrode 206b is an electrode for supplying power to the emitter region 206 from the outside.
- an N ++ high-concentration diffusion region having an impurity concentration higher than that of the emitter region and enhanced conductivity may be formed on the surface of the emitter region 206.
- the gate 207, the gate electrode 207a, and the oxide film 208 have a function of driving the semiconductor device 200 by applying a voltage, similarly to the semiconductor device 180 according to the fifth embodiment. Since these functions are the same as those of the gate 187, the gate electrode 187a, and the oxide film 188 of the fifth embodiment, description thereof is omitted.
- the channel 205 under the oxide film 208 is opened, and a current flows from the collector region 201 to the emitter region 206.
- FIG. 14 since it is shown by the movement of electrons, the state where the electrons are moving from the emitter region 206 to the collector region 201 is shown opposite to the direction of the current.
- the channel 205 of the P layer, the low-concentration N layer 204 and the high-concentration N layer 203, and the collector region 201 composed of a P + semiconductor substrate constitute a parasitic PNP transistor.
- the current that flows from the collector region 201 to the emitter region 205 corresponds to the base current of the parasitic PNP transistor. Therefore, the base current starts to flow holes from the collector region 201 toward the emitter region 206, and a current flows from the collector region 201 to the emitter region 206.
- the above-described current is shown in the same direction as the current due to the movement of holes.
- the parasitic PNP transistor when the channel 205 is opened and a current flows from the collector region 201 to the emitter region 206, the parasitic PNP transistor can be operated, and a current can further flow from the collector region 201 to the emitter region 206. Also in this case, since the direction of current flow is the thickness direction of the semiconductor substrate 60f, by configuring the semiconductor device formable region 11d of the semiconductor substrate 60f to be thin, the on-resistance is reduced and the diffusion layer at the time of manufacturing is reduced. Formation can be facilitated.
- FIG. 15 is a diagram showing a cross-sectional configuration of an example of the semiconductor device 210 according to the eighth embodiment of the present invention.
- the semiconductor device can be formed of the semiconductor substrate 60g having the semiconductor device-formable region 11e in the central portion and the reinforcing portion 50d having a thicker thickness in the outer peripheral portion than the semiconductor device-forming region 11e. It is formed in region 11e.
- the semiconductor device 210 according to the eighth embodiment is configured as an IGBT having a trench structure.
- the semiconductor device 210 according to the eighth embodiment includes a collector region 211, a high concentration diffusion region 212, a collector metal 212a, a collector electrode 212b, a high concentration N layer 213, a low concentration N layer 214, a channel 215,
- the semiconductor device 200 is common to the semiconductor device 200 according to the seventh embodiment in that the emitter region 216, the emitter metal 216a, the emitter electrode 216b, the gate 217, the gate electrode 217a, and the oxide film 218 are provided.
- diffusion layers 211, 212, and 216 are formed on both surfaces of the semiconductor device formable region 11e.
- the semiconductor device 210 according to the eighth embodiment is similar to the semiconductor according to the seventh embodiment in that the gate 217 is formed in the trench formed in the semiconductor substrate 60g and extends in the depth direction instead of the lateral direction. Different from the device 200. In addition, since the gate 217 is provided so as to extend in the depth direction of the semiconductor substrate 60g, the oxide film 218 covers not only the lower side of the gate 217 but also the side and the upper side, so that the semiconductor substrate 60g is directly in contact therewith. It is also different from the semiconductor device 200 according to the seventh embodiment in that the contact is prevented. Since other components are the same as those of the semiconductor device 200 according to the seventh embodiment, description thereof is omitted.
- the operation of the semiconductor device 210 according to the eighth embodiment will be described.
- a positive voltage is applied to the gate 217
- the channel 215 on the side of the gate 217 is opened, and a current flows from the collector region 211 to the emitter region 216.
- the direction of movement of electrons as carriers is shown opposite to the direction of current.
- the P layer channel 215, the low concentration N layer 214 and the high concentration N layer 213, and the collector region 211 of the P + semiconductor substrate form a parasitic PNP transistor. This is the same as the semiconductor device 200.
- the current that flows from the collector region 211 to the emitter region 216 also corresponds to the base current of the parasitic PNP transistor, whereby the parasitic PNP transistor operates and the collector region 211 moves to the emitter region 216. Holes move toward and current flows.
- the semiconductor device formation region 11e where the semiconductor device 210 is formed is configured to be thin. As a result, the on-resistance can be reduced, and the formation of a diffusion layer during manufacture can be facilitated.
- 16A to 16K are diagrams showing an example of a method for manufacturing a semiconductor device according to the ninth embodiment of the present invention.
- the ninth embodiment an example of a method for manufacturing the semiconductor devices 180 to 210 according to the fifth to eighth embodiments will be described.
- FIG. 16A is a diagram illustrating an example of a first diffusion layer forming step in the method for manufacturing a semiconductor device according to the ninth embodiment.
- the first diffusion layer forming step ions are implanted into the first surface 16 of the semiconductor substrate 15 and then heated to form the first diffusion layer on the first surface 16.
- the semiconductor substrate 15 means a substrate formed of a single semiconductor material.
- the first surface 16 is generally a surface called a back surface of the semiconductor substrate 15.
- the semiconductor substrate 15 is not processed at all and the semiconductor layer is not formed, there is no restriction on temperature, pressure, etc. due to the semiconductor layer, and the first surface 16 is formed. Sufficient ion implantation and thermal diffusion can be performed. Moreover, since the semiconductor substrate 15 is also a pure plate shape, ion implantation can be performed in a state where the semiconductor substrate 15 is firmly fixed and held on the stage of the ion implantation apparatus. Therefore, it is possible to form a diffusion layer having a sufficiently high concentration on the first surface 16, which is extremely effective for forming a high concentration diffusion layer having high conductivity.
- FIG. 16B is a diagram showing a state in which the semiconductor substrate 15 is turned upside down. As a result, the first surface 16 on which ion implantation has been performed becomes the lower surface, and the second surface 17 on which ion implantation has not been performed becomes the upper surface.
- FIG. 16C is a diagram illustrating an example of the concave shape forming step of the method for manufacturing the semiconductor device according to the ninth embodiment.
- a concave shape is formed on the second surface 17 of the semiconductor substrate 15 so that the central portion is thin and the outer peripheral portion is thicker than the central portion.
- the concave shape may be formed by various methods. For example, the method described in FIGS. 7A, 7B, and 10 may be used to join the oxide films, or the semiconductor described in FIGS. A method of etching the substrate 15 may be used. Further, the concave shape may be formed by mechanical polishing such as grinding or polishing, or chemical mechanical polishing.
- the concave portion 18 which is the surface of the hollow portion becomes a semiconductor device formable region, and the outer peripheral portion becomes the reinforcing portion 50e. Further, since the concave shape is formed, the semiconductor substrate 60h having the same shape as the semiconductor substrates 60 and 60a to 60g described in the first to eighth embodiments is formed.
- FIG. 16D is a diagram illustrating an example of a damaged layer removing process in the method for manufacturing a semiconductor device according to the ninth embodiment.
- the damaged layer removing step is a step of removing the damaged layer by etching when the damaged layer is formed on the surface of the concave portion 18 which is a semiconductor device formable region in the concave shape forming step.
- the damaged layer removing step may be provided as necessary when a damaged layer is generated on the surface of the concave portion 18 in the concave shape forming step.
- the concave shape forming step is performed by mechanical processing such as grinding, the surface of the concave portion 18 becomes rough, resulting in a damaged state. In such a case, it is preferable to etch the surface of the recess 18 and remove the damaged layer having a rough surface, so that the damaged layer removing step is performed.
- the damaged layer removing step may be performed by, for example, wet etching or dry etching using plasma or the like.
- FIG. 16D shows wet etching in which etching is performed by supplying an etching solution to the surface of the recess 18 with the nozzle 71 and rotating the semiconductor substrate 60h.
- the damaged layer may be removed by immersion wet etching, or the damaged layer removing step may be performed by various etching methods.
- FIG. 16E is a diagram illustrating an example of an epitaxial growth step in the method for manufacturing a semiconductor device according to the ninth embodiment.
- an epitaxial growth layer 19 is formed in the recess 18 of the semiconductor substrate 60h.
- the semiconductor substrate 60h is fixed to the stage 81 of the epitaxial growth apparatus, and the first surface (back surface) 16 that is a flat surface is in contact with the stage 81. Therefore, the epitaxial growth layer 19 can be formed in a state where the semiconductor substrate 60 h is easily held and securely fixed on the stage 81.
- FIG. 16F is a diagram illustrating an example of a resist coating process of the semiconductor device manufacturing method according to the ninth embodiment.
- the resist 220 is supplied and coated on the second surface 17 including the recess 18 of the semiconductor substrate 60h.
- the semiconductor substrate 60h is fixed to the stage 82 of the resist coating apparatus.
- the first surface 15 which is a flat surface is in contact with the stage 82, the semiconductor substrate 60h is securely fixed and held on the stage 82.
- a resist 220 can be applied.
- FIG. 16G is a diagram illustrating an example of an exposure process of the method for manufacturing a semiconductor device according to the ninth embodiment.
- the resist 220 applied on the second surface 16 of the semiconductor substrate 60 h is exposed, and a pattern is drawn on the resist 220.
- the semiconductor substrate 60h is placed on the stage 83 of the exposure apparatus and an exposure process is performed.
- the first surface 15 which is a flat surface is in contact with the stage 83, high-precision exposure in a stable state. It can be performed.
- FIG. 16H is a diagram illustrating an example of the developing process of the semiconductor device manufacturing method according to the ninth embodiment.
- a developer is supplied to the exposed resist 220, and unnecessary portions of the resist 220 are removed to form a resist pattern.
- the semiconductor substrate 60h is placed on the stage 84 of the developing device for development, but the stage 84 is in contact with the flat first surface 16 in which no concave shape is formed. Development can be easily performed in a stable state.
- FIG. 16J is a diagram illustrating an example of a second diffusion layer forming step in the method for manufacturing a semiconductor device according to the ninth embodiment.
- the second diffusion layer forming step first, ion implantation is performed on the formed resist pattern 220 into the recess 18 of the semiconductor substrate 60h.
- the semiconductor substrate 60 h is placed with the flat first surface 16 in contact with the surface of the stage 85. Therefore, ions can be appropriately implanted into the surface of the recess 18 formed in the second surface 17 of the semiconductor substrate 60h in a state where the semiconductor substrate 60h is fixedly supported on the stage 85.
- the resist 220 is removed, and the semiconductor substrate 60 h is heated and annealed to thermally diffuse the ions implanted into the recess 18, and a second diffusion layer is also formed from the surface of the recess 18. .
- the semiconductor substrate 60h is placed so that the flat first surface 16 is in contact with the surface of the stage, so that the processing can always be performed in a stable state. .
- the second diffusion layer forming process of FIG. 16J is repeated, and the diffusion layers are sequentially formed from the second surface 17 side in the recess 18 which is a semiconductor device formable region. . Then, all diffusion layers necessary for semiconductor devices such as MOS transistors and IGBTs are formed.
- FIG. 16K is a diagram illustrating an example of the back surface metal forming process of the semiconductor device manufacturing method according to the ninth embodiment.
- a metal film is formed on the first surface (back surface) 16 of the semiconductor substrate 60h.
- the second surface 17, which is the opposite surface of the first surface 16 is placed on the semiconductor substrate 60 h in contact with the surface of the stage 86 of the sputtering apparatus, but the second surface 17 has a concave shape. Since it is configured, it cannot be fixed and stably supported on the surface of the stage 86 of the sputtering apparatus.
- a convex attachment 87 is inserted between the semiconductor substrate 60 h and the stage 86 so that the semiconductor substrate 60 h is stably supported on the stage 86.
- the height from the periphery of the convex portion of the attachment 87 is preferably configured to be equal to or slightly higher than the depth of the semiconductor substrate 60h.
- the back surface metal forming step is not necessarily essential, and may be provided as necessary.
- the diffusion layer is first formed on the first surface 16, it is possible to form the diffusion layer on the first surface 16 at a sufficiently high concentration. Is possible. Therefore, sufficient conductivity can be obtained with only the diffusion layer, and it is not always necessary to form a metal for conduction on the surface of the first surface 16.
- the contact surface with the stage can be processed as the first surface 16 which is a flat surface, so that the processing in each process can be performed easily and reliably.
- the present invention can be used for a semiconductor substrate for forming a semiconductor device such as a power MOS transistor and IGBT, a manufacturing method thereof, and a semiconductor device and manufacturing method thereof.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
Description
該半導体基板の外周部に、前記半導体装置形成可能領域よりも厚く、表面が平坦な頂部を有する補強部が形成され、
該補強部の前記頂部と前記半導体装置形成可能領域とを結ぶ内側側面が、前記半導体装置形成可能領域に接近するにつれて内径が小さくなる断面形状を有することを特徴とする。
前記内側側面は、前記頂部と、前記半導体装置形成可能領域とを直線的に結ぶ断面形状を有することを特徴とする。
前記内側側面は、前記半導体装置形成可能領域に接近するにつれて傾斜角度が小さくなる断面形状を有することを特徴とする。
前記補強部は、半導体で形成され、前記半導体装置形成可能領域と同じ厚さの部分に酸化膜を有するサンドイッチ構造の断面構造を有することを特徴とする。
前記半導体装置形成可能領域と、前記補強部は、一体的に半導体で形成されたことを特徴とする。
前記半導体形装置形成可能領域は、300μm以下の厚さであり、前記補強部は、500μm以上の厚さであることを特徴とする。
表面に酸化膜が形成され、前記半導体装置形成可能領域を含む被補強半導体基板を用意する工程と、
該被補強半導体基板と外周形状が一致し、前記半導体装置形成可能領域を覆う位置に開口が形成され、底面に酸化膜が形成された補強リングを、前記被補強半導体基板の前記表面に、前記外周形状が一致するように重ね合わせる位置合わせ工程と、
熱処理を行って前記酸化膜同士を結合させる貼り合せ工程と、を含むことを特徴とする。
前記補強リングは、上面が平坦な頂部を有し、該頂部と前記底面を結ぶ前記開口側の内側側面が、前記底面に接近するにつれて内径が小さくなる断面形状を有することを特徴とする。
前記半導体基板の一方の面の外周部に、前記半導体装置形成可能領域よりも厚く、表面が平坦な頂部を有する補強部が形成され、
前記半導体装置形成可能領域の両面に、拡散層が形成されたことを特徴とする。
前記半導体基板の前記補強部が形成されていない面上には、電極が形成されていることを特徴とする。
前記半導体基板の前記補強部が形成された面の前記拡散層はソース又はエミッタであって、前記補強部が形成されていない面の前記拡散層はドレイン又はコレクタであることを特徴とする。
前記補強部の前記頂部と前記半導体装置形成可能領域とを結ぶ内側側面が、前記半導体装置形成可能領域に接近するにつれて内径が小さくなる断面形状を有することを特徴とする。
前記半導体基板の半導体装置形成可能領域に、膜形成用の処理液を供給しながら前記半導体基板を回転させ、前記処理液を前記半導体装置形成可能領域全体に拡大させるとともに、膜厚が所定の厚さとなるように前記半導体形成可能領域の前記処理液の残留量を調整する塗布工程を含むことを特徴とする。
前記処理液は、レジスト液であることを特徴とする。
半導体基板の第1の面に、イオンを注入して第1の拡散層を形成する第1拡散層形成工程と、
前記半導体基板の第2の面に、前記半導体基板の中央部の方が外周部よりも厚さが薄い凹形状を形成する凹形状形成工程と、
前記凹形状の窪み部分である凹部表面に、第2の拡散層及びゲートを形成する凹部加工工程と、を含むことを特徴とする。
前記凹部加工工程は、前記半導体基板の前記第1の面をステージ上に接触させた状態で加工を行うことを特徴とする。
前記凹形状形成工程と、前記凹部加工工程との間に、前記凹形状形成工程において前記凹部の表面に生じたダメージ層を除去するダメージ層除去工程を更に有することを特徴とする。
前記第1拡散層形成工程は、前記凹部加工工程よりも先に行うことを特徴とする。
前記第1の拡散層は、ドレイン又はコレクタであって、
前記第2の拡散層は、ソース又はエミッタであることを特徴とする。
前記凹形状形成工程において、前記外周部の内側側面が、前記凹部の表面に接近するにつれて内径が小さくなるように前記凹部を形成することを特徴とする。
11、11a~11e 半導体装置形成可能領域
12 外周部
13 外周端部
15 半導体基板
16 第1の面(裏面)
17 第2の面(表面)
18 凹部
20 パワーMOSトランジスタ
21 ドレイン
21a ドレイン電極
22 低濃度N層
23 N層
24 チャネル
25 ソース
26 ソースコンタクト
26a ソース電極
27 ゲート
27a ゲート電極
28、30、31、32 酸化膜
40、40a 補強リング
41、51 頂部
42、42a、52、52a 内側側面
43 外側側面
44 底面
45、45a、55、55a 開口
50、50a、50b、50c、50d 補強部
60、60a~60h 半導体基板
70、71 処理液供給手段
80~86 ステージ
87 アタッチメント
90 処理炉
100 ヒータ
120 反応管
130 基板保持具
131 保持溝
140 断熱板
150 載置台
160 蓋体
170 縦型熱処理装置
180、190、200、210 半導体装置
181、191 ドレイン領域
182、192、202、212 高濃度拡散領域
182a、192a ドレインメタル
182b、192b ドレイン電極
183、193、204、214 低濃度N層
184、194、205、215 チャネル
185、195 ソース領域
185a、195a ソースメタル
185b、195b ソース電極
187、197、207、217 ゲート
187a、197a、207a、217a ゲート電極
188、198、208、218 酸化膜
201、211 コレクタ領域
202a、212a コレクタメタル
202b、212b コレクタ電極
203、213 高濃度N層
206、216 エミッタ領域
206a、216a エミッタメタル
206b、216b エミッタ電極
220 レジスト
このように、実施例5に係る半導体装置180は、縦型のMOSトランジスタとして構成されるので、半導体装置形成可能領域11bの表面と裏面の両面に拡散層181、182、185が形成される。
実施例8に係る半導体装置210は、ゲート217が、半導体基板60gに形成されたトレンチ内に形成され、横方向ではなく、深さ方向に延在している点で、実施例7に係る半導体装置200と異なっている。また、ゲート217が半導体基板60gの深さ方向に延在して設けられたことにより、酸化膜218が、ゲート217の下方のみならず、側方及び上方も覆って半導体基板60gとの直接の接触を防いでいる点も、実施例7に係る半導体装置200と異なっている。その他の構成要素については、実施例7に係る半導体装置200と同様であるので、その説明を省略する。
Claims (20)
- 半導体装置形成可能領域を有する半導体基板であって、
該半導体基板の外周部に、前記半導体装置形成可能領域よりも厚く、表面が平坦な頂部を有する補強部が形成され、
該補強部の前記頂部と前記半導体装置形成可能領域とを結ぶ内側側面が、前記半導体装置形成可能領域に接近するにつれて内径が小さくなる断面形状を有することを特徴とする半導体基板。 - 前記内側側面は、前記頂部と、前記半導体装置形成可能領域とを直線的に結ぶ断面形状を有することを特徴とする請求項1に記載の半導体基板。
- 前記内側側面は、前記半導体装置形成可能領域に接近するにつれて傾斜角度が小さくなる断面形状を有することを特徴とする請求項1に記載の半導体基板。
- 前記補強部は、半導体で形成され、前記半導体装置形成可能領域と同じ厚さの部分に酸化膜を有するサンドイッチ構造の断面構造を有することを特徴とする請求項1に記載の半導体基板。
- 前記半導体装置形成可能領域と、前記補強部は、一体的に半導体で形成されたことを特徴とする請求項1に記載の半導体基板。
- 前記半導体形装置形成可能領域は、300μm以下の厚さであり、前記補強部は、500μm以上の厚さであることを特徴とする請求項1に記載の半導体基板。
- 半導体装置形成可能領域と、該半導体装置形成可能領域を囲む外周部に該半導体装置形成可能領域よりも厚い補強部を有する半導体基板の製造方法であって、
表面に酸化膜が形成され、前記半導体装置形成可能領域を含む被補強半導体基板を用意する工程と、
該被補強半導体基板と外周形状が一致し、前記半導体装置形成可能領域を覆う位置に開口が形成され、底面に酸化膜が形成された補強リングを、前記被補強半導体基板の前記表面に、前記外周形状が一致するように重ね合わせる位置合わせ工程と、
熱処理を行って前記酸化膜同士を結合させる貼り合せ工程と、を含むことを特徴とする半導体基板の製造方法。 - 前記補強リングは、上面が平坦な頂部を有し、該頂部と前記底面を結ぶ前記開口側の内側側面が、前記底面に接近するにつれて内径が小さくなる断面形状を有することを特徴とする請求項7に記載の半導体基板の製造方法。
- 半導体基板の半導体装置形成可能領域に形成された半導体装置であって、
前記半導体基板の一方の面の外周部に、前記半導体装置形成可能領域よりも厚く、表面が平坦な頂部を有する補強部が形成され、
前記半導体装置形成可能領域の両面に、拡散層が形成されたことを特徴とする半導体装置。 - 前記半導体基板の前記補強部が形成されていない面上には、電極が形成されていることを特徴とする請求項9に記載の半導体装置。
- 前記半導体基板の前記補強部が形成された面の前記拡散層はソース又はエミッタであって、前記補強部が形成されていない面の前記拡散層はドレイン又はコレクタであることを特徴とする請求項9に記載の半導体装置。
- 前記補強部の前記頂部と前記半導体装置形成可能領域とを結ぶ内側側面が、前記半導体装置形成可能領域に接近するにつれて内径が小さくなる断面形状を有することを特徴とする請求項9に記載の半導体装置。
- 請求項1に記載の半導体基板を用いた半導体装置の製造方法であって、
前記半導体基板の半導体装置形成可能領域に、膜形成用の処理液を供給しながら前記半導体基板を回転させ、前記処理液を前記半導体装置形成可能領域全体に拡大させるとともに、膜厚が所定の厚さとなるように前記半導体形成可能領域の前記処理液の残留量を調整する塗布工程を含むことを特徴とする半導体装置の製造方法。 - 前記処理液は、レジスト液であることを特徴とする請求項13に記載の半導体装置の製造方法。
- 半導体基板の第1の面に、イオンを注入して第1の拡散層を形成する第1拡散層形成工程と、
前記半導体基板の第2の面に、前記半導体基板の中央部の方が外周部よりも厚さが薄い凹形状を形成する凹形状形成工程と、
前記凹形状の窪み部分である凹部表面に、第2の拡散層及びゲートを形成する凹部加工工程と、を含むことを特徴とする半導体装置の製造方法。 - 前記凹部加工工程は、前記半導体基板の前記第1の面をステージ上に接触させた状態で加工を行うことを特徴とする請求項15に記載の半導体装置の製造方法。
- 前記凹形状形成工程と、前記凹部加工工程との間に、前記凹形状形成工程において前記凹部の表面に生じたダメージ層を除去するダメージ層除去工程を更に有することを特徴とする請求項15に記載の半導体装置の製造方法。
- 前記第1拡散層形成工程は、前記凹部加工工程よりも先に行うことを特徴とする請求項15に記載の半導体装置の製造方法。
- 前記第1の拡散層は、ドレイン又はコレクタであって、
前記第2の拡散層は、ソース又はエミッタであることを特徴とする請求項15に記載の半導体装置の製造方法。 - 前記凹形状形成工程において、前記外周部の内側側面が、前記凹部の表面に接近するにつれて内径が小さくなるように前記凹部を形成することを特徴とする請求項15に記載の半導体装置の製造方法。
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011518499A JPWO2010140666A1 (ja) | 2009-06-04 | 2010-06-03 | 半導体基板及びその製造方法、並びに半導体装置及びその製造方法 |
| US13/375,012 US8624358B2 (en) | 2009-06-04 | 2010-06-03 | Semiconductor substrate and semiconductor device |
| CN2010800244699A CN102804334A (zh) | 2009-06-04 | 2010-06-03 | 半导体基板及其制造方法、以及半导体装置及其制造方法 |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009-134617 | 2009-06-04 | ||
| JP2009134617 | 2009-06-04 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2010140666A1 true WO2010140666A1 (ja) | 2010-12-09 |
Family
ID=43297799
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2010/059473 Ceased WO2010140666A1 (ja) | 2009-06-04 | 2010-06-03 | 半導体基板及びその製造方法、並びに半導体装置及びその製造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8624358B2 (ja) |
| JP (1) | JPWO2010140666A1 (ja) |
| CN (1) | CN102804334A (ja) |
| WO (1) | WO2010140666A1 (ja) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2011159864A (ja) * | 2010-02-02 | 2011-08-18 | Shin Etsu Polymer Co Ltd | 半導体ウェーハ用治具及び半導体ウェーハの加工方法 |
| EP2629322A3 (en) * | 2012-02-20 | 2016-09-07 | Ixys Corporation | Power device manufacture on the recessed side of a thinned wafer |
| JP2017034254A (ja) * | 2015-07-31 | 2017-02-09 | インフィネオン テクノロジーズ アクチエンゲゼルシャフトInfineon Technologies AG | ウェハ構造体の形成方法、半導体デバイスの形成方法およびウェハ構造体 |
| US10559664B2 (en) | 2016-03-22 | 2020-02-11 | Fuji Electric Co., Ltd. | Method of manufacturing semiconductor device by removing a bulk layer to expose an epitaxial-growth layer and by removing portions of a supporting-substrate to expose portions of the epitaxial-growth layer |
| JP2022069819A (ja) * | 2020-10-26 | 2022-05-12 | 富士電機株式会社 | 半導体装置の製造方法及びホットプレート |
| JP2024130242A (ja) * | 2023-03-14 | 2024-09-30 | 三菱電機株式会社 | 半導体装置の製造方法、半導体製造装置及び半導体装置 |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8779555B2 (en) * | 2012-12-06 | 2014-07-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Partial SOI on power device for breakdown voltage improvement |
| US9698024B2 (en) | 2012-12-06 | 2017-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Partial SOI on power device for breakdown voltage improvement |
| DE102016112976A1 (de) * | 2016-07-14 | 2018-01-18 | Infineon Technologies Ag | Verfahren zum Bearbeiten eines Wafers und Schichtstapel |
| US20230030731A1 (en) * | 2020-01-16 | 2023-02-02 | Sony Semiconductor Solutions Corporation | Light source device, method for manufacturing light source device, and electronic device |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002100589A (ja) * | 2000-09-21 | 2002-04-05 | Hitachi Ltd | 半導体装置製造方法 |
| WO2004001819A1 (ja) * | 2002-06-25 | 2003-12-31 | Sanken Electric Co., Ltd. | 半導体素子の製造方法およびリング状補強部材 |
| JP2004281551A (ja) * | 2003-03-13 | 2004-10-07 | Toshiba Corp | 半導体基板及びその製造方法、半導体装置及びその製造方法、半導体パッケージ |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6707150B1 (en) * | 2002-10-24 | 2004-03-16 | Galaxy Pcb Co., Ltd. | Package support member with high heat-removing ability |
| US7402842B2 (en) * | 2004-08-09 | 2008-07-22 | M/A-Com, Inc. | Light emitting diode package |
| KR100629606B1 (ko) * | 2004-12-31 | 2006-09-27 | 동부일렉트로닉스 주식회사 | 고전압 소자 영역의 게이트 산화막 질 개선방법 |
| WO2007004572A1 (ja) * | 2005-06-30 | 2007-01-11 | Matsushita Electric Works, Ltd. | 発光装置 |
| JP2007123777A (ja) * | 2005-10-31 | 2007-05-17 | Sharp Corp | 半導体発光装置 |
| JP2008218820A (ja) | 2007-03-06 | 2008-09-18 | Toyota Motor Corp | ウェーハとその製造方法 |
| TWM324170U (en) * | 2007-04-04 | 2007-12-21 | Young Optics Inc | Illumination system |
| TW200847469A (en) * | 2007-05-23 | 2008-12-01 | Tysun Inc | Substrates of curved surface for light emitting diodes |
| US7923746B2 (en) * | 2008-03-12 | 2011-04-12 | Industrial Technology Research Institute | Light emitting diode package structure and method for fabricating the same |
-
2010
- 2010-06-03 WO PCT/JP2010/059473 patent/WO2010140666A1/ja not_active Ceased
- 2010-06-03 CN CN2010800244699A patent/CN102804334A/zh active Pending
- 2010-06-03 US US13/375,012 patent/US8624358B2/en not_active Expired - Fee Related
- 2010-06-03 JP JP2011518499A patent/JPWO2010140666A1/ja active Pending
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002100589A (ja) * | 2000-09-21 | 2002-04-05 | Hitachi Ltd | 半導体装置製造方法 |
| WO2004001819A1 (ja) * | 2002-06-25 | 2003-12-31 | Sanken Electric Co., Ltd. | 半導体素子の製造方法およびリング状補強部材 |
| JP2004281551A (ja) * | 2003-03-13 | 2004-10-07 | Toshiba Corp | 半導体基板及びその製造方法、半導体装置及びその製造方法、半導体パッケージ |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2011159864A (ja) * | 2010-02-02 | 2011-08-18 | Shin Etsu Polymer Co Ltd | 半導体ウェーハ用治具及び半導体ウェーハの加工方法 |
| EP2629322A3 (en) * | 2012-02-20 | 2016-09-07 | Ixys Corporation | Power device manufacture on the recessed side of a thinned wafer |
| JP2017034254A (ja) * | 2015-07-31 | 2017-02-09 | インフィネオン テクノロジーズ アクチエンゲゼルシャフトInfineon Technologies AG | ウェハ構造体の形成方法、半導体デバイスの形成方法およびウェハ構造体 |
| US10559664B2 (en) | 2016-03-22 | 2020-02-11 | Fuji Electric Co., Ltd. | Method of manufacturing semiconductor device by removing a bulk layer to expose an epitaxial-growth layer and by removing portions of a supporting-substrate to expose portions of the epitaxial-growth layer |
| JP2022069819A (ja) * | 2020-10-26 | 2022-05-12 | 富士電機株式会社 | 半導体装置の製造方法及びホットプレート |
| JP7613050B2 (ja) | 2020-10-26 | 2025-01-15 | 富士電機株式会社 | 半導体装置の製造方法及びホットプレート |
| JP2024130242A (ja) * | 2023-03-14 | 2024-09-30 | 三菱電機株式会社 | 半導体装置の製造方法、半導体製造装置及び半導体装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| US20120068311A1 (en) | 2012-03-22 |
| CN102804334A (zh) | 2012-11-28 |
| US8624358B2 (en) | 2014-01-07 |
| JPWO2010140666A1 (ja) | 2012-11-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| WO2010140666A1 (ja) | 半導体基板及びその製造方法、並びに半導体装置及びその製造方法 | |
| JP2788269B2 (ja) | 半導体装置およびその製造方法 | |
| CN101350332B (zh) | 具有边缘支撑环的超薄晶片及其制造方法 | |
| JP4185704B2 (ja) | 半導体装置の製造方法 | |
| US8338886B2 (en) | Semiconductor device with (110)-oriented silicon | |
| US7737531B2 (en) | Wafer including a reinforcing flange formed upright at a periphery and method for manufacturing the same | |
| US20070029636A1 (en) | Semiconductor Device and Manufacturing Method Thereof | |
| JP5251102B2 (ja) | 半導体装置 | |
| CN106409669B (zh) | 形成晶片结构的方法、形成半导体器件的方法和晶片结构 | |
| US10559664B2 (en) | Method of manufacturing semiconductor device by removing a bulk layer to expose an epitaxial-growth layer and by removing portions of a supporting-substrate to expose portions of the epitaxial-growth layer | |
| CN1674222A (zh) | 半导体基板、半导体装置、及它们的制造方法 | |
| CN1954421A (zh) | 在具有硅锗缓冲层的绝缘体上形成应变Si/SiGe的方法 | |
| WO2012124190A1 (ja) | 半導体装置の製造方法および半導体装置 | |
| US5547886A (en) | Method of producing a semiconductor device | |
| WO2012068777A1 (zh) | 一种用于制造大功率器件的半导体衬底的制造方法 | |
| WO2018016029A1 (ja) | 半導体装置およびその製造方法 | |
| CN1324674C (zh) | 用于键合并转移一种材料以形成半导体器件的方法 | |
| CN101034709A (zh) | 高耐压半导体集成电路装置、电介质分离型半导体装置 | |
| CN106663684A (zh) | 具有自对准背侧特征的半导体器件 | |
| JP2005136410A (ja) | シリコン・シリコン直接ウェハ・ボンディングを用いた、相異なる結晶方位の混成基板(hybridsubstrate)上のCMOS | |
| US7541258B2 (en) | Method of manufacturing semiconductor substrate and method of manufacturing semiconductor device | |
| JP2012004174A (ja) | 逆阻止型絶縁ゲート形バイポーラトランジスタおよびその製造方法 | |
| JP5231772B2 (ja) | 透過型液晶表示素子基板の製造方法 | |
| JP4724729B2 (ja) | 半導体装置の製造方法 | |
| US20250344469A1 (en) | Semiconductor structures and fabricating methods thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| WWE | Wipo information: entry into national phase |
Ref document number: 201080024469.9 Country of ref document: CN |
|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 10783448 Country of ref document: EP Kind code of ref document: A1 |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 13375012 Country of ref document: US |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2011518499 Country of ref document: JP |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 10783448 Country of ref document: EP Kind code of ref document: A1 |