WO2009090883A1 - サンプリングフィルタ装置 - Google Patents
サンプリングフィルタ装置 Download PDFInfo
- Publication number
- WO2009090883A1 WO2009090883A1 PCT/JP2009/000148 JP2009000148W WO2009090883A1 WO 2009090883 A1 WO2009090883 A1 WO 2009090883A1 JP 2009000148 W JP2009000148 W JP 2009000148W WO 2009090883 A1 WO2009090883 A1 WO 2009090883A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- voltage
- time width
- integration time
- reference clock
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03H—IMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
- H03H19/00—Networks using time-varying elements, e.g. N-path filters
- H03H19/004—Switched capacitor networks
Definitions
- the present invention relates to a sampling filter device having a variable frequency characteristic.
- a sampling filter device that performs frequency conversion by discrete time charge sampling and filtering is used.
- FIG. 12 shows a conventional sampling filter device described in Patent Document 1.
- the sampling filter device described in Patent Document 1 will be briefly described.
- the conventional sampling filter device 5 includes a switch 2A, a switch 2B, an integrator 3, a weight and sampling (W & S) element 6, and a control signal generator 7. Three processes of reset, sampling, and hold are executed by the clock generated from the control signal generator 7, the inverted clock, the W & S signal, and the reset signal.
- the filter characteristics of this sampling filter device are determined by a weight function. Also, the weight function depends on the combination of the W & S element 6 and the W & S signal.
- the W & S signal corresponds to, for example, three weight functions (constant, slope, and Gauss).
- the signal current through the W & S element 6 is zero outside the sampling window and is weighted according to a weighting function (constant, slope, gauss) inside the sampling window. In this way, it is possible to change the filter characteristics by weighting the output of the W & S element 6 with the W & S signal.
- An object of the present invention is to provide a sampling filter device that realizes weighting without using a complicated waveform for a control signal and makes a filter characteristic variable, in view of the problems of the prior art.
- the sampling filter device of the present invention samples a first voltage-current converter that converts an input voltage signal into a current, a current output from the first voltage-current converter, and integrates the sampled current Based on the first integration unit, a local oscillator that outputs a reference clock, and the reference clock, an integration time width control signal that controls an integration time width in the first integration unit is generated, and the integration time width is calculated. And an integration time width control unit that weights the filter characteristics according to the integration time width.
- the amount of charge accumulated in the integrator can be changed by changing the sampling time by sampling the current according to the integration time width control signal, a complicated waveform is generated in the control signal. Without using it, weighting can be realized using a signal having a simple waveform such as a rectangular wave or a sine wave, and a sampling filter device with variable frequency characteristics can be realized.
- the integration time width control unit may generate the pulses so that each pulse of the integration time width control signal is located in the middle of a half cycle of the reference clock. According to the above configuration, the transfer function at a position that is an even multiple of the fundamental frequency can be made zero, and the influence of aliasing due to decimation can be reduced.
- the integration time width control unit generates an integration time width control signal for controlling the ON period of the first sampling switch with a finer precision than the reference clock. May be.
- the weighting can be realized by adjusting the ratio of the ON section and the OFF section of the sampling switch with a finer precision than the reference clock.
- the sampling filter device of the present invention includes a second sampling switch that samples the current output from the first voltage-current converter, and a second sampling switch that integrates the current sampled by the second sampling switch.
- a time width control signal for turning on the switch and turning on the second sampling switch during a low level interval of the reference clock may be generated.
- the integration time width can be apparently doubled.
- the sampling filter device of the present invention includes a second voltage-current converter having a gain different from that of the first voltage-current converter, and a changeover switch for switching the first and second voltage-current converters. May be.
- the integration time width control unit may generate a switching control signal for switching connection between the first or second voltage-current conversion unit and the first sampling switch. But you can.
- the switching of the voltage-current converter can be controlled by the switching control signal.
- the integration time width control unit may multiply the integration clock based on a multiplier that multiplies the reference clock supplied from the local oscillator, and a multiplication signal supplied from the multiplier.
- a control signal generator for generating a time width control signal.
- the integration time width control unit adds the reference clock, a reverse phase signal of the reference clock, a signal whose phase is 90 ° different from the reference clock, and the reference clock.
- a control signal generator that receives an addition signal and a signal obtained by adding the addition signal and a reverse phase signal of the reference clock, and is controlled by a signal having a frequency twice that of the reference clock.
- the integration time width control unit may be 90 degrees different in phase from the first signal obtained by dividing the clock having a frequency twice the reference clock.
- a second adder that outputs a sixth signal obtained by adding the third signal and the second signal, the first signal, the third signal, and the fifth signal Based on a signal, the sixth signal, and a clock having a frequency twice that of the reference clock.
- a control signal generator for generating an integration time width control signal.
- the reference clock is a sine wave signal
- the integration time width control unit includes an amplitude modulation unit that modulates the amplitude of the sine wave signal
- the first sampling switch includes: A sampler that samples the current output from the first voltage-current converter while the output of the amplitude modulator exceeds a predetermined threshold value may be included.
- the reference clock is a sine wave signal
- the connection between the first or second voltage-current converter and the first sampling switch is based on the sine wave signal.
- a control signal generator for generating a switching control signal for switching may be provided.
- the switching control signal can be generated from the sine wave signal.
- the sampling filter device discretizes and filters a radio frequency signal input from an antenna, and the sampling filter device.
- a buffer unit that converts a charge amount charged in the plurality of integrators into a voltage value and outputs the voltage value
- an A / D unit that digitizes an analog signal output from the buffer unit
- the A / D unit A baseband unit that performs demodulation processing or decoding processing on the digitized signal.
- weighting can be realized using a signal having a simple waveform such as a rectangular wave or a sine wave without using a complicated waveform as a control signal, and a radio equipped with a sampling filter device with variable frequency characteristics
- a communication device can be realized.
- the sampling filter device of the present invention when the current is sampled according to the integration time width control signal, the amount of charge accumulated in the integrator can be changed by changing the sampling time.
- weighting can be realized using a simple waveform signal such as a rectangular wave or a sine wave without using a complicated waveform, and the frequency characteristic can be made variable.
- FIG. 1 is a diagram showing a configuration of a sampling filter device according to Embodiment 1 of the present invention.
- the sampling filter device 105 includes voltage-current converters 120 and 121, voltage-current converter switching switches SW0 (100) and SW1 (101), sampling switches 110 and 111, integrating capacitors 130 and 131, and a local part.
- An oscillator 150 and an integration time width controller 180 are included.
- the filter coefficient ( 1 , 4 , 6 , 4 , 1) is shown.
- the sampling switch 110 and the integration capacitor 130 may be collectively referred to as a first integration unit
- the sampling switch 111 and the integration capacitor 131 may be collectively referred to as a second integration unit.
- the local oscillator 150 outputs a signal fLo0 having a reference clock frequency.
- the integration time width control unit 180 generates pulse signals, that is, integration time width control signals S2 and S3 and switching control signals S0 and S1, based on the signal fLo0 supplied from the local oscillator 150. .
- the voltage-current converters 120 and 121 convert voltage input signals into currents and output them.
- the voltage-current converters 120 and 121 have different voltage-current characteristics (gain).
- the voltage / current converters 120 and 121 are configured to be switchable by the voltage / current converter switching switches SW0 (100) and SW1 (101).
- the voltage / current converter switching switch SW0 (100) switches the connection between the input terminal and the voltage / current converter 120 or 121 in accordance with the switching control signal S0 output from the control signal generator 160.
- the voltage / current converter switching switch SW1 (101) switches the connection between the voltage / current converter 120 or 121 and the sampling switches 110 and 111 in accordance with the switching control signal S1 output from the control signal generator 160.
- the sampling switches 110 and 111 sample the currents input from the voltage / current converters 120 and 121 based on the integration time width control signals S2 and S3 input from the control signal generator 160, respectively, and integrate capacitors 130 and 131, respectively. Output to.
- the integration capacitor 130 is charged when the sampling switch 110 is ON, and the integration capacitor 131 is charged when the sampling switch 111 is ON.
- the integration time width can be adjusted for each clock time, and the sample value can be weighted.
- the differential synthesizer 140 differentially synthesizes the outputs from the set of the sampling switch 110 (111) and the integrating capacitor 130 (131), that is, the outputs from the integrating capacitors 130 and 131, provided in parallel.
- the input signal (current) output from the voltage / current conversion unit 120 (121) is changed to the sampling switch based on the integration time width control signal S2 (S3) output from the integration time width control unit 180.
- the current sampled by 110 (111) and output from sampling switch 110 (111) is integrated by integrating capacitor 130 (131).
- the sampling filter device 105 of this embodiment includes a local oscillator 150, an integration time width control unit 180, a sampling switch 110 (111), and an integration capacitor 130 (131) in the configuration shown in FIG.
- sample values weighted according to different integration time widths for each clock of the reference clock are stored in the integration capacitor 130 (131) and then released, so that the control signal is weighted without using a complex waveform. And a desired filter characteristic can be realized.
- the sampling filter device 105 of the present embodiment includes two sets of the sampling switch 110 (111) and the integrating capacitor 130 (131) in parallel, and further, a differential combining unit 140 that differentially combines their outputs.
- a differential combining unit 140 that differentially combines their outputs.
- the sampling filter device 105 includes two voltage-current converters 120 and 121 having different voltage-current characteristics, and switches 100 and 101 for switching between them, so that the integrated charge per unit time is obtained.
- the amount can be changed, and weighting in the amplitude direction is also possible.
- the resolution can be doubled or more, and the degree of design freedom increases.
- the sampling switch 110 (111) and the integrating capacitor 130 (131) are only one set, the voltage / current converters 120 and 121 and the sampling switch 110 (111) are switched by the switches 100 and 101. By switching the connections, weighting in the amplitude direction becomes possible, and the degree of freedom in design increases.
- FIG. 2 shows an example of a timing chart of each signal for constituting a filter having filter coefficients (1, 4, 6, 4, 1).
- a signal fLo0 is an output signal of the local oscillator 150.
- Signals S2 and S3 are integration time width control signals output from the control signal generator 160, and turn on / off the sampling switches 110 and 111.
- the signal S2 is turned on in at least part of the high level section of the signal fLo0, and the signal S3 is turned on in at least part of the low level section of the signal fLo0.
- the voltage / current converter no switching signal is generated when the voltage / current converter 120 is operated, that is, when the changeover switches SW0 (100) and SW1 (101) are connected to the voltage / current converter 120. This represents the amount integrated under the control of S3.
- the area (1, 2, 3, 2, 1) of the rectangular portion of this signal corresponds to the filter coefficient of the sampling filter device.
- Signals S0 and S1 are switching control signals for the selector switches SW0 (100) and SW1 (101).
- the changeover switch SW0 (100) and the changeover switch SW1 (101) are connected to the voltage-current converter 121 having the mutual conductance gm2, and the signal S0 is at the high level and the signal S1
- the changeover switch SW0 (100) and the changeover switch SW1 (101) are connected to the voltage-current converter 120 having the mutual conductance gm1.
- the voltage / current converter switching signal indicates an amount integrated under the control of the signals S2 and S3 when the voltage / current converters 120 and 121 are switched by the signals S0 and S1.
- the amplitude of this signal can be varied according to the mutual conductances gm1 and gm2, and the area (1, 4, 6, 4, 1) of the rectangular portion of this signal corresponds to the filter coefficient of the sampling filter device.
- the filter coefficients are (1, 2, 3, 2, 1).
- FIG. 3 shows the frequency characteristics of the sampling filter device of the present embodiment (voltage-current converter (TA) not switched: solid line, TA switched: one-dot chain line).
- TA voltage-current converter
- the resolution can be doubled or more, and the degree of freedom in design increases. That is, weighting can be realized without using a complicated waveform for the control signal, and desired filter characteristics can be realized.
- FIG. 4 is a configuration diagram of the sampling filter device according to the second embodiment of the present invention.
- the same components as those in FIG. As in the first embodiment, an example in which a filter having a filter coefficient of (1, 4, 6, 4, 1) is configured will be described.
- Quadruple multiplier 170 outputs a signal (multiplier signal) 4fLo0 having a frequency four times the reference frequency fLo0 as an input.
- the control signal generator 160 generates a pulse signal, that is, integration time width control signals S2 and S3 and switching control signals S0 and S1 based on the multiplied signal 4fLo0 supplied from the quadrupler 170.
- FIG. 5 shows an example of a timing chart of each signal for constituting a filter having filter coefficients (1, 4, 6, 4, 1).
- a signal fLo0 is an output signal of the local oscillator 150.
- the signal fLo1 is an output signal of the quadrupler 170, and has a frequency four times that of the signal fLo0.
- Signals S2 and S3 are integration time width control signals output from the control signal generator 160, and turn on / off the sampling switches 110 and 111.
- the signals S2 and S3, the voltage / current converter no switching signal, the signals S0 and S1, and the voltage / current converter switching present signal are the same as those shown in FIG.
- FIG. 6 is a configuration diagram of the sampling filter device according to the third embodiment of the present invention.
- FIG. 6 the same components as those in FIG. As in the first embodiment, an example in which a filter having a filter coefficient of (1, 4, 6, 4, 1) is configured will be described.
- the integration time width control unit 180 includes frequency division type phase shifters 270 and 271, adders 280 and 281, and a control signal generator 260.
- the local oscillator 250 generates a reference signal 2fLo0 having a frequency twice that of the reference clock and a signal 2fLo0B having a phase opposite to that of the reference signal 2fLo0.
- the frequency division type phase shifter 270 receives the signal 2fLo0 output from the local oscillator 250, reduces the frequency of the oscillation output signal to 1 ⁇ 2, and generates two signals whose phases are shifted from each other by 90 °. The same processing is performed by the frequency division type phase shifter 271 also for the reference signal 2fLoB of the reverse phase. These signals (two signals from the frequency division type phase shifter 270 and one signal from the frequency division type phase shifter 270) are connected as shown in FIG. 4 and added by the adders 280 and 281. Four signals fLo0, fLo0B, fLo0D1, and fLo0BD1 shown in FIG. 5 are obtained.
- the control signal generator 260 generates integration time width control signals S2 and S3 for controlling the sampling switches 110 and 111 by driving the input signals fLo0, fLo0B, fLo0D1, and fLo0BD1 with a clock based on the reference signal 2fLo0. .
- FIG. 7 shows a timing chart of each signal in the present embodiment.
- the signal 2fLo0 is an output signal of the local oscillator 250.
- the signal fLo0 is an output signal of the frequency division type phase shifter 270, and has a frequency half that of the signal 2fLo0.
- the signal fLo0B is an output signal of the frequency division type phase shifter 271 and is a reverse phase signal of the signal fLo0.
- the signal fLo0D1 is generated by adding two signals output from the frequency division type phase shifter 270 with phases shifted by 90 ° from each other by the adder 280.
- the signal fLo0BD1 is generated by adding two signals output from the frequency-dividing phase shifters 270 and 271 with phases shifted by 90 ° from each other by the adder 281.
- the signals S2 and S3, the voltage / current converter no switching signal, the signals S0 and S1, and the voltage / current converter switching present signal are the same as those shown in FIG.
- FIG. 8 is a configuration diagram of the sampling filter device according to the fourth embodiment of the present invention.
- the same components as those in FIG. Further, as in the first, second, and third embodiments, an example in which a filter having a filter coefficient of (1, 4, 6, 4, 1) is configured will be described.
- the integration time width control unit 180 includes a control signal generator 360 and an amplitude modulation unit 570.
- the local oscillator 150 outputs a reference signal fLo0 having a frequency of the reference clock and a reference signal fLo0B having a reverse phase.
- signal fLo0 and signal fLo0B output from local oscillator 150 are sine wave signals. That is, the adjustment of the integration time is performed by amplitude modulation (AM modulation) of the reference signal (sine wave signal).
- the sampling filter device of the present embodiment AM modulates the sine wave signals fLo0 and fLo0B, and adjusts the ON section of the sampling switches 110 and 111. In the present embodiment, the sampling switches 110 and 111 are turned on while a signal for driving the sampling switches 110 and 111 exceeds a certain threshold.
- the amplitude modulation unit 570 AM modulates the sine wave signals fLo0 and fLo0B to change the amplitude thereof, and outputs the AM modulation signals S2 and S3 to the sampling switches 110 and 111 as integration time width control signals, respectively.
- the ON section of the sampling switches 110, 111 is controlled, and the charges charged in the integrating capacitors 130, 131 are controlled.
- the control signal generator 360 generates switching control signals S0 and S1 based on the sine wave signal.
- FIG. 9 shows a timing chart of signals in the present embodiment. As shown in FIG. 9, by controlling the reference signal by AM modulation, the ON section of the switch can be adjusted to be S2 and S3 in FIG. With this configuration, weighting is performed.
- a signal fLo0 is a sine wave signal output from the local oscillator 150
- a signal fLo0B is a sine wave signal having a phase opposite to that of the signal fLo0.
- Signals S2 and S3 are integration time width control signals output from the amplitude modulation section 570, and turn on / off the sampling switches 110 and 111.
- the SW110 ON section signal becomes high level when the signal S2 is larger than the threshold value of the sampling switch 110, and corresponds to the ON section of the sampling switch 110.
- the SW111 ON section signal becomes a high level when the signal S3 is larger than the threshold value of the sampling switch 111, and corresponds to the ON section of the sampling switch 111.
- the signals S0 and S1 and the voltage / current converter switching presence signal are the same as those shown in FIG.
- the integration time width control unit 180 includes the control signal generator 360 .
- the control signal generator 360 is not included in the integration time width control unit 180 and is separately provided. It is good also as a structure.
- FIG. 10 shows the frequency characteristics of the sampling filter device of the present embodiment (voltage-current converter (TA) not switched: solid line, TA switched: one-dot chain line).
- TA voltage-current converter
- FIG. 3 compared with the frequency characteristic (dashed line) of the conventional sampling filter device, a wider band is realized.
- the side lobe attenuation is larger than that of the conventional one.
- FIG. 11 is a block diagram showing a configuration of a wireless communication apparatus according to Embodiment 5 of the present invention.
- the wireless communication apparatus 200 includes a sampling filter unit 201, a buffer unit 202, an A / D unit 203, and a baseband unit 204.
- the sampling filter unit 201 operates in the same manner as the sampling filter device 105 (FIG. 1) described in the first embodiment, and discretizes and filters the radio frequency signal input from the antenna.
- the buffer unit 202 converts the electric charge charged in the integrating capacitor in the sampling filter unit 201 into a voltage value and outputs the voltage value.
- it can be configured by an operational amplifier or the like.
- the output voltage value can be increased by the differential synthesis unit 140.
- the A / D unit 203 digitizes the discretized analog signal input from the buffer unit 202.
- the baseband unit 204 performs digital signal processing on the digital signal input from the A / D unit 203. That is, the baseband unit 204 performs demodulation processing, decoding processing, and the like on the signal digitized by the A / D unit 203.
- the sampling filter device of the first embodiment can be applied to a wireless communication device.
- the present invention provides a sampling filter device that does not require a complicated control unit by performing a convolution operation by weighting and adding by adjusting the integration time width instead of changing the amplitude of the control signal. And is useful as a filter or the like in an analog circuit of a wireless communication device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Filters That Use Time-Delay Elements (AREA)
Abstract
Description
上記構成によれば、基本周波数の偶数倍の位置の伝達関数をゼロにでき、デシメーションによる折り返しの影響を低減できる。
105 サンプリングフィルタ装置
110、111 サンプリングスイッチ
120、121 電圧電流変換部
130、131 積分コンデンサ
140 差動合成部
150、250 局部発振器
160、260、360 制御信号発生器
170 逓倍器
180 積分時間幅制御部
270、271 分周型位相器
280,281 加算器
200 無線通信装置
201 サンプリングフィルタ部
202 バッファ部
203 A/D部
204 ベースバンド部
570 振幅変調部
図1は、本発明の実施の形態1におけるサンプリングフィルタ装置の構成を示す図である。図1に示すように、サンプリングフィルタ装置105は、電圧電流変換部120、121、電圧電流変換部切り替えスイッチSW0(100)、SW1(101)、サンプリングスイッチ110、111、積分コンデンサ130、131、局部発振器150、積分時間幅制御部180からなる。本実施の形態では、伝達関数H(z)を、H(z)=a1+a2z-1+a3z-2+a4z-3+a5z-4で表した場合において、フィルタ係数(a1、a2、a3、a4、a5)=(1、4、6、4、1)であるようなフィルタを構成する例を示す。なお、サンプリングスイッチ110と積分コンデンサ130を合わせて第1の積分ユニット、サンプリングスイッチ111と積分コンデンサ131を合わせて第2の積分ユニットと呼んでもよい。
図4は、本発明の実施の形態2のサンプリングフィルタ装置の構成図である。図4おいて、図1と同じ構成要素については同じ符号を用い、説明を省略する。また、実施の形態1と同様に、フィルタ係数が(1,4,6,4,1)となるフィルタを構成する場合の例を説明する。
図6は、本発明の実施の形態3のサンプリングフィルタ装置の構成図である。図6おいて、図1と同じ構成要素については同じ符号を用い、説明を省略する。また、実施の形態1と同様に、フィルタ係数が(1,4,6,4,1)となるフィルタを構成する場合の例を説明する。
図8は、本発明の実施の形態4のサンプリングフィルタ装置の構成図である。図8において、図1と同じ構成要素については同じ符号を用い、説明を省略する。また、実施の形態1、2,3と同様に、フィルタ係数が(1,4,6,4,1)となるフィルタを構成する場合の例を説明する。
図11は、本発明の実施の形態5における無線通信装置の構成を示すブロック図である。図11において、無線通信装置200は、サンプリングフィルタ部201と、バッファ部202と、A/D部203と、ベースバンド部204とを有している。
Claims (11)
- 入力電圧信号を電流に変換する第1の電圧電流変換部と、
前記第1の電圧電流変換部から出力される電流をサンプリングし、前記サンプリングされた電流を積分する第1の積分ユニットと、
基準クロックを出力する局部発振器と、
前記基準クロックに基づいて、前記第1の積分ユニットにおける積分時間幅を制御する積分時間幅制御信号を生成し、前記積分時間幅を可変にすることにより、積分時間幅に応じてフィルタ特性の重み付けを行う積分時間幅制御部と、
を備えるサンプリングフィルタ装置。 - 前記積分時間幅制御部は、前記積分時間幅制御信号の各パルスが、前記基準クロックの半周期の真ん中に位置するように生成する請求項1記載のサンプリングフィルタ装置。
- 前記第1の電圧電流変換部と並列に配置され、前記第1の電圧電流変換部とは異なる利得を有する第2の電圧電流変換部をさらに有し、
前記第1の積分ユニットは、前記第1の電圧電流変換部または前記第2の電圧電流変換部から出力される電流をサンプリングし、前記サンプリングされた電流を積分し、
前記第1の電圧電流変換部及び前記第2の電圧電流変換部の切り換え制御により、前記第1の積分ユニットにおける単位時間当たりの積分電荷量を変化させる請求項1又は2記載のサンプリングフィルタ装置。 - 前記第1の電圧電流変換部または前記第2の電圧電流変換部から出力される電流をサンプリングし、前記サンプリングされた電流を積分する第2の積分器と、
前記第1および第2の積分器の出力を差動合成する差動合成部と、を備え、
前記積分時間幅制御部は、前記基準クロックのハイレベル区間の一部において前記第1のサンプリングスイッチをオンとし、前記基準クロックのローレベル区間の一部においてに前記第2のサンプリングスイッチをオンとするように、積分時間幅制御信号を生成する請求項3記載のサンプリングフィルタ装置。 - 前記第1および第2の電圧電流変換部を切り替える切り替えスイッチ、をさらに備え、
前記積分時間幅制御部は、前記積分時間幅制御信号に加えて、前記第1または第2の電圧電流変換部と、前記第1及び第2の積分ユニットとの接続を切り替える切り替え制御信号を生成する請求項4又は5記載のサンプリングフィルタ装置。 - 前記積分時間幅制御部は、
前記局部発振器から供給される前記基準クロックを逓倍する逓倍器と、
前記逓倍器から供給される逓倍信号に基づいて、前記積分時間幅制御信号を発生させる制御信号発生器と、を有する請求項1記載のサンプリングフィルタ装置。 - 前記積分時間幅制御部は、前記基準クロックと、前記基準クロックの逆相信号と、前記基準クロックと位相が90°異なる信号と前記基準クロックとを加算した加算信号と、前記加算信号と前記基準クロックの逆相信号とを加算した信号と、を入力とし、前記基準クロックの2倍の周波数の信号で制御される制御信号発生器を有する請求項1記載のサンプリングフィルタ装置。
- 前記積分時間幅制御部は、
前記基準クロックの2倍の周波数をもつクロックを分周した第1の信号と、前記第1の信号と位相が90°異なる第2の信号と、を生成する第1の分周型位相器と、
前記基準クロックの2倍の周波数をもつクロックの逆相信号を分周した第3の信号と、前記第3の信号と位相が90°異なる第4の信号と、を生成する第2の分周型位相器と、
前記第1の信号と前記第2の信号とを加算した第5の信号を出力する第1の加算器と、
前記第3の信号と前記第2の信号とを加算した第6の信号を出力する第2の加算器と、
前記第1の信号と、前記第3の信号と、前記第5の信号と、前記第6の信号と、前記前記基準クロックの2倍の周波数をもつクロックと、に基づいて、前記積分時間幅制御信号を生成する制御信号発生器と、を有する請求項1記載のサンプリングフィルタ装置。 - 前記基準クロックが正弦波信号であり、
前記積分時間幅制御部は、前記正弦波信号を振幅変調する振幅変調部を有し、
前記第1のサンプリングスイッチは、前記振幅変調部の出力が所定の閾値を越えている間、前記第1の電圧電流変換部から出力される電流をサンプリングするものを含む請求項1記載のサンプリングフィルタ装置。 - 前記基準クロックが正弦波信号であり、
前記積分時間幅制御部は、前記正弦波信号に基づいて、前記第1または第2の電圧電流変換部と、前記第1及び第2のサンプリングスイッチとの接続を切り替える切り替え制御信号を生成する制御信号発生器を備える請求項5記載のサンプリングフィルタ装置。 - 請求項1から10のいずれか一項記載のサンプリングフィルタ装置と、
前記サンプリングフィルタ装置内における前記複数の積分器に充電された電荷量を電圧値に変換して出力するバッファ部と、
前記バッファ部から出力されるアナログ信号をデジタル化するA/D部と、
前記A/D部でデジタル化された信号に対して、復調処理または復号処理を行うベースバンド部と、を備える無線通信装置。
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009549991A JP5182897B2 (ja) | 2008-01-16 | 2009-01-16 | サンプリングフィルタ装置 |
| US12/812,655 US8711917B2 (en) | 2008-01-16 | 2009-01-16 | Sampling filter device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2008007176 | 2008-01-16 | ||
| JP2008-007176 | 2008-01-16 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2009090883A1 true WO2009090883A1 (ja) | 2009-07-23 |
Family
ID=40885275
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2009/000148 Ceased WO2009090883A1 (ja) | 2008-01-16 | 2009-01-16 | サンプリングフィルタ装置 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8711917B2 (ja) |
| JP (1) | JP5182897B2 (ja) |
| WO (1) | WO2009090883A1 (ja) |
Families Citing this family (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10848118B2 (en) | 2004-08-10 | 2020-11-24 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US10158337B2 (en) | 2004-08-10 | 2018-12-18 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US11431312B2 (en) | 2004-08-10 | 2022-08-30 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US9281794B1 (en) | 2004-08-10 | 2016-03-08 | Bongiovi Acoustics Llc. | System and method for digital signal processing |
| US8284955B2 (en) | 2006-02-07 | 2012-10-09 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US9413321B2 (en) | 2004-08-10 | 2016-08-09 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US9615189B2 (en) | 2014-08-08 | 2017-04-04 | Bongiovi Acoustics Llc | Artificial ear apparatus and associated methods for generating a head related audio transfer function |
| US10069471B2 (en) | 2006-02-07 | 2018-09-04 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US10701505B2 (en) | 2006-02-07 | 2020-06-30 | Bongiovi Acoustics Llc. | System, method, and apparatus for generating and digitally processing a head related audio transfer function |
| US11202161B2 (en) | 2006-02-07 | 2021-12-14 | Bongiovi Acoustics Llc | System, method, and apparatus for generating and digitally processing a head related audio transfer function |
| US10848867B2 (en) | 2006-02-07 | 2020-11-24 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US9348904B2 (en) | 2006-02-07 | 2016-05-24 | Bongiovi Acoustics Llc. | System and method for digital signal processing |
| US9344828B2 (en) * | 2012-12-21 | 2016-05-17 | Bongiovi Acoustics Llc. | System and method for digital signal processing |
| US9264004B2 (en) | 2013-06-12 | 2016-02-16 | Bongiovi Acoustics Llc | System and method for narrow bandwidth digital signal processing |
| US9398394B2 (en) | 2013-06-12 | 2016-07-19 | Bongiovi Acoustics Llc | System and method for stereo field enhancement in two-channel audio systems |
| US9883318B2 (en) | 2013-06-12 | 2018-01-30 | Bongiovi Acoustics Llc | System and method for stereo field enhancement in two-channel audio systems |
| US9906858B2 (en) | 2013-10-22 | 2018-02-27 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US9397629B2 (en) | 2013-10-22 | 2016-07-19 | Bongiovi Acoustics Llc | System and method for digital signal processing |
| US10639000B2 (en) | 2014-04-16 | 2020-05-05 | Bongiovi Acoustics Llc | Device for wide-band auscultation |
| US10820883B2 (en) | 2014-04-16 | 2020-11-03 | Bongiovi Acoustics Llc | Noise reduction assembly for auscultation of a body |
| US9615813B2 (en) | 2014-04-16 | 2017-04-11 | Bongiovi Acoustics Llc. | Device for wide-band auscultation |
| US9564146B2 (en) | 2014-08-01 | 2017-02-07 | Bongiovi Acoustics Llc | System and method for digital signal processing in deep diving environment |
| US9638672B2 (en) | 2015-03-06 | 2017-05-02 | Bongiovi Acoustics Llc | System and method for acquiring acoustic information from a resonating body |
| WO2017087495A1 (en) | 2015-11-16 | 2017-05-26 | Bongiovi Acoustics Llc | Surface acoustic transducer |
| US9621994B1 (en) | 2015-11-16 | 2017-04-11 | Bongiovi Acoustics Llc | Surface acoustic transducer |
| US11211043B2 (en) | 2018-04-11 | 2021-12-28 | Bongiovi Acoustics Llc | Audio enhanced hearing protection system |
| WO2020028833A1 (en) | 2018-08-02 | 2020-02-06 | Bongiovi Acoustics Llc | System, method, and apparatus for generating and digitally processing a head related audio transfer function |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006211153A (ja) * | 2005-01-26 | 2006-08-10 | Sharp Corp | ミキサー |
| JP2007189666A (ja) * | 2005-12-13 | 2007-07-26 | Matsushita Electric Ind Co Ltd | サンプリングフィルタ装置 |
| WO2007148693A1 (ja) * | 2006-06-20 | 2007-12-27 | Panasonic Corporation | 離散フィルタ、サンプリングミキサおよび無線装置 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3918050A (en) * | 1974-11-18 | 1975-11-04 | Rockwell International Corp | Analog-to-digital conversion apparatus |
| US4238746A (en) * | 1978-03-20 | 1980-12-09 | The United States Of America As Represented By The Secretary Of The Navy | Adaptive line enhancer |
| US4322697A (en) * | 1980-07-08 | 1982-03-30 | Bell Telephone Laboratories, Incorporated | Sampling filter for reducing aliasing distortion |
| JPS5880927A (ja) * | 1981-11-09 | 1983-05-16 | Advantest Corp | 多重スロ−プ積分形ad変換器 |
| FR2591409B1 (fr) * | 1985-12-10 | 1988-08-19 | Telecommunications Sa | Camera thermique a balayage parallele |
| US5107227A (en) * | 1988-02-08 | 1992-04-21 | Magellan Corporation (Australia) Pty. Ltd. | Integratable phase-locked loop |
| US5038096A (en) * | 1989-07-28 | 1991-08-06 | Hewlett-Packard Company | Spectrum analyzer circuit for pulsed input signals |
| US5572012A (en) * | 1993-06-16 | 1996-11-05 | Seiko Precision Inc. | Distance measuring device for camera using integration of reflected light |
| SE9903532D0 (sv) * | 1999-09-28 | 1999-09-28 | Jiren Yuan | Versatile charge sampling circuits |
| AU2001278418A1 (en) * | 2000-07-14 | 2002-01-30 | Gn Resound A/S | A synchronised binaural hearing system |
| US6864808B2 (en) * | 2002-01-29 | 2005-03-08 | Goodrich Pump & Engine Control Systems, Inc. | System and method for processing a signal |
| JP2007506298A (ja) * | 2003-09-16 | 2007-03-15 | コニンクリユケ フィリップス エレクトロニクス エヌ.ブイ. | ミキサ回路、ミキサ回路を備えるレシーバ、入力信号をオシレータ信号と混合することにより出力信号を生成するための方法 |
| US7305056B2 (en) * | 2003-11-18 | 2007-12-04 | Ibiquity Digital Corporation | Coherent tracking for FM in-band on-channel receivers |
| JP2007243431A (ja) * | 2006-03-07 | 2007-09-20 | Renesas Technology Corp | フィルタリング装置および受信機 |
| US8380781B2 (en) * | 2007-07-18 | 2013-02-19 | Panasonic Corporation | Sampling filter and radio communication apparatus |
-
2009
- 2009-01-16 WO PCT/JP2009/000148 patent/WO2009090883A1/ja not_active Ceased
- 2009-01-16 JP JP2009549991A patent/JP5182897B2/ja not_active Expired - Fee Related
- 2009-01-16 US US12/812,655 patent/US8711917B2/en not_active Expired - Fee Related
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006211153A (ja) * | 2005-01-26 | 2006-08-10 | Sharp Corp | ミキサー |
| JP2007189666A (ja) * | 2005-12-13 | 2007-07-26 | Matsushita Electric Ind Co Ltd | サンプリングフィルタ装置 |
| WO2007148693A1 (ja) * | 2006-06-20 | 2007-12-27 | Panasonic Corporation | 離散フィルタ、サンプリングミキサおよび無線装置 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPWO2009090883A1 (ja) | 2011-05-26 |
| US20110013736A1 (en) | 2011-01-20 |
| JP5182897B2 (ja) | 2013-04-17 |
| US8711917B2 (en) | 2014-04-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5182897B2 (ja) | サンプリングフィルタ装置 | |
| JP5078988B2 (ja) | 離散時間ダイレクトサンプリング回路及び受信機 | |
| US7193544B1 (en) | Parallel, adaptive delta sigma ADC | |
| JP4954150B2 (ja) | 離散フィルタ、サンプリングミキサ及び無線装置 | |
| EP1515430A1 (en) | Mixer for the conversion of radio frequency signals into baseband signals | |
| CN101454976B (zh) | 离散滤波器、采样混频器以及无线装置 | |
| WO2010064450A1 (ja) | サンプリング回路およびこれを用いた受信機 | |
| Poberezhskiy et al. | Sampling and signal reconstruction circuits performing internal antialiasing filtering and their influence on the design of digital receivers and transmitters | |
| JP5587210B2 (ja) | サンプリング回路およびこれを用いた受信機 | |
| JP5046622B2 (ja) | サンプリングフィルタ装置 | |
| US7146396B2 (en) | Method and apparatus of convolving signals | |
| JP3628463B2 (ja) | デルタシグマ型a/d変換器 | |
| US8111741B2 (en) | Sampling filter apparatus and wireless communication apparatus | |
| US5872532A (en) | Selection apparatus | |
| US5825756A (en) | Receiver for FM data multiplex broadcasting | |
| CN101454975A (zh) | 离散滤波器、采样混频器以及无线装置 | |
| US20060145900A1 (en) | Analog-to-digital converter arrangement and method | |
| EP2081294B1 (en) | Programmable filter circuits and methods | |
| JP3367800B2 (ja) | 選択装置およびこれを用いたa/d変換器並びにd/a変換器 | |
| EP0704978B1 (en) | Selection device for selecting electric cells and apparatus using the same | |
| JP2024118307A (ja) | Δς変調器およびδς型a/dコンバータ | |
| JP2008219413A (ja) | 可変フィルタ | |
| JPWO2009041047A1 (ja) | サンプリングフィルタ装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 09702113 Country of ref document: EP Kind code of ref document: A1 |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 2009549991 Country of ref document: JP |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 12812655 Country of ref document: US |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 09702113 Country of ref document: EP Kind code of ref document: A1 |