US8847308B2 - Semiconductor device having a trench structure - Google Patents
Semiconductor device having a trench structure Download PDFInfo
- Publication number
- US8847308B2 US8847308B2 US13/719,323 US201213719323A US8847308B2 US 8847308 B2 US8847308 B2 US 8847308B2 US 201213719323 A US201213719323 A US 201213719323A US 8847308 B2 US8847308 B2 US 8847308B2
- Authority
- US
- United States
- Prior art keywords
- conductivity type
- diffusion layer
- layer
- heavily doped
- trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H01L29/7827—
-
- H01L29/66666—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0293—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using formation of insulating sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/661—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
- H10D64/662—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures
- H10D64/663—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures the additional layers comprising a silicide layer contacting the layer of silicon, e.g. polycide gates
Definitions
- the present invention relates to a semiconductor device, in particular, to a vertical MOS transistor having a trench structure.
- a driver element for supplying current occupies a large part of the chip area, and thus, up to now, by adopting a MOS transistor having a trench structure, higher drive capability is sought through reduction in area and increase in effective channel width.
- Japanese Published Patent Applications 2003-101027 and H08-255901 present a conventional semiconductor device having a trench structure and a method of manufacturing the same.
- FIGS. 4A to 4H are schematic sectional views illustrating steps of the manufacturing method.
- a first conductivity type well diffusion layer 23 (referred to as body) is formed in a region which includes a second conductivity type buried layer 22 and has a trench structure.
- a thermal oxide film 24 and a deposited oxide film 25 are stacked on the surface.
- a resist film 26 is used to pattern these oxide films to be used as a hard mask for trench etching.
- FIG. 4B after the resist film 26 is removed, etching is carried out using the hard mask formed by the stacked and patterned thermal oxide film 24 and deposited oxide film 25 to form a trench 27 .
- a sacrificial oxide film 28 is formed by thermal oxidation for the purpose of improving the shape of the trench 27 .
- a gate insulating film 29 is formed by thermal oxidation, and further, a doped polycrystalline silicon film 30 doped with impurities is deposited.
- a gate electrode 31 is obtained.
- a resist film 33 is patterned and second conductivity type impurities are doped for the purpose of forming a source region, and then, as illustrated in FIG. 4G , a resist film 34 is newly patterned and first conductivity type impurities are doped for the purpose of forming a substrate potential region.
- a second conductivity type source heavily doped diffusion layer 35 and a first conductivity type substrate potential heavily doped diffusion layer 36 are formed by heat treatment.
- a contact hole 38 for electrical connection of the gate electrode 31 , the second conductivity type source heavily doped diffusion layer 35 , and the first conductivity type substrate potential heavily doped diffusion layer 36 are formed.
- plugs of tungsten or the like are embedded, and source substrate common potential wiring 40 and gate potential wiring 39 are formed.
- the present invention employs the following measures.
- a semiconductor device includes: a first conductivity type semiconductor substrate; a first conductivity type epitaxial growth layer provided on the first conductivity type semiconductor substrate with a second conductivity type buried layer sandwiched therebetween; a first conductivity type well diffusion layer formed in a part of the first conductivity type epitaxial growth layer on the second conductivity type buried layer; one of lattice-like trenches and stripe-like trenches which are formed so as to have a depth reaching the second conductivity type buried layer through the first conductivity type well diffusion layer and which are coupled to each other; a gate insulating film formed on a surface of the trench; a polycrystalline silicon film which fills the trench via the gate insulating film and which becomes a gate electrode protruding higher than a surface of the first conductivity type well diffusion layer; a side spacer formed on a side surface of the gate electrode; a second conductivity type source heavily doped diffusion layer and a first conductivity type substrate potential diffusion layer formed over island-
- the second conductivity type source heavily doped diffusion layer is formed on a dish-shaped bottom portion and surrounding swell region on the island-like region so as to avoid the trench.
- a dish shape on an island-like region which is not a trench is formed by etching away a thick oxide film as a buried oxide film by shallow trench isolation (STI).
- STI shallow trench isolation
- the vertical MOS transistor having a trench structure by forming and then removing the thick oxide film in the regions for electrical connection of the substrate potential heavily doped diffusion layer and the source heavily doped diffusion layer which are not the trenches, between the trenches at predetermined intervals, the regions which are high on the perimeter and low at the center are formed.
- the vertical MOS transistor having a trench structure which includes the side spacer is formed, and the silicide on the gate electrode embedded in the trench and the silicide on the substrate potential heavily doped diffusion layer and the source heavily doped diffusion layer can be separated from each other.
- a semiconductor device can be obtained which enables reduction in size of the trench to reduce the area and enables higher drive capability.
- FIGS. 1A to 1E are schematic sectional views illustrating a method of manufacturing a semiconductor device according to an embodiment of the present invention
- FIGS. 2A to 2E follow FIGS. 1A to 1E and are schematic sectional views illustrating the method of manufacturing a semiconductor device according to the embodiment of the present invention
- FIGS. 3A and 3B are schematic plan views illustrating semiconductor devices according to embodiments of the present invention.
- FIGS. 4A to 4H are schematic sectional views illustrating a method of manufacturing a conventional semiconductor device.
- FIGS. 1A to 1E and FIGS. 2A to 2E are schematic sectional views illustrating steps of a method of manufacturing a semiconductor device according to an embodiment of the present invention. These schematic sectional views are taken along lines corresponding to the line B-B of a plan view of FIG. 3A illustrating a semiconductor device according to an embodiment of the present invention.
- a substrate is formed by growing a first conductivity type epitaxial growth layer to the thickness of several micrometers to several tens of micrometers on a first conductivity type semiconductor substrate which is a P-type semiconductor substrate doped with boron as impurities to have the resistivity of 20 ⁇ cm to 30 ⁇ cm.
- the epitaxial growth layer has a second conductivity type buried layer 1 in which N-type impurities such as arsenic, phosphorus, or antimony are diffused at a concentration of about 1 ⁇ 10 18 atoms/cm 3 to 1 ⁇ 10 18 atoms/cm 3 .
- a first conductivity type well diffusion layer 2 which is also referred to as a body is formed in a region which becomes a region having a trench structure later by ion implantation at a dose of 1 ⁇ 10 12 atoms/cm 2 to 1 ⁇ 10 18 atoms/cm 2 using impurities such as boron or boron difluoride.
- impurities such as boron or boron difluoride.
- the second conductivity type buried layer 1 is a P-type buried layer, impurities such as boron are doped with the above-mentioned concentration.
- the respective conductivity types of the first conductivity type semiconductor substrate, the second conductivity type buried layer 1 , and the first conductivity type epitaxial growth layer are appropriately selected.
- a thick oxide film 3 which is a feature of the present invention is, for example, a buried oxide film represented by shallow trench isolation (STI) for separating elements.
- the thick oxide film has a thickness of, for example, several tens of nanometers and is provided on island-like regions of the first conductivity type well diffusion layer 2 , which are not to be trenches.
- the thick oxide film 3 is thin on the perimeter of the island-like region, and is thick and has a predetermined thickness inside.
- the shape of the thick oxide film 3 is bowl-like or dish-like.
- the island-like region there is a swell region in which the first conductivity type well diffusion layer 2 swells on the perimeter near the trenches, and a bottom portion is formed therein which is surrounded thereby.
- a hard mask 4 for trench etching is patterned and provided on the first conductivity type well diffusion layer 2 and on the thick oxide film 3 .
- the hardmask 4 may be a thermal oxide film or a deposited oxide film having a single layer structure insofar as satisfactory resistance can be secured in trench etching later.
- the hard mask 4 may be a resist film or a nitride film.
- FIG. 1A illustrates this state
- the shape of the trenches 5 in plan view may be lattice-like or stripe-like.
- FIGS. 3A and 3B which are plan views of elements illustrate a basic cell of a vertical MOS transistor having a trench structure. In an actual semiconductor device, at least on the order of several hundreds to several thousands of such basic cells are integrated in a chip.
- a sacrificial oxide film 6 is formed by thermal oxidation at a thickness of, for example, several nanometers to several tens of nanometers.
- the surface of the first conductivity type well diffusion layer 2 which is in the island-like region that is not a trench, is in the shape of a dish having a swelled perimeter and a lower plane inside.
- a gate insulating film 7 is formed on the trench 5 and the first conductivity type well diffusion layer 2 with a thermal oxide film having a thickness of, for example, several hundreds of angstroms to several thousands of angstroms.
- the doped polycrystalline silicon film is patterned using a resist film 8 and over-etched to obtain a gate electrode 9 formed by filling the doped polycrystalline silicon film in the trench 5 .
- the resist film 8 is patterned so as to cover a region over the trench 5 , and thus, a surface of the gate electrode 9 protrudes from the surface of the first conductivity type well diffusion layer 2 and is higher than the surrounding swell region which is the highest in the dish-shaped portion.
- the resist film 8 is removed and a deposited oxide film 10 is stacked at a thickness of, for example, several hundreds of nanometers.
- the deposited oxide film 10 is etched back to form a side spacer 11 on a side surface of the gate electrode 9 .
- a deposited oxide film 12 for ion implantation into a source heavily doped diffusion layer and a substrate potential heavily doped diffusion layer is deposited at a thickness of, for example, several tens of nanometers.
- patterning a resist film 13 , and second conductivity type impurities are doped to form the source region by ion implantation.
- the region into which the impurities are implanted is in proximity to the surface of the first conductivity type well diffusion layer 2 on the side of the gate electrode 9 .
- a new resist film 14 is patterned so as to cover the gate electrode 9 and the side spacer 11 , and first conductivity type impurities are doped to form a substrate potential region by ion implantation.
- ion implantation illustrated in FIG. 2A and FIG. 2B , for example, arsenic or phosphorus ion is implanted for the N type conductivity preferably at a dose of 1 ⁇ 10 18 atoms/cm 2 to 1 ⁇ 10 16 atoms/cm 2 .
- boron or boron difluoride ion is implanted for the P type conductivity preferably at a dose of 1 ⁇ 10 15 atoms/cm 2 to 1 ⁇ 10 16 atoms/cm 2 .
- impurity doping to the source region and the substrate potential region in these steps may be carried out simultaneously with impurity doping to a MOS transistor source region which does not include the trench 5 in the same chip.
- heat treatment at 800° C. to 1,000° C. for several hours permits formation of a second conductivity type source heavily doped diffusion layer 15 on the first conductivity type well diffusion layer 2 on the side of the gate electrode 9 , a first conductivity type substrate potential heavily doped diffusion layer 16 between a plurality of the second conductivity type source heavily doped diffusion layers 15 , and the like.
- the surface of the first conductivity type well diffusion layer 2 is in the shape of a dish having a swelled perimeter, and thus, the second conductivity type source heavily doped diffusion layer 15 is formed not only in a bottom region of the dish but also in the surrounding swell region.
- the elementary structure of the vertical MOS transistor having a trench structure which includes the trench 5 formed in the first conductivity type well diffusion layer 2 and whose operation is vertical, is prepared.
- a metal film 17 for self-aligned silicidation for example, cobalt or tungsten, is deposited at a thickness of several tens of nanometers.
- heat treatment at, for example, 800° C. to 1,000° C. for several tens of seconds to several minutes using RTA or the like leads to the formation of a silicide 18 on the gate electrode 9 , the second conductivity type source heavily doped diffusion layer 15 , and the first conductivity type substrate potential heavily doped diffusion layer 16 .
- the silicide is not formed on the side spacer 11 , and the silicide is formed in a self-aligning manner (salicide structure). Further, the silicide is formed in the bottom region of the dish on the second conductivity type source heavily doped diffusion layer 15 , but the silicide is not formed on the surrounding swell region. This separates the silicide 18 on the gate electrode 9 and the silicide 18 on the second conductivity type source heavily doped diffusion layer 15 with a sufficient distance therebetween.
- the silicide on the gate electrode filling the trench which is the feature of the present invention, can be formed to separate from and the silicide on the source heavily doped diffusion layer and on the substrate potential heavily doped diffusion layer in a self-aligning manner using the side spacer, and thus a sufficiently low contact resistance can be realized even under the reduction of the size of the gate electrode for reducing the area.
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (1)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011-281632 | 2011-12-22 | ||
| JP2011281632A JP5881100B2 (en) | 2011-12-22 | 2011-12-22 | Manufacturing method of semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20130168763A1 US20130168763A1 (en) | 2013-07-04 |
| US8847308B2 true US8847308B2 (en) | 2014-09-30 |
Family
ID=48637858
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/719,323 Expired - Fee Related US8847308B2 (en) | 2011-12-22 | 2012-12-19 | Semiconductor device having a trench structure |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US8847308B2 (en) |
| JP (1) | JP5881100B2 (en) |
| KR (1) | KR101960547B1 (en) |
| CN (1) | CN103178115B (en) |
| TW (1) | TWI545766B (en) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20170021967A (en) | 2015-08-18 | 2017-03-02 | 삼성전자주식회사 | Method for forming semiconductor device |
| JP6740982B2 (en) * | 2017-08-21 | 2020-08-19 | 株式会社デンソー | Semiconductor device |
| WO2019039304A1 (en) * | 2017-08-21 | 2019-02-28 | 株式会社デンソー | Semiconductor device and manufacturing method for same |
| JP6740983B2 (en) * | 2017-08-21 | 2020-08-19 | 株式会社デンソー | Semiconductor device |
| US11469319B2 (en) | 2020-04-10 | 2022-10-11 | Nanya Technology Corporation | Semiconductor device with recessed access transistor and method of manufacturing the same |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08255901A (en) | 1995-03-16 | 1996-10-01 | Nissan Motor Co Ltd | Method for manufacturing vertical MOSFET |
| JP2003101027A (en) | 2001-09-27 | 2003-04-04 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| US20070007571A1 (en) * | 2005-07-06 | 2007-01-11 | Richard Lindsay | Semiconductor device with a buried gate and method of forming the same |
| US20090026537A1 (en) * | 2007-07-27 | 2009-01-29 | Masayuki Hashitani | Semiconductor device and method of manufacturing the same |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH03241865A (en) * | 1990-02-20 | 1991-10-29 | Texas Instr Japan Ltd | Semiconductor device |
| US7205630B2 (en) * | 2004-07-12 | 2007-04-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for a semiconductor device having low and high voltage transistors |
| JP5222466B2 (en) * | 2006-08-09 | 2013-06-26 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method thereof |
-
2011
- 2011-12-22 JP JP2011281632A patent/JP5881100B2/en not_active Expired - Fee Related
-
2012
- 2012-12-14 TW TW101147456A patent/TWI545766B/en not_active IP Right Cessation
- 2012-12-19 US US13/719,323 patent/US8847308B2/en not_active Expired - Fee Related
- 2012-12-20 KR KR1020120149467A patent/KR101960547B1/en not_active Expired - Fee Related
- 2012-12-21 CN CN201210560994.3A patent/CN103178115B/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08255901A (en) | 1995-03-16 | 1996-10-01 | Nissan Motor Co Ltd | Method for manufacturing vertical MOSFET |
| JP2003101027A (en) | 2001-09-27 | 2003-04-04 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| US20070007571A1 (en) * | 2005-07-06 | 2007-01-11 | Richard Lindsay | Semiconductor device with a buried gate and method of forming the same |
| US20090026537A1 (en) * | 2007-07-27 | 2009-01-29 | Masayuki Hashitani | Semiconductor device and method of manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI545766B (en) | 2016-08-11 |
| TW201342609A (en) | 2013-10-16 |
| US20130168763A1 (en) | 2013-07-04 |
| JP2013131695A (en) | 2013-07-04 |
| KR101960547B1 (en) | 2019-03-20 |
| CN103178115B (en) | 2017-10-03 |
| KR20130079180A (en) | 2013-07-10 |
| JP5881100B2 (en) | 2016-03-09 |
| CN103178115A (en) | 2013-06-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8975662B2 (en) | Method of manufacturing a semiconductor device using an impurity source containing a metallic recombination element and semiconductor device | |
| KR100967883B1 (en) | Trench DMOS devices with improved drain contacts | |
| US10256133B2 (en) | Method of manufacturing semiconductor device | |
| CN102386124B (en) | Trench structures in direct contact | |
| TWI446537B (en) | Electronic device including a buried insulating layer and a vertical conductive structure extending therethrough and a method of forming the same | |
| KR101778502B1 (en) | Electronic device including an integrated circuit with transistors coupled to each other | |
| US20070246794A1 (en) | Integrated circuit including power diode | |
| CN102969288B (en) | With the semiconductor device of imbedded electrode | |
| US8847308B2 (en) | Semiconductor device having a trench structure | |
| US8643093B2 (en) | Semiconductor device and method of manufacturing the same | |
| KR101142335B1 (en) | Semiconductor device and method for fabricating the same | |
| KR101675779B1 (en) | Electronic device including a well region | |
| US7843014B2 (en) | Small size transistor semiconductor device capable of withstanding high voltage | |
| US8008729B2 (en) | Integrated circuit with a contact structure including a portion arranged in a cavity of a semiconductor structure | |
| EP3726587A1 (en) | Semiconductor transistor device and method of manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SEIKO INSTRUMENTS INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HASHITANI, MASAYUKI;REEL/FRAME:029990/0369 Effective date: 20130122 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: SII SEMICONDUCTOR CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SEIKO INSTRUMENTS INC.;REEL/FRAME:038058/0892 Effective date: 20160105 |
|
| AS | Assignment |
Owner name: ABLIC INC., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:SII SEMICONDUCTOR CORPORATION;REEL/FRAME:045567/0927 Effective date: 20180105 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220930 |