US6562721B2 - Dry etching method and method of manufacturing semiconductor device - Google Patents
Dry etching method and method of manufacturing semiconductor device Download PDFInfo
- Publication number
- US6562721B2 US6562721B2 US09/754,638 US75463801A US6562721B2 US 6562721 B2 US6562721 B2 US 6562721B2 US 75463801 A US75463801 A US 75463801A US 6562721 B2 US6562721 B2 US 6562721B2
- Authority
- US
- United States
- Prior art keywords
- etching
- gas
- iodine
- etching gas
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
Definitions
- the present invention relates to a dry etching method and method of manufacturing a semiconductor device, and more particularly to a dry etching method for forming a semiconductor device structure on a semiconductor wafer.
- SiO 2 silicon oxide
- a silicon nitride (hereinafter referred to Si 3 N 4 ) film is most frequently used. This is because the film is the most superior film as the etching stopper film of the insulating layer in view of stability as the film, compatibility with the SiO 2 layer, heat resistance, insulating property, and other general properties.
- a gas for general use in SiO 2 etching at present is a gas mainly comprising C x F y (x and y are positive integers).
- argon (Ar) oxygen (O 2 ), carbon monoxide (CO) and the like may be added to this main gas as occasion demands.
- Si 3 N 4 is most frequently used as the etching stopper of the insulating layer, but sufficiently high selection property can not be obtained in an SiO 2 etching process which is generally performed at present.
- the first reason is that the contact hole used in recent years is remarkably high in aspect ratio, a deposition component does not easily enter a hole bottom part, and sufficient protection effect is not obtained.
- the second reason is that Si 3 N 4 has the insulating property, but dielectric constant of Si 3 N 4 is higher than that of SiO 2 , and therefore, Si 3 N 4 remaining outside the contact hole as a part of the insulating layer must be as thin as possible (about 50 nm). Consequently, the film thickness of the Si 3 N 4 as a etching stopper film becomes inevitably thin as about 50 nm, and therefore, the required selection property is a remarkably high value such as the order of 50 to 100.
- a selection ratio to Si 3 N 4 in insulation layer etching a substantially infinite selection ratio is required, but it is remarkably difficult to achieve the ratio in a current etching method.
- one object of the present invention is to provide an effective dry etching method, which solves the aforementioned related-art problems.
- Another object of the present invention is to provide a method of manufacturing a semiconductor device using the effective dry etching method.
- a dry etching method which comprises a step of etching an insulating layer of a semiconductor device structure using a silicon nitride represented by Si 3 N 4 as an etching stopper under an etching gas atmosphere.
- the etching gas includes a gas containing iodine in a molecule.
- the insulating layer may be a silicon oxide represented by SiO 2 layer, a fluorine-containing silicon oxide layer, or an organic SOG layer or another silicon oxide insulating layer.
- a mixing ratio (I/C) of iodine to carbon in the etching gas that is, a ratio of number (quantity) of iodine atoms to number (quantity) of carbon atoms in the etching gas is 0.3 ⁇ (I/C) ⁇ 1.5, that is, the ratio (I/C) is 0.3 or more, and 1.5 or less.
- the iodine-containing gas can be an HI gas or a gas having a constitution of C x H y I z (x, y and z are positive integers).
- a dry etching method which comprises a step of etching an insulating layer of a semiconductor device structure using a silicon nitride film represented by Si 3 N 4 as an etching stopper under an etching gas atmosphere.
- the etching gas includes a gas containing chlorine or bromine in a molecule.
- the insulating layer may be a silicon oxide represented by SiO 2 layer, a fluorine-containing silicon oxide layer, or an organic SOG layer or another silicon oxide insulating layer.
- a mixing ratio (Cl (or Br)/C) of chlorine or bromine to carbon in the etching gas is 0.3 ⁇ (Cl (or Br)/C) ⁇ 1.5.
- a ratio of number (quantity) of chlorine atoms or bromine atoms to number (quantity) of carbon atoms in the etching gas is 0.3 or more, and 1.5 or less.
- the gas containing chlorine or bromine can be a Cl 2 gas, an HCl gas, a gas having a constitution of C x H y Cl z (x, y and z are positive integers), a gas having a constitution of C x Cl z (x, and z are positive integers), for example, CCl 4 , a Br 2 gas, an HBr gas, or a gas having a constitution of C x H y Br z (x, y and z are positive integers)
- a method of manufacturing a semiconductor device which comprises steps of forming a wiring layer on a semiconductor substrate via an insulator, forming a silicon nitride film represented by Si 3 N 4 on the wiring layer, forming an insulating layer on the silicon nitride film, and forming a contact hole in the insulating layer by a dry etching method.
- the dry etching method includes a step of etching the insulating layer by using the silicon nitride film as an etching stopper under an etching gas atmosphere.
- the etching gas includes a gas containing iodine, chlorine or bromine in a molecule, and a mixing ratio ((I, Cl or Br)/C) of iodine, chlorine or bromine to carbon in the etching gas is 0.3 or more, and 1.5 or less.
- a method of manufacturing a semiconductor device which comprises steps of forming a pair of gate electrode structures on a semiconductor substrate via gate insulating films, covering the gate electrode structures and a space between the gate electrode structures with a silicon nitride film represented by Si 3 N 4 continuously, forming an insulating layer on the silicon nitride film, and forming a contact hole in the insulating layer between the gate electrode structures by a dry etching method.
- the dry etching method includes a step of etching the insulating layer by using the silicon nitride represented by Si 3 N 4 film as an etching stopper under an etching gas atmosphere.
- the etching gas includes a gas containing iodine, chlorine or bromine in a molecule, and a mixing ratio ((I, Cl or Br)/C) of iodine, chlorine or bromine to carbon in the etching gas is 0.3 or more, and 1.5 or less.
- the aforementioned etching method is preferably used when a contact hole with an aspect ratio of 20 or less is formed in the insulating layer.
- etching is performed by the etching gas from the surface of the insulating layer to reach Si 3 N 4 so that the contact hole can be formed in the insulating layer.
- a two-step etching method which comprises performing etching from the surface of the insulating layer with a first etching gas to form an upper part of the contact hole, and subsequently performing the etching with a second etching gas until Si 3 N 4 is reached to form a lower part of the contact hole; the aforementioned etching gas including iodine, chlorine or bromine can be used as the second etching gas.
- iodine contained in the etching gas forms CNI, which is a low vapor pressure material on Si 3 N 4 , and inhibits the etching of the Si 3 N 4 .
- CNCl or CNBr that is, a relatively low vapor pressure material is formed to inhibit the etching of the Si 3 N 4 .
- the reason why the ratio (I/C) of iodine to carbon in the etching gas is set in a range of 0.3 ⁇ (I/C) ⁇ 1.5 is that an effect of the range includes dependence on an aspect ratio, and with a larger aspect ratio the I/C ratio needs to be set to be high.
- an effect of the range includes dependence on an aspect ratio, and with a larger aspect ratio the I/C ratio needs to be set to be high.
- FIG. 1 shows diagrams of a first embodiment of the present invention: FIG. 1A is a sectional view of a sample structure; FIG. 1B is a chart showing a relation between an I/C ratio and an Si 3 N 4 etching rate; and FIG. 1C is a chart showing a relation between an aspect ratio and an S value.
- FIG. 2 shows diagrams of a second embodiment of the present invention: FIG. 2A is a sectional view before plasma etching; and FIG. 2B is a sectional view after the plasma etching.
- FIG. 3 shows diagrams of a third embodiment of the present invention: FIG. 3A is a sectional view before the plasma etching; and FIG. 3B is a sectional view after the plasma etching.
- FIG. 1A shows the sample constituted of forming Si 3 N 4 12 and SiO 2 13 in sequence on an underlying wiring layer 11 formed on an insulator 10 such as a field oxide layer provided on a major surface on a semiconductor substrate 9 , and using a pattern of a photoresist (PR) 14 as a mask and Si 3 N 4 12 as an etching stopper to subject SiO 2 13 to a dry etching which is an anisotropic etching, in order to form a contact hole reaching the underlying wiring layer.
- PR photoresist
- a film thickness of PR is 700 nm (nano-meter), film thickness of SiO 2 is 1500 nm, and film thickness of Si 3 N 4 is 50 nm.
- FIG. 2 A second embodiment of the present invention will next be described with reference to FIG. 2 .
- PR resist mask
- Si 3 N 4 with a film thickness of 50 nm was formed, and SiO 2 with a film thickness of 1500 nm was formed on the stopper as an interlayer.
- the photoresist mask (PR) was provided with a film thickness of 700 nm, and the resolution to a width of 0.3 ⁇ m was achieved by KrF exposure.
- the photoresist was subjected to a heat treatment of 120° C. by baking after a development treatment.
- FIG. 2 B A schematic view of an etched shape is shown in FIG. 2 B. No shave of Si 3 N 4 of the hole bottom part was confirmed, and deposition of 18 nm was found. Even by setting the over etch amount to 100% and setting the etching time, only a deposited film thickness increased, and no shave of Si 3 N 4 of the hole bottom part was confirmed. Moreover, a critical dimension (CD) difference indicating a dimension change amount after the etching was satisfactory within ⁇ 4 nm.
- CD critical dimension
- the contact hole is completed to reach the underlying wiring layer 11 .
- a third embodiment of the present invention will next be described with reference to FIG. 3 .
- a self-aligned contact (SAC) with a hole dimension of 0.20 ⁇ m diameter or width is formed in the resist mask.
- a shape before etching is shown in FIG. 3 A.
- a pair of gate electrodes is formed on a semiconductor substrate 15 via a gate insulating film 17 , in which Poly-Si with a film thickness of 200 nm is formed as a lower film 18 , and WSi with a film thickness of 200 nm is formed as an upper film 19 .
- a source/drain area 16 is formed in a semiconductor substrate part between the gate electrodes.
- the gate electrodes and the part between the gate electrodes are coated with Si 3 N 4 12 having a film thickness of 250 nm directly on the gate electrodes and about 50 nm on the side wall parts and on the part between the gate electrodes, and SiO 2 13 is formed in a film thickness of 1200 nm.
- the photoresist mask 14 had a film thickness of 600 nm, and resolution to a diameter of 0.20 ⁇ m was achieved by KrF exposure.
- the I/C ratio in these conditions is 0.48.
- SiO 2 etching rate 560 nm/min, and the SiO 2 /PR selection ratio is 15.
- the etching time was set.
- a schematic view of the etched shape is shown in FIG. 3B.
- a shave of Si 3 N 4 in a gate electrode shoulder part was confirmed by about 10 nm.
- a flow rate of HI to be added to 72 sccm, and setting the I/C ratio to 0.58 no shave amount of Si 3 N 4 of the gate electrode shoulder part was confirmed.
- the HI gas is illustrated as an iodine-containing gas, but a gas having a constitution of C x H y I z (x, y and z are positive integers) may also be used similarly.
- the gas containing iodine in a molecular is illustrated as the etching gas, but a gas containing chlorine or bromine in a molecular by Cl 2 gas, HCl gas, a gas having a constitution of C x H y Cl z (x, y and z are positive integers), a gas having a constitution of C x Cl z (x, and z are positive integers), for example, CCl 4 , a Br 2 gas, an HBr gas, or a gas having a constitution of C x H y Br z (x, y and z are positive integers) may also be used similarly as the etching gas.
- I/C of the abscissa of FIG. 1B changes to Cl (or Br)/C.
- SiO 2 has been illustrated as the insulating layer subjected to the dry etching, but a case in which the insulating layer subjected to the dry etching is SiOF is similar to the aforementioned embodiment.
- organic SOG constituted only by attaching a methyl group or the like to silicon oxide of inorganic is substantially the same as silicon oxide of inorganic in an etching mechanism, and is therefore similar to the aforementioned embodiment.
- examples of organic SOG include metyle silsesquioxane (MSQ), hydride organo siloxane polymer (HOSP), and the like.
- the etching was performed by the etching gas described in the embodiment of the present invention from the upper surface of the insulating layer 13 to reach Si 3 N 4 film 12 .
- etching gas of the present invention can be used in a latter-half etching in which the selection property with Si 3 N 4 raises a problem.
- an iodine-containing gas HI, or a gas having a constitution of C x H y I z
- a ratio (I/C) of iodine to carbon in the etching gas is in a range of 0.3 ⁇ (I/C) ⁇ 1.5
- an insulating layer etching of a substantially infinite selection ratio with respect to Si 3 N 4 is possible.
- the gas containing chlorine or bromine as the same halogen element is used, the similar effect can be produced.
- iodine contained in the etching gas forms CNI as a low vapor pressure material on Si 3 N 4 , and therefore inhibits the etching of Si 3 N 4 using as an etching stopper film.
- CNCl or CNBr that is, a relatively low vapor pressure material is formed to inhibit the etching of Si 3 N 4 using as an etching stopper film.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Inorganic Chemistry (AREA)
- Physics & Mathematics (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (6)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2000017685A JP3383939B2 (en) | 2000-01-26 | 2000-01-26 | Dry etching method |
| JP2000-017685 | 2000-01-26 | ||
| JP17685/2000 | 2000-01-26 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20010016422A1 US20010016422A1 (en) | 2001-08-23 |
| US6562721B2 true US6562721B2 (en) | 2003-05-13 |
Family
ID=18544647
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/754,638 Expired - Lifetime US6562721B2 (en) | 2000-01-26 | 2001-01-04 | Dry etching method and method of manufacturing semiconductor device |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US6562721B2 (en) |
| JP (1) | JP3383939B2 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4761502B2 (en) * | 2004-10-07 | 2011-08-31 | 株式会社アルバック | Interlayer dielectric film dry etching method |
| JP2009252917A (en) * | 2008-04-04 | 2009-10-29 | Toshiba Corp | Semiconductor device and its manufacturing method |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4581101A (en) * | 1983-10-04 | 1986-04-08 | Asahi Glass Company Ltd. | Dry-etching process |
| US5286344A (en) * | 1992-06-15 | 1994-02-15 | Micron Technology, Inc. | Process for selectively etching a layer of silicon dioxide on an underlying stop layer of silicon nitride |
| US5960270A (en) * | 1997-08-11 | 1999-09-28 | Motorola, Inc. | Method for forming an MOS transistor having a metallic gate electrode that is formed after the formation of self-aligned source and drain regions |
| US5994227A (en) * | 1997-12-24 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semiconductor device |
| US6277716B1 (en) * | 1999-10-25 | 2001-08-21 | Chartered Semiconductor Manufacturing Ltd. | Method of reduce gate oxide damage by using a multi-step etch process with a predictable premature endpoint system |
| US6346482B2 (en) * | 1998-05-08 | 2002-02-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having an improved contact structure and a manufacturing method thereof |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2002510878A (en) | 1998-04-02 | 2002-04-09 | アプライド マテリアルズ インコーポレイテッド | Method for etching a low-k dielectric |
-
2000
- 2000-01-26 JP JP2000017685A patent/JP3383939B2/en not_active Expired - Fee Related
-
2001
- 2001-01-04 US US09/754,638 patent/US6562721B2/en not_active Expired - Lifetime
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4581101A (en) * | 1983-10-04 | 1986-04-08 | Asahi Glass Company Ltd. | Dry-etching process |
| US5286344A (en) * | 1992-06-15 | 1994-02-15 | Micron Technology, Inc. | Process for selectively etching a layer of silicon dioxide on an underlying stop layer of silicon nitride |
| US5960270A (en) * | 1997-08-11 | 1999-09-28 | Motorola, Inc. | Method for forming an MOS transistor having a metallic gate electrode that is formed after the formation of self-aligned source and drain regions |
| US5994227A (en) * | 1997-12-24 | 1999-11-30 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semiconductor device |
| US6346482B2 (en) * | 1998-05-08 | 2002-02-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having an improved contact structure and a manufacturing method thereof |
| US6277716B1 (en) * | 1999-10-25 | 2001-08-21 | Chartered Semiconductor Manufacturing Ltd. | Method of reduce gate oxide damage by using a multi-step etch process with a predictable premature endpoint system |
Also Published As
| Publication number | Publication date |
|---|---|
| JP3383939B2 (en) | 2003-03-10 |
| JP2001210618A (en) | 2001-08-03 |
| US20010016422A1 (en) | 2001-08-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP3407086B2 (en) | Method for manufacturing semiconductor device | |
| US5656556A (en) | Method for fabricating planarized borophosphosilicate glass films having low anneal temperatures | |
| US6040248A (en) | Chemistry for etching organic low-k materials | |
| US6514672B2 (en) | Dry development process for a bi-layer resist system | |
| US9508560B1 (en) | SiARC removal with plasma etch and fluorinated wet chemical solution combination | |
| US8183694B2 (en) | Reversing tone of patterns on integrated circuit and nanoscale fabrication | |
| KR100780944B1 (en) | Carbon-containing film etching method and manufacturing method of semiconductor device using same | |
| JPS6252455B2 (en) | ||
| US6019906A (en) | Hard masking method for forming patterned oxygen containing plasma etchable layer | |
| US7544623B2 (en) | Method for fabricating a contact hole | |
| US5776832A (en) | Anti-corrosion etch process for etching metal interconnections extending over and within contact openings | |
| JP3248072B2 (en) | Oxide film etching method | |
| US20020155726A1 (en) | Method of removing silicon nitride film | |
| KR970001203B1 (en) | Etching method of polysilicon film | |
| TWI384529B (en) | Etch process for cd reduction of arc material | |
| US6573176B2 (en) | Method for forming dual damascene line structure | |
| US6562721B2 (en) | Dry etching method and method of manufacturing semiconductor device | |
| US20050208773A1 (en) | Method for fabricating a hard mask polysilicon gate | |
| US6897153B2 (en) | Etching gas composition for silicon oxide and method of etching silicon oxide using the same | |
| JPS62176134A (en) | Silicide, polycrystalline silicon and polycide etching method | |
| KR0139072B1 (en) | Method of fabricating semiconductor device having step of forming play in contact hole | |
| KR100458087B1 (en) | Method for fabricating semiconductor device to etch oxide layer by gas including small quantity of polymer | |
| TW389983B (en) | Improvement of isolation spacing between a self-aligned contacts and gate | |
| KR100641483B1 (en) | Method for forming damascene pattern of semiconductor device | |
| KR19990061081A (en) | Manufacturing method of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UEDA, YASUHIKO;REEL/FRAME:011427/0872 Effective date: 20001220 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013745/0188 Effective date: 20021101 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025375/0918 Effective date: 20100401 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN Free format text: CHANGE OF ADDRESS;ASSIGNOR:RENESAS ELECTRONICS CORPORATION;REEL/FRAME:044928/0001 Effective date: 20150806 |