[go: up one dir, main page]

US5467057A - Circuit and method of varying amplifier gain - Google Patents

Circuit and method of varying amplifier gain Download PDF

Info

Publication number
US5467057A
US5467057A US08/320,427 US32042794A US5467057A US 5467057 A US5467057 A US 5467057A US 32042794 A US32042794 A US 32042794A US 5467057 A US5467057 A US 5467057A
Authority
US
United States
Prior art keywords
coupled
transistor
gate
well
base
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/320,427
Inventor
Kuntal Joardar
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to US08/320,427 priority Critical patent/US5467057A/en
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JOARDAR, KUNTAL
Application granted granted Critical
Publication of US5467057A publication Critical patent/US5467057A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers
    • H03G3/02Manually-operated control
    • H03G3/04Manually-operated control in untuned amplifiers
    • H03G3/10Manually-operated control in untuned amplifiers having semiconductor devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/72Gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G1/00Details of arrangements for controlling amplification
    • H03G1/0005Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal
    • H03G1/0035Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal using continuously variable impedance elements
    • H03G1/0082Circuits characterised by the type of controlling devices operated by a controlling current or voltage signal using continuously variable impedance elements using bipolar transistor-type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/40Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
    • H10D84/401Combinations of FETs or IGBTs with BJTs
    • H10D84/403Combinations of FETs or IGBTs with BJTs and with one or more of diodes, resistors or capacitors
    • H10D84/409Combinations of FETs or IGBTs with lateral BJTs and with one or more of diodes, resistors or capacitors

Definitions

  • the present invention relates in general to amplifier circuits and, more particularly, to a variable gain amplifier circuit.
  • Amplifiers are widely used in applications such as filters, radio transmitters and receivers, phase locked loops, anywhere it is necessary to amplify an input signal and provide an output signal having a greater or lesser amplitude. Many amplifiers have a fixed gain and provide a constant amplification over a predetermined frequency range of operation. Other applications require some external or dynamic control to set the appropriate amount of amplification for a given input signal.
  • Variable gain amplifiers are widely used in tunable filters, modulators/demodulators, etc. to provide real-time control over the signal amplification.
  • Prior art variable gain amplifiers for example those utilizing a Gilbert-gain cell, tend to be complex and consume a large amount of space on an integrated circuit.
  • the Gilbert-gain cell includes two or more voltage-to-current conversion circuits operating in parallel followed by a multiplication stage. One input voltage acts as an amplification control over the other input voltage by way of the multiplication. The product of the currents is then converted back to a voltage that is subject to the variable amplification.
  • the complexity of the prior art variable gain amplifiers tends to reduce its reliability in that a failure of any single component causes a general failure of the amplifier.
  • variable gain amplifier having reduced complexity so as to reduce costs and improve reliability.
  • FIG. 1 illustrates a variable gain amplifier using differentially coupled transistors with independent base and gate biasing
  • FIG. 2 illustrates a cross-sectional view of the lateral NPN transistors in FIG. 1;
  • FIG. 3 illustrates an alternate embodiment of the variable gain amplifier.
  • a variable gain amplifier circuit 10 is shown suitable for manufacturing as an integrated circuit using conventional integrated circuit processes.
  • Amplifier 10 includes a lateral NPN bipolar transistor 12 receiving at its base an analog input signal V IN operating up to 500.0 megahertz (MHz) with an amplitude of 200.0 millivolts.
  • the collector of transistor 12 is coupled through resistor 14 to power supply conductor 16 operating at a positive power supply potential V CC such as 3.0 volts.
  • the emitter of transistor 12 is coupled to power supply conductor 18 operating at ground potential.
  • Transistor 12 further includes a gate terminal coupled for receiving an analog control signal V GATE also operating up to 500.0 megahertz with an amplitude of 200.0 millivolts.
  • the base of transistor 12 is biased by the interconnection of resistors 20 and 22 serially coupled between power supply conductors 16 and 18. Resistors 20 and 22 are selected at 1.0 Kohms.
  • Amplifier 10 further includes a lateral NPN bipolar transistor 26 having a base that receives the input signal V IN .
  • the collector of transistor 26 is coupled by way of resistor 28 to power supply conductor 16 while the emitter is coupled to power supply conductor 18.
  • the gate of transistor 26 is coupled to power supply conductor 18.
  • the base of transistor 26 is biased by the interconnection of resistors 30 and 32 serially coupled between power supply conductors 16 and 18. Resistors 30 and 32 are selected at 1.0 Kohms.
  • the output of amplifier 10 may be taken differentially at nodes 34 and 36 at the collectors of transistor 12 and 26, respectively.
  • transistor 12 is shown in FIG. 2 as a lateral NPN bipolar transistor having a p-substrate 42 formed below n-buried layer 44.
  • Transistor 26 follows a similar construction as described hereinafter for transistor 12.
  • a region 46 composed of p+ conductivity material is formed adjacent to p-well 48 composed of a p-type conductivity material.
  • a base contact 50 is connected to region 46 for good ohmic contact to p-well 48.
  • a region 52 composed of n-type conductivity material is formed in p-well 48 and includes collector contact 54.
  • region 56 composed of n-type conductivity material is formed in p-well 48 with emitter contact 58.
  • region 52 operates as the collector of lateral NPN bipolar transistor 12 while region 56 operates as the emitter and p-well 48 forms the base region.
  • a gate 60 is formed above the base between region 52 and region 56 composed of a silicon dioxide layer adjacent to p-well 48 and a polysilicon layer to which gate contact 62 is connected. Oxide regions 64 and 66 surround lateral NPN transistor 12 as shown.
  • lateral NPN transistor 12 proceeds as follows.
  • p-well 48 base
  • region 56 emitter
  • n-type minority carries to flow into the base and form a conduction path from region 52 (collector) to region 56.
  • a gate potential greater than the flatband voltage is simultaneously applied at gate contact 62 to generate additional n-type minority carriers between region 52 and region 56.
  • the flatband voltage is that voltage required on gate 60 with respect to p-well region 48 to neutralize any charges induced in p-well region 48 due to the presence of gate 60.
  • the gate potential may be 0.0 volts or more, while the flatband voltage is -0.7 volts. Thus, the gate potential enhances the supply of electrons from region 52 to region 56. In a lateral PNP configuration, the gate potential would be less than the flatband voltage.
  • the advantage of having simultaneous gate and base biasing is to facilitate the conduction between collector contact 54 and emitter contact 58.
  • the collector current and forward current gain ⁇ may be chosen at a given bias setting independent of process and geometry.
  • lateral NPN bipolar transistor 12 results in variable forward current gain as a function of the gate voltage.
  • the same technique may be applied to lateral PNP transistors.
  • Another advantage of using simultaneous base biasing and gate biasing is a reduction in the overall area of transistor 12. The decrease in area requirement also reduces associated gate capacitance and improves the frequency performance of transistor 12.
  • amplifier 10 proceeds as follows.
  • transistors 12 and 26 are configured as a differential amplifier with each transistor having separate gate and base biasing.
  • the differential amplifier may comprise NPN or PNP transistors.
  • Transistor 12 receiving a gate voltage V GATE that causes variation in its forward current gain as described above. With the independent base and gate biasing, the gain of transistor 12 is shown in equation (2) as: ##EQU2##
  • the constant K is determined by the gate oxide thickness and for example has a value of 200.
  • the output voltage at nodes 34 and 36 (V 34 and V 36 ) is given as: ##EQU3## where the gain of transistor 12 is controllable by the gate voltage V GATE .
  • Resistors R C and r e for transistor 26 is assumed equal to R C and r e for transistor 12.
  • Transistors 12 and 26 have different gains such that the voltages V 34 and V 36 have differing amplitudes when V GATE is not equal to power supply conductor 18 as per equations (3).
  • the different amplitudes as a function of gate voltage V GATE cause transistors 12 and 26 to operate differentially according to equation (4). With transistors 12 and 26 operating differentially, the differential output signal is given in equation (4) as: ##EQU4##
  • Amplifier 10 thus provides variable gain as a function of the gate voltage V GATE according to equation (4).
  • the variable gain amplifier also serves as a voltage multiplier by equation (4) .
  • a third lateral NPN bipolar transistor 70 is added to the variable gain amplifier. Components having a similar function are assigned the same reference numbers used in FIG. 1.
  • the gate of transistor 26 may be coupled to its base or to power supply conductor 18.
  • Gate voltage V GATE1 is the same as gate voltage V GATE .
  • Transistor 70 receives the analog input signal V IN at its base. The collector of transistor 70 is coupled through resistor 72 to power supply conductor 16. The emitter of transistor 70 is coupled to power supply conductor 18.
  • Transistor 70 further includes a gate terminal such as described in FIG. 2 coupled for receiving an analog input signal V GATE2 operating up to 500.0 megahertz with an amplitude of 200.0 millivolts.
  • the base of transistor 70 is biased by the interconnection of resistors 20 and 22 serially coupled between power supply conductors 16 and 18.
  • variable gain amplifier shown in FIG. 3 thus provides one variable amplification controlled by the gate voltage V GATE1 as seen in equation (5) and another variable amplification controlled by the gate voltage V GATE2 as seen in equation (6).
  • the variable gain amplifier takes on the form of a differential amplifier with lateral bipolar transistors having a gate oxide layer spanning the base region.
  • the gate voltage effects the conductivity through the base region and provides control over the forward current gain of the transistors.
  • the variable gain amplifier also serves as a voltage multiplier.
  • the simple differential amplifier design provides increased reliability and lower costs.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Control Of Amplification And Gain Control (AREA)
  • Amplifiers (AREA)

Abstract

A variable gain amplifier (10) provides a controllable amplification of an input signal as determined by a gate voltage. The variable gain amplifier takes on the form of a differential amplifier with first and second emitter-coupled lateral NPN bipolar transistors (12, 26) each having a gate (60) spanning the base region (48). The bases of the first and second transistors are biased with resistors (20-22, 30-32) coupled between Vcc and ground potential. The gate voltage effects the conductivity through the base region and provides control over the forward current gain of the transistors. A third lateral NPN bipolar transistor (70) is added in parallel with the first transistor and operates with a separate gate voltage to provide two modes of amplification.

Description

BACKGROUND OF THE INVENTION
The present invention relates in general to amplifier circuits and, more particularly, to a variable gain amplifier circuit.
Amplifiers are widely used in applications such as filters, radio transmitters and receivers, phase locked loops, anywhere it is necessary to amplify an input signal and provide an output signal having a greater or lesser amplitude. Many amplifiers have a fixed gain and provide a constant amplification over a predetermined frequency range of operation. Other applications require some external or dynamic control to set the appropriate amount of amplification for a given input signal.
Variable gain amplifiers are widely used in tunable filters, modulators/demodulators, etc. to provide real-time control over the signal amplification. Prior art variable gain amplifiers, for example those utilizing a Gilbert-gain cell, tend to be complex and consume a large amount of space on an integrated circuit. The Gilbert-gain cell includes two or more voltage-to-current conversion circuits operating in parallel followed by a multiplication stage. One input voltage acts as an amplification control over the other input voltage by way of the multiplication. The product of the currents is then converted back to a voltage that is subject to the variable amplification. The complexity of the prior art variable gain amplifiers tends to reduce its reliability in that a failure of any single component causes a general failure of the amplifier.
Hence, a need exists for a variable gain amplifier having reduced complexity so as to reduce costs and improve reliability.
BRIEF DESCRIPTION OF THE DRAWING
FIG. 1 illustrates a variable gain amplifier using differentially coupled transistors with independent base and gate biasing;
FIG. 2 illustrates a cross-sectional view of the lateral NPN transistors in FIG. 1; and
FIG. 3 illustrates an alternate embodiment of the variable gain amplifier.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring to FIG. 1, a variable gain amplifier circuit 10 is shown suitable for manufacturing as an integrated circuit using conventional integrated circuit processes. Amplifier 10 includes a lateral NPN bipolar transistor 12 receiving at its base an analog input signal VIN operating up to 500.0 megahertz (MHz) with an amplitude of 200.0 millivolts. The collector of transistor 12 is coupled through resistor 14 to power supply conductor 16 operating at a positive power supply potential VCC such as 3.0 volts. The emitter of transistor 12 is coupled to power supply conductor 18 operating at ground potential. Transistor 12 further includes a gate terminal coupled for receiving an analog control signal VGATE also operating up to 500.0 megahertz with an amplitude of 200.0 millivolts. The base of transistor 12 is biased by the interconnection of resistors 20 and 22 serially coupled between power supply conductors 16 and 18. Resistors 20 and 22 are selected at 1.0 Kohms.
Amplifier 10 further includes a lateral NPN bipolar transistor 26 having a base that receives the input signal VIN. The collector of transistor 26 is coupled by way of resistor 28 to power supply conductor 16 while the emitter is coupled to power supply conductor 18. The gate of transistor 26 is coupled to power supply conductor 18. Resistors 14 and 28 are matched with a value of R14 =R28 =1.0 Kohms. The base of transistor 26 is biased by the interconnection of resistors 30 and 32 serially coupled between power supply conductors 16 and 18. Resistors 30 and 32 are selected at 1.0 Kohms. The output of amplifier 10 may be taken differentially at nodes 34 and 36 at the collectors of transistor 12 and 26, respectively.
Further detail of transistor 12 is shown in FIG. 2 as a lateral NPN bipolar transistor having a p-substrate 42 formed below n-buried layer 44. Transistor 26 follows a similar construction as described hereinafter for transistor 12. A region 46 composed of p+ conductivity material is formed adjacent to p-well 48 composed of a p-type conductivity material. A base contact 50 is connected to region 46 for good ohmic contact to p-well 48. A region 52 composed of n-type conductivity material is formed in p-well 48 and includes collector contact 54. Similarly, region 56 composed of n-type conductivity material is formed in p-well 48 with emitter contact 58. Thus, region 52 operates as the collector of lateral NPN bipolar transistor 12 while region 56 operates as the emitter and p-well 48 forms the base region. A gate 60 is formed above the base between region 52 and region 56 composed of a silicon dioxide layer adjacent to p-well 48 and a polysilicon layer to which gate contact 62 is connected. Oxide regions 64 and 66 surround lateral NPN transistor 12 as shown.
The operation of lateral NPN transistor 12 proceeds as follows. When a base voltage is applied to region 46, p-well 48 (base) becomes forward biased with respect to region 56 (emitter) causing n-type minority carries to flow into the base and form a conduction path from region 52 (collector) to region 56. A gate potential greater than the flatband voltage is simultaneously applied at gate contact 62 to generate additional n-type minority carriers between region 52 and region 56. The flatband voltage is that voltage required on gate 60 with respect to p-well region 48 to neutralize any charges induced in p-well region 48 due to the presence of gate 60. The gate potential may be 0.0 volts or more, while the flatband voltage is -0.7 volts. Thus, the gate potential enhances the supply of electrons from region 52 to region 56. In a lateral PNP configuration, the gate potential would be less than the flatband voltage.
The advantage of having simultaneous gate and base biasing is to facilitate the conduction between collector contact 54 and emitter contact 58. By selecting the proper gate bias, the collector current and forward current gain β may be chosen at a given bias setting independent of process and geometry.
Thus, using independent base biasing and gate biasing for lateral NPN bipolar transistor 12 results in variable forward current gain as a function of the gate voltage. The same technique may be applied to lateral PNP transistors. Another advantage of using simultaneous base biasing and gate biasing is a reduction in the overall area of transistor 12. The decrease in area requirement also reduces associated gate capacitance and improves the frequency performance of transistor 12.
The operation of amplifier 10 proceeds as follows. The normal amplification to a bipolar transistor is determined by the intrinsic forward current gain (β0) of the transistor multiplied by the collector resistance (RC =R14 =R28) divided by the effective emitter resistance (re) as follows: ##EQU1##
As part of the present invention, transistors 12 and 26 are configured as a differential amplifier with each transistor having separate gate and base biasing. The differential amplifier may comprise NPN or PNP transistors. Transistor 12 receiving a gate voltage VGATE that causes variation in its forward current gain as described above. With the independent base and gate biasing, the gain of transistor 12 is shown in equation (2) as: ##EQU2##
The constant K is determined by the gate oxide thickness and for example has a value of 200. Hence, the output voltage at nodes 34 and 36 (V34 and V36) is given as: ##EQU3## where the gain of transistor 12 is controllable by the gate voltage VGATE. Resistors RC and re for transistor 26 is assumed equal to RC and re for transistor 12. Transistors 12 and 26 have different gains such that the voltages V34 and V36 have differing amplitudes when VGATE is not equal to power supply conductor 18 as per equations (3). The different amplitudes as a function of gate voltage VGATE cause transistors 12 and 26 to operate differentially according to equation (4). With transistors 12 and 26 operating differentially, the differential output signal is given in equation (4) as: ##EQU4##
Amplifier 10 thus provides variable gain as a function of the gate voltage VGATE according to equation (4). The variable gain amplifier also serves as a voltage multiplier by equation (4) .
In an alternate embodiment shown in FIG. 3, a third lateral NPN bipolar transistor 70 is added to the variable gain amplifier. Components having a similar function are assigned the same reference numbers used in FIG. 1. The gate of transistor 26 may be coupled to its base or to power supply conductor 18. Gate voltage VGATE1 is the same as gate voltage VGATE. Transistor 70 receives the analog input signal VIN at its base. The collector of transistor 70 is coupled through resistor 72 to power supply conductor 16. The emitter of transistor 70 is coupled to power supply conductor 18. Transistor 70 further includes a gate terminal such as described in FIG. 2 coupled for receiving an analog input signal VGATE2 operating up to 500.0 megahertz with an amplitude of 200.0 millivolts. The base of transistor 70 is biased by the interconnection of resistors 20 and 22 serially coupled between power supply conductors 16 and 18.
Following the previous discussion, the differential voltage between nodes 34 and 36 is given as: ##EQU5##
Likewise, the differential voltage between nodes 74 and 36 with R72 =RC is given as ##EQU6##
The variable gain amplifier shown in FIG. 3 thus provides one variable amplification controlled by the gate voltage VGATE1 as seen in equation (5) and another variable amplification controlled by the gate voltage VGATE2 as seen in equation (6).
By now it should be appreciated that the present invention provides a controllable amplification as determined by a gate voltage. The variable gain amplifier takes on the form of a differential amplifier with lateral bipolar transistors having a gate oxide layer spanning the base region. The gate voltage effects the conductivity through the base region and provides control over the forward current gain of the transistors. The variable gain amplifier also serves as a voltage multiplier. The simple differential amplifier design provides increased reliability and lower costs.
While specific embodiments of the present invention have been shown and described, further modifications and improvements will occur to those skilled in the art. It is understood that the invention is not limited to the particular forms shown and it is intended for the appended claims to cover all modifications which do not depart from the spirit and scope of this invention.

Claims (20)

What is claimed is:
1. A variable gain amplifier circuit, comprising:
a first transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a first gate voltage, said base being coupled for receiving an input signal, said emitter being coupled to a first power supply conductor;
a first resistor coupled between a second power supply conductor and said collector of said first transistor;
a second transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a second gate voltage, said base being coupled for receiving said input signal, said emitter being coupled to said first power supply conductor;
a second resistor coupled between said second power supply conductor and said collector of said second transistor; and
said first and second transistors developing a differential output signal having a gain determined as a function of said first and second gate voltage.
2. The variable gain amplifier circuit of claim 1 wherein said first transistor includes:
a first well formed of a first conductivity type;
a first region formed of said first conductivity type adjacent to said first well and coupled for receiving said input signal through a base terminal;
a second region formed of a second conductivity type disposed in said first well and coupled to said collector of said first transistor;
a third region formed of said second conductivity type disposed in said first well that is separate from said second region and coupled to said emitter of said first transistor; and
a first gate formed adjacent to said first well between said second and third regions and coupled for receiving said first gate voltage through a gate terminal.
3. The variable gain amplifier circuit of claim 2 wherein said second transistor includes:
a second well formed of said first conductivity type;
a fourth region formed of said first conductivity type adjacent to said second well and coupled for receiving said input signal through a base terminal;
a fifth region formed of said second conductivity type disposed in said second well and coupled to said collector of said second transistor;
a sixth region formed of said second conductivity type disposed in said second well that is separate from said fifth region and coupled to said emitter of said second transistor; and
a second gate formed adjacent to said second well between said fifth and sixth regions and coupled for receiving said second gate voltage through a gate terminal.
4. The variable gain amplifier circuit of claim 3 further including:
a third resistor coupled between said first power supply conductor and said base of said first transistor; and
a fourth resistor coupled between said second power supply conductor and said base of said first transistor.
5. The variable gain amplifier circuit of claim 4 further including:
a fifth resistor coupled between said first power supply conductor and said base of said second transistor; and
a sixth resistor coupled between said second power supply conductor and said base of said second transistor.
6. The variable gain amplifier circuit of claim 5 wherein said gate of said second transistor is coupled to said first power supply conductor.
7. The variable gain amplifier circuit of claim 5 wherein said gate of said second transistor is coupled to said base of said second transistor.
8. The variable gain amplifier circuit of claim 1 further comprising:
a third transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a third gate voltage, said base being coupled for receiving said input signal, said emitter being coupled to said first power supply conductor; and
a third resistor coupled between said second power supply conductor and said collector of said third transistor for developing a differential output signal having a gain determined as a function of said third gate voltage.
9. The variable gain amplifier circuit of claim 8 wherein said third transistor includes:
a first well formed of a first conductivity type;
a first region formed of said first conductivity type adjacent to said first well and coupled for receiving said input signal through a base terminal;
a second region formed of a second conductivity type disposed in said first well and coupled to said collector of said third transistor;
a third region formed of said second conductivity type disposed in said first well that is separate from said second region and coupled to said emitter of said third transistor; and
a first gate formed adjacent to said first well between said second and third regions and coupled for receiving said third gate voltage through a gate terminal.
10. A variable gain amplifier circuit, comprising:
a first transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a first gate voltage, said base being coupled for receiving an input signal, said emitter being coupled to a first power supply conductor; and
a second transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a second gate voltage, said base being coupled for receiving said input signal, said emitter being coupled to said first power supply conductor, said collectors of said first and second transistors developing a differential output signal having a gain with respect to said input signal determined as a function of said first and second gate voltages.
11. The variable gain amplifier circuit of claim 10 further including:
a first resistor coupled between a second power supply conductor and said collector of said first transistor; and
a second resistor coupled between said second power supply conductor and said collector of said second transistor.
12. The variable gain amplifier circuit of claim 11 wherein said first transistor includes:
a first well formed of a first conductivity type;
a first region formed of said first conductivity type adjacent to said first well and coupled for receiving said input signal through a base terminal;
a second region formed of a second conductivity type disposed in said first well and coupled to said collector of said first transistor;
a third region formed of said second conductivity type disposed in said first well that is separate from said second region and coupled to said emitter of said first transistor; and
a first gate formed adjacent to said first well between said second and third regions and coupled for receiving said first gate voltage through a gate terminal.
13. The variable gain amplifier circuit of claim 12 wherein said second transistor includes:
a second well formed of said first conductivity type;
a fourth region formed of said first conductivity type adjacent to said second well and coupled for receiving said input signal through a base terminal;
a fifth region formed of said second conductivity type disposed in said second well and coupled to said collector of said second transistor;
a sixth region formed of said second conductivity type disposed in said second well that is separate from said fifth region and coupled to said emitter of said second transistor; and
a second gate formed adjacent to said second well between said fifth and sixth regions and coupled for receiving said second gate voltage through a gate terminal.
14. The variable gain amplifier circuit of claim 13 further including:
a third resistor coupled between said first power supply conductor and said base of said first transistor; and
a fourth resistor coupled between said second power supply conductor and said base of said first transistor.
15. The variable gain amplifier circuit of claim 14 further including:
a fifth resistor coupled between said first power supply conductor and said base of said second transistor; and
a sixth resistor coupled between said second power supply conductor and said base of said second transistor.
16. The variable gain amplifier circuit of claim 15 wherein said gate of said second transistor is coupled to said first power supply conductor.
17. The variable gain amplifier circuit of claim 15 wherein said gate of said second transistor is coupled to said base of said second transistor.
18. The variable gain amplifier circuit of claim 11 further comprising:
a third transistor having a gate, a base, a collector and an emitter, said gate being coupled for receiving a third gate voltage, said base being coupled for receiving said input signal, said emitter being coupled to said first power supply conductor; and
a third resistor coupled between said second power supply conductor and said collector of said third transistor for developing a differential output signal having a gain determined as a function of said third gate voltage.
19. The variable gain amplifier circuit of claim 18 wherein said third transistor includes:
a first well formed of a first conductivity type;
a first region formed of said first conductivity type adjacent to said first well and coupled for receiving said input signal through a base terminal;
a second region formed of a second conductivity type disposed in said first well and coupled to said collector of said third transistor;
a third region formed of said second conductivity type disposed in said first well that is separate from said second region and coupled to said emitter of said third transistor; and
a first gate formed adjacent to said first well between said second and third regions and coupled for receiving said third gate voltage through a gate terminal.
20. A method of varying gain in an amplifier circuit, comprising the steps of:
applying an input signal to bases of first and second transistors that are differentially coupled;
applying a first gate voltage to a gate of said first transistor;
applying a second gate voltage to a gate of said second transistor;
varying said first gate voltage to alter forward current gain of said first transistor; and
developing a differential output signal at collectors of said first and second transistors having a gain with respect to said input signal determined as a function of said first and second gate voltages.
US08/320,427 1994-10-11 1994-10-11 Circuit and method of varying amplifier gain Expired - Fee Related US5467057A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/320,427 US5467057A (en) 1994-10-11 1994-10-11 Circuit and method of varying amplifier gain

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/320,427 US5467057A (en) 1994-10-11 1994-10-11 Circuit and method of varying amplifier gain

Publications (1)

Publication Number Publication Date
US5467057A true US5467057A (en) 1995-11-14

Family

ID=23246385

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/320,427 Expired - Fee Related US5467057A (en) 1994-10-11 1994-10-11 Circuit and method of varying amplifier gain

Country Status (1)

Country Link
US (1) US5467057A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5764106A (en) * 1993-12-09 1998-06-09 Northern Telecom Limited Gain-controlled amplifier and automatic gain control amplifier using GCLBT
US5990740A (en) * 1997-12-02 1999-11-23 Nokia Mobile Phones Differential amplifier with adjustable linearity
US6081139A (en) * 1997-09-25 2000-06-27 Intel Corporation Differential amplifier with lateral bipolar transistor
US6084471A (en) * 1997-12-19 2000-07-04 Nokia Mobile Phones Soft-limiting control circuit for variable gain amplifiers
US6392487B1 (en) 2000-08-02 2002-05-21 Rf Micro Devices, Inc Variable gain amplifier
US6445251B1 (en) 1998-09-30 2002-09-03 Conexant Systems, Inc. Variable gain amplifier with high linearity and low noise
US20060189284A1 (en) * 2005-02-23 2006-08-24 Renesas Technology Corp. Transmitter and mobile communication terminal using the same

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3322970A (en) * 1964-05-28 1967-05-30 United Res Inc Zero phase shift active element filter

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3322970A (en) * 1964-05-28 1967-05-30 United Res Inc Zero phase shift active element filter

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Ayers et al., "PNP-Junction Field-Effect Transistor," IBM Technical Disclosure Bulletin, vol. 19, No. 3, Aug. 1976 pp. 984-985.
Ayers et al., PNP Junction Field Effect Transistor, IBM Technical Disclosure Bulletin, vol. 19, No. 3, Aug. 1976 pp. 984 985. *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5764106A (en) * 1993-12-09 1998-06-09 Northern Telecom Limited Gain-controlled amplifier and automatic gain control amplifier using GCLBT
US6081139A (en) * 1997-09-25 2000-06-27 Intel Corporation Differential amplifier with lateral bipolar transistor
US5990740A (en) * 1997-12-02 1999-11-23 Nokia Mobile Phones Differential amplifier with adjustable linearity
US6084471A (en) * 1997-12-19 2000-07-04 Nokia Mobile Phones Soft-limiting control circuit for variable gain amplifiers
US6445251B1 (en) 1998-09-30 2002-09-03 Conexant Systems, Inc. Variable gain amplifier with high linearity and low noise
US6392487B1 (en) 2000-08-02 2002-05-21 Rf Micro Devices, Inc Variable gain amplifier
US20060189284A1 (en) * 2005-02-23 2006-08-24 Renesas Technology Corp. Transmitter and mobile communication terminal using the same
US7444123B2 (en) * 2005-02-23 2008-10-28 Renesas Technology Corp. Transmitter and mobile communication terminal using the same

Similar Documents

Publication Publication Date Title
US5734296A (en) Low voltage operational amplifier input stage and method
US5095284A (en) Subthreshold CMOS amplifier with wide input voltage range
US5699015A (en) Low voltage operational amplifier and method
KR830002116B1 (en) Gain control amplifier
US4095252A (en) Composite jfet-bipolar transistor structure
US4066917A (en) Circuit combining bipolar transistor and JFET's to produce a constant voltage characteristic
JP3319406B2 (en) Comparison amplification detection circuit
US5798673A (en) Low voltage operational amplifier bias circuit and method
US4893091A (en) Complementary current mirror for correcting input offset voltage of diamond follower, especially as input stage for wide-band amplifier
US5467057A (en) Circuit and method of varying amplifier gain
US4340867A (en) Inverter amplifier
KR910010060B1 (en) Semiconductor device and its using method
US3560866A (en) If amplifier with compensated transistor unit
US4041409A (en) Automatic gain control circuit
US4344044A (en) Gain-controlled amplifier utilizing variable emitter degeneration and collector load impedance
US4689653A (en) Complementary MOS integrated circuit including lock-up prevention parasitic transistors
US5999050A (en) Differential amplifier, an integrated circuit, and a telephone
US3502997A (en) Integrated semiconductor cascode amplifier
US3968450A (en) Transistor amplifier
JPH0544847B2 (en)
US3546484A (en) Two-state switchover amplifier system with plural current sources
US4689651A (en) Low voltage clamp
US4051443A (en) Differential amplifier
US4378528A (en) Gain-controlled amplifier system
US5682120A (en) Differential amplifier circuit using lateral-type bipolar transistors with back gates

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JOARDAR, KUNTAL;REEL/FRAME:007164/0426

Effective date: 19940930

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

SULP Surcharge for late payment
REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 20031114

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362