[go: up one dir, main page]

US4963767A - Two-level ECL multiplexer without emitter dotting - Google Patents

Two-level ECL multiplexer without emitter dotting Download PDF

Info

Publication number
US4963767A
US4963767A US07/236,567 US23656788A US4963767A US 4963767 A US4963767 A US 4963767A US 23656788 A US23656788 A US 23656788A US 4963767 A US4963767 A US 4963767A
Authority
US
United States
Prior art keywords
multiplexer
voltage level
line
select line
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/236,567
Inventor
Nguyen X. Sinh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fairchild Semiconductor Corp
Original Assignee
National Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by National Semiconductor Corp filed Critical National Semiconductor Corp
Priority to US07/236,567 priority Critical patent/US4963767A/en
Assigned to NATIONAL SEMICONDUCTOR CORPORATION, A DE CORP. reassignment NATIONAL SEMICONDUCTOR CORPORATION, A DE CORP. ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: SINH, NGUYEN X.
Priority to EP89115218A priority patent/EP0355724B1/en
Priority to DE68919021T priority patent/DE68919021T2/en
Priority to CA000609235A priority patent/CA1304791C/en
Priority to JP1217603A priority patent/JPH02105619A/en
Application granted granted Critical
Publication of US4963767A publication Critical patent/US4963767A/en
Assigned to BANKERS TRUST COMPANY reassignment BANKERS TRUST COMPANY SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FAIRCHILD SEMICONDUCTOR CORPORATION
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION reassignment FAIRCHILD SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NATIONAL SEMICONDUCTOR CORPORATION
Assigned to CREDIT SUISSE FIRST BOSTON reassignment CREDIT SUISSE FIRST BOSTON SECURITY AGREEMENT Assignors: FAIRCHILD SEMICONDUCTOR CORPORATION
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION reassignment FAIRCHILD SEMICONDUCTOR CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BANKERS TRUST COMPANY
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION reassignment FAIRCHILD SEMICONDUCTOR CORPORATION RELEASE Assignors: CREDIT SUISSE FIRST BOSTON
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/04Distributors combined with modulators or demodulators
    • H04J3/047Distributors with transistors or integrated circuits

Definitions

  • the present invention relates generally to emitter-coupled logic (ECL) circuitry for use with multiplexers and gate arrays.
  • ECL emitter-coupled logic
  • a multiplexer is a device which allows any one of a number of input signals to be selected and shifted to an output line. The selection of an input is made according to the electronic logic state of one or more Select lines.
  • Multiplexers are common circuit elements which are often used in integrated circuit technology as building blocks of larger circuits.
  • Some silicon-based integrated circuits, for example, gate arrays, may include as many as a thousand or more component multiplexer circuits.
  • ECL circuitry which currently provides the fastest form of siliconbased circuitry.
  • each of the four input signals is associated with its own dedicated Enable line for enabling the signal to be passed to the output.
  • the four input signals are selected by appropriate circuitry, e.g., a pair of Select lines coupled to the Enable lines by a 2:4 decoder circuit.
  • This approach is disadvantageous in that it calls for a relatively large number of transistors, which in turn occupy a relatively large amount of valuable area on the silicon chip, which otherwise could be used for other circuit elements.
  • the large number of transistors also results in high power consumption, which can require further measures to dissipate excess heat.
  • This approach also introduces a comparatively long delay between the Select operation and the arrival of the selected signal at the output, undesirably extending the propagation time through the circuit element.
  • a 4:1 ECL multiplexer is compounded from two 2:1 multiplexer circuits.
  • the outputs of the component 2:1 multiplexer circuits are logically "OR'd” together so that one or the other output will always be available as the output of the composite 4:1 multiplexer.
  • Each of the component 2:1 multiplexers typically terminates in its own emitterfollower follower circuit, and the logic "OR" arrangement is provided by tying the emitters of the individual emitterfollowers together--a practice commonly referred to as emitter dotting.
  • a dedicated Select line is provided for choosing between the output emitter-followers of the two component circuits.
  • This approach is advantageous over the first approach in that it requires fewer transistors to implement and calls for less power consumption.
  • it introduces a problem associated with the use of emitter dotting.
  • a first output emitter-follower is deactivated as the other is activated. This operation has been observed to produce an undesirable glitch at the output when the Select line changes state. In some circumstances the glitch can accidentally trigger the next logic gate.
  • the emitterdotting design can generally be operated at two voltage levels--the input lines at the top level and all the Select lines at the second level.
  • Three-level multiplexers require greater power. In a gate array with more than a thousand gates, this produces a considerable increase in power dissipation, which is undesirable and which requires additional techniques to dissipate the heat generated.
  • the present invention provides a 4:1 ECL multiplexer circuit which does not use emitter dotting, and consequently avoids the glitch observed in the past, yet which can be operated according to the more efficient two voltage-level scheme.
  • a 4:1 multiplexer includes a pair of 2:1 multiplexer circuits, each receiving a pair of input lines.
  • a differential Select line is provided for selecting an input line from each 2:1 multiplexer circuit.
  • the differential Select line has two sides, one of which carries a "true” logic signal while the other carries the complementary logic signal.
  • a first side of the differential Select line is connected in logic "OR” arrangement with a first input line of each of the 2:1 multiplexers and the second side is connected in logic "OR” arrangement with the second input line of each of the 2:1 multiplexers.
  • the differential Select line is operated at the same voltage level as the input lines.
  • the multiplexer circuit further includes a second Select line, which operates at a second voltage level, and which is operatively associated with the two 2:1 multiplexer circuits so as to select one or the other.
  • the two 2:1 multiplexer circuits share a common output stage and are connected in logic "OR" arrangement prior to their common output state.
  • a multiplexer circuit according to the present invention has a number of advantages, including the fact that it eliminates the need for emitter dotting the outputs of the two 2:1 multiplexer circuits together, and consequently eliminates the undesirable glitch normally associated with emitter dotting.
  • the circuit according to the invention operates at only two input voltage levels and may be implemented with a relatively low transistor count, thereby avoiding the higher power consumption characteristic of certain other methods used in the past to eliminate the emitter-dotting glitch.
  • a multiplexer circuit according to the present invention is better able to take advantage of the higher propagation speeds available in ECL circuitry.
  • FIG. 1 is a circuit schematic of a four-to-one multiplexer according to the invention.
  • a multiplexer circuit according to the invention includes first and second 2:1 multiplexer circuits 11 and 12, each receiving a pair of input data lines, I0, I1, and I2, I3, respectively.
  • the 2:1 multiplexer circuits 11 and 12 share a common output stage, indicated generally at 13, and are connected in logic "OR" arrangement at output line 14 prior to application to the common output stage 13.
  • the multiplexer circuit further includes a differential Select line, indicated generally at 16, which is coupled to both of the component 2:1 multiplexer circuits 11 and 12 so as to select one input line from each pair going to the component multiplexer circuits.
  • differential line refers to a two-sided line, the two sides of which carry complementary signals: that is, if a first side carries a logic "true” signal the other side carries a logic "false” signal.
  • one side of the differential Select line 16 is labeled SO, and the other SO.
  • the first side SO is connected in logic "OR” arrangement with input line I0 of 2:1 multiplexer 11 and with input line I2 of 2:1 multiplexer 12.
  • the other side SO is similarly connected in logic "OR” arrangement with input lines I1 and I3.
  • the 4:1 multiplexer of FIG. 1 further includes a second Select line S1, which is illustrated as a singlesided Select line in FIG. 1.
  • the Select line S1 is connected so as to enable a first of the 2:1 multiplexer circuits, while disabling the other 2:1 multiplexer circuit, thereby selecting one or the other as the active circuit.
  • Each of the 2:1 multiplexer circuits 11 and 12 includes a pair of emitter-coupled differential amplifiers 21. 22 and 23, 24, respectively. Each input line is coupled to its associated differential amplifier through input transistors 26, 26, or 26". To achieve the logic "OR" arrangement with the differential Select line 16, each differential amplifier includes a second transistor 27 or 27' connected in parallel with the associated input transistor, which is gated at the transistor base by the associated side SO or SO of the differential Select line 16.
  • the differential amplifiers 21-24 share a common load resistor R L .
  • the return current path for the differential amplifiers 21-24 is provided through the transistors 31 and 32.
  • the single-sided Select line Sl is connected through transistor 33 to control the transistors 31 and thereby to gate the current flow either through the transistors 31 or through the transistors 32.
  • the Select line Sl serves to enable one or the other of the 2:1 multiplexers 11 and 12.
  • the circuit may be operated with a supply voltage V EE of -4.5 ⁇ 0.3 volts.
  • the output stage 13 is provided by a single emitter-follower circuit having output node 34.
  • transistor 26" When input line I3 is high, transistor 26" will carry all the current and no current will pass through transistor 36" and resistor R L . With no potential drop across the resistor R L , the output line 14 will be high, so that the input signal at I3 is shifted to the output line 14. Correspondingly, when the data line I3 is low, transistor 26" will not be conducting. The current instead is drawn through transistor 36" and resistor R L . With the consequent potential drop across resistor R L , a low is shifted to the output line 14.
  • Table I A truth table is shown in Table I for differential amplifier 24.
  • the signals on Select line SO and input line I2 are taken as input values, and the value at node X (on output line 14) is taken as the output value.
  • Table I is identical to the truth table of an "OR" gate. Similar truth tables are associated with the other differential amplifiers.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Electronic Switches (AREA)
  • Logic Circuits (AREA)

Abstract

A two-level 4:1 ECL multiplexer circuit comprising two 2:1 multiplexer circuits "OR'd" together prior to a shared output stage. A differential Select line, operable at the same voltage level as the input data lines to the 2:1 multiplexer circuits selects one of the input lines to each 2:1 multiplexer circuit. A second Select line, operable at a different voltage level, selects one or the other of the 2:1 multiplexer circuits. This arrangement functions to eliminate an undesirable glitch observed when selecting data inputs in known two-level, 4:1 multiplexers which use emitter dotting.

Description

BACKGROUND OF THE INVENTION
The present invention relates generally to emitter-coupled logic (ECL) circuitry for use with multiplexers and gate arrays.
A multiplexer is a device which allows any one of a number of input signals to be selected and shifted to an output line. The selection of an input is made according to the electronic logic state of one or more Select lines.
Multiplexers are common circuit elements which are often used in integrated circuit technology as building blocks of larger circuits. Some silicon-based integrated circuits, for example, gate arrays, may include as many as a thousand or more component multiplexer circuits.
Where speed of operation is important, integrated circuits are often designed using ECL circuitry, which currently provides the fastest form of siliconbased circuitry.
Several approaches have been followed in the past in the design of four-to-one (4:1) multiplexers (i.e., multiplexers selecting one output from four inputs) using ECL circuitry. In one approach each of the four input signals is associated with its own dedicated Enable line for enabling the signal to be passed to the output. The four input signals are selected by appropriate circuitry, e.g., a pair of Select lines coupled to the Enable lines by a 2:4 decoder circuit. This approach is disadvantageous in that it calls for a relatively large number of transistors, which in turn occupy a relatively large amount of valuable area on the silicon chip, which otherwise could be used for other circuit elements. The large number of transistors also results in high power consumption, which can require further measures to dissipate excess heat. This approach also introduces a comparatively long delay between the Select operation and the arrival of the selected signal at the output, undesirably extending the propagation time through the circuit element.
In another approach, a 4:1 ECL multiplexer is compounded from two 2:1 multiplexer circuits. In this approach the outputs of the component 2:1 multiplexer circuits are logically "OR'd" together so that one or the other output will always be available as the output of the composite 4:1 multiplexer. Each of the component 2:1 multiplexers typically terminates in its own emitterfollower follower circuit, and the logic "OR" arrangement is provided by tying the emitters of the individual emitterfollowers together--a practice commonly referred to as emitter dotting. A dedicated Select line is provided for choosing between the output emitter-followers of the two component circuits.
This approach is advantageous over the first approach in that it requires fewer transistors to implement and calls for less power consumption. However, it introduces a problem associated with the use of emitter dotting.
In selecting one or the other component 2:1 multiplexer output, a first output emitter-follower is deactivated as the other is activated. This operation has been observed to produce an undesirable glitch at the output when the Select line changes state. In some circumstances the glitch can accidentally trigger the next logic gate.
To avoid the undesirable consequences of the glitch, it has been necessary in the past to slow down the operation of the gate to allow the glitch to pass undetected. This, of course, prevents the circuit designer from taking full advantage of the superior speed of ECL circuitry.
As a way of eliminating the emitter-dotting glitch, some circuit designers have avoided the use of emitter dotting altogether by resorting to a three-level scheme of voltages for the input and Select lines to the multiplexer. The input lines are operated at a first, or top, voltage level, and the Select lines are operated at two lower levels. By contrast, the emitterdotting design can generally be operated at two voltage levels--the input lines at the top level and all the Select lines at the second level. Three-level multiplexers, however, require greater power. In a gate array with more than a thousand gates, this produces a considerable increase in power dissipation, which is undesirable and which requires additional techniques to dissipate the heat generated.
SUMMARY OF THE INVENTION
The present invention provides a 4:1 ECL multiplexer circuit which does not use emitter dotting, and consequently avoids the glitch observed in the past, yet which can be operated according to the more efficient two voltage-level scheme.
Briefly, a 4:1 multiplexer according to the present invention includes a pair of 2:1 multiplexer circuits, each receiving a pair of input lines. A differential Select line is provided for selecting an input line from each 2:1 multiplexer circuit. The differential Select line has two sides, one of which carries a "true" logic signal while the other carries the complementary logic signal. A first side of the differential Select line is connected in logic "OR" arrangement with a first input line of each of the 2:1 multiplexers and the second side is connected in logic "OR" arrangement with the second input line of each of the 2:1 multiplexers. The differential Select line is operated at the same voltage level as the input lines. The multiplexer circuit further includes a second Select line, which operates at a second voltage level, and which is operatively associated with the two 2:1 multiplexer circuits so as to select one or the other. The two 2:1 multiplexer circuits share a common output stage and are connected in logic "OR" arrangement prior to their common output state.
With this arrangement, if one side of the differential Select line is "true" then by virtue of the "OR" arrangement the multiplexer circuit will not be affected by the logic value of the signal on the "OR'd" input line, and the input line is thereby effectively de-selected. At the same time the opposite side of the differential Select line will be "false" so that the multiplexer will respond to the logic value of the signal on the input line "OR'd" with the "false" Select line.
A multiplexer circuit according to the present invention has a number of advantages, including the fact that it eliminates the need for emitter dotting the outputs of the two 2:1 multiplexer circuits together, and consequently eliminates the undesirable glitch normally associated with emitter dotting. The circuit according to the invention operates at only two input voltage levels and may be implemented with a relatively low transistor count, thereby avoiding the higher power consumption characteristic of certain other methods used in the past to eliminate the emitter-dotting glitch.
Since the glitch is eliminated, it is of course not necessary to slow down the system operation to wait for the glitch to pass. Thus a multiplexer circuit according to the present invention is better able to take advantage of the higher propagation speeds available in ECL circuitry.
Other aspects advantages and novel features of the invention are described hereinbelow or will be readily apparent to those skilled in the art from the following specifications and drawings of an illustrative embodiment.
BRIEF DESCRIPTION OF THE DRAWING
FIG. 1 is a circuit schematic of a four-to-one multiplexer according to the invention.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
A specific embodiment of a circuit according to the invention is illustrated in FIG. 1. A multiplexer circuit according to the invention includes first and second 2:1 multiplexer circuits 11 and 12, each receiving a pair of input data lines, I0, I1, and I2, I3, respectively. The 2:1 multiplexer circuits 11 and 12 share a common output stage, indicated generally at 13, and are connected in logic "OR" arrangement at output line 14 prior to application to the common output stage 13.
The multiplexer circuit further includes a differential Select line, indicated generally at 16, which is coupled to both of the component 2:1 multiplexer circuits 11 and 12 so as to select one input line from each pair going to the component multiplexer circuits. As used herein, "differential line" refers to a two-sided line, the two sides of which carry complementary signals: that is, if a first side carries a logic "true" signal the other side carries a logic "false" signal. In FIG. 1, one side of the differential Select line 16 is labeled SO, and the other SO. The first side SO is connected in logic "OR" arrangement with input line I0 of 2:1 multiplexer 11 and with input line I2 of 2:1 multiplexer 12. The other side SO is similarly connected in logic "OR" arrangement with input lines I1 and I3.
The 4:1 multiplexer of FIG. 1 further includes a second Select line S1, which is illustrated as a singlesided Select line in FIG. 1. The Select line S1 is connected so as to enable a first of the 2:1 multiplexer circuits, while disabling the other 2:1 multiplexer circuit, thereby selecting one or the other as the active circuit.
Each of the 2:1 multiplexer circuits 11 and 12 includes a pair of emitter-coupled differential amplifiers 21. 22 and 23, 24, respectively. Each input line is coupled to its associated differential amplifier through input transistors 26, 26, or 26". To achieve the logic "OR" arrangement with the differential Select line 16, each differential amplifier includes a second transistor 27 or 27' connected in parallel with the associated input transistor, which is gated at the transistor base by the associated side SO or SO of the differential Select line 16.
In the embodiment of FIG. 1, the differential amplifiers 21-24 share a common load resistor RL.
The return current path for the differential amplifiers 21-24 is provided through the transistors 31 and 32. The single-sided Select line Sl is connected through transistor 33 to control the transistors 31 and thereby to gate the current flow either through the transistors 31 or through the transistors 32. In this manner, the Select line Sl serves to enable one or the other of the 2:1 multiplexers 11 and 12. Through this arrangement, the Select line S1 operates at a second input voltage level, thereby avoiding the need for further operating input voltage levels. With this arrangement, the circuit may be operated with a supply voltage VEE of -4.5 ±0.3 volts.
In the embodiment of FIG. 1, the output stage 13 is provided by a single emitter-follower circuit having output node 34.
The operation of the circuit of FIG. 1 proceeds as follows. Assume that Select line Sl has selected 2:1 multiplexer 12. With reference to multiplexer circuit 12, when SO is high, the current passing through differential amplifier 24 is drawn through transistor 27' (and transistor 26'. if I2 is also high) and is effectively shunted away from the transistor 36 and load resistor RL. With the current shunted away in this manner, the amplifier 24 will not produce a potential drop across RL , and hence will leave the output line 14 in a high state regardless of the state of I2, thereby effectively disabling I2.
When SO is high, then SO is necessarily low. When SO is low, then the current will be carried either by transistor 36" or 26" of differential amplifiers 23. depending on the state of input line I3.
When input line I3 is high, transistor 26" will carry all the current and no current will pass through transistor 36" and resistor RL. With no potential drop across the resistor RL, the output line 14 will be high, so that the input signal at I3 is shifted to the output line 14. Correspondingly, when the data line I3 is low, transistor 26" will not be conducting. The current instead is drawn through transistor 36" and resistor RL. With the consequent potential drop across resistor RL, a low is shifted to the output line 14.
A truth table is shown in Table I for differential amplifier 24. The signals on Select line SO and input line I2 are taken as input values, and the value at node X (on output line 14) is taken as the output value. Table I is identical to the truth table of an "OR" gate. Similar truth tables are associated with the other differential amplifiers.
              TABLE I                                                     
______________________________________                                    
SO               I2    X                                                  
______________________________________                                    
H                H     H                                                  
H                L     H                                                  
L                H     H                                                  
L                L     L                                                  
______________________________________                                    
While the above provides a full and complete disclosure of an illustrative and preferred embodiment of the present invention, various modifications. alternate constructions, and equivalents may be employed without departing from the spirit and scope of the invention. For example, although described herein as an isolated four-to-one multiplexer embodiment, a circuit according to the invention may be used to advantage as a building block of larger multiplexer or other circuits. Therefore, the invention is not to be limited to the specific embodiment disclosed above, but is defined by the appended claims.

Claims (6)

What is claimed is:
1. A 4:1 multiplexer circuit comprising:
first and second 2:1 ECL multiplexer circuits receiving first and second pairs of input lines, respectively, at a first voltage level, wherein said 2:1 multiplexer circuits share a common output stage and have respective outputs connected together prior to said output stage;
a differential Select line operable at said first voltage level and having first and second complementary sides, wherein said first side is connected in logic "OR" arrangement with a first input line of each said pair and said second side is connected in logic "OR" arrangement with the second input line of each said pair, whereby said differential Select line operates to select one of said input lines for each of said 2:1 multiplexer circuits; and
a second Select line operable at a second voltage level and operatively associated with said first and second 2:1 multiplexer circuits to select one of said circuits, whereby a signal on one of said selected input lines is provided to said common output stage.
2. The circuit of claim 1 wherein said second Select line is connected to gate current flow through said first and second 2:1 multiplexer circuits.
3. The circuit of claim 1 wherein said common output stage comprises a common emitter-follower.
4. A 4:1 ECL multiplexer circuit comprising:
first and second pairs of emitter-coupled differential amplifiers, each said amplifier receiving an input line at a first voltage level;
a differential Select line having first and second sides operable at said first voltage level, said sides being coupled to respectively enable and disable the amplifiers of each said pair, whereby an amplifier and associated input line are selected from each said pair;
a second Select line operable at a second voltage level and coupled to respectively enable and disable said first and second amplifier pairs, whereby one of said pairs is selected; and
an output stage coupled to said amplifiers, wherein said amplifiers have respective outputs connected together prior to said output stage.
5. The multiplexer of claim 4, wherein each said amplifier includes a first transistor gated by the associated input line at said first voltage level and a second transistor connected in parallel with said first transistor and gated at said first voltage level by a respective side of said differential Select line.
6. The multiplexer of claim 5, wherein said output stage comprises an emitter-follower.
US07/236,567 1988-08-25 1988-08-25 Two-level ECL multiplexer without emitter dotting Expired - Lifetime US4963767A (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US07/236,567 US4963767A (en) 1988-08-25 1988-08-25 Two-level ECL multiplexer without emitter dotting
EP89115218A EP0355724B1 (en) 1988-08-25 1989-08-18 Two-level ECL multiplexer without emitter dotting
DE68919021T DE68919021T2 (en) 1988-08-25 1989-08-18 Two-level ECL multiplexer without a common emitter pill.
CA000609235A CA1304791C (en) 1988-08-25 1989-08-24 Two-level ecl multiplexer without emitter dotting
JP1217603A JPH02105619A (en) 1988-08-25 1989-08-25 Two level ecl multi plexer without emitter dotting

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/236,567 US4963767A (en) 1988-08-25 1988-08-25 Two-level ECL multiplexer without emitter dotting

Publications (1)

Publication Number Publication Date
US4963767A true US4963767A (en) 1990-10-16

Family

ID=22890034

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/236,567 Expired - Lifetime US4963767A (en) 1988-08-25 1988-08-25 Two-level ECL multiplexer without emitter dotting

Country Status (5)

Country Link
US (1) US4963767A (en)
EP (1) EP0355724B1 (en)
JP (1) JPH02105619A (en)
CA (1) CA1304791C (en)
DE (1) DE68919021T2 (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5075574A (en) * 1989-07-26 1991-12-24 International Business Machines Corporation Differential cascode current switch (dccs) logic circuit family with input diodes
US5124588A (en) * 1991-05-01 1992-06-23 North American Philips Corporation Programmable combinational logic circuit
US5130578A (en) * 1989-11-30 1992-07-14 Hughes Aircraft Company Efficient high speed N-word comparator
US5177380A (en) * 1990-02-09 1993-01-05 Cray Research, Inc. ECL latch with single-ended and differential inputs
US5210450A (en) * 1990-04-16 1993-05-11 Tektronix, Inc. Active selectable digital delay circuit
US5287016A (en) * 1992-04-01 1994-02-15 International Business Machines Corporation High-speed bipolar-field effect transistor (BI-FET) circuit
US5304853A (en) * 1991-05-31 1994-04-19 Samsung Electronics Co., Ltd. Multiplexer
US5311086A (en) * 1991-03-01 1994-05-10 Kabushiki Kaisha Toshiba Multiplying circuit with improved linearity and reduced leakage
US5315176A (en) * 1992-02-20 1994-05-24 Northern Telecom Limited Differential ECL circuit
US5331216A (en) * 1992-11-10 1994-07-19 International Business Machines Corporation High speed multiplexer
US5355035A (en) * 1993-01-08 1994-10-11 Vora Madhukar B High speed BICMOS switches and multiplexers
US5822554A (en) * 1995-09-18 1998-10-13 National Instruments Corporation System and method for improved multiplexing to a data bus
US6002268A (en) * 1993-01-08 1999-12-14 Dynachip Corporation FPGA with conductors segmented by active repeaters
US6054889A (en) * 1997-11-11 2000-04-25 Trw Inc. Mixer with improved linear range
US6137340A (en) * 1998-08-11 2000-10-24 Fairchild Semiconductor Corp Low voltage, high speed multiplexer
US6211722B1 (en) * 1999-03-19 2001-04-03 Lucent Technologies Inc. Low voltage high speed multiplexer and latch
US6531910B1 (en) 2000-09-12 2003-03-11 Rensselaer Polytechnic Institute Symmetric multiplexer
US6831524B1 (en) 2000-09-12 2004-12-14 Rensselaer Polytechnic Institute Feed forward voltage controlled ring oscillator
US20150091635A1 (en) * 2013-09-30 2015-04-02 Chengming He High speed, low power, isolated multiplexer

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6310509B1 (en) * 1998-12-08 2001-10-30 Triquint Semiconductor, Inc. Differential multiplexer with high bandwidth and reduced crosstalk
JP4932651B2 (en) * 2007-09-13 2012-05-16 曙ブレーキ工業株式会社 Opposite piston type disc brake

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3550040A (en) * 1968-05-31 1970-12-22 Monsanto Co Double-balanced modulator circuit readily adaptable to integrated circuit fabrication
US3681614A (en) * 1970-02-06 1972-08-01 Siemens Ag Ecl gate switching network
US3783307A (en) * 1972-01-03 1974-01-01 Trw Inc Analog transmission gate
US4196358A (en) * 1977-08-16 1980-04-01 Fairchild Camera & Instrument Corporation Analog multiplexer
US4256980A (en) * 1977-11-30 1981-03-17 Hitachi, Ltd. Electronic switchover circuit
US4349750A (en) * 1979-02-16 1982-09-14 U.S. Philips Corporation Switching circuit comprising a plurality of input channels and an output channel
US4354266A (en) * 1979-10-31 1982-10-12 Gte Laboratories Incorporated Multiplexor with decoding
US4695749A (en) * 1986-02-25 1987-09-22 Fairchild Semiconductor Corporation Emitter-coupled logic multiplexer

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4686674A (en) * 1985-12-12 1987-08-11 Fairchild Semiconductor Multiplexer with inhibit for ECL gate array

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3550040A (en) * 1968-05-31 1970-12-22 Monsanto Co Double-balanced modulator circuit readily adaptable to integrated circuit fabrication
US3681614A (en) * 1970-02-06 1972-08-01 Siemens Ag Ecl gate switching network
US3783307A (en) * 1972-01-03 1974-01-01 Trw Inc Analog transmission gate
US4196358A (en) * 1977-08-16 1980-04-01 Fairchild Camera & Instrument Corporation Analog multiplexer
US4256980A (en) * 1977-11-30 1981-03-17 Hitachi, Ltd. Electronic switchover circuit
US4349750A (en) * 1979-02-16 1982-09-14 U.S. Philips Corporation Switching circuit comprising a plurality of input channels and an output channel
US4354266A (en) * 1979-10-31 1982-10-12 Gte Laboratories Incorporated Multiplexor with decoding
US4695749A (en) * 1986-02-25 1987-09-22 Fairchild Semiconductor Corporation Emitter-coupled logic multiplexer

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5075574A (en) * 1989-07-26 1991-12-24 International Business Machines Corporation Differential cascode current switch (dccs) logic circuit family with input diodes
US5130578A (en) * 1989-11-30 1992-07-14 Hughes Aircraft Company Efficient high speed N-word comparator
US5177380A (en) * 1990-02-09 1993-01-05 Cray Research, Inc. ECL latch with single-ended and differential inputs
US5210450A (en) * 1990-04-16 1993-05-11 Tektronix, Inc. Active selectable digital delay circuit
US5311086A (en) * 1991-03-01 1994-05-10 Kabushiki Kaisha Toshiba Multiplying circuit with improved linearity and reduced leakage
US5124588A (en) * 1991-05-01 1992-06-23 North American Philips Corporation Programmable combinational logic circuit
US5304853A (en) * 1991-05-31 1994-04-19 Samsung Electronics Co., Ltd. Multiplexer
US5315176A (en) * 1992-02-20 1994-05-24 Northern Telecom Limited Differential ECL circuit
US5287016A (en) * 1992-04-01 1994-02-15 International Business Machines Corporation High-speed bipolar-field effect transistor (BI-FET) circuit
US5331216A (en) * 1992-11-10 1994-07-19 International Business Machines Corporation High speed multiplexer
US5355035A (en) * 1993-01-08 1994-10-11 Vora Madhukar B High speed BICMOS switches and multiplexers
US5668495A (en) * 1993-01-08 1997-09-16 Dynachip Corporation BiCMOS reprogrammable logic
US6002268A (en) * 1993-01-08 1999-12-14 Dynachip Corporation FPGA with conductors segmented by active repeaters
US5822554A (en) * 1995-09-18 1998-10-13 National Instruments Corporation System and method for improved multiplexing to a data bus
US6054889A (en) * 1997-11-11 2000-04-25 Trw Inc. Mixer with improved linear range
US6137340A (en) * 1998-08-11 2000-10-24 Fairchild Semiconductor Corp Low voltage, high speed multiplexer
US6211722B1 (en) * 1999-03-19 2001-04-03 Lucent Technologies Inc. Low voltage high speed multiplexer and latch
US6531910B1 (en) 2000-09-12 2003-03-11 Rensselaer Polytechnic Institute Symmetric multiplexer
US6831524B1 (en) 2000-09-12 2004-12-14 Rensselaer Polytechnic Institute Feed forward voltage controlled ring oscillator
US20150091635A1 (en) * 2013-09-30 2015-04-02 Chengming He High speed, low power, isolated multiplexer
US9525408B2 (en) * 2013-09-30 2016-12-20 Integrated Device Technology Inc. High speed, low power, isolated multiplexer

Also Published As

Publication number Publication date
EP0355724B1 (en) 1994-10-26
CA1304791C (en) 1992-07-07
JPH02105619A (en) 1990-04-18
DE68919021D1 (en) 1994-12-01
EP0355724A2 (en) 1990-02-28
EP0355724A3 (en) 1991-07-03
DE68919021T2 (en) 1995-05-18

Similar Documents

Publication Publication Date Title
US4963767A (en) Two-level ECL multiplexer without emitter dotting
US5570059A (en) BiCMOS multiplexers and crossbar switches
US5045714A (en) Multiplexer with improved channel select circuitry
US4933576A (en) Gate array device having macro cells for forming master and slave cells of master-slave flip-flop circuit
US6239646B1 (en) High-speed, multiple-input multiplexer scheme
US3906212A (en) Series-coupled emitter coupled logic (ECL) circuit having a plurality of independently controllable current paths in a lower plane
US4932027A (en) Single-level multiplexer
US4486880A (en) Output multiplexer having one gate delay
CA1254272A (en) Ttl circuits for generating complementary signals
KR940002857B1 (en) Semiconductor memory device
EP0055341A2 (en) Current controlled gate
US3430071A (en) Logic circuit
US4626711A (en) Exclusive or gate circuit
US6489811B2 (en) Logic gate with symmetrical propagation delay from any input to any output and a controlled output pulse width
JPS6010815A (en) Logic circuit
JP2760017B2 (en) Logic circuit
US4749885A (en) Nonsaturating bipolar logic gate having a low number of components and low power dissipation
JPH01318319A (en) Logic gate
JPH0738581B2 (en) ECL circuit
JPH06125263A (en) High-speed amplitude-limited push-pull driver
JPS6273815A (en) Circuitry for processing large bit width data
JPH06326597A (en) Sense amplifier and programmable array logic device containing it
JPS5980022A (en) Active output disable circuit
JP3071605B2 (en) Semiconductor storage device
JP2803682B2 (en) Semiconductor integrated circuit device

Legal Events

Date Code Title Description
AS Assignment

Owner name: NATIONAL SEMICONDUCTOR CORPORATION, 2900 SEMICONDU

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:SINH, NGUYEN X.;REEL/FRAME:004938/0643

Effective date: 19880823

Owner name: NATIONAL SEMICONDUCTOR CORPORATION, A DE CORP.,CAL

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SINH, NGUYEN X.;REEL/FRAME:004938/0643

Effective date: 19880823

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, MAINE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NATIONAL SEMICONDUCTOR CORPORATION;REEL/FRAME:008535/0103

Effective date: 19970311

Owner name: BANKERS TRUST COMPANY, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:008454/0101

Effective date: 19970311

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: CREDIT SUISSE FIRST BOSTON, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:009883/0800

Effective date: 19990414

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, MAINE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANKERS TRUST COMPANY;REEL/FRAME:009901/0528

Effective date: 19990414

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, MAINE

Free format text: RELEASE;ASSIGNOR:CREDIT SUISSE FIRST BOSTON;REEL/FRAME:010996/0537

Effective date: 20000602

FPAY Fee payment

Year of fee payment: 12

REMI Maintenance fee reminder mailed