US20230386865A1 - Embedded Packaging Concepts for Integration of ASICs and Optical Components - Google Patents
Embedded Packaging Concepts for Integration of ASICs and Optical Components Download PDFInfo
- Publication number
- US20230386865A1 US20230386865A1 US18/316,962 US202318316962A US2023386865A1 US 20230386865 A1 US20230386865 A1 US 20230386865A1 US 202318316962 A US202318316962 A US 202318316962A US 2023386865 A1 US2023386865 A1 US 2023386865A1
- Authority
- US
- United States
- Prior art keywords
- routing layer
- molding compound
- optical package
- side routing
- front side
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H10W74/016—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0655—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00 the devices being arranged next to each other
-
- H10W42/121—
-
- H10W42/20—
-
- H10W70/09—
-
- H10W70/093—
-
- H10W70/60—
-
- H10W70/611—
-
- H10W70/614—
-
- H10W70/635—
-
- H10W70/685—
-
- H10W72/0198—
-
- H10W72/20—
-
- H10W74/014—
-
- H10W74/019—
-
- H10W74/114—
-
- H10W74/117—
-
- H10W74/473—
-
- H10W90/00—
-
- H10W90/701—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02372—Disposition of the redistribution layers connecting to a via connection in the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02373—Layout of the redistribution layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
-
- H10W70/65—
-
- H10W72/241—
-
- H10W72/251—
-
- H10W72/879—
-
- H10W72/9413—
-
- H10W72/944—
-
- H10W74/10—
-
- H10W74/142—
-
- H10W90/10—
-
- H10W90/724—
-
- H10W90/732—
-
- H10W90/751—
-
- H10W90/754—
Definitions
- Embodiments described herein relate to microelectronic packaging, and more specifically to optical packages.
- sensors are increasingly being incorporated in order to detect the environment or context associated with use of the devices.
- sensors include light sensors or proximity sensors, which can detect ambient light or proximity to a target object such as a user's ear or face.
- a proximity sensor can include a light source and photodetector (PD).
- the PD may detect proximity to a target object by measuring the amount of light from the light source.
- Optical packages and methods of fabrication are described in which a controller chip is embedded along with optical components, including one or more photodetectors (PDs) and one or more emitters in a single package.
- the controller chip and optical components are arranged side-by-side in a single package level.
- the controller chip is embedded in a first package level, and the optical components are stacked on top of the controller chip in a second package level.
- the optical components may be routed using various solutions including redistribution layers (RDLs), printed circuit boards (PCBs), vertical vias and wire bonding.
- RDLs redistribution layers
- PCBs printed circuit boards
- wire bonding In some implementations laser direct structuring (LDS) techniques are utilized for electrical wiring connections.
- LDS laser direct structuring
- FIG. 1 is a schematic cross-sectional side view illustration of an optical package including side-by-side controller chip and optical components in accordance with an embodiment.
- FIG. 2 is a process flow of a method of fabricating the optical package of FIG. 1 in accordance with an embodiment.
- FIGS. 3 A- 3 F are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 1 in accordance with an embodiment.
- FIGS. 4 A- 4 B are schematic cross-section side view illustrations of optical packages with optical components stacked on top of a controller chip in accordance with embodiments.
- FIG. 5 A is a process flow of methods of fabricating the optical packages of FIGS. 4 A- 4 B in accordance with embodiments.
- FIG. 5 B is a process flow of a method of fabricating the optical package of FIG. 4 A in accordance with an embodiment.
- FIG. 5 C is a process flow of a method of fabricating the optical package of FIG. 4 B in accordance with an embodiment.
- FIG. 6 A is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and second package level laser direct structuring in accordance with an embodiment.
- FIG. 6 B is a schematic cross-sectional side view illustration of a laser direct structuring via in accordance with an embodiment.
- FIG. 7 is a process flow of a method of fabricating the optical package of FIG. 6 A in accordance with an embodiment.
- FIG. 8 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment.
- FIG. 9 is a process flow of a method of fabricating the optical package of FIG. 8 in accordance with an embodiment.
- FIGS. 10 A- 10 F are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 8 in accordance with an embodiment.
- FIG. 11 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment.
- FIG. 12 is a process flow of a method of fabricating the optical package of FIG. 11 in accordance with an embodiment.
- FIGS. 13 A- 13 H are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 11 in accordance with an embodiment.
- FIG. 14 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment.
- FIG. 15 is a process flow of a method of fabricating the optical package of FIG. 14 in accordance with an embodiment.
- FIGS. 16 A- 16 H are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 14 in accordance with an embodiment.
- FIG. 17 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment.
- FIG. 18 is a process flow of a method of fabricating the optical package of FIG. 17 in accordance with an embodiment.
- FIG. 19 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment.
- FIG. 20 is a process flow of a method of fabricating the optical package of FIG. 19 in accordance with an embodiment.
- FIGS. 21 A- 21 B are schematic side view illustrations of an earbud in accordance with an embodiment.
- FIG. 22 is a schematic side view illustration of an earpiece in accordance with an embodiment.
- FIG. 23 is a schematic side view illustration of a mobile phone in accordance with an embodiment.
- Embodiments describe optical packages and methods of fabrication.
- the optical packages may be incorporated as light sensors or proximity sensors in portable electronic devices.
- the optical packages in accordance with embodiments embed a controller chip along with one or more photodetectors (PDs) and one or more emitters in a single package.
- the controller chip may function to control operation of the one or more PDs and emitters.
- the controller chip can be an application specific integrated circuit (ASIC) or field-programmable gate array (FPBA). It has been observed that traditional optical packages for proximity sensors mount the PD and light source onto a flex circuit. This end of the flex circuit can be mounted to a housing, while the opposite end of the flex circuit is routed to a controller on a circuit board located elsewhere in the housing.
- ASIC application specific integrated circuit
- FPBA field-programmable gate array
- the optical packages and methods of fabrication in accordance with embodiments provide an alternative layout and form factor compared to traditional optical packages.
- the optical packages can provide EMI suppression, and mitigate mechanical shock.
- EMI suppression can be accomplished by adding an EMI shield to the finished package, or a metal lid.
- Mechanical shock can be mitigated by embedding the multiple components into a single package, rather than having multiple components connected on opposite ends of a flex circuit.
- the optical packages in accordance with embodiments may be considered a system-in-package which allows for standalone testing and calibration. Some embodiments may additionally be compatible with flexible substrates, and silicone molding compounds.
- over may refer to a relative position of one layer with respect to other layers.
- One layer “over” or “on” another layer or bonded “to” or in “contact” with another layer may be directly in contact with the other layer or may have one or more intervening layers.
- One layer “between” layers may be directly in contact with the layers or may have one or more intervening layers.
- routing layer may refer to a variety of routings including single and multiple layer structures, including a redistribution layer (RDL), printed circuit board (PCB), and metal trace layer such as that formed with laser direct structuring.
- RDL redistribution layer
- PCB printed circuit board
- metal trace layer such as that formed with laser direct structuring.
- emitter as used herein is inclusive of a light emitting diode (LED), including a vertical cavity surface emitting laser (VCSEL).
- LED light emitting diode
- VCSEL vertical cavity surface emitting laser
- an optical package 100 including side-by-side controller chip 120 and optical components, including one or more emitters 140 and PD 130 , in accordance with an embodiment.
- the multiple different emitters 140 may be designed to emit at different wavelengths, or intensities.
- an optical package 100 includes a back side routing layer 102 including a top side 103 and bottom side 104 , and a printed circuit board (PCB) core 110 on the top side 103 of the back side routing layer 102 .
- the PCB core 110 may include a plurality of vertical vias 112 and a plurality of cavities 115 .
- a controller chip 120 is located face-up within a first cavity of the plurality of cavities 115
- a photodetector (PD) 130 is located within a second cavity of the plurality of cavities 115 .
- a molding compound 150 encapsulates the controller chip 120 within the first cavity 115 and the PD 130 within the second cavity 115 .
- the molding compound 150 may be formed of a suitable molding material, including epoxy, and more flexible materials such as silicone.
- a front side routing layer 160 is located on top of the controller chip 120 , the molding compound 150 , the PCB core 110 .
- An aperture 162 is formed within the front side routing layer 160 over the PD 130 .
- the optical package 100 may additionally include a plurality of solder bumps 170 on the bottom side 104 of the back side routing layer 102 , for example, for mounting on a mother board or other system component of an electronic device.
- the optical packages 100 in accordance with embodiments may include on or more emitters 140 and one or more PDs 130 .
- the one or more emitters 140 are located within respective cavities 115
- respective apertures 162 are formed within the front side routing layer 160 over the respective emitters 140 , similarly as with the PD 130 .
- the apertures 162 may have maximum widths that are less than the maximum widths of the top surfaces of the corresponding optical components (e.g. emitter, PD).
- the PCB core 110 may be a laminate body.
- the PCB core 110 can be a composite of woven fiberglass cloth and polymer (e.g. resin).
- the PCB core 110 may be formed of a variety of suitable PCB materials including FR4, prepreg, polyimide, etc.
- the PCB core 110 may be rigid or flexible.
- Vertical vias 112 may be copper pillars, for example, formed using a plating technique after drilling via holes through the PCB core 110 .
- the PCB core 110 may include top side landing pads 116 , and bottom side landing pads 118 .
- the optical components in accordance with embodiments may be vertical components, including top electrodes and bottom electrodes.
- the PD 130 may have a top electrode 132 and bottom electrode 134
- the emitter(s) may have a top electrode 142 and bottom electrode 144 .
- the front side routing layer 160 may include contact pads 165 that are formed on, and may be directly on, the top electrode 132 of the PD 130 , and top electrode 142 of the emitters 140 .
- Contact pads 165 may also be formed on, and may be directly on, the contact pads 122 of a face-up controller chip 120 , and vertical vias 112 or top side landing pads 116 .
- the front side routing layer 160 can be a front redistribution layer (RDL), which may be formed directly on the underlying structure in a layer-by-layer process using thin film processing techniques.
- a front RDL may include one or more metal traces 166 , one or more dielectric layers 164 , vias 168 , and contact pads 165 .
- the RDL may be formed of suitable materials.
- the dielectric layer(s) 164 may be formed of a photoimageable dielectric material including polymers (e.g. polyimide, epoxy, epoxy blends, etc.) or inorganic materials (e.g. oxide, nitride), while the metal traces 166 and vias 168 may be formed of a suitable metal, including copper.
- contact pads 165 may be formed of on or more metals, including copper.
- the back side routing layer 102 is an RDL.
- the back side routing layer 102 may be formed similarly as the front side routing layer 160 previously described.
- the back side routing layer 102 can include one or more dielectric layers 107 , vias 108 , contact pads 109 , and optionally metal traces 106 .
- one or more of the dielectric layer(s) 107 is formed of the same material as the molding compound 150 , and may be formed simultaneously with the molding compound 150 .
- the PD 130 has a bottom electrode 134 that is electrically connected to the back side routing layer 102 .
- each emitter 140 has a bottom electrode 144 that is electrically connected to the back side routing layer 102 .
- Vias 108 of the back side routing layer 102 may be formed through the dielectric layer 107 to make contact with the PD 130 and emitters 140 .
- Dielectric layer 107 may be separate from, or a portion of the molding compound 150 .
- the vias 108 extend through the molding compound 150 to contact the bottom electrodes 134 , 144 of the PD 130 and emitters 140 , respectively, and may optionally extend through one or more additional dielectric layers 107 .
- Vias 108 may additional contact a metal trace 106 , or bottom side landing pad 118 of the PCB core 110 .
- FIG. 2 is a process flow of a method of fabricating the optical package of FIG. 1 in accordance with an embodiment.
- FIGS. 3 A- 3 F are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 1 in accordance with an embodiment. In interest of clarity and conciseness, the structures and process flow of FIGS. 2 and 3 A- 3 F are described together in the following description.
- a PCB core 110 is placed on a carrier substrate 200 .
- the carrier substrate 200 may include a support substrate 202 and adhesive layer 204 .
- the controller chip 120 and optical components e.g. PD 130 , emitters 140 ) are then placed into the cavities 115 in the PCB core 110 at operation 2020 , as illustrated in FIG. 3 B .
- the cavities 115 are deeper than the controller chip 120 and optical components are tall such that there is a clearance height.
- the controller chip 120 and optical components are encapsulated in the PCB core 110 , for example using a molding compound 150 .
- the molding compound 150 fills remaining volume within the cavities 115 not already occupied by the controller chip 120 and optical components, and may additionally cover the top surface (at this processing stage) of the PCB core 110 including what will be the bottom side landing pads 118 .
- the carrier substrate 200 may then be removed at operation 2040 to expose top side landing pads 116 , controller chip 120 contact pads 122 , at top electrodes 142 , 132 of the emitters 140 and PD 130 .
- the front side routing layer 160 is then formed at operation 2050 .
- the front side routing layer 160 is an RDL including one or more metal traces 166 , one or more dielectric layers 164 , vias 168 , and contact pads 165 .
- Apertures 162 are additionally formed in the front side routing layer 160 to expose top surfaces of the optical components.
- the back side routing layer 102 is then formed at operation 2060 .
- the back side routing layer 102 is an RDL including one or more dielectric layers 107 , vias 108 , and contact pads 109 , and optionally one or more metal traces 106 .
- the back side routing layer 102 may include a portion of the molding compound 150 .
- formation of the back side routing layer 102 may include forming vias 108 through the existing portion of the molding compound 150 covering the PCB core 110 from operation 2030 .
- Additional dielectric layers 107 may also be formed.
- Dielectric layers 107 may be formed of suitable materials, including the molding compound 150 material, polymers, oxide, nitride, etc. Solder bumps 170 are then placed onto the contact pads 109 .
- FIGS. 4 A- 4 B are schematic cross-section side view illustrations of optical packages 100 with optical components stacked on top of a controller chip 120 in accordance with embodiments.
- the optical package 100 includes a first (lower) package level 180 and a second (upper) package level 480 on top of the first package level 180 .
- the first package levels 180 in each of the embodiments illustrated in FIGS. 4 A- 4 B may be similar to the optical package 100 of FIG. 1 , with the second package levels 480 of FIGS. 4 A- 4 B being formed using alternative materials and processes.
- an optical package 100 includes a first package level 180 that includes a back side routing layer 102 including a top side 103 and a bottom side 104 , and a controller chip 120 on the top side 103 of the back side routing layer 102 .
- the first package level 180 additionally a front side routing layer 160 on top of the controller chip 120 , and a first plurality of vertical vias 112 extending between the front side routing layer 160 and the back side routing layer 102 .
- the first package level 180 may be substantially similar to the optical package 100 of FIG. 1 , less the optical components.
- the second package level 480 can include one or more PDs 130 mounted on an in electrical contact with the front side routing layer 160 , and one or more emitters 140 mounted on and in electrical contact with the front side routing layer 160 .
- a top side routing layer 460 is further located on an in electrical contact with the one or more PDs 130 and emitters 140 , and a second plurality of vertical vias 412 extend between the top side routing layer 460 and the front side routing layer 160 .
- Apertures 162 are formed within the top side routing layer 460 over the respective emitters 140 , and PD 130 similarly as apertures 162 previously described.
- the controller chip 120 is face-up on the back side routing layer 102 .
- the first package level 180 may include a PCB core 110 on the top side 103 of the back side routing layer 102 , with the PCB core 110 including the first plurality of vertical vias 112 and a cavity 115 , where the controller chip 120 is face-up within the cavity 115 .
- the PCB core 410 may include top side landing pads 416 , and bottom side landing pads 418 .
- the top side routing layer 460 can be a top redistribution layer (RDL), which may be formed on the underlying structure in a layer-by-layer process.
- a top RDL may include one or more metal traces 466 , one or more dielectric layers 464 , vias 468 , and contact pads 465 .
- Contact pads 465 are formed on, and may be directly on, the top electrode 132 of the PD 130 , and top electrode 142 of the emitters 140 .
- the RDL may be formed of suitable materials.
- the dielectric layer(s) 464 may be formed of a photoimageable dielectric material including polymers (e.g. polyimide, epoxy, epoxy blends, etc.) or inorganic materials (e.g. oxide, nitride), while the metal traces 466 and vias 468 may be formed of a suitable metal, including copper.
- contact pads 465 may be formed of one or more metals, including copper.
- the second package level 480 may be formed similarly as the first package level 180 .
- the second package level 480 includes a second PCB core 410 on the front routing layer 160 . Similar to PCB core 110 , the second PCB core 410 includes a plurality of vertical vias 412 and a plurality of cavities 415 , and each PD 130 and emitter 140 is within a respective cavity 415 .
- the second package level 480 may be substantially fabricated separately from the first package level 180 then bonded together.
- the second package level 480 is hybrid bonded to the first package level 180 . This may occur at the panel level for example.
- Hybrid bonding may include a plurality of metal-metal bonds between the PCB core 410 and front side routing layer 160 .
- metal-metal bonds may be formed between bottom side landing pads 418 or vertical vias 412 of the PCB core 410 , and/or bottom electrodes 144 , 134 of the optical components, and the metal traces 166 (including contact pads 169 ) or vias 168 of the front side routing layer 160 .
- Oxide-oxide bonds may be formed between dielectric layers 164 of the PCB core 410 and dielectric layer of the PCB core 410 , which may be a surface layer or part of the body 414 .
- the second package level 480 is hybrid bonded to the first package level 180 with a plurality of conductive joints, such as conductive past, conductive film, or solder bumps.
- solder bumps are used to bond the bottom side landing pads 418 or vertical vias 412 of the PCB core 410 and metal traces 166 or vias 168 of the front side routing layer 160 .
- the second package level 480 may be formed on the first package level 180 , for example using the first package level 180 as a reconstituted substrate.
- the PD 130 , emitters 140 , and the second plurality of vertical vias 412 can be encapsulated in a molding compound 490 .
- the top side routing layer 460 may be formed similarly as the top side routing layer 460 of FIG. 4 A .
- FIG. 5 A is a process flow of methods of fabricating the optical packages of FIGS. 4 A- 4 B in accordance with embodiments.
- the first package level 180 is formed including the controller chip 120 encapsulated in a PCB core 110 .
- This process flow can be substantially similar to that illustrated and described with regard to FIGS. 1 - 3 F , less the optical components.
- the fabrication sequence can then take different paths depending upon the structure of the second package level 480 .
- a second package level 480 is bonded onto the first package level 180 .
- this may correspond to the embodiment illustrated in FIG. 4 A in which the second package level 480 includes the optical components encapsulated within the PCB core 410 .
- the second package level 480 is formed on the first package level 180 .
- this may correspond to the embodiment illustrated in FIG. 4 B in which the second package level includes the optical components encapsulated within a molding compound 490 .
- this molding compound can be a laser direct structuring compatible molding compound.
- a process flow is provided of a method of fabricating the optical package of FIG. 4 A in accordance with an embodiment.
- a PCB core 410 is placed onto a carrier substrate.
- the optical components e.g. one or more PDs 130 and one or more emitters 140
- the optical components are then encapsulated in the PCB core 410 with a molding compound 450 at operation 5026 .
- the top side routing layer 460 can optionally be formed at operation 5028 , followed by removal of the carrier substrate at operation 5030 .
- Bottom side landing pads 418 can then optionally be formed at operation 5032 on surface exposed after removal of the carrier substrate.
- the second package level 480 is then bonded to the first package level 180 at operation 5034 .
- this can be hybrid bonding or bonding with conductive bumps, such as solder bumping.
- the top side routing layer 460 can be formed after bonding the second package level 480 to the first package level 180 .
- FIG. 5 C is a process flow of a method of fabricating the optical package of FIG. 4 B in accordance with an embodiment.
- the optical components e.g. one or more PDs 130 and one or more emitters 140
- the optical components may be placed onto the front side routing layer 160 of the first package level 180 .
- the optical components may be bonded using conductive bumps, such as conductive films, pastes, solder bumping, etc.
- bottom electrodes 144 , 134 are bonded to the metal traces 166 (or contact pads 169 ) or vias 168 of the front side routing layer 160 .
- the optical components are then encapsulated on the front side routing layer 160 with a molding compound 490 at operation 5064 .
- the molding compound 490 may be opaque, e.g. black, in some embodiments.
- vertical vias 412 are then formed at operation 5066 where the molding compound 490 is etched followed by plating of the vertical vias 412 .
- the vertical vias 412 can be formed prior to encapsulation with the molding compound 490 . For example, this can be by plating or gang bonding copper pins to the front side routing layer 160 with solder.
- the second package level top side routing layer 460 can then be formed on the molding compound 490 and the optical components as previously described at operation 5068 .
- a molding compound can be used to encapsulate the optical components in the second package level.
- a PCB core 110 has been described and illustrated in at least the first package level, this is not required in accordance with embodiments, and the controller chip can alternatively be encapsulated with a molding compound similarly as with the optical components.
- the molding compound used to encapsulate the optical components and/or controller chip can be a laser direct structuring (LDS) compatible material. In this manner, LDS structuring can be utilized to form a variety of interconnect structures through or on the molding compound, including vertical vias, and routing layers (inclusive of contact pads).
- LDS laser direct structuring
- LDS compatible molding compounds in accordance with embodiments may include a matrix material, and a LDS additive dispersed in the matrix material.
- the LDS additive may be a non-conductive metal organic compound.
- This may include a variety of metal oxide compositions, which may be compounded with (e.g. complexed) with the matrix material (e.g. resin).
- the LDS additive is a dispersed tin oxide composition that is complexed with the matrix material.
- Embodiments are not limited to tin oxide, and a variety of other non-conductive metal organic compounds may be used, including other compounded metal oxides.
- a variety of organic materials can be used for the matrix material, which may be dependent upon temperature exposure.
- Low temperatures materials include polycarbonate (PC) and acrilonitrile butadiene styrene (ABS).
- Medium temperature material that can withstand soldering temperatures include polycaprolactam (PA6/6) and polyphthalamides (PPA).
- PA6/6 polycaprolactam
- PPA polyphthalamides
- PEEK polyether ether ketone
- Other suitable material may include polypropylene (PP), polyethylene terpthalate (PET), polybutylene terpthalate (PBT), polyphenylene sulfide (PPS), and liquid crystal polymers (LCP).
- the nucleation particles can then be used as a nucleation layer for a subsequent electroless plating process to fully form the interconnect structures.
- Various metal layers can be formed with the electroless plating process including gold, nickel, silver, zinc, tin, etc.
- FIG. 6 A is a schematic cross-sectional side view illustration of an optical package 100 including optical components stacked on top of a controller chip 120 and second package level laser direct structuring in accordance with an embodiment.
- the embodiment illustrated in FIG. 6 A is substantially similar to that illustrated and described with regard to FIG. 4 B with a difference being the molding compound 491 being an LDS compatible material that includes a dispersed non-conductive metal organic compound.
- LDS can be used to form trace routing 497 as well as the vertical vias 493 .
- trace routing 497 may be formed similarly as metal traces 466 .
- the top side routing layer 460 includes trace routing 497 that includes a nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound.
- the vertical vias 493 can include the nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound. Both the trace routing 497 and vertical vias 493 can additionally include a bulk conductive layer (e.g. copper) that is plated on top of the nucleation layer of metal particles. Trace routing 497 and vertical vias 493 may otherwise have similar layouts and connections as the metal traces 466 and vertical vias 412 .
- an exemplary vertical via 693 is illustrated as formed in an LDS compatible molding compound 600 including a top side 602 and bottom side 604 .
- a laser pattern can be used to form metal nucleation layers 610 along sidewalls of the molding compound 600 that will become vertical vias 693 .
- the nucleation layers 612 , 614 can be formed on the top and bottom sides of the molding compound to support additional electrical routing layers.
- the vertical vias 693 are filled with a plated metal 620 .
- plated metal can be formed on the nucleation layers 612 , 614 formed on the top and bottom sides of the molding compound in some embodiments to form trace routing or landing/contact pads.
- the exemplary vertical via 693 and nucleation layers illustrated in FIG. 6 B are intended as an exemplary illustration for laser patterning of an LDS compatible molding compound 600 , and can be implemented in the various embodiments described herein utilizing such a material.
- the first package level 180 includes a PCB core 110 on the top side of the back side routing layer 102 , and a controller chip 120 face-up within a cavity 115 in the PCB core 110 .
- the PD 130 , emitters 140 and a second plurality of vertical vias 493 are encapsulated in a second level molding compound 491 , which is an LDS compatible material including a dispersed non-conductive metal organic compound.
- the top side routing layer 460 includes a trace routing 497 which optionally includes a nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound.
- the second plurality of vertical vias 493 may be similarly formed with the nucleation layer of metal particles.
- FIG. 7 is a process flow of a method of fabricating the optical package of FIG. 6 A in accordance with an embodiment.
- the first package level 180 is formed including a controller chip 120 encapsulated in a PCB core 110 , as previously described.
- the optical components (PD and emitters) are placed on a front side routing layer 160 of the first package level 180 .
- front side routing layer 160 may be an RDL.
- the optical components are then encapsulated with an LDS compatible molding compound 491 at operation 7030 .
- vertical vias 493 are then formed in the molding compound 491 at operation 7040 .
- Formation of vertical vias 493 may include directing a laser at the molding compound 491 to form a nucleation layer of metal particles, following by an electroless plating operation for form a bulk metal layer of the vertical vias 493 on top of the nucleation layer.
- the top side routing layer (e.g. trace routing 497 ) is then formed on the molding compound 491 at operation 7050 .
- top side routing layer (e.g. trace routing 497 ) may also be formed by application of a laser pattern to the surface of the molding compound 491 , followed by electroplating of a bulk metal layer pattern on the nucleation layer of metal particles.
- top side routing layer e.g. trace routing 497
- FIG. 8 a cross-sectional side view illustration of an optical package 100 is provided including optical components stacked on top of a controller chip, with first and second package level LDS in accordance with an embodiment.
- the embodiment illustrated in FIG. 8 differs from the embodiment illustrated in FIG. 6 A in several respects.
- the first package level 180 is formed with an LDS compatible molding compound 411 .
- the processing sequence used results in a controller chip 120 that is face-down on the back side routing layer 102 , which may optionally be a printed circuit board (PCB).
- the controller chip 120 is encapsulated in an LDS compatible molding compound 411 .
- the front side routing layer 160 may additionally include trace routing 467 that includes a nucleation layer of metal particles of the metal in a dispersed non-conductive metal organic compound in the LDS compatible molding compound 411 .
- vertical vias 413 may be similarly formed.
- FIG. 9 is a process flow of a method of fabricating the optical package of FIG. 8 in accordance with an embodiment.
- FIGS. 10 A- 10 F are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 8 in accordance with an embodiment. In interest of clarity and conciseness, the structures and process flow of FIGS. 9 and 10 A- 10 F are described together in the following description.
- a controller chip 120 may be mounted on a back side routing layer 102 , which may be PCB in an embodiment. As shown in FIG. 10 A , the controller chip 120 can be mounted face-down, with contact pads 122 bonded to landing pads 105 or vias 107 of the back side routing layer 102 , or PCB. In an embodiment, bonding facilitated by conductive film, conductive paste, or solder bumps.
- the controller chip is then encapsulated with an LDS compatible molding compound 411 at operation 9020 .
- vertical vias 413 are formed within the molding compound at operation 9030 , and front side routing layer 160 is formed on the molding compound at operation 9040 .
- Vertical vias 413 may make contact with landing pads 105 .
- Front side routing layer 160 may include a single layer of trace routing 467 formed using LDS, though additional dielectric and metal routing layers may optionally be included.
- the vertical vias 413 can be formed prior to encapsulation with the molding compound 411 . For example, this can be by plating or gang bonding copper pins to the back side routing layer 102 with solder.
- the optical components including the PD 130 and emitters 140 , are then placed onto the front side routing layer 160 at operation 9050 , as illustrated in FIG. 10 C .
- this may be accomplished using conductive film, conductive paste, or solder bonding, so that bottom electrodes 144 , 134 are bonded to and in electrical connection with the trace routing 467 .
- the optical components can then be encapsulated with a second LDS compatible molding compound 491 at operation 9060 , as illustrated in FIG. 10 D .
- vertical vias 493 are formed within the molding compound 491 at operation 9070
- top side routing layer 460 is formed on the molding compound 491 at operation 9080 .
- Vertical vias 493 may make contact with trace routing 467 .
- Top side routing layer 460 may optionally include a single layer of trace routing 497 formed using LDS, though additional dielectric and metal routing layers may optionally be included or formed using alternative techniques.
- apertures 162 are formed with the top side routing layer 460 to expose top surfaces of the optical components.
- the trace routing 497 may be formed on an in electrical contact with the top electrodes 132 , 142 of the optical components. Solder bumps 170 may then be placed on contact pads 109 as illustrated in FIG. 10 F for further system integration of the optical package 100 .
- FIG. 11 is a schematic cross-sectional side view illustration of another variation of an optical package 100 including optical components stacked on top of a controller chip 120 , with first and second package level laser direct structuring in accordance with an embodiment.
- FIG. 11 is substantially similar to that of FIG. 8 , with one difference being that the method of manufacture may be substrate-less, and the back side routing layer 102 may instead by an RDL rather than PCB.
- FIG. 12 is a process flow of a method of fabricating the optical package of FIG. 11 in accordance with an embodiment.
- FIGS. 13 A- 13 H are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 11 in accordance with an embodiment. In interest of clarity and conciseness, the structure of FIG. 11 and process flows and structures of FIGS.
- a controller chip 120 is placed on a carrier substrate 200 .
- the controller chip may be placed face-down on the carrier substrate, followed by encapsulation with an LDS compatible molding compound 411 at operation 1220 .
- Front side routing layer 160 may include a single layer of trace routing 467 formed using LDS, though additional dielectric and metal routing layers may optionally be included.
- the optical components, including the PD 130 and emitters 140 are then placed onto the front side routing layer 160 at operation 1250 , as illustrated in FIG. 13 C . In an embodiment, this may be accomplished using conductive film, conductive paste, or solder bonding, so that bottom electrodes 144 , 134 are bonded to and in electrical connection with the trace routing 467 .
- the optical components can then be encapsulated with a second LDS compatible molding compound 491 at operation 1260 , as illustrated in FIG. 13 D .
- the carrier substrate is removed at operation 1270 , followed by the formation of a back side routing layer 102 , which may be an RDL, at operation 1280 .
- the back side routing layer 102 may include a dielectric layer 107 , and a plurality of through vias 108 , and contact pads 109 .
- dielectric layer 107 is a photoimageable polymer, and may be a molding compound material.
- top side routing layer 460 is formed on the molding compound 491 at operation 1292 .
- Top side routing layer 460 may include a single layer of trace routing 497 formed using LDS, though additional dielectric and metal routing layers may optionally be included. Additionally, apertures 162 are formed with the top side routing layer 460 to expose top surfaces of the optical components. As illustrated, the trace routing 497 may be formed on an in electrical contact with the top electrodes 132 , 142 of the optical components. Solder bumps 170 may then be placed on contact pads 109 as illustrated in FIG. 13 H for further system integration of the optical package 100 .
- FIG. 14 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment.
- the optical package 100 of FIG. 14 may be similar to other optical packages including LDS with one difference being that the optical package 100 illustrated in FIG. 14 can be fabricated using a substrate-less packaging approach with the controller chip 120 integrated last.
- FIG. 15 is a process flow of a method of fabricating the optical package of FIG. 14 in accordance with an embodiment.
- FIGS. 16 A- 16 H are schematic cross-sectional side view illustrations of a method of fabricating the optical package of FIG. 14 in accordance with an embodiment. In interest of clarity and conciseness, the structure of FIG. 14 and process flows and structures of FIGS. 15 and 16 A- 16 H are described together in the following description.
- the optical components are placed on a carrier substrate 200 .
- the optical components may be placed with top electrodes 142 , 132 face-down on the carrier substrate, followed by encapsulation with an LDS compatible molding compound 491 at operation 1520 .
- FIG. 16 B vertical vias 413 are formed within the molding compound 491 at operation 1530
- front side routing layer 160 is formed on the molding compound 491 at operation 1540 .
- front side routing layer 160 may be a RDL including one or more dielectric layers and metal routing layers as previously described, and may include a metal routing layer formed directly on the bottom electrodes 144 , 134 of the optical components.
- the controller chip 120 is then placed face-down onto the front side routing layer 160 at operation 1550 , as illustrated in FIG. 16 D . In an embodiment, this may be accomplished using conductive film, conductive paste, or using solder bumps 270 as illustrated.
- the controller chip 120 can then be encapsulated with a second LDS compatible molding compound 411 at operation 1560 , as illustrated in FIG. 16 E .
- vertical vias 413 are formed within the molding compound 411 at operation 1570
- back side routing layer 102 is formed on the molding compound 411 .
- Back side routing layer 102 may include a single layer of trace routing formed using LDS, and can include contact pads 109 , though additional dielectric and metal routing layers may optionally be included.
- the carrier substrate 200 is removed at operation 1580 , followed by the formation of a top side routing layer 460 , which may be an RDL, at operation 1590 .
- a top side routing layer 460 which may be an RDL, at operation 1590 .
- apertures 162 are formed with the top side routing layer 460 to expose top surfaces of the optical components.
- the trace routing 497 may be formed on an in electrical contact with the top electrodes 132 , 142 of the optical components.
- Solder bumps 170 may then be placed on contact pads 109 for further system integration of the optical package 100 .
- FIG. 17 is a schematic cross-sectional side view illustration of an optical package 100 including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment.
- FIG. 18 is a process flow of a method of fabricating the optical package of FIG. 17 in accordance with an embodiment.
- the optical package can include a back side routing layer 102 , which may be a PCB.
- the back side routing layer 102 includes including a top side 103 and bottom side 104 .
- a controller chip 120 is mounted face-down on the back side routing layer 102 . For example, this may be accomplished with bonding with solder bumps 510 onto landing pads 105 .
- One or more photodetectors 130 and emitters 140 are attached to the controller chip 120 at operation 1820 , and wire bonded using wires 502 bonded to the back side routing layer 102 at operation 1830 .
- the top electrodes 142 , 132 are bonded to landing pads 105 using wires 502 .
- Bottom electrodes 144 , 134 can be bonded to trace lines 504 formed on top of the controller chip 120 .
- the trace lines 504 in turn are wire bonded to the landing pads 105 with wires 502 .
- the wire bonded controller chip and optical components are enclosed. For example, this may be accomplished by mounting a metal lid onto the back side routing layer 102 , or with a molding compound 500 .
- FIG. 17 illustrates a molding compound 500 used to encapsulate the controller chip 120 , the PD 130 and emitters 140 on the back side routing layer 102 .
- Apertures 162 may additionally be formed over top surfaces of the optical components as previously described.
- the molding compound 500 is opaque (e.g. a black mold).
- a metal lid may be used with similarly located apertures.
- An exemplary lid may have a shape corresponding to the outer contour of the illustrated molding compound 500 , for example.
- FIG. 19 is a schematic cross-sectional side view illustration of an optical package 100 including optical components stacked on top of a controller chip 120 and wire bonding in accordance with an embodiment.
- an optical package 100 includes a back side routing layer 102 including a top side 103 and bottom side 104 , and a PCB core 110 on the top side of the back side routing layer 102 .
- the PCB core 110 includes a plurality of vertical vias 112 and a cavity 115 .
- the controller chip 120 is face-up within the cavity 115 , and a molding compound 150 encapsulates the controller chip 120 within the cavity 115 .
- a front side routing layer 160 is on top of the controller chip 120 , the molding compound 150 , and the PCB core 110 .
- the front side routing layer 160 can be an RDL as previously described.
- One or more PDs 130 and emitters 140 are mounted on a top side of the front side routing layer 160 .
- the PD 130 includes a bottom electrode 134 directly over a first contact pad 169 of the front side routing layer 160 , and a top electrode 132 wire bonded to a second contact pad 169 of the front side routing layer 160 .
- the one or more emitter 140 top and bottom electrodes 142 , 144 may be similarly connected.
- the PD 130 (and corresponding wire 502 ) is encapsulated in a first transparent molding compound 600 and the emitter 140 (and corresponding wire 502 ) is encapsulated in a second transparent molding compound 600 that is separate from the first transparent molding compound.
- the optical components may be enclosed using different techniques, such as a metal lid or molding compound.
- an opaque molding compound encapsulates and surrounds the pre-molded PD 130 and emitter 140 (including the transparent molding compounds 600 ) on the front side routing layer 160 .
- Apertures 162 may be formed as previously described.
- a filter layer 601 such as a bandpass filter may be formed underneath the aperture 162 in order to select the wavelengths of light being transmitted through the aperture 162 .
- a metal lid with similar apertures, may be used in place of the molding compound 605 .
- a plurality of solder bumps 170 can be placed on the bottom side 104 of the back side routing layer 102 for additional integration.
- the PCB core 110 may be a laminate body.
- the front side routing layer 160 may be an RDL, including one or more metal traces 166 and dielectric layers 164 .
- the back side routing layer 102 may additionally be an RDL, and may optionally include a portion of the molding compound 150 and a plurality of through vias 108 extending through the molding compound 150 .
- the optical package 100 of FIG. 19 may share additional features of other optical packages previously described.
- FIG. 20 is a process flow of a method of fabricating the optical package of FIG. 19 in accordance with an embodiment.
- Operations 2010 - 2035 related to formation of the first package level 180 may be substantially similar to operations 2010 - 2060 described with regard to FIG. 2 , less the optical components.
- a PCB core 110 is placed onto a carrier substrate 200 .
- the controller chip 120 is placed into a cavity 115 within the PCB core 110 at operation 2015 and encapsulated at operation 2020 .
- the carrier substrate 200 can then be removed at operation 2025 , followed by the formation of the front side routing layer 160 at operation 2030 and back side routing layer 102 at operation 2035 .
- the optical components including one or more PDs 130 and emitters 140 , are then placed on the front side routing layer 160 at operation 2040 and wire bonded to the front side routing layer 160 at operation 2045 .
- Each of the optical components is then encapsulated within a transparent molding compound 600 at operation 2050 , followed by enclosing the molded optical components at operation 2055 , for example by attaching a lid or molding with an opaque molding compound 605 .
- FIGS. 21 A- 23 illustrate various portable electronic devices in which the various embodiments can be implemented.
- FIGS. 21 A- 21 B are schematic side view illustrations of an earbud in accordance with an embodiment that includes a housing 2102 and one or more openings 2110 to which the apertures 162 of the optical packages 100 described herein can be aligned.
- FIG. 22 is a schematic side view illustration of an earpiece in accordance with an embodiment that includes a housing 2202 including an opening 2210 to which the apertures 162 of the optical packages 100 described herein can be aligned.
- FIG. 23 is a schematic side view illustration of a mobile phone in accordance with an embodiment including a housing 2302 including an opening 2310 to which the apertures 162 of the optical packages 100 described herein can be aligned.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Led Device Packages (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Semiconductor Lasers (AREA)
- Optical Couplings Of Light Guides (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Optical packages and methods of fabrication are described. In an embodiment, a controller chip is embedded along with optical components, including a photodetector (PD) and one or more emitters, in a single package.
Description
- This application is a continuation of co-pending U.S. patent application Ser. No. 16/911,153, filed Jun. 24, 2020, which claims the benefit of priority of Singapore Patent Application No. 10201908828W filed Sep. 23, 2019, both of which are incorporated herein by reference.
- Embodiments described herein relate to microelectronic packaging, and more specifically to optical packages.
- As microelectronic devices become increasingly smaller and more portable, sensors are increasingly being incorporated in order to detect the environment or context associated with use of the devices. Among such sensors include light sensors or proximity sensors, which can detect ambient light or proximity to a target object such as a user's ear or face. In one implementation a proximity sensor can include a light source and photodetector (PD). In application, the PD may detect proximity to a target object by measuring the amount of light from the light source.
- Optical packages and methods of fabrication are described in which a controller chip is embedded along with optical components, including one or more photodetectors (PDs) and one or more emitters in a single package. In one implementation, the controller chip and optical components are arranged side-by-side in a single package level. In other implementations, the controller chip is embedded in a first package level, and the optical components are stacked on top of the controller chip in a second package level. The optical components may be routed using various solutions including redistribution layers (RDLs), printed circuit boards (PCBs), vertical vias and wire bonding. In some implementations laser direct structuring (LDS) techniques are utilized for electrical wiring connections.
-
FIG. 1 is a schematic cross-sectional side view illustration of an optical package including side-by-side controller chip and optical components in accordance with an embodiment. -
FIG. 2 is a process flow of a method of fabricating the optical package ofFIG. 1 in accordance with an embodiment. -
FIGS. 3A-3F are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 1 in accordance with an embodiment. -
FIGS. 4A-4B are schematic cross-section side view illustrations of optical packages with optical components stacked on top of a controller chip in accordance with embodiments. -
FIG. 5A is a process flow of methods of fabricating the optical packages ofFIGS. 4A-4B in accordance with embodiments. -
FIG. 5B is a process flow of a method of fabricating the optical package ofFIG. 4A in accordance with an embodiment. -
FIG. 5C is a process flow of a method of fabricating the optical package ofFIG. 4B in accordance with an embodiment. -
FIG. 6A is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and second package level laser direct structuring in accordance with an embodiment. -
FIG. 6B is a schematic cross-sectional side view illustration of a laser direct structuring via in accordance with an embodiment. -
FIG. 7 is a process flow of a method of fabricating the optical package ofFIG. 6A in accordance with an embodiment. -
FIG. 8 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment. -
FIG. 9 is a process flow of a method of fabricating the optical package ofFIG. 8 in accordance with an embodiment. -
FIGS. 10A-10F are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 8 in accordance with an embodiment. -
FIG. 11 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment. -
FIG. 12 is a process flow of a method of fabricating the optical package ofFIG. 11 in accordance with an embodiment. -
FIGS. 13A-13H are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 11 in accordance with an embodiment. -
FIG. 14 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment. -
FIG. 15 is a process flow of a method of fabricating the optical package ofFIG. 14 in accordance with an embodiment. -
FIGS. 16A-16H are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 14 in accordance with an embodiment. -
FIG. 17 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment. -
FIG. 18 is a process flow of a method of fabricating the optical package ofFIG. 17 in accordance with an embodiment. -
FIG. 19 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment. -
FIG. 20 is a process flow of a method of fabricating the optical package ofFIG. 19 in accordance with an embodiment. -
FIGS. 21A-21B are schematic side view illustrations of an earbud in accordance with an embodiment. -
FIG. 22 is a schematic side view illustration of an earpiece in accordance with an embodiment. -
FIG. 23 is a schematic side view illustration of a mobile phone in accordance with an embodiment. - Embodiments describe optical packages and methods of fabrication. In particular, the optical packages may be incorporated as light sensors or proximity sensors in portable electronic devices. In one aspect, the optical packages in accordance with embodiments embed a controller chip along with one or more photodetectors (PDs) and one or more emitters in a single package. The controller chip may function to control operation of the one or more PDs and emitters. For example, the controller chip can be an application specific integrated circuit (ASIC) or field-programmable gate array (FPBA). It has been observed that traditional optical packages for proximity sensors mount the PD and light source onto a flex circuit. This end of the flex circuit can be mounted to a housing, while the opposite end of the flex circuit is routed to a controller on a circuit board located elsewhere in the housing. It has been observed that such a configuration can be particularly susceptible to mechanical shock, as well as to external electromagnetic interference (EMI). In one aspect the optical packages and methods of fabrication in accordance with embodiments provide an alternative layout and form factor compared to traditional optical packages. In some embodiments, the optical packages can provide EMI suppression, and mitigate mechanical shock. For example, EMI suppression can be accomplished by adding an EMI shield to the finished package, or a metal lid. Mechanical shock can be mitigated by embedding the multiple components into a single package, rather than having multiple components connected on opposite ends of a flex circuit. Furthermore, the optical packages in accordance with embodiments may be considered a system-in-package which allows for standalone testing and calibration. Some embodiments may additionally be compatible with flexible substrates, and silicone molding compounds.
- In various embodiments, description is made with reference to figures. However, certain embodiments may be practiced without one or more of these specific details, or in combination with other known methods and configurations. In the following description, numerous specific details are set forth, such as specific configurations, dimensions and processes, etc., in order to provide a thorough understanding of the embodiments. In other instances, well-known semiconductor processes and manufacturing techniques have not been described in particular detail in order to not unnecessarily obscure the embodiments. Reference throughout this specification to “one embodiment” means that a particular feature, structure, configuration, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrase “in one embodiment” in various places throughout this specification are not necessarily referring to the same embodiment. Furthermore, the particular features, structures, configurations, or characteristics may be combined in any suitable manner in one or more embodiments.
- The terms “over”, “to”, “between”, and “on” as used herein may refer to a relative position of one layer with respect to other layers. One layer “over” or “on” another layer or bonded “to” or in “contact” with another layer may be directly in contact with the other layer or may have one or more intervening layers. One layer “between” layers may be directly in contact with the layers or may have one or more intervening layers.
- The term “routing layer” as used herein may refer to a variety of routings including single and multiple layer structures, including a redistribution layer (RDL), printed circuit board (PCB), and metal trace layer such as that formed with laser direct structuring. The term “emitter” as used herein is inclusive of a light emitting diode (LED), including a vertical cavity surface emitting laser (VCSEL).
- In the following description various configurations and fabrication sequences are described that may share similar materials, arrangements, or processes. In interests of clarity and conciseness, like features may not necessarily be described in the same detail in subsequent illustrations and processes. Accordingly, it is to be understand that a particular description with respect to a particular illustration may also be applicable to alternative configurations and illustrations that share the same or similar feature.
- Referring now to
FIG. 1 a cross-sectional side view illustration is provided of anoptical package 100 including side-by-side controller chip 120 and optical components, including one ormore emitters 140 andPD 130, in accordance with an embodiment. For example, the multipledifferent emitters 140 may be designed to emit at different wavelengths, or intensities. In an embodiment, anoptical package 100 includes a backside routing layer 102 including atop side 103 andbottom side 104, and a printed circuit board (PCB)core 110 on thetop side 103 of the backside routing layer 102. ThePCB core 110 may include a plurality ofvertical vias 112 and a plurality ofcavities 115. Acontroller chip 120 is located face-up within a first cavity of the plurality ofcavities 115, and a photodetector (PD) 130 is located within a second cavity of the plurality ofcavities 115. Amolding compound 150 encapsulates thecontroller chip 120 within thefirst cavity 115 and thePD 130 within thesecond cavity 115. Themolding compound 150 may be formed of a suitable molding material, including epoxy, and more flexible materials such as silicone. A frontside routing layer 160 is located on top of thecontroller chip 120, themolding compound 150, thePCB core 110. Anaperture 162 is formed within the frontside routing layer 160 over thePD 130. Theoptical package 100 may additionally include a plurality of solder bumps 170 on thebottom side 104 of the backside routing layer 102, for example, for mounting on a mother board or other system component of an electronic device. - The
optical packages 100 in accordance with embodiments may include on ormore emitters 140 and one ormore PDs 130. In the particular embodiment illustrated inFIG. 1 , the one ormore emitters 140 are located withinrespective cavities 115, andrespective apertures 162 are formed within the frontside routing layer 160 over therespective emitters 140, similarly as with thePD 130. As illustrated, theapertures 162 may have maximum widths that are less than the maximum widths of the top surfaces of the corresponding optical components (e.g. emitter, PD). - In accordance with embodiments, the
PCB core 110 may be a laminate body. For example, thePCB core 110 can be a composite of woven fiberglass cloth and polymer (e.g. resin). ThePCB core 110 may be formed of a variety of suitable PCB materials including FR4, prepreg, polyimide, etc. ThePCB core 110 may be rigid or flexible.Vertical vias 112 may be copper pillars, for example, formed using a plating technique after drilling via holes through thePCB core 110. ThePCB core 110 may include topside landing pads 116, and bottomside landing pads 118. - The optical components in accordance with embodiments may be vertical components, including top electrodes and bottom electrodes. Specifically, the
PD 130 may have atop electrode 132 andbottom electrode 134, and the emitter(s) may have atop electrode 142 andbottom electrode 144. The frontside routing layer 160 may includecontact pads 165 that are formed on, and may be directly on, thetop electrode 132 of thePD 130, andtop electrode 142 of theemitters 140. Contactpads 165 may also be formed on, and may be directly on, thecontact pads 122 of a face-upcontroller chip 120, andvertical vias 112 or topside landing pads 116. - In an embodiment such as that illustrated in
FIG. 1 , the frontside routing layer 160 can be a front redistribution layer (RDL), which may be formed directly on the underlying structure in a layer-by-layer process using thin film processing techniques. For example, a front RDL may include one or more metal traces 166, one or moredielectric layers 164, vias 168, andcontact pads 165. The RDL may be formed of suitable materials. For example, the dielectric layer(s) 164 may be formed of a photoimageable dielectric material including polymers (e.g. polyimide, epoxy, epoxy blends, etc.) or inorganic materials (e.g. oxide, nitride), while the metal traces 166 and vias 168 may be formed of a suitable metal, including copper. Similarly contactpads 165 may be formed of on or more metals, including copper. - In an embodiment such as that illustrated in
FIG. 1 , the backside routing layer 102 is an RDL. The backside routing layer 102 may be formed similarly as the frontside routing layer 160 previously described. The backside routing layer 102 can include one or moredielectric layers 107, vias 108,contact pads 109, and optionally metal traces 106. In an embodiment, one or more of the dielectric layer(s) 107 is formed of the same material as themolding compound 150, and may be formed simultaneously with themolding compound 150. In accordance with embodiments, thePD 130 has abottom electrode 134 that is electrically connected to the backside routing layer 102. Similarly, eachemitter 140 has abottom electrode 144 that is electrically connected to the backside routing layer 102.Vias 108 of the backside routing layer 102 may be formed through thedielectric layer 107 to make contact with thePD 130 andemitters 140.Dielectric layer 107 may be separate from, or a portion of themolding compound 150. In an embodiment, thevias 108 extend through themolding compound 150 to contact the 134, 144 of thebottom electrodes PD 130 andemitters 140, respectively, and may optionally extend through one or more additional dielectric layers 107.Vias 108 may additional contact ametal trace 106, or bottomside landing pad 118 of thePCB core 110. -
FIG. 2 is a process flow of a method of fabricating the optical package ofFIG. 1 in accordance with an embodiment.FIGS. 3A-3F are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 1 in accordance with an embodiment. In interest of clarity and conciseness, the structures and process flow ofFIGS. 2 and 3A-3F are described together in the following description. - At operation 2010 a
PCB core 110 is placed on acarrier substrate 200. As shown inFIG. 3A , thecarrier substrate 200 may include asupport substrate 202 andadhesive layer 204. Thecontroller chip 120 and optical components (e.g. PD 130, emitters 140) are then placed into thecavities 115 in thePCB core 110 atoperation 2020, as illustrated inFIG. 3B . In an embodiment, thecavities 115 are deeper than thecontroller chip 120 and optical components are tall such that there is a clearance height. - Referring now to
FIG. 3C , atoperation 2030 thecontroller chip 120 and optical components are encapsulated in thePCB core 110, for example using amolding compound 150. In the particular embodiment illustrated inFIG. 3C , themolding compound 150 fills remaining volume within thecavities 115 not already occupied by thecontroller chip 120 and optical components, and may additionally cover the top surface (at this processing stage) of thePCB core 110 including what will be the bottomside landing pads 118. Thecarrier substrate 200 may then be removed atoperation 2040 to expose topside landing pads 116,controller chip 120contact pads 122, at 142, 132 of thetop electrodes emitters 140 andPD 130. - The front
side routing layer 160 is then formed atoperation 2050. As illustrated inFIG. 3E , the frontside routing layer 160 is an RDL including one or more metal traces 166, one or moredielectric layers 164, vias 168, andcontact pads 165.Apertures 162 are additionally formed in the frontside routing layer 160 to expose top surfaces of the optical components. - The back
side routing layer 102 is then formed atoperation 2060. As illustrated inFIG. 3F , the backside routing layer 102 is an RDL including one or moredielectric layers 107, vias 108, andcontact pads 109, and optionally one or more metal traces 106. As shown inFIGS. 3D-3F , the backside routing layer 102 may include a portion of themolding compound 150. Thus, formation of the backside routing layer 102 may include formingvias 108 through the existing portion of themolding compound 150 covering thePCB core 110 fromoperation 2030. Additionaldielectric layers 107 may also be formed.Dielectric layers 107 may be formed of suitable materials, including themolding compound 150 material, polymers, oxide, nitride, etc. Solder bumps 170 are then placed onto thecontact pads 109. -
FIGS. 4A-4B are schematic cross-section side view illustrations ofoptical packages 100 with optical components stacked on top of acontroller chip 120 in accordance with embodiments. In each embodiment, theoptical package 100 includes a first (lower)package level 180 and a second (upper)package level 480 on top of thefirst package level 180. Notably, thefirst package levels 180 in each of the embodiments illustrated inFIGS. 4A-4B may be similar to theoptical package 100 ofFIG. 1 , with thesecond package levels 480 ofFIGS. 4A-4B being formed using alternative materials and processes. - In an embodiment, such as that illustrated in
FIGS. 4A-4B , anoptical package 100 includes afirst package level 180 that includes a backside routing layer 102 including atop side 103 and abottom side 104, and acontroller chip 120 on thetop side 103 of the backside routing layer 102. Thefirst package level 180 additionally a frontside routing layer 160 on top of thecontroller chip 120, and a first plurality ofvertical vias 112 extending between the frontside routing layer 160 and the backside routing layer 102. Thefirst package level 180 may be substantially similar to theoptical package 100 ofFIG. 1 , less the optical components. - Still referring to
FIGS. 4A-4B , thesecond package level 480 can include one ormore PDs 130 mounted on an in electrical contact with the frontside routing layer 160, and one ormore emitters 140 mounted on and in electrical contact with the frontside routing layer 160. A topside routing layer 460 is further located on an in electrical contact with the one ormore PDs 130 andemitters 140, and a second plurality ofvertical vias 412 extend between the topside routing layer 460 and the frontside routing layer 160.Apertures 162 are formed within the topside routing layer 460 over therespective emitters 140, andPD 130 similarly asapertures 162 previously described. - In each of the embodiments illustrated in
FIGS. 4A-4B , thecontroller chip 120 is face-up on the backside routing layer 102. Similar toFIG. 1 , in each of the embodiments illustrated inFIGS. 4A-4B thefirst package level 180 may include aPCB core 110 on thetop side 103 of the backside routing layer 102, with thePCB core 110 including the first plurality ofvertical vias 112 and acavity 115, where thecontroller chip 120 is face-up within thecavity 115. ThePCB core 410 may include topside landing pads 416, and bottom side landing pads 418. - The top
side routing layer 460 can be a top redistribution layer (RDL), which may be formed on the underlying structure in a layer-by-layer process. For example, a top RDL may include one or more metal traces 466, one or moredielectric layers 464, vias 468, andcontact pads 465. Contactpads 465 are formed on, and may be directly on, thetop electrode 132 of thePD 130, andtop electrode 142 of theemitters 140. The RDL may be formed of suitable materials. For example, the dielectric layer(s) 464 may be formed of a photoimageable dielectric material including polymers (e.g. polyimide, epoxy, epoxy blends, etc.) or inorganic materials (e.g. oxide, nitride), while the metal traces 466 and vias 468 may be formed of a suitable metal, including copper. Similarly contactpads 465 may be formed of one or more metals, including copper. - Referring to
FIG. 4A , thesecond package level 480 may be formed similarly as thefirst package level 180. In an embodiment, thesecond package level 480 includes asecond PCB core 410 on thefront routing layer 160. Similar toPCB core 110, thesecond PCB core 410 includes a plurality ofvertical vias 412 and a plurality ofcavities 415, and eachPD 130 andemitter 140 is within arespective cavity 415. Thesecond package level 480 may be substantially fabricated separately from thefirst package level 180 then bonded together. In an embodiment, thesecond package level 480 is hybrid bonded to thefirst package level 180. This may occur at the panel level for example. Hybrid bonding may include a plurality of metal-metal bonds between thePCB core 410 and frontside routing layer 160. For example, metal-metal bonds may be formed between bottom side landing pads 418 orvertical vias 412 of thePCB core 410, and/or 144, 134 of the optical components, and the metal traces 166 (including contact pads 169) orbottom electrodes vias 168 of the frontside routing layer 160. Oxide-oxide bonds may be formed betweendielectric layers 164 of thePCB core 410 and dielectric layer of thePCB core 410, which may be a surface layer or part of thebody 414. Alternatively, thesecond package level 480 is hybrid bonded to thefirst package level 180 with a plurality of conductive joints, such as conductive past, conductive film, or solder bumps. In an embodiment solder bumps (not illustrated) are used to bond the bottom side landing pads 418 orvertical vias 412 of thePCB core 410 and metal traces 166 orvias 168 of the frontside routing layer 160. - Referring to
FIG. 4B , thesecond package level 480 may be formed on thefirst package level 180, for example using thefirst package level 180 as a reconstituted substrate. In such an embodiment, thePD 130,emitters 140, and the second plurality ofvertical vias 412 can be encapsulated in amolding compound 490. The topside routing layer 460 may be formed similarly as the topside routing layer 460 ofFIG. 4A . -
FIG. 5A is a process flow of methods of fabricating the optical packages ofFIGS. 4A-4B in accordance with embodiments. Atoperation 5010 thefirst package level 180 is formed including thecontroller chip 120 encapsulated in aPCB core 110. This process flow can be substantially similar to that illustrated and described with regard toFIGS. 1-3F , less the optical components. The fabrication sequence can then take different paths depending upon the structure of thesecond package level 480. In an embodiment, at operation 5020 asecond package level 480 is bonded onto thefirst package level 180. For example, this may correspond to the embodiment illustrated inFIG. 4A in which thesecond package level 480 includes the optical components encapsulated within thePCB core 410. In an embodiment, atoperation 5060 thesecond package level 480 is formed on thefirst package level 180. For example, this may correspond to the embodiment illustrated inFIG. 4B in which the second package level includes the optical components encapsulated within amolding compound 490. In further variations, this molding compound can be a laser direct structuring compatible molding compound. - Referring now to
FIG. 5B , a process flow is provided of a method of fabricating the optical package ofFIG. 4A in accordance with an embodiment. At operation 5022 aPCB core 410 is placed onto a carrier substrate. The optical components (e.g. one ormore PDs 130 and one or more emitters 140) are placed withincavities 415 in thePCB core 410 atoperation 5024. The optical components are then encapsulated in thePCB core 410 with amolding compound 450 atoperation 5026. At this point, the topside routing layer 460 can optionally be formed atoperation 5028, followed by removal of the carrier substrate atoperation 5030. Bottom side landing pads 418, or additional routing, can then optionally be formed atoperation 5032 on surface exposed after removal of the carrier substrate. Thesecond package level 480 is then bonded to thefirst package level 180 atoperation 5034. For example, this can be hybrid bonding or bonding with conductive bumps, such as solder bumping. In one variation, the topside routing layer 460 can be formed after bonding thesecond package level 480 to thefirst package level 180. -
FIG. 5C is a process flow of a method of fabricating the optical package ofFIG. 4B in accordance with an embodiment. Atoperation 5062 the optical components (e.g. one ormore PDs 130 and one or more emitters 140) are placed onto the frontside routing layer 160 of thefirst package level 180. For example, the optical components may be bonded using conductive bumps, such as conductive films, pastes, solder bumping, etc. As illustrated, 144, 134 are bonded to the metal traces 166 (or contact pads 169) orbottom electrodes vias 168 of the frontside routing layer 160. The optical components are then encapsulated on the frontside routing layer 160 with amolding compound 490 at operation 5064. Themolding compound 490 may be opaque, e.g. black, in some embodiments. In some embodiments,vertical vias 412 are then formed at operation 5066 where themolding compound 490 is etched followed by plating of thevertical vias 412. Alternatively, thevertical vias 412 can be formed prior to encapsulation with themolding compound 490. For example, this can be by plating or gang bonding copper pins to the frontside routing layer 160 with solder. The second package level topside routing layer 460 can then be formed on themolding compound 490 and the optical components as previously described atoperation 5068. - As described in various embodiments, a molding compound can be used to encapsulate the optical components in the second package level. Further, while a
PCB core 110 has been described and illustrated in at least the first package level, this is not required in accordance with embodiments, and the controller chip can alternatively be encapsulated with a molding compound similarly as with the optical components. In yet another variation, the molding compound used to encapsulate the optical components and/or controller chip can be a laser direct structuring (LDS) compatible material. In this manner, LDS structuring can be utilized to form a variety of interconnect structures through or on the molding compound, including vertical vias, and routing layers (inclusive of contact pads). - LDS compatible molding compounds in accordance with embodiments may include a matrix material, and a LDS additive dispersed in the matrix material. For example, the LDS additive may be a non-conductive metal organic compound. This may include a variety of metal oxide compositions, which may be compounded with (e.g. complexed) with the matrix material (e.g. resin). In an exemplary embodiment, the LDS additive is a dispersed tin oxide composition that is complexed with the matrix material. Embodiments are not limited to tin oxide, and a variety of other non-conductive metal organic compounds may be used, including other compounded metal oxides.
- A variety of organic materials can be used for the matrix material, which may be dependent upon temperature exposure. Low temperatures materials include polycarbonate (PC) and acrilonitrile butadiene styrene (ABS). Medium temperature material that can withstand soldering temperatures include polycaprolactam (PA6/6) and polyphthalamides (PPA). A higher temperature material that can withstand virtually any soldering polyether ether ketone (PEEK). Other suitable material may include polypropylene (PP), polyethylene terpthalate (PET), polybutylene terpthalate (PBT), polyphenylene sulfide (PPS), and liquid crystal polymers (LCP).
- The LDS additive, and laser parameters as selected so that upon application of the laser to the molding compound, the elemental metal in the non-conductive metal organic compound breaks from the compound and forms nucleation particles, forming a conducting path corresponding to the laser pattern. The nucleation particles can then be used as a nucleation layer for a subsequent electroless plating process to fully form the interconnect structures. Various metal layers can be formed with the electroless plating process including gold, nickel, silver, zinc, tin, etc.
-
FIG. 6A is a schematic cross-sectional side view illustration of anoptical package 100 including optical components stacked on top of acontroller chip 120 and second package level laser direct structuring in accordance with an embodiment. The embodiment illustrated inFIG. 6A is substantially similar to that illustrated and described with regard toFIG. 4B with a difference being themolding compound 491 being an LDS compatible material that includes a dispersed non-conductive metal organic compound. In such a configuration, LDS can be used to formtrace routing 497 as well as thevertical vias 493. Alternatively trace routing 497 may be formed similarly as metal traces 466. In an embodiment, the topside routing layer 460 includestrace routing 497 that includes a nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound. Similarly thevertical vias 493 can include the nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound. Both thetrace routing 497 andvertical vias 493 can additionally include a bulk conductive layer (e.g. copper) that is plated on top of the nucleation layer of metal particles.Trace routing 497 andvertical vias 493 may otherwise have similar layouts and connections as the metal traces 466 andvertical vias 412. - Referring briefly to
FIG. 6B an exemplary vertical via 693 is illustrated as formed in an LDScompatible molding compound 600 including atop side 602 andbottom side 604. As shown, a laser pattern can be used to form metal nucleation layers 610 along sidewalls of themolding compound 600 that will becomevertical vias 693. Additionally, the nucleation layers 612, 614 can be formed on the top and bottom sides of the molding compound to support additional electrical routing layers. In the illustrated embodiment, thevertical vias 693 are filled with a platedmetal 620. Likewise, plated metal can be formed on the nucleation layers 612, 614 formed on the top and bottom sides of the molding compound in some embodiments to form trace routing or landing/contact pads. The exemplary vertical via 693 and nucleation layers illustrated inFIG. 6B are intended as an exemplary illustration for laser patterning of an LDScompatible molding compound 600, and can be implemented in the various embodiments described herein utilizing such a material. - In the particular embodiment illustrated in
FIG. 6A , thefirst package level 180 includes aPCB core 110 on the top side of the backside routing layer 102, and acontroller chip 120 face-up within acavity 115 in thePCB core 110. ThePD 130,emitters 140 and a second plurality ofvertical vias 493 are encapsulated in a secondlevel molding compound 491, which is an LDS compatible material including a dispersed non-conductive metal organic compound. The topside routing layer 460 includes atrace routing 497 which optionally includes a nucleation layer of metal particles of the metal in the dispersed non-conductive metal organic compound. The second plurality ofvertical vias 493 may be similarly formed with the nucleation layer of metal particles. -
FIG. 7 is a process flow of a method of fabricating the optical package ofFIG. 6A in accordance with an embodiment. Atoperation 7010 thefirst package level 180 is formed including acontroller chip 120 encapsulated in aPCB core 110, as previously described. Atoperation 7020 the optical components (PD and emitters) are placed on a front side routing layer160 of thefirst package level 180. For example, frontside routing layer 160 may be an RDL. The optical components are then encapsulated with an LDScompatible molding compound 491 atoperation 7030. In an embodimentvertical vias 493 are then formed in themolding compound 491 atoperation 7040. Formation ofvertical vias 493 may include directing a laser at themolding compound 491 to form a nucleation layer of metal particles, following by an electroless plating operation for form a bulk metal layer of thevertical vias 493 on top of the nucleation layer. The top side routing layer (e.g. trace routing 497) is then formed on themolding compound 491 atoperation 7050. For example, top side routing layer (e.g. trace routing 497) may also be formed by application of a laser pattern to the surface of themolding compound 491, followed by electroplating of a bulk metal layer pattern on the nucleation layer of metal particles. Alternatively, top side routing layer (e.g. trace routing 497) can be formed similarly as metal traces 466. - Referring now to
FIG. 8 , a cross-sectional side view illustration of anoptical package 100 is provided including optical components stacked on top of a controller chip, with first and second package level LDS in accordance with an embodiment. The embodiment illustrated inFIG. 8 differs from the embodiment illustrated inFIG. 6A in several respects. Notably, thefirst package level 180 is formed with an LDScompatible molding compound 411. Additionally, the processing sequence used results in acontroller chip 120 that is face-down on the backside routing layer 102, which may optionally be a printed circuit board (PCB). In the embodiment illustrated, thecontroller chip 120 is encapsulated in an LDScompatible molding compound 411. The frontside routing layer 160 may additionally includetrace routing 467 that includes a nucleation layer of metal particles of the metal in a dispersed non-conductive metal organic compound in the LDScompatible molding compound 411. Likewise,vertical vias 413 may be similarly formed. -
FIG. 9 is a process flow of a method of fabricating the optical package ofFIG. 8 in accordance with an embodiment.FIGS. 10A-10F are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 8 in accordance with an embodiment. In interest of clarity and conciseness, the structures and process flow ofFIGS. 9 and 10A-10F are described together in the following description. At operation 9010 acontroller chip 120 may be mounted on a backside routing layer 102, which may be PCB in an embodiment. As shown inFIG. 10A , thecontroller chip 120 can be mounted face-down, withcontact pads 122 bonded tolanding pads 105 orvias 107 of the backside routing layer 102, or PCB. In an embodiment, bonding facilitated by conductive film, conductive paste, or solder bumps. The controller chip is then encapsulated with an LDScompatible molding compound 411 atoperation 9020. - Referring now to
FIG. 10B ,vertical vias 413 are formed within the molding compound atoperation 9030, and frontside routing layer 160 is formed on the molding compound atoperation 9040.Vertical vias 413 may make contact withlanding pads 105. Frontside routing layer 160 may include a single layer oftrace routing 467 formed using LDS, though additional dielectric and metal routing layers may optionally be included. Alternatively, thevertical vias 413 can be formed prior to encapsulation with themolding compound 411. For example, this can be by plating or gang bonding copper pins to the backside routing layer 102 with solder. - The optical components, including the
PD 130 andemitters 140, are then placed onto the frontside routing layer 160 atoperation 9050, as illustrated inFIG. 10C . In an embodiment, this may be accomplished using conductive film, conductive paste, or solder bonding, so that 144, 134 are bonded to and in electrical connection with thebottom electrodes trace routing 467. - The optical components can then be encapsulated with a second LDS
compatible molding compound 491 atoperation 9060, as illustrated inFIG. 10D . Referring now toFIG. 10E ,vertical vias 493 are formed within themolding compound 491 atoperation 9070, and topside routing layer 460 is formed on themolding compound 491 atoperation 9080.Vertical vias 493 may make contact withtrace routing 467. Topside routing layer 460 may optionally include a single layer oftrace routing 497 formed using LDS, though additional dielectric and metal routing layers may optionally be included or formed using alternative techniques. Additionally,apertures 162 are formed with the topside routing layer 460 to expose top surfaces of the optical components. As illustrated, thetrace routing 497 may be formed on an in electrical contact with the 132, 142 of the optical components. Solder bumps 170 may then be placed ontop electrodes contact pads 109 as illustrated inFIG. 10F for further system integration of theoptical package 100. -
FIG. 11 is a schematic cross-sectional side view illustration of another variation of anoptical package 100 including optical components stacked on top of acontroller chip 120, with first and second package level laser direct structuring in accordance with an embodiment.FIG. 11 is substantially similar to that ofFIG. 8 , with one difference being that the method of manufacture may be substrate-less, and the backside routing layer 102 may instead by an RDL rather than PCB.FIG. 12 is a process flow of a method of fabricating the optical package ofFIG. 11 in accordance with an embodiment.FIGS. 13A-13H are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 11 in accordance with an embodiment. In interest of clarity and conciseness, the structure ofFIG. 11 and process flows and structures ofFIGS. 12 and 13A-13H are described together in the following description. At operation 1210 acontroller chip 120 is placed on acarrier substrate 200. As illustrated inFIG. 13A , the controller chip may be placed face-down on the carrier substrate, followed by encapsulation with an LDScompatible molding compound 411 atoperation 1220. - Referring now to
FIG. 13B ,vertical vias 413 are formed within themolding compound 411 atoperation 1230, and frontside routing layer 160 is formed on themolding compound 411 atoperation 1240. Frontside routing layer 160 may include a single layer oftrace routing 467 formed using LDS, though additional dielectric and metal routing layers may optionally be included. The optical components, including thePD 130 andemitters 140, are then placed onto the frontside routing layer 160 atoperation 1250, as illustrated inFIG. 13C . In an embodiment, this may be accomplished using conductive film, conductive paste, or solder bonding, so that 144, 134 are bonded to and in electrical connection with thebottom electrodes trace routing 467. - The optical components can then be encapsulated with a second LDS
compatible molding compound 491 atoperation 1260, as illustrated inFIG. 13D . Referring now toFIGS. 13E-13F , the carrier substrate is removed atoperation 1270, followed by the formation of a backside routing layer 102, which may be an RDL, atoperation 1280. As shown, the backside routing layer 102 may include adielectric layer 107, and a plurality of throughvias 108, andcontact pads 109. In an embodiment,dielectric layer 107 is a photoimageable polymer, and may be a molding compound material. - Referring now to
FIG. 13G ,vertical vias 493 are formed within themolding compound 491 atoperation 1290, and topside routing layer 460 is formed on themolding compound 491 atoperation 1292. Topside routing layer 460 may include a single layer oftrace routing 497 formed using LDS, though additional dielectric and metal routing layers may optionally be included. Additionally,apertures 162 are formed with the topside routing layer 460 to expose top surfaces of the optical components. As illustrated, thetrace routing 497 may be formed on an in electrical contact with the 132, 142 of the optical components. Solder bumps 170 may then be placed ontop electrodes contact pads 109 as illustrated inFIG. 13H for further system integration of theoptical package 100. -
FIG. 14 is a schematic cross-sectional side view illustration of an optical package including optical components stacked on top of a controller chip, with first and second package level laser direct structuring in accordance with an embodiment. Theoptical package 100 ofFIG. 14 may be similar to other optical packages including LDS with one difference being that theoptical package 100 illustrated inFIG. 14 can be fabricated using a substrate-less packaging approach with thecontroller chip 120 integrated last.FIG. 15 is a process flow of a method of fabricating the optical package ofFIG. 14 in accordance with an embodiment.FIGS. 16A-16H are schematic cross-sectional side view illustrations of a method of fabricating the optical package ofFIG. 14 in accordance with an embodiment. In interest of clarity and conciseness, the structure ofFIG. 14 and process flows and structures ofFIGS. 15 and 16A-16H are described together in the following description. - At
operation 1510 the optical components are placed on acarrier substrate 200. As illustrated inFIG. 16A , the optical components may be placed with 142, 132 face-down on the carrier substrate, followed by encapsulation with an LDStop electrodes compatible molding compound 491 atoperation 1520. Referring now toFIG. 16B ,vertical vias 413 are formed within themolding compound 491 atoperation 1530, and frontside routing layer 160 is formed on themolding compound 491 atoperation 1540. As illustrated inFIG. 16C , frontside routing layer 160 may be a RDL including one or more dielectric layers and metal routing layers as previously described, and may include a metal routing layer formed directly on the 144, 134 of the optical components. Thebottom electrodes controller chip 120 is then placed face-down onto the frontside routing layer 160 atoperation 1550, as illustrated inFIG. 16D . In an embodiment, this may be accomplished using conductive film, conductive paste, or usingsolder bumps 270 as illustrated. Thecontroller chip 120 can then be encapsulated with a second LDScompatible molding compound 411 atoperation 1560, as illustrated inFIG. 16E . Referring now toFIG. 16F ,vertical vias 413 are formed within themolding compound 411 atoperation 1570, and backside routing layer 102 is formed on themolding compound 411. Backside routing layer 102 may include a single layer of trace routing formed using LDS, and can includecontact pads 109, though additional dielectric and metal routing layers may optionally be included. - Referring now to
FIGS. 16G-16H , thecarrier substrate 200 is removed atoperation 1580, followed by the formation of a topside routing layer 460, which may be an RDL, atoperation 1590. As shown,apertures 162 are formed with the topside routing layer 460 to expose top surfaces of the optical components. As illustrated, thetrace routing 497 may be formed on an in electrical contact with the 132, 142 of the optical components. Solder bumps 170 may then be placed ontop electrodes contact pads 109 for further system integration of theoptical package 100. -
FIG. 17 is a schematic cross-sectional side view illustration of anoptical package 100 including optical components stacked on top of a controller chip and wire bonding in accordance with an embodiment.FIG. 18 is a process flow of a method of fabricating the optical package ofFIG. 17 in accordance with an embodiment. In the illustrated embodiment, the optical package can include a backside routing layer 102, which may be a PCB. The backside routing layer 102 includes including atop side 103 andbottom side 104. At operation 1810 acontroller chip 120 is mounted face-down on the backside routing layer 102. For example, this may be accomplished with bonding withsolder bumps 510 ontolanding pads 105. One ormore photodetectors 130 andemitters 140 are attached to thecontroller chip 120 atoperation 1820, and wire bonded usingwires 502 bonded to the backside routing layer 102 atoperation 1830. As shown, the 142, 132 are bonded totop electrodes landing pads 105 usingwires 502. 144, 134 can be bonded to traceBottom electrodes lines 504 formed on top of thecontroller chip 120. The trace lines 504 in turn are wire bonded to thelanding pads 105 withwires 502. Atoperation 1840 the wire bonded controller chip and optical components are enclosed. For example, this may be accomplished by mounting a metal lid onto the backside routing layer 102, or with amolding compound 500.FIG. 17 illustrates amolding compound 500 used to encapsulate thecontroller chip 120, thePD 130 andemitters 140 on the backside routing layer 102.Apertures 162 may additionally be formed over top surfaces of the optical components as previously described. In an embodiment, themolding compound 500 is opaque (e.g. a black mold). Alternatively, a metal lid may be used with similarly located apertures. An exemplary lid may have a shape corresponding to the outer contour of the illustratedmolding compound 500, for example. -
FIG. 19 is a schematic cross-sectional side view illustration of anoptical package 100 including optical components stacked on top of acontroller chip 120 and wire bonding in accordance with an embodiment. In particular, the embodiment ofFIG. 19 combines certain aspects of thefirst package level 180 of previous embodiments with wire bonding of the optical components. In an embodiment, anoptical package 100 includes a backside routing layer 102 including atop side 103 andbottom side 104, and aPCB core 110 on the top side of the backside routing layer 102. ThePCB core 110 includes a plurality ofvertical vias 112 and acavity 115. Thecontroller chip 120 is face-up within thecavity 115, and amolding compound 150 encapsulates thecontroller chip 120 within thecavity 115. A frontside routing layer 160 is on top of thecontroller chip 120, themolding compound 150, and thePCB core 110. For example, the frontside routing layer 160 can be an RDL as previously described. One ormore PDs 130 andemitters 140 are mounted on a top side of the frontside routing layer 160. - In an embodiment, the
PD 130 includes abottom electrode 134 directly over afirst contact pad 169 of the frontside routing layer 160, and atop electrode 132 wire bonded to asecond contact pad 169 of the frontside routing layer 160. The one or more emitter 140 top and 142, 144 may be similarly connected. In the embodiment illustrated, the PD 130 (and corresponding wire 502) is encapsulated in a firstbottom electrodes transparent molding compound 600 and the emitter 140 (and corresponding wire 502) is encapsulated in a secondtransparent molding compound 600 that is separate from the first transparent molding compound. - The optical components may be enclosed using different techniques, such as a metal lid or molding compound. In the illustrated embodiment, an opaque molding compound encapsulates and surrounds the
pre-molded PD 130 and emitter 140 (including the transparent molding compounds 600) on the frontside routing layer 160.Apertures 162 may be formed as previously described. In an embodiment, afilter layer 601 such as a bandpass filter may be formed underneath theaperture 162 in order to select the wavelengths of light being transmitted through theaperture 162. Alternatively, a metal lid, with similar apertures, may be used in place of themolding compound 605. - Similar to previously described embodiments, a plurality of solder bumps 170 can be placed on the
bottom side 104 of the backside routing layer 102 for additional integration. ThePCB core 110 may be a laminate body. The frontside routing layer 160 may be an RDL, including one or more metal traces 166 anddielectric layers 164. The backside routing layer 102 may additionally be an RDL, and may optionally include a portion of themolding compound 150 and a plurality of throughvias 108 extending through themolding compound 150. Theoptical package 100 ofFIG. 19 may share additional features of other optical packages previously described. -
FIG. 20 is a process flow of a method of fabricating the optical package ofFIG. 19 in accordance with an embodiment. Operations 2010-2035 related to formation of thefirst package level 180 may be substantially similar to operations 2010-2060 described with regard toFIG. 2 , less the optical components. At operation 2010 aPCB core 110 is placed onto acarrier substrate 200. Thecontroller chip 120 is placed into acavity 115 within thePCB core 110 atoperation 2015 and encapsulated atoperation 2020. Thecarrier substrate 200 can then be removed atoperation 2025, followed by the formation of the frontside routing layer 160 atoperation 2030 and backside routing layer 102 atoperation 2035. - The optical components, including one or
more PDs 130 andemitters 140, are then placed on the frontside routing layer 160 atoperation 2040 and wire bonded to the frontside routing layer 160 atoperation 2045. Each of the optical components is then encapsulated within atransparent molding compound 600 atoperation 2050, followed by enclosing the molded optical components atoperation 2055, for example by attaching a lid or molding with anopaque molding compound 605. -
FIGS. 21A-23 illustrate various portable electronic devices in which the various embodiments can be implemented.FIGS. 21A-21B are schematic side view illustrations of an earbud in accordance with an embodiment that includes ahousing 2102 and one ormore openings 2110 to which theapertures 162 of theoptical packages 100 described herein can be aligned. FIG. 22 is a schematic side view illustration of an earpiece in accordance with an embodiment that includes ahousing 2202 including anopening 2210 to which theapertures 162 of theoptical packages 100 described herein can be aligned.FIG. 23 is a schematic side view illustration of a mobile phone in accordance with an embodiment including ahousing 2302 including anopening 2310 to which theapertures 162 of theoptical packages 100 described herein can be aligned. These illustrations are intended to be exemplary and non-exhaustive implementations. - In utilizing the various aspects of the embodiments, it would become apparent to one skilled in the art that combinations or variations of the above embodiments are possible for forming an optical package. Although the embodiments have been described in language specific to structural features and/or methodological acts, it is to be understood that the appended claims are not necessarily limited to the specific features or acts described. The specific features and acts disclosed are instead to be understood as embodiments of the claims useful for illustration.
Claims (18)
1. An optical package comprising:
a back side routing layer including a top side and bottom side;
a printed circuit board (PCB) core on the top side of the back side routing layer, the PCB core including a plurality of vertical vias and a cavity;
a controller chip face-up within the cavity;
a molding compound encapsulating the controller chip within the cavity;
a front side routing layer on top of the controller chip, the molding compound, and the PCB core; and
a photodetector (PD) mounted on a top side of the front side routing layer.
2. The optical package of claim 1 , further comprising an emitter mounted on the top side of the front side routing layer.
3. The optical package of claim 2 , wherein the PD includes a bottom electrode directly over a first contact pad of the front side routing layer, and a top electrode wire bonded to a second contact pad of the front side routing layer.
4. The optical package of claim 2 , wherein the PD is encapsulated in a first transparent molding compound, and the emitter is encapsulated in a second transparent molding compound, separate from the first transparent molding compound.
5. The optical package of claim 4 , further comprising a metal lid on the front side routing layer and surrounding the PD and the emitter.
6. The optical package of claim 4 , further comprising an opaque molding compound on the front side routing layer and surrounding the PD and the emitter.
7. The optical package of claim 2 , further comprising a plurality of solder bumps on the bottom side of the back side routing layer.
8. The optical package of claim 2 , wherein the PCB core comprises a laminate body.
9. The optical package of claim 1 , wherein the front side routing layer is a front redistribution layer (RDL) comprising one or more metal traces and one or more dielectric layers.
10. The optical package of claim 1 , wherein the back side routing layer is a redistribution layer (RDL) comprising the molding compound and a plurality of through vias through the molding compound.
11. The optical package of claim 2 , wherein the photodetector (PD) and the emitter both at least partially overlap the controller chip.
12. The optical package of claim 11 , wherein the PCB core comprises a laminate body.
13. The optical package of claim 11 , further comprising an opaque molding compound on the front side routing layer and surrounding the PD and the emitter, and laterally between the PD and the emitter.
14. The optical package of claim 13 , wherein the opaque molding compound spans over the PD and the emitter, and further comprising a first aperture in the opaque molding compound spanning over the PD and a second aperture in the opaque molding compound spanning over the emitter.
15. The optical package of claim 14 , wherein the opaque molding compound spans over a first top electrode of the PD and a second top electrode of the emitter, wherein the first top electrode is wire bonded to the front side routing layer with a first wire and the second top electrode is wire bonded to the front side routing layer with a second wire.
16. The optical package of claim 11 , further comprising metal lid on the front side routing layer and surrounding the PD and the emitter, and laterally between the PD and the emitter.
17. The optical package of claim 16 , wherein the metal lid spans over the PD and the emitter, and further comprising a first aperture in the metal lid spanning over the PD and a second aperture in the metal lid spanning over the emitter.
18. The optical package of claim 17 , wherein the metal lid spans over a first top electrode of the PD and a second top electrode of the emitter, wherein the first top electrode is wire bonded to the front side routing layer with a first wire and the second top electrode is wire bonded to the front side routing layer with a second wire.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US18/316,962 US20230386865A1 (en) | 2019-09-23 | 2023-05-12 | Embedded Packaging Concepts for Integration of ASICs and Optical Components |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| SG10201908828W | 2019-09-23 | ||
| SG10201908828WA SG10201908828WA (en) | 2019-09-23 | 2019-09-23 | Embedded Packaging Concepts for Integration of ASICs and Optical Components |
| US16/911,153 US11651976B2 (en) | 2019-09-23 | 2020-06-24 | Embedded packaging concepts for integration of ASICs and optical components |
| US18/316,962 US20230386865A1 (en) | 2019-09-23 | 2023-05-12 | Embedded Packaging Concepts for Integration of ASICs and Optical Components |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/911,153 Continuation US11651976B2 (en) | 2019-09-23 | 2020-06-24 | Embedded packaging concepts for integration of ASICs and optical components |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20230386865A1 true US20230386865A1 (en) | 2023-11-30 |
Family
ID=74881201
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/911,153 Active 2041-01-26 US11651976B2 (en) | 2019-09-23 | 2020-06-24 | Embedded packaging concepts for integration of ASICs and optical components |
| US18/316,962 Abandoned US20230386865A1 (en) | 2019-09-23 | 2023-05-12 | Embedded Packaging Concepts for Integration of ASICs and Optical Components |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/911,153 Active 2041-01-26 US11651976B2 (en) | 2019-09-23 | 2020-06-24 | Embedded packaging concepts for integration of ASICs and optical components |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US11651976B2 (en) |
| CN (1) | CN112542451B (en) |
| SG (1) | SG10201908828WA (en) |
| TW (1) | TWI743909B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20240102853A1 (en) * | 2022-09-22 | 2024-03-28 | Innolux Corporation | Electronic device and related tiled electronic device |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12113022B2 (en) * | 2020-05-26 | 2024-10-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method of semiconductor package |
| CN112103268B (en) * | 2020-08-05 | 2021-08-03 | 珠海越亚半导体股份有限公司 | An embedded package structure and its manufacturing method |
| US20220238473A1 (en) * | 2021-01-25 | 2022-07-28 | Stmicroelectronics S.R.L. | Method of manufacturing semiconductor devices and corresponding semiconductor device |
| US11966090B2 (en) * | 2021-03-03 | 2024-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Heterogeneous packaging integration of photonic and electronic elements |
| CN114093770A (en) * | 2021-10-27 | 2022-02-25 | 珠海越亚半导体股份有限公司 | Embedded packaging structure and manufacturing method thereof |
| US12153268B2 (en) * | 2022-01-03 | 2024-11-26 | Apple Inc. | Technologies for increased volumetric and functional efficiencies of optical packages |
| US12368142B2 (en) | 2022-05-27 | 2025-07-22 | Taiwan Semiconductor Manufacturing Company Limited | Double side integration semiconductor package and method of forming the same |
| US20240006396A1 (en) * | 2022-07-01 | 2024-01-04 | Advanced Semiconductor Engineering, Inc. | Optical device |
| JP7373030B1 (en) * | 2022-07-28 | 2023-11-01 | セイコーNpc株式会社 | Optical device and method for manufacturing optical device |
| US20240105660A1 (en) * | 2022-09-28 | 2024-03-28 | Nxp Usa, Inc. | Semiconductor device with active mold package and method therefor |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160293585A1 (en) * | 2013-11-22 | 2016-10-06 | Heptagon Micro Optics Pte. Ltd. | Compact optoelectronic modules |
| KR20160116484A (en) * | 2015-03-30 | 2016-10-10 | 엘지이노텍 주식회사 | Printed circuit board |
| US20180358501A1 (en) * | 2017-06-09 | 2018-12-13 | Advanced Semiconductor Engineering, Inc. | Semiconductor package device and method of manufacturing the same |
| US20190207051A1 (en) * | 2016-05-27 | 2019-07-04 | Rohm Co., Ltd. | Semiconductor device |
| US20190237590A1 (en) * | 2016-10-06 | 2019-08-01 | Osram Opto Semiconductors Gmbh | Sensor |
| US20200091126A1 (en) * | 2017-09-26 | 2020-03-19 | Powertech Technology Inc. | Semiconductor package and manufacturing method thereof |
| US20210005761A1 (en) * | 2019-07-03 | 2021-01-07 | Advanced Semiconductor Engineering, Inc. | Optical device and method of manufacturing the same |
Family Cites Families (21)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4912275B2 (en) | 2007-11-06 | 2012-04-11 | 新光電気工業株式会社 | Semiconductor package |
| US20110064362A1 (en) | 2009-09-11 | 2011-03-17 | St-Ericsson Sa | Integrated circuit device or package and integrated circuit system, with an optical wave-guide element |
| US8884431B2 (en) * | 2011-09-09 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and structures for semiconductor devices |
| US8981511B2 (en) | 2012-02-29 | 2015-03-17 | Semiconductor Components Industries, Llc | Multi-chip package for imaging systems |
| US9177884B2 (en) | 2012-10-09 | 2015-11-03 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Two-sided-access extended wafer-level ball grid array (eWLB) package, assembly and method |
| US20140296411A1 (en) | 2013-04-01 | 2014-10-02 | Sabic Innovative Plastics Ip B.V. | High modulus laser direct structuring composites |
| US20150001713A1 (en) | 2013-06-29 | 2015-01-01 | Edmund Goetz | Multiple level redistribution layer for multiple chip integration |
| TWI521671B (en) | 2013-07-25 | 2016-02-11 | 菱生精密工業股份有限公司 | The package structure of the optical module |
| US9443835B2 (en) * | 2014-03-14 | 2016-09-13 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Methods for performing embedded wafer-level packaging (eWLP) and eWLP devices, packages and assemblies made by the methods |
| US9972601B2 (en) * | 2014-09-26 | 2018-05-15 | Intel Corporation | Integrated circuit package having wirebonded multi-die stack |
| CN104961916A (en) | 2015-07-11 | 2015-10-07 | 刘帅 | Modified LDS (Laser Direct Structuring) additive and LCP (Liquid Crystal Polymer) composition containing same |
| JP2017041467A (en) * | 2015-08-17 | 2017-02-23 | ローム株式会社 | Optical semiconductor device |
| US9786617B2 (en) | 2015-11-16 | 2017-10-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Chip packages and methods of manufacture thereof |
| US9911629B2 (en) | 2016-02-10 | 2018-03-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated passive device package and methods of forming same |
| US9905722B1 (en) | 2016-12-27 | 2018-02-27 | Advanced Semiconductor Engineering, Inc. | Optical device, optical module structure and manufacturing process |
| KR102275684B1 (en) | 2017-04-18 | 2021-07-13 | 삼성전자주식회사 | Semiconductor package |
| US10510718B2 (en) * | 2017-08-28 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
| US11057984B2 (en) | 2017-11-30 | 2021-07-06 | Ii-Vi Delaware, Inc. | High-speed hybrid circuit |
| US10930802B2 (en) * | 2018-05-03 | 2021-02-23 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and method of manufacturing the same |
| US10777430B2 (en) * | 2018-06-27 | 2020-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Photonic integrated package and method forming same |
| WO2021005844A1 (en) * | 2019-07-09 | 2021-01-14 | 株式会社村田製作所 | Optical device and manufacturing method therefor |
-
2019
- 2019-09-23 SG SG10201908828WA patent/SG10201908828WA/en unknown
-
2020
- 2020-06-24 US US16/911,153 patent/US11651976B2/en active Active
- 2020-07-29 TW TW109125516A patent/TWI743909B/en active
- 2020-07-30 CN CN202010753776.6A patent/CN112542451B/en active Active
-
2023
- 2023-05-12 US US18/316,962 patent/US20230386865A1/en not_active Abandoned
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160293585A1 (en) * | 2013-11-22 | 2016-10-06 | Heptagon Micro Optics Pte. Ltd. | Compact optoelectronic modules |
| KR20160116484A (en) * | 2015-03-30 | 2016-10-10 | 엘지이노텍 주식회사 | Printed circuit board |
| US20190207051A1 (en) * | 2016-05-27 | 2019-07-04 | Rohm Co., Ltd. | Semiconductor device |
| US20190237590A1 (en) * | 2016-10-06 | 2019-08-01 | Osram Opto Semiconductors Gmbh | Sensor |
| US20180358501A1 (en) * | 2017-06-09 | 2018-12-13 | Advanced Semiconductor Engineering, Inc. | Semiconductor package device and method of manufacturing the same |
| US20200091126A1 (en) * | 2017-09-26 | 2020-03-19 | Powertech Technology Inc. | Semiconductor package and manufacturing method thereof |
| US20210005761A1 (en) * | 2019-07-03 | 2021-01-07 | Advanced Semiconductor Engineering, Inc. | Optical device and method of manufacturing the same |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20240102853A1 (en) * | 2022-09-22 | 2024-03-28 | Innolux Corporation | Electronic device and related tiled electronic device |
| US12504323B2 (en) * | 2022-09-22 | 2025-12-23 | Innolux Corporation | Electronic device and related tiled electronic device |
Also Published As
| Publication number | Publication date |
|---|---|
| CN112542451A (en) | 2021-03-23 |
| US11651976B2 (en) | 2023-05-16 |
| CN112542451B (en) | 2025-02-07 |
| TW202114492A (en) | 2021-04-01 |
| SG10201908828WA (en) | 2021-04-29 |
| US20210090908A1 (en) | 2021-03-25 |
| TWI743909B (en) | 2021-10-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20230386865A1 (en) | Embedded Packaging Concepts for Integration of ASICs and Optical Components | |
| US11508776B2 (en) | Image sensor semiconductor packages and related methods | |
| US8017436B1 (en) | Thin substrate fabrication method and structure | |
| US9129980B2 (en) | Package 3D interconnection and method of making same | |
| US9173299B2 (en) | Collective printed circuit board | |
| US6828665B2 (en) | Module device of stacked semiconductor packages and method for fabricating the same | |
| US8623753B1 (en) | Stackable protruding via package and method | |
| US7944043B1 (en) | Semiconductor device having improved contact interface reliability and method therefor | |
| KR101944007B1 (en) | Semiconductor package and method of manufacturing the same | |
| US11848214B2 (en) | Encapsulated semiconductor package | |
| CN105280601A (en) | Package structure and package substrate structure | |
| US20170057808A1 (en) | Mems chip package and method for manufacturing the same | |
| CN114637015A (en) | Optical sensor package and method of fabricating optical sensor package | |
| CN115867828A (en) | Semiconductor package and method of manufacturing the same | |
| KR20140143567A (en) | Semiconductor package board and method for maunfacturing the same | |
| US11552053B2 (en) | Miniaturization of optical sensor modules through wirebonded ball stacks | |
| US20110044017A1 (en) | Electronic component | |
| US6819565B2 (en) | Cavity-down ball grid array semiconductor package with heat spreader | |
| US12153268B2 (en) | Technologies for increased volumetric and functional efficiencies of optical packages | |
| TW201438155A (en) | Semiconductor component package having a tilted structure | |
| KR101168413B1 (en) | Leadframe and method of manufacturig same | |
| KR20050073678A (en) | Method for manufacturing bga type package | |
| TWM546011U (en) | Electronic chip module for double-sided mounting parts | |
| TWI669993B (en) | Electronic chip module for double-sided mounting parts | |
| KR100646489B1 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |