US20230154904A9 - Electronic device - Google Patents
Electronic device Download PDFInfo
- Publication number
- US20230154904A9 US20230154904A9 US17/839,928 US202217839928A US2023154904A9 US 20230154904 A9 US20230154904 A9 US 20230154904A9 US 202217839928 A US202217839928 A US 202217839928A US 2023154904 A9 US2023154904 A9 US 2023154904A9
- Authority
- US
- United States
- Prior art keywords
- chip
- package
- resin portion
- electronic device
- solder connection
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W90/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H10W42/121—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/15321—Connection portion the connection portion being formed on the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/182—Disposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/186—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
-
- H10W70/60—
-
- H10W72/884—
-
- H10W74/00—
-
- H10W74/117—
-
- H10W74/40—
-
- H10W90/722—
-
- H10W90/724—
-
- H10W90/734—
-
- H10W90/754—
Definitions
- the present disclosure relates to an electronic device.
- An object of the present disclosure is to improve a reliability of a product without restricting a wiring in a configuration in which a plurality of IC packages are laminated on a circuit board.
- an electronic device includes a circuit board, a lower IC package in which a lower IC chip is sealed on a lower package substrate by a lower resin portion being mounted on the circuit board via a lower solder connection portion, and an upper IC package in which an upper IC chip is sealed on an upper package substrate by an upper resin portion being mounted on the lower IC package via an upper solder connection portion.
- the upper IC package is provided with a rigid body having a smaller linear expansion coefficient in a plane direction than that of the upper resin portion. The rigid body is arranged directly above a boundary between the lower IC chip and the lower resin portion.
- FIG. 1 is a longitudinal section view showing an electronic device according to a first embodiment
- FIG. 2 is a plan view of the electronic device according to the first embodiment
- FIG. 3 is a plan view of an electronic device according to a second embodiment
- FIG. 4 is a plan view of an electronic device according to a third embodiment
- FIG. 5 is a longitudinal section view showing an electronic device according to a fourth embodiment
- FIG. 6 is a plan view of the electronic device according to the fourth embodiment.
- FIG. 7 is a longitudinal section view showing an electronic device according to a fifth embodiment
- FIG. 8 is a plan view of the electronic device according to the fifth embodiment.
- FIG. 9 is a longitudinal section view showing an electronic device according to a sixth embodiment.
- FIG. 10 is a plan view showing the electronic device according to the sixth embodiment.
- IC means integrated circuit
- a lower IC package is mounted on a printed circuit board via a lower solder connection portion, and an upper IC package is mounted on the lower IC package via an upper solder connection portion.
- the IC package has a configuration in which an IC chip is sealed on a package substrate by a resin portion.
- An object of the present disclosure is to improve the reliability of a product without restricting the wiring in a configuration in which a plurality of IC packages are laminated on the substrate.
- an electronic device includes a circuit board, a lower IC package in which a lower IC chip is sealed on a lower package substrate by a lower resin portion being mounted on the substrate via a lower solder connection portion, and an upper IC package in which an upper IC chip is sealed on an upper package substrate by an upper resin portion being mounted on the lower IC package via an upper solder connection portion.
- the upper IC package is provided with a rigid body having a smaller linear expansion coefficient in a plane direction than that of the upper resin portion. The rigid body is arranged directly above a boundary between the lower IC chip and the lower resin portion.
- the rigid body having a smaller linear expansion coefficient in the plane direction than the upper resin portion is arranged immediately above the boundary between the lower IC chip and the lower resin portion. Bending occurs at the boundary between the lower IC chip and the lower resin portion during the cooling/heating cycle, but Immediately below the rigid body, bending is suppressed by the rigid body, and warpage generated in the lower IC package can be suppressed. As a result, it is possible to suppress the concentration of strain on the solder connection portion arranged directly below the boundary between the lower IC chip and the lower resin portion, and it is possible to suppress the occurrence of cracks. This makes it possible to improve the reliability of the product without restricting the wiring in the configuration in which a plurality of IC packages are laminated on the substrate.
- FIG. 1 shows a longitudinal cross section taken along a line A 1 -A 2 of FIG. 2 .
- An electronic device 1 is, for example, an in-vehicle electronic device mounted on a vehicle. Since the electronic device 1 is used in an in-vehicle environment, the guaranteed operating temperature is, for example, ⁇ 30° C. to +80° C.
- the electronic device 1 has a package-on-package structure in which two IC packages 3 and 4 are laminated on a printed circuit board 2 . Integrated circuit is referred to as IC, hereinafter.
- the lower IC package 3 is mounted on the printed circuit board 2 via the plurality of lower solder connection portions 5
- the upper IC package 4 is mounted on the lower IC package 3 via the plurality of upper solder connection portions 6 .
- the lower IC package 3 is electrically and physically connected to the printed circuit board 2 by a plurality of lower solder connecting portions 5
- the upper IC package 4 is electrically and physically connected to the lower IC package 3 by a plurality of upper solder connecting portions 6 .
- the lower IC package 3 and the upper IC package 4 are, for example, a SoC (System on Chip), a power supply IC (Integrated Circuit), a memory element, or the like.
- the printed circuit board 2 is a multilayer board in which insulating base materials such as an epoxy resin containing glass fibers are laminated in multiple layers. Conductor patterns are formed on the surface of the multilayer board and between the layers, and a ground pattern is formed between the layers. As shown in FIG. 2 , the printed circuit board 2 is rectangular in a plane and has a longitudinal direction (arrows X 1 and X 2 directions) and a lateral direction (arrows Y 1 and Y 2 directions). An upper surface 2 a of the printed circuit board 2 is provided with a land for conduction corresponding to a plurality of lower solder balls of the lower IC package 3 and for soldering the lower IC package 3 . Further, a solder resist layer is provided on the upper surface 2 a of the printed circuit board 2 so as to cover a portion excluding the land for conduction.
- the lower IC package 3 is a ball grid array package type (BGA type) semiconductor element, and a lower IC chip 7 is sealed on a lower package substrate 9 by a lower resin portion 8 and an upper package substrate 10 is mounted on the lower resin portion 8 so as to be formed as a thin rectangular package.
- the lower IC package 3 is also rectangular in a plane and has a longitudinal direction (arrows X 1 and X 2 directions) and a lateral direction (arrows Y 1 and Y 2 directions).
- the linear expansion coefficient in the plane direction is different between the lower IC chip 7 and the lower resin portion 8 , the linear expansion coefficient in the plane direction of the lower IC chip 7 is relatively small, and the linear expansion coefficient in the plane direction of the lower resin portion 8 is relatively large.
- the lower IC chip 7 and the lower package substrate 9 are electrically connected by a bonding wire (not shown).
- the lower package substrate 9 and the upper package substrate 10 are electrically connected by a conductive portion (not shown) penetrating the lower resin portion 8 .
- the plurality of lower solder balls described above are provided on a lower surface 9 a of the lower package substrate 9 .
- An upper surface 10 a of the upper package substrate 10 is provided with a land for conduction corresponding to a plurality of upper solder balls of the upper IC package 4 and for soldering the upper IC package 4 .
- a solder resist layer is provided on the upper surface 10 a of the upper package substrate 10 so as to cover a portion excluding the land for conduction.
- the upper IC package 4 is a ball grid array package type semiconductor element like the lower IC package 3 , and the upper IC chip 11 is sealed on the lower package substrate 13 by the upper resin portion 12 so as to be formed as a thin rectangular package.
- the linear expansion coefficient in the plane direction is different between the upper IC chip 11 and the upper resin portion 12 , the linear expansion coefficient in the plane direction of the upper IC chip 11 is relatively small, and the linear expansion coefficient in the plane direction of the upper resin portion 12 is relatively large.
- the upper IC chip 11 and the lower package substrate 13 are electrically connected by a bonding wire (not shown).
- the plurality of upper solder balls described above are provided on a lower surface 13 a of the lower package substrate 13 .
- the lower solder balls of the lower IC package 3 are overlapped while being aligned with the conduction lands on the printed circuit board 2 .
- the upper solder balls of the upper IC package 4 are overlapped while being aligned with the conduction lands on the lower IC package 3 .
- the solder connection is performed by heating while controlling the temperature. By heating, the solder balls are melted on the land for conduction and integrated with the land for conduction, and after that, by cooling, the solder is solidified to form the lower solder connection portion 5 and the upper solder connection portion 6 .
- the lower IC package 3 is electrically and physically connected to the printed circuit board 2 via the lower solder connection portion 5 .
- the upper IC package 4 is electrically and physically connected to the lower IC package 3 via the upper solder connection portion 6 .
- a center Pb 1 in the plane direction of the lower IC chip 7 is deviated from a center Pb 2 in the plane direction of the lower IC package 3 . That is, a vertical line from the center Pb 2 in the plane direction of the lower IC package 3 to a long side 7 a of the lower IC chip 7 is relatively short, and a vertical line from the center Pb 2 in the plane direction of the lower IC package 3 to a long side 7 c of the lower IC chip 7 is relatively long.
- a vertical line from the planar center Pb 2 in the plane direction of the lower IC package 3 to a short side 7 b of the lower IC chip 7 is relatively long, and a vertical line from the planar center Pb 2 in the plane direction of the lower IC package 3 to a short side 7 d of the lower IC package 7 d is relatively short. Further, among the vertical lines from each side 7 a to 7 d of the lower IC chip 7 , the vertical line to the short side 7 b is the longest. That is, the short side 7 b of the sides 7 a to 7 d of the lower IC chip 7 is farthest from the center Pb 2 in the plane direction of the lower IC package 3 .
- a rigid body 14 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- the upper IC chip 11 is adopted as the rigid body 14 , and the upper IC chip 11 is arranged directly above a part of the long side 7 a and a part of the short side 7 b of the lower IC chip 7 . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the upper IC chip 11 directly under the upper IC chip 11 , and the warp generated in the lower IC package 3 is suppressed.
- the upper solder connection portion 6 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- an upper IC chip 11 having a smaller linear expansion coefficient in the plane direction than the upper resin portion 12 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the upper IC chip 11 directly under the upper IC chip 11 , and the warp generated in the lower IC package 3 can be suppressed.
- the upper IC chip 11 is arranged directly above a part of the short side 7 b orthogonal to the longitudinal direction of the lower IC package 3 among the sides 7 a to 7 d of the lower IC chip 7 . Therefore, the warp generated in the lower IC package 3 can be suppressed more appropriately.
- the upper IC chip 11 is arranged directly above a part of the short side 7 b farthest from the center Pb 2 in the plane direction of the lower IC package 3 among the sides 7 a to 7 d of the lower IC chip 7 .
- the farthest from the center Pb 2 in the plane direction of the lower IC package 3 among the sides 7 a to 7 d of the lower IC chip 7 Therefore, the warp generated in the lower IC package 3 can be suppressed more appropriately.
- the upper solder connection portion 6 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 , the physical strength can be secured by the upper solder connection portion 6 , and the warp generated in the lower IC package 3 can be suppressed more appropriately. Since the strain tends to concentrate on the upper solder connection portion 6 arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 , it is desirable that the upper solder connection portion 6 is the solder connection portion which is not related to the wiring.
- a second embodiment will be described with reference to FIG. 3 .
- the position where the upper IC package 4 is mounted on the lower IC package 3 is different from the above-mentioned first embodiment.
- the upper IC chip 11 is arranged directly above a part of the long sides 7 a and 7 c of the lower IC chip 7 and the entire short side 7 b.
- the similar effects with the first embodiment can be obtained.
- the upper IC chip 11 is arranged directly above the entire short side 7 b of the lower IC chip 7 , so that compared to the configuration in which the upper IC chip 11 is arranged directly above a part of the short side 7 b , it is possible to more appropriately suppress the concentration of strain on the solder connection portion 5 arranged directly below the short side 7 b.
- a third embodiment will be described with reference to FIG. 4 .
- the position where the upper IC package 4 is mounted on the lower IC package 3 is also different from the above-mentioned first embodiment.
- the upper IC chip 11 is arranged directly above the part of the long side 7 a and the part of the short side 7 b of the lower IC chip 7 , and a center Pu 1 in the plane direction of the IC chip 11 is arranged directly above the part of the short side 7 b.
- the similar effects with the first embodiment can be obtained. Further, in the third embodiment, since the center Pu 1 in the plane direction of the upper IC chip 11 is arranged directly above a part of the short side 7 b , it is possible to more appropriately suppress the concentration of distortion on the connection portion 5 arranged directly below the part of the short side 7 b.
- FIG. 5 shows a longitudinal cross section taken along a line A 3 -A 4 of FIG. 6 .
- the fourth embodiment is different from the first embodiment described above in that a plurality of upper IC packages are mounted on the lower IC package.
- the lower IC package 3 is mounted on the printed circuit board 2 via the plurality of lower solder connection portions 5 .
- the first upper IC package 23 is mounted on the lower IC package 3 via the plurality of first upper solder connection portions 22
- the second upper IC package 25 is mounted on the lower IC package 3 via the plurality of second upper solder connection portions 24 .
- the first upper IC package 23 has the same configuration as the upper IC package 4 described in the first embodiment, and the first upper IC chip 26 is sealed on the first lower package substrate 28 by the first upper resin portion 27 so as to be formed as a thin rectangular package.
- the second upper IC package 25 also has the same configuration as the upper IC package 4 described in the first embodiment, and the second upper IC chip 29 is sealed on the second lower package substrate 31 by the second upper resin portion 30 so as to be formed as a thin rectangular package.
- the rigid bodies 32 and 33 are arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- the first upper IC chip 26 is adopted as the rigid body 32
- the first upper IC chip 26 is arranged directly above a part of the long sides 7 a and 7 c of the lower IC chip 7 and the entire short side 7 d . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the first upper IC chip 26 directly under the first upper IC chip 26 , and the warp generated in the lower IC package 3 is suppressed.
- the second upper IC chip 29 is adopted as the rigid body 33 , and the second upper IC chip 29 is arranged directly above a part of the long side 7 a and the part of the short side 7 b of the lower IC chip 7 . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the second upper IC chip 29 directly under the second upper IC chip 29 , and the warp generated in the lower IC package 3 is suppressed. As a result, the concentration of strain on the solder connection portion 5 arranged directly below the boundary between the lower IC chip 7 and the lower resin portion 8 is suppressed, and the occurrence of cracks is suppressed.
- the first upper IC chip 26 and the second upper IC chip 29 are arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 . Bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the first upper IC chip 26 and the second upper IC chip 29 directly below the first upper IC chip 26 and the second upper IC chip 29 , and the warp generated in the lower IC package 3 can be suppressed.
- FIG. 7 shows a longitudinal cross section taken along a line A 5 -A 6 of FIG. 8 .
- the fifth embodiment is different from the first embodiment described above in that a plurality of upper IC chips are sealed in one upper IC package.
- the lower IC package 3 is mounted on the printed circuit board 2 via the plurality of lower solder connection portions 5
- the upper IC package 43 is mounted on the lower IC package 3 via the plurality of upper solder connection portions 42 .
- the upper IC package 43 has a different configuration from the upper IC package 4 described in the first embodiment, and the first upper IC chip 44 and the second upper IC chip 45 are sealed on the lower package substrate 47 by the upper resin portion 46 so as to be formed as a thin rectangular package.
- the rigid bodies 48 and 49 are arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- the first upper IC chip 44 is adopted as the rigid body 48
- the first upper IC chip 44 is arranged directly above a part of the long sides 7 a and 7 c of the lower IC chip 7 and the entire short side 7 d . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the first upper IC chip 44 directly under the first upper IC chip 44 , and the warp generated in the lower IC package 3 is suppressed.
- the second upper IC chip 45 is adopted as the rigid body 49 , and the second upper IC chip 45 is arranged directly above a part of the long side 7 a and the part of the short side 7 b of the lower IC chip 7 . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the second upper IC chip 45 directly under the second upper IC chip 45 , and the warp generated in the lower IC package 3 is suppressed. As a result, the concentration of strain on the solder connection portion 5 arranged directly below the boundary between the lower IC chip 7 and the lower resin portion 8 is suppressed, and the occurrence of cracks is suppressed.
- the first upper IC chip 44 and the second upper IC chip 45 are arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 . Bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the first upper IC chip 44 and the second upper IC chip 45 directly below the first upper IC chip 44 and the second upper IC chip 45 , and the warp generated in the lower IC package 3 can be suppressed.
- FIG. 9 shows a longitudinal cross section taken along a line A 7 -A 8 of FIG. 10 .
- the sixth embodiment is different from the first embodiment described above in that a member different from the upper IC chip is used as the rigid body.
- the lower IC package 3 is mounted on the printed circuit board 2 via the plurality of lower solder connection portions 5
- the upper IC package 53 is mounted on the lower IC package 3 via the plurality of upper solder connection portions 52 .
- the upper IC package 53 has a different configuration from the upper IC package 4 described in the first embodiment, and the upper IC chip 54 and a flat plate member 55 are sealed on the lower package substrate 57 by the upper resin portion 56 so as to be formed as a thin rectangular package.
- the flat plate member 55 is made of a material having a linear expansion coefficient in the plane direction similar to that of the upper IC chip 54 . That is, the linear expansion coefficient in the plane direction of the flat plate member 55 is smaller than the linear expansion coefficient in the plane direction of the upper resin portion 56 .
- the rigid body 58 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 .
- the flat plate member 55 is adopted as the rigid body 58 , and the flat plate member 55 is arranged directly above a part of the long side 7 a and a part of the short side 7 b of the lower IC chip 7 . Therefore, the bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the flat plate member 55 directly under the flat plate member 55 , and wrap generated in the lower IC package 3 is suppressed.
- the flat plate member 55 having a smaller linear expansion coefficient in the plane direction than that of the upper resin portion 56 is arranged directly above a part of the boundary between the lower IC chip 7 and the lower resin portion 8 . Bending occurs at the boundary between the lower IC chip 7 and the lower resin portion 8 during the cooling/heating cycle, but Immediately below the flat plate member 55 , bending is suppressed by the flat plate member 55 , and warpage generated in the lower IC package 3 can be suppressed.
- the flat plate member 55 which is a member different from the upper IC chip 54 , is used as the rigid body, the wiring is not restricted and the reliability of the product can be improved.
- the number and size of the flat plate members 55 are arbitrary.
- the configuration in which the IC packages are laminated in two layers on the printed circuit board is exemplified, the configuration in which the IC packages are laminated in three or more layers on the printed circuit board may be used. In that case, the configuration of the embodiment may be applied to any upper IC package and lower IC package that are in an upper and lower relationship.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
- This application is a continuation application of International Patent Application No. PCT/JP2021/000207 filed on Jan. 6, 2021, which designated the U.S. and based on and claims the benefits of priority of Japanese Patent Application No. 2020-017921 filed on Feb. 5, 2020. The entire disclosure of all of the above applications is incorporated herein by reference.
- The present disclosure relates to an electronic device.
- Conventionally, a package-on-package structure in which a plurality of IC packages are laminated on a circuit board has been provided.
- An object of the present disclosure is to improve a reliability of a product without restricting a wiring in a configuration in which a plurality of IC packages are laminated on a circuit board.
- According to one aspect of the present disclosure, an electronic device includes a circuit board, a lower IC package in which a lower IC chip is sealed on a lower package substrate by a lower resin portion being mounted on the circuit board via a lower solder connection portion, and an upper IC package in which an upper IC chip is sealed on an upper package substrate by an upper resin portion being mounted on the lower IC package via an upper solder connection portion. The upper IC package is provided with a rigid body having a smaller linear expansion coefficient in a plane direction than that of the upper resin portion. The rigid body is arranged directly above a boundary between the lower IC chip and the lower resin portion.
- The above and other objects, features and advantages of the present disclosure will become more apparent from the following detailed description taken in conjunction with the accompanying drawings.
- In the drawings:
-
FIG. 1 is a longitudinal section view showing an electronic device according to a first embodiment; -
FIG. 2 is a plan view of the electronic device according to the first embodiment; -
FIG. 3 is a plan view of an electronic device according to a second embodiment; -
FIG. 4 is a plan view of an electronic device according to a third embodiment; -
FIG. 5 is a longitudinal section view showing an electronic device according to a fourth embodiment; -
FIG. 6 is a plan view of the electronic device according to the fourth embodiment; -
FIG. 7 is a longitudinal section view showing an electronic device according to a fifth embodiment; -
FIG. 8 is a plan view of the electronic device according to the fifth embodiment; -
FIG. 9 is a longitudinal section view showing an electronic device according to a sixth embodiment; and -
FIG. 10 is a plan view showing the electronic device according to the sixth embodiment. - In an assumable example, a package-on-package structure in which a plurality of IC packages are laminated on a substrate has been provided. IC means integrated circuit.
- In the package-on-package structure, a lower IC package is mounted on a printed circuit board via a lower solder connection portion, and an upper IC package is mounted on the lower IC package via an upper solder connection portion. The IC package has a configuration in which an IC chip is sealed on a package substrate by a resin portion.
- Since a linear expansion coefficient in a plane direction differs between the IC chip and the resin portion, there is a risk that the IC package will be warped due to bending at a boundary between the IC chip and the resin portion during a cooling/heating cycle. When the IC package is warped, the strain is concentrated on the solder connection portion arranged directly under the IC chip and the resin portion, and cracks are likely to occur. When cracks occur, the solder connection life is shortened and a reliability of the product is impaired. To deal with such problems, it is assumed that the solder connection portion is not placed directly under the boundary between the IC chip and the resin portion, but in such a configuration, there is new problems that the location and number of solder connection portions are limited, and the wiring is restricted.
- An object of the present disclosure is to improve the reliability of a product without restricting the wiring in a configuration in which a plurality of IC packages are laminated on the substrate.
- According to one aspect of the present disclosure, an electronic device includes a circuit board, a lower IC package in which a lower IC chip is sealed on a lower package substrate by a lower resin portion being mounted on the substrate via a lower solder connection portion, and an upper IC package in which an upper IC chip is sealed on an upper package substrate by an upper resin portion being mounted on the lower IC package via an upper solder connection portion. The upper IC package is provided with a rigid body having a smaller linear expansion coefficient in a plane direction than that of the upper resin portion. The rigid body is arranged directly above a boundary between the lower IC chip and the lower resin portion.
- The rigid body having a smaller linear expansion coefficient in the plane direction than the upper resin portion is arranged immediately above the boundary between the lower IC chip and the lower resin portion. Bending occurs at the boundary between the lower IC chip and the lower resin portion during the cooling/heating cycle, but Immediately below the rigid body, bending is suppressed by the rigid body, and warpage generated in the lower IC package can be suppressed. As a result, it is possible to suppress the concentration of strain on the solder connection portion arranged directly below the boundary between the lower IC chip and the lower resin portion, and it is possible to suppress the occurrence of cracks. This makes it possible to improve the reliability of the product without restricting the wiring in the configuration in which a plurality of IC packages are laminated on the substrate.
- Hereinafter, some embodiments of the electronic device will be described with reference to the drawings. In the embodiments, elements corresponding to those which have been described in the preceding embodiments are denoted by the same reference numerals, and redundant description may be omitted.
- A first embodiment will be described with reference to
FIGS. 1 and 2 .FIG. 1 shows a longitudinal cross section taken along a line A1-A2 ofFIG. 2 . Anelectronic device 1 is, for example, an in-vehicle electronic device mounted on a vehicle. Since theelectronic device 1 is used in an in-vehicle environment, the guaranteed operating temperature is, for example, −30° C. to +80° C. Theelectronic device 1 has a package-on-package structure in which two 3 and 4 are laminated on a printedIC packages circuit board 2. Integrated circuit is referred to as IC, hereinafter. That is, thelower IC package 3 is mounted on the printedcircuit board 2 via the plurality of lowersolder connection portions 5, and theupper IC package 4 is mounted on thelower IC package 3 via the plurality of upper solder connection portions 6. Thelower IC package 3 is electrically and physically connected to the printedcircuit board 2 by a plurality of lowersolder connecting portions 5. Theupper IC package 4 is electrically and physically connected to thelower IC package 3 by a plurality of upper solder connecting portions 6. Thelower IC package 3 and theupper IC package 4 are, for example, a SoC (System on Chip), a power supply IC (Integrated Circuit), a memory element, or the like. - The printed
circuit board 2 is a multilayer board in which insulating base materials such as an epoxy resin containing glass fibers are laminated in multiple layers. Conductor patterns are formed on the surface of the multilayer board and between the layers, and a ground pattern is formed between the layers. As shown inFIG. 2 , the printedcircuit board 2 is rectangular in a plane and has a longitudinal direction (arrows X1 and X2 directions) and a lateral direction (arrows Y1 and Y2 directions). Anupper surface 2 a of the printedcircuit board 2 is provided with a land for conduction corresponding to a plurality of lower solder balls of thelower IC package 3 and for soldering thelower IC package 3. Further, a solder resist layer is provided on theupper surface 2 a of the printedcircuit board 2 so as to cover a portion excluding the land for conduction. - The
lower IC package 3 is a ball grid array package type (BGA type) semiconductor element, and alower IC chip 7 is sealed on a lower package substrate 9 by alower resin portion 8 and anupper package substrate 10 is mounted on thelower resin portion 8 so as to be formed as a thin rectangular package. Thelower IC package 3 is also rectangular in a plane and has a longitudinal direction (arrows X1 and X2 directions) and a lateral direction (arrows Y1 and Y2 directions). The linear expansion coefficient in the plane direction is different between thelower IC chip 7 and thelower resin portion 8, the linear expansion coefficient in the plane direction of thelower IC chip 7 is relatively small, and the linear expansion coefficient in the plane direction of thelower resin portion 8 is relatively large. Thelower IC chip 7 and the lower package substrate 9 are electrically connected by a bonding wire (not shown). The lower package substrate 9 and theupper package substrate 10 are electrically connected by a conductive portion (not shown) penetrating thelower resin portion 8. The plurality of lower solder balls described above are provided on alower surface 9 a of the lower package substrate 9. Anupper surface 10 a of theupper package substrate 10 is provided with a land for conduction corresponding to a plurality of upper solder balls of theupper IC package 4 and for soldering theupper IC package 4. Further, a solder resist layer is provided on theupper surface 10 a of theupper package substrate 10 so as to cover a portion excluding the land for conduction. - The
upper IC package 4 is a ball grid array package type semiconductor element like thelower IC package 3, and theupper IC chip 11 is sealed on thelower package substrate 13 by theupper resin portion 12 so as to be formed as a thin rectangular package. The linear expansion coefficient in the plane direction is different between theupper IC chip 11 and theupper resin portion 12, the linear expansion coefficient in the plane direction of theupper IC chip 11 is relatively small, and the linear expansion coefficient in the plane direction of theupper resin portion 12 is relatively large. Theupper IC chip 11 and thelower package substrate 13 are electrically connected by a bonding wire (not shown). The plurality of upper solder balls described above are provided on alower surface 13 a of thelower package substrate 13. - In a process of mounting the
lower IC package 3 on the printedcircuit board 2 and mounting theupper IC package 4 on thelower IC package 3, the lower solder balls of thelower IC package 3 are overlapped while being aligned with the conduction lands on the printedcircuit board 2. The upper solder balls of theupper IC package 4 are overlapped while being aligned with the conduction lands on thelower IC package 3. Finally, the solder connection is performed by heating while controlling the temperature. By heating, the solder balls are melted on the land for conduction and integrated with the land for conduction, and after that, by cooling, the solder is solidified to form the lowersolder connection portion 5 and the upper solder connection portion 6. By forming the lowersolder connection portion 5 and the upper solder connection portion 6, thelower IC package 3 is electrically and physically connected to the printedcircuit board 2 via the lowersolder connection portion 5. Theupper IC package 4 is electrically and physically connected to thelower IC package 3 via the upper solder connection portion 6. - As shown in
FIG. 2 , a center Pb1 in the plane direction of thelower IC chip 7 is deviated from a center Pb2 in the plane direction of thelower IC package 3. That is, a vertical line from the center Pb2 in the plane direction of thelower IC package 3 to along side 7 a of thelower IC chip 7 is relatively short, and a vertical line from the center Pb2 in the plane direction of thelower IC package 3 to along side 7 c of thelower IC chip 7 is relatively long. A vertical line from the planar center Pb2 in the plane direction of thelower IC package 3 to ashort side 7 b of thelower IC chip 7 is relatively long, and a vertical line from the planar center Pb2 in the plane direction of thelower IC package 3 to ashort side 7 d of thelower IC package 7 d is relatively short. Further, among the vertical lines from eachside 7 a to 7 d of thelower IC chip 7, the vertical line to theshort side 7 b is the longest. That is, theshort side 7 b of thesides 7 a to 7 d of thelower IC chip 7 is farthest from the center Pb2 in the plane direction of thelower IC package 3. - As described above, in the configuration in which the linear expansion coefficient in the plane direction is different between the
lower IC chip 7 and thelower resin portion 8, bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, and there is a risk that thelower IC package 3 will be warped. When thelower IC package 3 is warped, the strain is concentrated on thesolder connecting portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8, and cracks are likely to occur. When cracks occur, the solder connection life is shortened and the reliability of the product is impaired. - In this regard, in the above configuration, a
rigid body 14 is arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. Specifically, theupper IC chip 11 is adopted as therigid body 14, and theupper IC chip 11 is arranged directly above a part of thelong side 7 a and a part of theshort side 7 b of thelower IC chip 7. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by theupper IC chip 11 directly under theupper IC chip 11, and the warp generated in thelower IC package 3 is suppressed. As a result, the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8 is suppressed, and the occurrence of cracks is suppressed. The upper solder connection portion 6 is arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. - According to the first embodiment, the following effects can be exhibited. In the
electronic device 1, anupper IC chip 11 having a smaller linear expansion coefficient in the plane direction than theupper resin portion 12 is arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. The bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by theupper IC chip 11 directly under theupper IC chip 11, and the warp generated in thelower IC package 3 can be suppressed. As a result, it is possible to suppress the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8, and it is possible to suppress the occurrence of cracks. In the configuration in which the two 3 and 4 are laminated on the printedIC packages circuit board 2, it is possible to improve the reliability of the product without restricting the wiring - Further, although warpage is likely to occur in the longitudinal direction in the
lower IC package 3, theupper IC chip 11 is arranged directly above a part of theshort side 7 b orthogonal to the longitudinal direction of thelower IC package 3 among thesides 7 a to 7 d of thelower IC chip 7. Therefore, the warp generated in thelower IC package 3 can be suppressed more appropriately. - Further, in the
lower IC package 3, warpage is more likely to occur as the distance from the center Pb2 in the plane direction increases, but theupper IC chip 11 is arranged directly above a part of theshort side 7 b farthest from the center Pb2 in the plane direction of thelower IC package 3 among thesides 7 a to 7 d of thelower IC chip 7. the farthest from the center Pb2 in the plane direction of thelower IC package 3 among thesides 7 a to 7 d of thelower IC chip 7. Therefore, the warp generated in thelower IC package 3 can be suppressed more appropriately. - Further, since the upper solder connection portion 6 is arranged directly above a part of the boundary between the
lower IC chip 7 and thelower resin portion 8, the physical strength can be secured by the upper solder connection portion 6, and the warp generated in thelower IC package 3 can be suppressed more appropriately. Since the strain tends to concentrate on the upper solder connection portion 6 arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8, it is desirable that the upper solder connection portion 6 is the solder connection portion which is not related to the wiring. - A second embodiment will be described with reference to
FIG. 3 . In the second embodiment, the position where theupper IC package 4 is mounted on thelower IC package 3 is different from the above-mentioned first embodiment. In the second embodiment, theupper IC chip 11 is arranged directly above a part of the 7 a and 7 c of thelong sides lower IC chip 7 and the entireshort side 7 b. - According the second embodiment, the similar effects with the first embodiment can be obtained. Further, in the second embodiment, the
upper IC chip 11 is arranged directly above the entireshort side 7 b of thelower IC chip 7, so that compared to the configuration in which theupper IC chip 11 is arranged directly above a part of theshort side 7 b, it is possible to more appropriately suppress the concentration of strain on thesolder connection portion 5 arranged directly below theshort side 7 b. - A third embodiment will be described with reference to
FIG. 4 . In the third embodiment, the position where theupper IC package 4 is mounted on thelower IC package 3 is also different from the above-mentioned first embodiment. In the third embodiment, theupper IC chip 11 is arranged directly above the part of thelong side 7 a and the part of theshort side 7 b of thelower IC chip 7, and a center Pu1 in the plane direction of theIC chip 11 is arranged directly above the part of theshort side 7 b. - According the third embodiment, the similar effects with the first embodiment can be obtained. Further, in the third embodiment, since the center Pu1 in the plane direction of the
upper IC chip 11 is arranged directly above a part of theshort side 7 b, it is possible to more appropriately suppress the concentration of distortion on theconnection portion 5 arranged directly below the part of theshort side 7 b. - The fourth embodiment will be described with reference to
FIGS. 5 and 6 .FIG. 5 shows a longitudinal cross section taken along a line A3-A4 ofFIG. 6 . The fourth embodiment is different from the first embodiment described above in that a plurality of upper IC packages are mounted on the lower IC package. - In the
electronic device 21, thelower IC package 3 is mounted on the printedcircuit board 2 via the plurality of lowersolder connection portions 5. The firstupper IC package 23 is mounted on thelower IC package 3 via the plurality of first upper solder connection portions 22, and the secondupper IC package 25 is mounted on thelower IC package 3 via the plurality of second uppersolder connection portions 24. - The first
upper IC package 23 has the same configuration as theupper IC package 4 described in the first embodiment, and the firstupper IC chip 26 is sealed on the firstlower package substrate 28 by the firstupper resin portion 27 so as to be formed as a thin rectangular package. The secondupper IC package 25 also has the same configuration as theupper IC package 4 described in the first embodiment, and the secondupper IC chip 29 is sealed on the secondlower package substrate 31 by the secondupper resin portion 30 so as to be formed as a thin rectangular package. - As shown in
FIG. 6 , the 32 and 33 are arranged directly above a part of the boundary between therigid bodies lower IC chip 7 and thelower resin portion 8. Specifically, the firstupper IC chip 26 is adopted as therigid body 32, and the firstupper IC chip 26 is arranged directly above a part of the 7 a and 7 c of thelong sides lower IC chip 7 and the entireshort side 7 d. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the firstupper IC chip 26 directly under the firstupper IC chip 26, and the warp generated in thelower IC package 3 is suppressed. Further, the secondupper IC chip 29 is adopted as therigid body 33, and the secondupper IC chip 29 is arranged directly above a part of thelong side 7 a and the part of theshort side 7 b of thelower IC chip 7. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the secondupper IC chip 29 directly under the secondupper IC chip 29, and the warp generated in thelower IC package 3 is suppressed. As a result, the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8 is suppressed, and the occurrence of cracks is suppressed. In this case, at both ends in the long side direction of thelower IC chip 7, bending is suppressed at the boundary between thelower IC chip 7 and thelower resin portion 8, so that the warp generated in thelower IC package 3 is suppressed more appropriately. - According to the fourth embodiment, the following effects can be exhibited. In the
electronic device 21, the firstupper IC chip 26 and the secondupper IC chip 29 are arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. Bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the firstupper IC chip 26 and the secondupper IC chip 29 directly below the firstupper IC chip 26 and the secondupper IC chip 29, and the warp generated in thelower IC package 3 can be suppressed. As a result, it is possible to suppress the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8, and it is possible to suppress the occurrence of cracks. As a result, even in a configuration in which two upper IC packages 23 and 25 are mounted on thelower IC package 3, it is possible to improve the reliability of the product without restricting the wiring. The same applies to the configuration in which three or more upper IC packages are mounted on thelower IC package 3. - A fifth embodiment will be described with reference to
FIGS. 7 and 8 .FIG. 7 shows a longitudinal cross section taken along a line A5-A6 ofFIG. 8 . The fifth embodiment is different from the first embodiment described above in that a plurality of upper IC chips are sealed in one upper IC package. - In the
electronic device 41, thelower IC package 3 is mounted on the printedcircuit board 2 via the plurality of lowersolder connection portions 5, and theupper IC package 43 is mounted on thelower IC package 3 via the plurality of uppersolder connection portions 42. - The
upper IC package 43 has a different configuration from theupper IC package 4 described in the first embodiment, and the firstupper IC chip 44 and the secondupper IC chip 45 are sealed on thelower package substrate 47 by theupper resin portion 46 so as to be formed as a thin rectangular package. - As shown in
FIG. 8 , the 48 and 49 are arranged directly above a part of the boundary between therigid bodies lower IC chip 7 and thelower resin portion 8. Specifically, the firstupper IC chip 44 is adopted as therigid body 48, and the firstupper IC chip 44 is arranged directly above a part of the 7 a and 7 c of thelong sides lower IC chip 7 and the entireshort side 7 d. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the firstupper IC chip 44 directly under the firstupper IC chip 44, and the warp generated in thelower IC package 3 is suppressed. Further, the secondupper IC chip 45 is adopted as therigid body 49, and the secondupper IC chip 45 is arranged directly above a part of thelong side 7 a and the part of theshort side 7 b of thelower IC chip 7. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the secondupper IC chip 45 directly under the secondupper IC chip 45, and the warp generated in thelower IC package 3 is suppressed. As a result, the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8 is suppressed, and the occurrence of cracks is suppressed. Also in this case, at both ends in the long side direction of thelower IC chip 7, bending is suppressed at the boundary between thelower IC chip 7 and thelower resin portion 8, so that the warp generated in thelower IC package 3 is suppressed more appropriately. - According to the fifth embodiment, the following effects can be exhibited. In the
electronic device 41, the firstupper IC chip 44 and the secondupper IC chip 45 are arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. Bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by the firstupper IC chip 44 and the secondupper IC chip 45 directly below the firstupper IC chip 44 and the secondupper IC chip 45, and the warp generated in thelower IC package 3 can be suppressed. As a result, it is possible to suppress the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8, and it is possible to suppress the occurrence of cracks. Thereby, even in the configuration in which the two upper IC chips 44 and 45 are sealed in theupper IC package 43, the wiring is not restricted and the reliability of the product can be improved. The same applies to the configuration in which three or more upper IC chips are sealed in theupper IC package 43. - A sixth embodiment will be described with reference to
FIGS. 9 and 10 .FIG. 9 shows a longitudinal cross section taken along a line A7-A8 ofFIG. 10 . The sixth embodiment is different from the first embodiment described above in that a member different from the upper IC chip is used as the rigid body. - In the
electronic device 51, thelower IC package 3 is mounted on the printedcircuit board 2 via the plurality of lowersolder connection portions 5, and theupper IC package 53 is mounted on thelower IC package 3 via the plurality of uppersolder connection portions 52. - The
upper IC package 53 has a different configuration from theupper IC package 4 described in the first embodiment, and theupper IC chip 54 and aflat plate member 55 are sealed on thelower package substrate 57 by theupper resin portion 56 so as to be formed as a thin rectangular package. Theflat plate member 55 is made of a material having a linear expansion coefficient in the plane direction similar to that of theupper IC chip 54. That is, the linear expansion coefficient in the plane direction of theflat plate member 55 is smaller than the linear expansion coefficient in the plane direction of theupper resin portion 56. - As shown in
FIG. 10 , therigid body 58 is arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. Specifically, theflat plate member 55 is adopted as therigid body 58, and theflat plate member 55 is arranged directly above a part of thelong side 7 a and a part of theshort side 7 b of thelower IC chip 7. Therefore, the bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but the bending is suppressed by theflat plate member 55 directly under theflat plate member 55, and wrap generated in thelower IC package 3 is suppressed. - According to the sixth embodiment, the following effects can be exhibited. In the
electronic device 51, theflat plate member 55 having a smaller linear expansion coefficient in the plane direction than that of theupper resin portion 56 is arranged directly above a part of the boundary between thelower IC chip 7 and thelower resin portion 8. Bending occurs at the boundary between thelower IC chip 7 and thelower resin portion 8 during the cooling/heating cycle, but Immediately below theflat plate member 55, bending is suppressed by theflat plate member 55, and warpage generated in thelower IC package 3 can be suppressed. As a result, it is possible to suppress the concentration of strain on thesolder connection portion 5 arranged directly below the boundary between thelower IC chip 7 and thelower resin portion 8, and it is possible to suppress the occurrence of cracks. As a result, even in a configuration in which theflat plate member 55, which is a member different from theupper IC chip 54, is used as the rigid body, the wiring is not restricted and the reliability of the product can be improved. The number and size of theflat plate members 55 are arbitrary. - Although the present disclosure has been described in accordance with the examples, it is understood that the present disclosure is not limited to such examples or structures. The present disclosure encompasses various modifications and variations within the scope of equivalents. Additionally, various combinations and configurations, as well as other combinations and configurations including more, less, or only a single element, are within the scope and spirit of the present disclosure.
- Although the configuration in which the IC packages are laminated in two layers on the printed circuit board is exemplified, the configuration in which the IC packages are laminated in three or more layers on the printed circuit board may be used. In that case, the configuration of the embodiment may be applied to any upper IC package and lower IC package that are in an upper and lower relationship.
Claims (13)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2020017921A JP7226358B2 (en) | 2020-02-05 | 2020-02-05 | Electronics |
| JP2020-017921 | 2020-02-05 | ||
| PCT/JP2021/000207 WO2021157269A1 (en) | 2020-02-05 | 2021-01-06 | Electronic device |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/JP2021/000207 Continuation WO2021157269A1 (en) | 2020-02-05 | 2021-01-06 | Electronic device |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| US20220310571A1 US20220310571A1 (en) | 2022-09-29 |
| US20230154904A9 true US20230154904A9 (en) | 2023-05-18 |
| US12261156B2 US12261156B2 (en) | 2025-03-25 |
Family
ID=77200158
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/839,928 Active 2042-02-21 US12261156B2 (en) | 2020-02-05 | 2022-06-14 | Electronic device |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US12261156B2 (en) |
| JP (1) | JP7226358B2 (en) |
| WO (1) | WO2021157269A1 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN118369762A (en) * | 2021-12-10 | 2024-07-19 | 超极存储器股份有限公司 | Semiconductor modules and semiconductor packages |
| JP2024085812A (en) * | 2022-12-15 | 2024-06-27 | 株式会社デンソー | Electronics |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5229960A (en) * | 1990-12-05 | 1993-07-20 | Matra Marconi Space France | Solid state memory modules and memory devices including such modules |
| US5373189A (en) * | 1992-08-13 | 1994-12-13 | Commissariate A L'energie Atomique | Three-dimensional multichip module |
| US6717251B2 (en) * | 2000-09-28 | 2004-04-06 | Kabushiki Kaisha Toshiba | Stacked type semiconductor device |
| US6762488B2 (en) * | 2002-03-19 | 2004-07-13 | Nec Electronics Corporation | Light thin stacked package semiconductor device and process for fabrication thereof |
| US6809421B1 (en) * | 1996-12-02 | 2004-10-26 | Kabushiki Kaisha Toshiba | Multichip semiconductor device, chip therefor and method of formation thereof |
| US7045886B2 (en) * | 2002-03-01 | 2006-05-16 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US20130032947A1 (en) * | 2011-08-05 | 2013-02-07 | Park Sang-Sick | Semiconductor package and method of manufacturing the same |
| US20130207261A1 (en) * | 2012-02-15 | 2013-08-15 | Oracle International Corporation | Maintaining alignment in a multi-chip module using a compressible structure |
| US20150179618A1 (en) * | 2013-12-19 | 2015-06-25 | SK Hynix Inc. | Package-on-package modules, electronic systems including the same, and memory cards including the same |
| US9761568B2 (en) * | 2015-12-23 | 2017-09-12 | Powertech Technology Inc. | Thin fan-out multi-chip stacked packages and the method for manufacturing the same |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8097956B2 (en) | 2009-03-12 | 2012-01-17 | Apple Inc. | Flexible packaging for chip-on-chip and package-on-package technologies |
| KR101711045B1 (en) | 2010-12-02 | 2017-03-02 | 삼성전자 주식회사 | Stacked Package Structure |
| JP2012129452A (en) * | 2010-12-17 | 2012-07-05 | Toshiba Corp | Semiconductor device, semiconductor package, and method of manufacturing semiconductor device |
| JP5961625B2 (en) | 2011-11-10 | 2016-08-02 | パナソニック株式会社 | Semiconductor device |
| JP2016162815A (en) | 2015-02-27 | 2016-09-05 | 株式会社ジェイテクト | Semiconductor component and manufacturing method of the same |
| DE102016200457A1 (en) | 2016-01-15 | 2017-07-20 | Siemens Aktiengesellschaft | Winding arrangement with foot for standing casting |
| TWI657950B (en) * | 2017-07-19 | 2019-05-01 | Wistron Corporation | Auxiliary identification device for indicating object and auxiliary identification and display method thereof |
| KR102086364B1 (en) * | 2018-03-05 | 2020-03-09 | 삼성전자주식회사 | Semiconductor package |
-
2020
- 2020-02-05 JP JP2020017921A patent/JP7226358B2/en active Active
-
2021
- 2021-01-06 WO PCT/JP2021/000207 patent/WO2021157269A1/en not_active Ceased
-
2022
- 2022-06-14 US US17/839,928 patent/US12261156B2/en active Active
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5229960A (en) * | 1990-12-05 | 1993-07-20 | Matra Marconi Space France | Solid state memory modules and memory devices including such modules |
| US5373189A (en) * | 1992-08-13 | 1994-12-13 | Commissariate A L'energie Atomique | Three-dimensional multichip module |
| US6809421B1 (en) * | 1996-12-02 | 2004-10-26 | Kabushiki Kaisha Toshiba | Multichip semiconductor device, chip therefor and method of formation thereof |
| US6717251B2 (en) * | 2000-09-28 | 2004-04-06 | Kabushiki Kaisha Toshiba | Stacked type semiconductor device |
| US7045886B2 (en) * | 2002-03-01 | 2006-05-16 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US6762488B2 (en) * | 2002-03-19 | 2004-07-13 | Nec Electronics Corporation | Light thin stacked package semiconductor device and process for fabrication thereof |
| US20130032947A1 (en) * | 2011-08-05 | 2013-02-07 | Park Sang-Sick | Semiconductor package and method of manufacturing the same |
| US20130207261A1 (en) * | 2012-02-15 | 2013-08-15 | Oracle International Corporation | Maintaining alignment in a multi-chip module using a compressible structure |
| US20150179618A1 (en) * | 2013-12-19 | 2015-06-25 | SK Hynix Inc. | Package-on-package modules, electronic systems including the same, and memory cards including the same |
| US9761568B2 (en) * | 2015-12-23 | 2017-09-12 | Powertech Technology Inc. | Thin fan-out multi-chip stacked packages and the method for manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2021157269A1 (en) | 2021-08-12 |
| JP2021125555A (en) | 2021-08-30 |
| US20220310571A1 (en) | 2022-09-29 |
| JP7226358B2 (en) | 2023-02-21 |
| US12261156B2 (en) | 2025-03-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7880290B2 (en) | Flip-chip packages allowing reduced size without electrical shorts and methods of manufacturing the same | |
| US7795743B2 (en) | Wiring substrate having variously sized ball pads, semiconductor package having the wiring substrate, and stack package using the semiconductor package | |
| US20190259733A1 (en) | Semiconductor package | |
| US6441476B1 (en) | Flexible tape carrier with external terminals formed on interposers | |
| USRE42457E1 (en) | Methods of packaging an integrated circuit and methods of forming an integrated circuit package | |
| US8643163B2 (en) | Integrated circuit package-on-package stacking system and method of manufacture thereof | |
| US20120086111A1 (en) | Semiconductor device | |
| US6369443B1 (en) | Semiconductor device with stacked vias | |
| CN114582829B (en) | Semiconductor Package | |
| US8811031B2 (en) | Multichip module and method for manufacturing the same | |
| US12261156B2 (en) | Electronic device | |
| US6953709B2 (en) | Semiconductor device and its manufacturing method | |
| US7341887B2 (en) | Integrated circuit die configuration for packaging | |
| US20060151206A1 (en) | Semiconductor device and manufacturing method therefor | |
| KR102578797B1 (en) | Semiconductor package | |
| KR20210075270A (en) | Semiconductor module | |
| US20020063331A1 (en) | Film carrier semiconductor device | |
| US20240379525A1 (en) | Semiconductor package stack and a method for forming the same | |
| US10008441B2 (en) | Semiconductor package | |
| KR100546359B1 (en) | Semiconductor chip package and stacked module including functional part and mounting part arranged laterally on the same plane | |
| US6965162B2 (en) | Semiconductor chip mounting substrate and semiconductor device using it | |
| KR100612783B1 (en) | Semiconductor device | |
| US20250006685A1 (en) | Semiconductor packages with multiple types of conductive components | |
| US20250273639A1 (en) | Semiconductor package | |
| US20070209830A1 (en) | Semiconductor chip package having a slot type metal film carrying a wire-bonding chip |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: DENSO CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KUNIEDA, HIROYOSHI;REEL/FRAME:060193/0311 Effective date: 20220603 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PTGR); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |