US20220359538A1 - Memory device and method for forming the same - Google Patents
Memory device and method for forming the same Download PDFInfo
- Publication number
- US20220359538A1 US20220359538A1 US17/874,045 US202217874045A US2022359538A1 US 20220359538 A1 US20220359538 A1 US 20220359538A1 US 202217874045 A US202217874045 A US 202217874045A US 2022359538 A1 US2022359538 A1 US 2022359538A1
- Authority
- US
- United States
- Prior art keywords
- gate
- gate structure
- memory device
- substrate
- spacer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 83
- 125000006850 spacer group Chemical group 0.000 claims abstract description 177
- 239000004065 semiconductor Substances 0.000 claims abstract description 125
- 239000000758 substrate Substances 0.000 claims abstract description 85
- 238000002955 isolation Methods 0.000 claims description 42
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 161
- 239000010410 layer Substances 0.000 description 156
- 230000008569 process Effects 0.000 description 61
- 229910052751 metal Inorganic materials 0.000 description 50
- 239000002184 metal Substances 0.000 description 50
- 210000004027 cell Anatomy 0.000 description 41
- 238000005530 etching Methods 0.000 description 41
- 230000006870 function Effects 0.000 description 27
- 239000000463 material Substances 0.000 description 23
- 238000005229 chemical vapour deposition Methods 0.000 description 20
- 238000000231 atomic layer deposition Methods 0.000 description 15
- 229920002120 photoresistant polymer Polymers 0.000 description 12
- 238000005240 physical vapour deposition Methods 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 11
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 10
- 239000003989 dielectric material Substances 0.000 description 8
- 239000000109 continuous material Substances 0.000 description 7
- 230000009969 flowable effect Effects 0.000 description 7
- 238000000059 patterning Methods 0.000 description 7
- 238000000206 photolithography Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 238000003860 storage Methods 0.000 description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 6
- 230000008901 benefit Effects 0.000 description 6
- 239000010703 silicon Substances 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 238000004088 simulation Methods 0.000 description 5
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 4
- -1 boron ions Chemical class 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 239000002019 doping agent Substances 0.000 description 4
- 238000002513 implantation Methods 0.000 description 4
- 239000012535 impurity Substances 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 238000000407 epitaxy Methods 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 239000011229 interlayer Substances 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 230000014759 maintenance of location Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000012856 packing Methods 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910020286 SiOxNy Inorganic materials 0.000 description 1
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- ILCYGSITMBHYNK-UHFFFAOYSA-N [Si]=O.[Hf] Chemical compound [Si]=O.[Hf] ILCYGSITMBHYNK-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- ZQXQADNTSSMHJI-UHFFFAOYSA-N hafnium(4+) oxygen(2-) tantalum(5+) Chemical compound [O-2].[Ta+5].[Hf+4] ZQXQADNTSSMHJI-UHFFFAOYSA-N 0.000 description 1
- KQHQLIAOAVMAOW-UHFFFAOYSA-N hafnium(4+) oxygen(2-) zirconium(4+) Chemical compound [O--].[O--].[O--].[O--].[Zr+4].[Hf+4] KQHQLIAOAVMAOW-UHFFFAOYSA-N 0.000 description 1
- KUVFGOLWQIXGBP-UHFFFAOYSA-N hafnium(4+);oxygen(2-);titanium(4+) Chemical compound [O-2].[O-2].[O-2].[O-2].[Ti+4].[Hf+4] KUVFGOLWQIXGBP-UHFFFAOYSA-N 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- QLOAVXSYZAJECW-UHFFFAOYSA-N methane;molecular fluorine Chemical compound C.FF QLOAVXSYZAJECW-UHFFFAOYSA-N 0.000 description 1
- 125000002496 methyl group Chemical group [H]C([H])([H])* 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- RVTZCBVAJQQJTK-UHFFFAOYSA-N oxygen(2-);zirconium(4+) Chemical compound [O-2].[O-2].[Zr+4] RVTZCBVAJQQJTK-UHFFFAOYSA-N 0.000 description 1
- 239000011295 pitch Substances 0.000 description 1
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 1
- 229920000052 poly(p-xylylene) Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229920001709 polysilazane Polymers 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 210000000352 storage cell Anatomy 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- 229910000314 transition metal oxide Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910001928 zirconium oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
- H10B10/12—Static random access memory [SRAM] devices comprising a MOSFET load element
-
- H01L27/1104—
-
- H01L21/823821—
-
- H01L21/823828—
-
- H01L21/823864—
-
- H01L27/0924—
-
- H01L27/0928—
-
- H01L29/6653—
-
- H01L29/66545—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/018—Spacers formed inside holes at the prospective gate locations, e.g. holes left by removing dummy gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0184—Manufacturing their gate sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0193—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/859—Complementary IGFETs, e.g. CMOS comprising both N-type and P-type wells, e.g. twin-tub
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/10—Integrated device layouts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0179—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
Definitions
- a FinFET includes an extended semiconductor fin that is elevated above a substrate in a direction normal to the plane of the substrate.
- the channel of the FET is formed in this vertical fin.
- a gate is provided over (e.g., wrapping) the fin.
- the FinFETs further can reduce the short channel effect.
- FIG. 1 is a circuit diagram of a six transistor (6T) SRAM cell in accordance with some embodiments of the present disclosure.
- FIG. 2A is a top view of a memory device in accordance with some embodiments of the present disclosure.
- FIG. 2B is a cross-sectional view of FIG. 2A .
- FIG. 2C is a cross-sectional view of FIG. 2A .
- FIG. 2D is an enlarged view of FIG. 2A .
- FIGS. 3 to 17 illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure.
- FIGS. 18A to 19B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure.
- FIGS. 20A to 21B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure.
- FIGS. 22A and 22B are a method for forming a memory device in accordance with some embodiments of the present disclosure.
- FIG. 23 illustrates simulation results of reduction of memory device in accordance with some embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the fins may be patterned by any suitable method.
- the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
- SRAM static random-access memory
- FinFETs fin field effect transistors
- Static random-access memory is a type of volatile semiconductor memory that uses bistable latching circuitry to store each bit. Each bit in an SRAM is stored on four transistors (PU-1, PU-2, PD-1, and PD-2) that form two cross-coupled inverters. This SRAM cell has two stable states which are used to denote 0 and 1. Two additional access transistors (PG-1 and PG-2) serve to control the access to a storage cell during read and write operations.
- FIG. 1 is a circuit diagram of a six transistor (6T) SRAM cell.
- the SRAM cell 10 includes a first inverter 102 formed by a pull-up transistor PU-1 and a pull-down transistor PD-1.
- the SRAM cell 10 further includes a second inverter 104 formed by a pull-up transistor PU-2 and a pull-down transistor PD-2. Furthermore, both the first inverter 102 and second inverter 104 are coupled between a voltage bus Vdd and a ground potential Vss.
- the pull-up transistor PU-1 and PU-2 can be p-type metal oxide semiconductor (PMOS) transistors while the pull-down transistors PD-1 and PD-2 can be n-type metal oxide semiconductor (NMOS) transistors, and the claimed scope of the present disclosure is not limited in this respect.
- PMOS metal oxide semiconductor
- NMOS n-type metal oxide semiconductor
- the first inverter 102 and the second inverter 104 are cross-coupled. That is, the first inverter 102 has an input connected to the output of the second inverter 104 . Likewise, the second inverter 104 has an input connected to the output of the first inverter 102 .
- the output of the first inverter 102 is referred to as a storage node 103 .
- the output of the second inverter 104 is referred to as a storage node 105 .
- the storage node 103 is in the opposite logic state as the storage node 105 .
- the cells are arranged in rows and columns.
- the columns of the SRAM array are formed by a bit line pairs, namely a first bit line BL and a second bit line BLB.
- the cells of the SRAM device are disposed between the respective bit line pairs.
- the SRAM cell 10 is placed between the bit line BL and the bit line BLB.
- the SRAM cell 10 further includes a first pass-gate transistor PG-1 connected between the bit line BL and the output 103 of the first inverter 102 .
- the SRAM cell 10 further includes a second pass-gate transistor PG-2 connected between the bit line BLB and the output 105 of the second inverter 104 .
- the gates of the first pass-gate transistor PG-1 and the second pass-gate transistor PG-2 are connected to a word line WL, which connects SRAM cells in a row of the SRAM array.
- the SRAM cell 10 In operation, if the pass-gate transistors PG-1 and PG-2 are inactive, the SRAM cell 10 will maintain the complementary values at storage nodes 103 and 105 indefinitely as long as power is provided through Vdd. This is so because each inverter of the pair of cross coupled inverters drives the input of the other, thereby maintaining the voltages at the storage nodes. This situation will remain stable until the power is removed from the SRAM, or, a write cycle is performed changing the stored data at the storage nodes.
- the pull-up transistors PU-1, PU-2 are p-type transistors.
- the pull-down transistors PD-1, PD-2, and the pass-gate transistors PG-1, PG-2 are n-type transistors.
- the pull-up transistors PU-1, PU-2, the pull-down transistors PD-1, PD-2, and the pass-gate transistors PG-1, PG-2 can be implemented by FinFETs.
- the structure of the SRAM cell 10 in FIG. 1 is described in the context of the 6T-SRAM.
- One of ordinary skill in the art should understand that features of the various embodiments described herein may be used for forming other types of devices, such as an 8 T-SRAM memory device, or memory devices other than SRAMs.
- embodiments of the present disclosure may be used as stand-alone memory devices, memory devices integrated with other integrated circuitry, or the like. Accordingly, the embodiments discussed herein are illustrative of ways to make and use the disclosure, and do not limit the scope of the disclosure.
- FIG. 2A is a top view of a memory device in accordance with some embodiments of the present disclosure.
- FIG. 2B is a cross-sectional view along line B-B of FIG. 2A .
- FIG. 2C is a cross-sectional view along line C-C of FIG. 2A .
- FIG. 2D is an enlarged view of FIG. 2A .
- the integrated circuit is an SRAM device 100 including four memory cells 200 a , 200 b , 200 c , and 200 d . In some other embodiments, however, the number of the memory cells 200 a , 200 b , 200 c , and 200 d in the SRAM device 100 is not limited in this respect.
- the SRAM device 100 includes a substrate 210 .
- the substrate 210 may be a semiconductor material and may include known structures including a graded layer or a buried oxide, for example.
- the substrate 210 includes bulk silicon that may be undoped or doped (e.g., p-type, n-type, or a combination thereof). Other materials that are suitable for semiconductor device formation may be used. Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for the substrate 210 .
- the silicon substrate 210 may be an active layer of a semiconductor-on-insulator (SOI) substrate or a multi-layered structure such as a silicon-germanium layer formed on a bulk silicon layer.
- SOI semiconductor-on-insulator
- the substrate 210 includes a plurality of P-well regions 212 , 214 and a plurality of N-well regions 216 .
- each cell includes an N-well region 216 and two P-well regions 212 , 214 on opposite sides of the N-well region 216 . That is, the N-well region 216 is between two P-well regions 212 , 214 .
- NMOS devices will be formed on the P-well regions 212 , 214
- PMOS devices will be formed on N-well regions 216 , which will be discussed later.
- the P-well regions 212 , 214 are implanted with P-type dopant material, such as boron ions, and the N-well regions 216 are implanted with N-type dopant material such as arsenic ions.
- P-type dopant material such as boron ions
- N-type dopant material such as arsenic ions.
- the N-well regions 216 are covered with masks (such as photoresist), and during implantation of the N-well regions 216 , the P-well regions 212 , 214 are covered with masks (such as photoresist).
- the SRAM device 100 includes a plurality of semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f .
- semiconductor fins 220 a , 220 b are disposed within the P-well regions 212 of the substrate 210
- semiconductor fins 220 b , 220 c are disposed within the N-well regions 216 of the substrate 210
- semiconductor fins 220 e , 220 f are disposed within the N-well regions 214 of the substrate 210 , respectively.
- the semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f may be or include, for example, silicon.
- the semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f may be formed, for example, by patterning and etching the substrate 210 using photolithography techniques.
- a layer of photoresist material (not shown) is deposited over the substrate 210 .
- the layer of photoresist material is irradiated (exposed) in accordance with a desired pattern (semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f in this case) and developed to remove a portion of the photoresist material.
- a plurality of isolation regions may be formed on the substrate 210 and in the spaces between the semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f .
- the isolation structures which act as a shallow trench isolation (STI) around the semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f , may be formed by chemical vapor deposition (CVD) techniques using tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor.
- CVD chemical vapor deposition
- the SRAM device 100 includes gate structures 230 a , 230 b , 230 c , 230 d , 230 e , and 230 f .
- the gate structures 230 a , 230 b are disposed in the P-well region 212 of the substrate 210 and cross the semiconductor fins 220 a , 220 b
- the gate structures 230 c , 230 d are disposed in the N-well region 216 of the substrate 210 and cross the semiconductor fins 220 c , 220 d
- the gate structures 230 e , 230 f are disposed in the P-well region 214 of the substrate 210 and cross the semiconductor fins 220 e , 220 f .
- the gate structures 230 a , 230 c extend continuously from to each other, and thus the gate structures 230 a , 230 c can also be regarded as first and second portions of a single gate structure.
- the gate structures 230 d , 230 f extend continuously from each other, and thus the gate structures 230 d , 230 f can also be regarded as first and second portions of a single gate structure.
- the cell layouts may be flipped or rotated to enable higher packing densities. Often by flipping the cell over a cell boundary or axis and placing the flipped cell adjacent the original cell, common nodes and connections can be combined to increase packing density.
- the memory cells 200 a - 200 d are mirror images and in rotated images of each other.
- the memory cells 200 a and 200 b are mirror images across a Y-axis, as is the memory cells 200 c and 200 d .
- the gate spacers 240 a , 240 c extend continuously from each other and are made of continuous material, and thus the gate spacers 240 a , 240 c can also be regarded as first and second portions of a single gate spacer.
- the gate spacers 240 d , 240 f extend continuously from each other and are made of continuous material, and thus the gate spacers 240 d , 240 f can also be regarded as first and second portions of a single gate spacer.
- the gate spacers 240 a , 240 b , 240 c , 240 d , 240 e , and 240 f may include SiO 2 , Si 3 N 4 , SiO x Ny, SiC, SiCN films, SiOC, SiOCN films, and/or combinations thereof.
- FIGS. 2A, 2B and 2C in which FIG. 2B is a cross-sectional view along line B-B of FIG. 2A , and FIG. 2C is a cross-sectional view along line C-C of FIG. 2A .
- FIG. 2B is a cross-sectional view along a lengthwise direction of the semiconductor fin 220 b and taken along the gate structure 230 a
- FIG. 2C is a cross-sectional view along a lengthwise direction of the semiconductor fin 220 c and taken along the gate structure 230 c .
- FIGS. 2B and 2C have the same scale, and thus the dimensions of FIGS. 2B and 2C are substantially the same.
- the semiconductor fin 220 c is over the substrate 210
- the gate structure 230 c is over the semiconductor fin 220 c
- the gate spacers 240 c are disposed on opposite sidewalls of the gate structure 230 c
- the gate structure 230 c includes a gate dielectric layer GD, a work function metal layer WFM1, and a gate metal GM.
- a plurality of source/drain structures 260 P are disposed in the semiconductor fin 220 c and on opposite sides of the gate structure 230 c .
- CESL 265 is disposed over the source/drain structures 260 P and along the sidewalls of the gate spacers 240 c .
- ILD layer 270 is disposed over the CESL 265 .
- a total width W5 of the gate structure 230 a and the gate spacers 240 a on opposite sides of the gate structure 230 a is substantially equal to the total width W6 of the gate structure 230 c and the gate spacers 240 c on opposite sides of the gate structure 230 c .
- a distance between two source/drain structures 260 N on opposite sides of the gate structure 230 a is substantially equal to a distance between two source/drain structures 260 P on opposite sides of the gate structure 230 c (i.e., substantially equal to width W6).
- the work function metal layers WFM1 of the gate structures 230 a , 230 c may include tantalum nitride (TaN).
- the work function metal layer WFM2 of the gate structure 230 a may include a titanium-containing material, such as, for example, titanium nitride (TiN).
- tantalum is absent in the work function metal layer WFM2.
- the work function metal layers WFM1 and/or WFM2 can provide a suitable work function value for a gate structure of a semiconductor device, so as to benefit tuning the threshold voltage of the semiconductor device.
- the work function metal layers WFM1 and WFM2 can be formed by suitable process, such as ALD, CVD, PVD, remote plasma CVD (RPCVD), plasma enhanced CVD (PECVD), metal organic CVD (MOCVD), sputtering, plating, other suitable processes, or combinations thereof.
- the work function metal layer WFM2 is absent in the gate structure 230 c of FIG. 2C . Accordingly, the gate structure 230 a has more work function metal layers than the gate structure 230 c.
- the gate metals GM of the gate structures 230 a , 230 c may include tungsten (W). In some other embodiments, the gate metals GM include aluminum (Al), copper (Cu) or other suitable conductive material.
- the gate metal GM of the gate structure 230 a has a first portion GM-1 and a second portion GM-2, in which the second portion GM-2 is narrow than the first portion GM-1 along the lengthwise direction of the semiconductor fin 220 b as well as the direction perpendicular to the lengthwise direction of the semiconductor fin 220 b .
- the gate metal GM of the gate structure 230 c is wider than the second portion GM-2 of the gate metal GM of the gate structure 230 a and is narrower than the first portion GM-1 of the gate metal GM of the gate structure 230 a .
- the isolation structure 250 there is an isolation structure 250 between and contacts the gate structures 230 b and 230 d .
- the isolation structure 250 substantially extends along a border between the P-well region 212 and the N-well region 216 .
- the interface between the gate structure 230 b and the isolation structure 250 is longer than the interface between the gate structure 230 d and the isolation structure 250 , while the interface between the gate spacer 240 b and the isolation structure 250 is shorter than the interface between the gate spacer 240 d and the isolation structure 250 .
- a plurality of semiconductor fins 220 a , 220 b , 220 c , 220 d , 220 e , and 220 f are formed over a substrate 210 .
- the semiconductor fins 220 a - 220 f may be formed, for example, by patterning and etching the substrate 210 using photolithography techniques.
- the substrate 210 includes a plurality of P-well regions 212 , 214 and a plurality of N-well regions 216 .
- the gate dielectric layers 232 may be, for example, silicon oxide, silicon nitride, a combination thereof, or the like, and may be deposited or thermally grown according to acceptable techniques.
- the gate dielectric layers 232 may be formed by suitable process, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or any suitable process.
- the dummy gate layers 234 may be deposited over the gate dielectric layers 232 and then planarized, such as by a CMP.
- the dummy gate layers 234 may include polycrystalline-silicon (poly-Si) or poly-crystalline silicon-germanium (poly-SiGe).
- the source/drain structures 260 N, 260 P may be formed by performing an epitaxial growth process that provides an epitaxy material over the semiconductor fins 220 b and 220 c .
- the source/drain structures 260 N may include N-type impurities
- the source/drain structures 260 P may include N-type impurities. It is understood that, although not shown in FIGS. 7A and 7B , the source/drain structures 260 N are also formed in the semiconductor fins 220 a , 220 e , and 220 f , and the source/drain structures 260 P are also formed in the semiconductor fins 220 d as shown in FIG. 6A .
- FIGS. 11A to 11C in which FIG. 11B is a cross-sectional view along line B-B of FIG. 11A , and FIG. 11C is a cross-sectional view along line C-C of FIG. 11A .
- the gate dielectric layer 232 exposed by the gate trench GL over the semiconductor fin 220 b is removed, and the gate spacers 240 over the semiconductor fin 220 b are thinned.
- FIGS. 12A to 12C in which FIG. 12B is a cross-sectional view along line B-B of FIG. 12A , and FIG. 12C is a cross-sectional view along line C-C of FIG. 12A .
- the mask layer M1 is removed.
- the mask layer M1 can be removed by suitable process, such as stripping.
- the gate dielectric layer 232 over the semiconductor fin 220 c is exposed by the gate trench G2. It is noted that in this stage, the top surface of the semiconductor fin 220 b is free of coverage of the gate dielectric layer 232 , because the gate dielectric layer 232 on the top surface of the semiconductor fin 220 b has been removed.
- the gate spacers 240 b may also be etched by some amounts using the same etchant, because the gate spacers 240 b are exposed to the etchant of the etching process.
- the gate spacers 240 b in FIG. 12B may have thickness T2
- the etched gate spacers 240 b in FIG. 13B may have thickness T3.
- the thickness T3 is lower than the thickness T2.
- the difference between thicknesses T3 and T2 is the thickness loss during the etching process described in FIGS. 13A to 13C .
- the duration of the etching process of the etching process of FIGS. 11A to 11C may be longer than the duration of the etching process of the etching process of FIGS. 13A to 13C , so as to etch more amounts of the gate spacers 240 b in the etching process of FIGS. 11A to 11C .
- the thickness T3 of the gate spacers 240 b is in a range from about 0.5 nm to about 3 nm. If the thickness 13 is too low (e.g., much lower than 0.5 nm), the gate spacers 240 b cannot provide sufficient isolation to the gate structure formed in later steps (e.g., the gate structure 230 b of FIGS. 16A to 16C ). In some embodiments, the ratio of thickness T4 to thickness is in a range from about 1 to about 4. If the ratio is too high, it indicate the gate spacers 2406 may be too thin and cannot provide sufficient isolation. If the ratio is too low, it indicate the gate spacers 240 b may be too thick and cannot provide sufficient difference from the gate spacers 240 c.
- a gate dielectric layer GD, a work function metal layer WFM1, a work function metal layer WFM2 are formed over the substrate 210 and fill the gate trenches G2 and G1.
- the gate dielectric layers GD may be formed by a deposition processes, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), plasma enhanced CVD (PECVD) or other suitable techniques.
- the work function metal layers WFM1 and WFM2 can be formed by suitable process, such as ALD, CVD, PVD, remote plasma CVD (RPCVD), plasma enhanced CVD (PECVD), metal organic CVD (MOCVD), sputtering, plating, other suitable processes, or combinations thereof.
- suitable process such as ALD, CVD, PVD, remote plasma CVD (RPCVD), plasma enhanced CVD (PECVD), metal organic CVD (MOCVD), sputtering, plating, other suitable processes, or combinations thereof.
- FIGS. 15A and 15B in which FIGS. 15A and 15B follow the cross-sections of FIGS. 14A and 14B .
- a mask layer M2 is formed over the substrate 210 , in which the mask layer M2 covers the semiconductor fin 220 b (e.g., P-well regions 212 ), and does not cover the semiconductor fin 220 c (e.g., N-well regions 216 ) Then, the work function metal layer WFM2 over the semiconductor fin 220 c (see FIG. 14B ) is removed.
- the work function metal layer WFM2 over the semiconductor fin 220 c can be removed by suitable etching process, such as dry etching or wet etching.
- FIGS. 16A to 16C in which FIG. 16B is a cross-sectional view along line B-B of FIG. 16A , and FIG. 16C is a cross-sectional view along line C-C of FIG. 16A .
- the mask layer M2 is removed.
- a gate metal GM is formed over the substrate 210 , followed by a CMP process to remove excessive gate metal GM, work function metal layer WFM2, work function metal layer WFM1, and the gate dielectric layer GD until top surfaces of the ILD layer 270 are exposed.
- the resulting structures are shown in FIGS.
- FIG. 16A 16A to 16C , in which a plurality of gate structures 230 a , 230 b , 230 c , 230 d , 230 e , 230 f are formed.
- the gate structures 230 a , 230 b , 230 c , 230 d , 230 e , 230 f are respectively between the corresponding gate spacers 240 a , 240 b , 240 c , 240 d , 240 e , 240 f , as shown in FIG. 16A .
- gate structures 230 b , 230 e , 230 f and the gate spacers 240 b , 240 e , 240 f have similar or the same structures as the gate structure 230 a and the gate spacers 240 a described in FIG. 16B
- the gate structures 230 d and the gate spacers 240 d have similar or the same structures as the gate structure 230 c and the gate spacers 240 c described in FIG. 16B .
- a plurality of isolation structures 250 are formed over the substrate 210 .
- an isolation structure 250 is formed between and contacts the gate structures 230 c and 230 e , so as to electrically isolate the gate structures 230 c and 230 e .
- an isolation structure 250 is formed between and contacts the gate structures 230 b and 230 d , so as to electrically isolate the gate structures 230 b and 230 d .
- the isolation structures 250 are formed along a border of the P-well regions 212 , 214 and the N-well region 216 .
- the isolation structures 250 may be formed by, for example, forming a photoresist layer over the substrate 210 , patterning the photoresist layer to form openings that expose portions of the gate structures 230 a - 230 f , etching the exposed portions of the gate structures 230 a - 230 f to form recesses, removing the photoresist layer, depositing a dielectric material over the substrate 210 and filling the recesses, followed by a CMP process until the top surfaces of the ILD layer 270 are exposed.
- the isolation structures 250 are flowable dielectric material that can be deposited using a flowable CVD (FCVD).
- the flowable isolation structures 250 may include a flowable oxide such as a flowable silicon oxide.
- the flowable isolation structures 250 is formed by using a spin on dielectric (SOD) such as a silicate, a siloxane, a methyl SilsesQuioxane (MSQ), a hydrogen SisesQuioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS) or a perhydro-polysilazane (PSZ).
- SOD spin on dielectric
- MSQ methyl SilsesQuioxane
- HSQ hydrogen SisesQuioxane
- TCPS perhydrosilazane
- PSZ perhydro-polysilazane
- the flowable isolation structures 250 can be formed by using a low temperature plasma chemical vapor deposition.
- VDD supply voltage
- V min The minimum operating voltage, V min , needs to be satisfied otherwise will cause write failure, red disturb failure, access failure or retention failure.
- an etching process is performed to reduce thicknesses of gate spacers of an NMOS device over a P-well region, and therefore creates a wider deposition window for metal gate structure, which in turn will increase the volume of metal gate structure and will also lower the V min of the NMOS device. Accordingly, the device performance can be improved.
- the V min of the NMOS device in the P-well region may be about 73% of the desired value. That is, the present disclosure can improve the V min of the NMOS device by more than 25%.
- FIGS. 18A to 19B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure.
- FIGS. 18A and 18B in which FIGS. 18A and 18B are similar to FIGS. 5B and 5C , where a plurality of dielectric layers 332 and dummy gate layers 334 are formed respectively over the semiconductor fins 220 a , 220 c of the substrate 210 .
- the material of the dielectric layers 332 and dummy gate layers 334 are similar or the same as the material of the dielectric layers 232 and dummy gate layers 234 described in FIGS. 5B and 5C .
- the dielectric layers 332 and dummy gate layers 334 have tapered profile.
- the dummy gate layers 334 have a width decreases when a distance from the substrate 210 increases. This is because when the etching process for etching the dummy gate layers 334 is a wet etching, etchant does not sufficiently etch the bottom of the dummy gate layers 334 , which results in the tapered profile (or trapezoid profile) of the dummy gate layers 334 .
- FIGS. 19A and 19B are the resulting structures when the structures of FIGS. 18A and 18B undergo the processes described in FIGS. 6A to 17 .
- the resulting structures of FIGS. 19A and 19B respectively include gate structures 330 a , 330 c , and gate spacers 340 a , 340 c .
- the gate structures 330 a , 330 c have similar or the same structures as the gate structures 230 a , 230 c in FIGS. 16B and 16C
- the gate spacers 340 a , 340 c have similar or the same structures as the gate spacers 340 a , 340 c in FIGS. 16B and 16C
- the relationships between the gate structures 330 a and the gate spacers 340 a and between the gate structures 230 c and the gate spacers 240 c are substantially the same.
- the dummy gate layers 334 have tapered profile (or trapezoid profile), and this results in that the gate structures 330 a , 330 c have tapered profile, as the gate structures 330 a , 330 c substantially inherit the profile of the dummy gate layers 334 .
- the gate structures 330 a , 330 c have widths decreases when a distance from the substrate 210 increases. Stated another way, the gate structures 330 a , 330 c have tapered profile (or trapezoid profile).
- FIGS. 20A to 21B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure.
- FIGS. 20A and 20B in which FIGS. 20A and 20B are similar to FIGS. 138 and 13C , where the gate dielectric layer 232 over the semiconductor fin 220 c is removed, and the gate spacers 240 a , 240 c are thinned.
- FIG. 13B because the gate dielectric layer 232 over the semiconductor fin 220 b has been removed in FIG. 11B , and thus the top surface of the semiconductor fin 220 b is exposed to the etching process of FIGS. 13B and 13C , and thus the semiconductor fin 220 b may be etched by some amounts during the etching process of FIGS. 13B and 13C .
- the resulting structures are shown in FIGS.
- a gate trench G3 is formed between the gate spacers 240 a , while the gate trench G3 is slightly into the semiconductor fin 220 b .
- the exposed surface of the semiconductor fin 220 b is lower than the bottommost surface of the gate spacers 240 a .
- a gate trench G4 is formed between the gate spacers 240 c in FIG. 20B .
- the gate trench G3 in FIG. 20A is deeper than the gate trench G4 in FIG. 20B . This is because the etchant of the etching process would start from etching the gate dielectric layer 232 over the semiconductor fin 220 b (see FIG. 12C ), and the gate dielectric layer 232 can protect the semiconductor fin 220 b from being etched.
- FIGS. 21A and 21B are the resulting structures when the structures of FIGS. 20A and 20B undergo the processes described in FIGS. 14A to 17 .
- the resulting structures of FIGS. 21A and 21B respectively include gate structures 430 a , 430 c .
- the gate structures 430 a , 430 c have similar or the same structures as the gate structures 230 a , 230 c in FIGS. 16B and 16C .
- the bottom surface of the gate structure 430 is lower than the bottom surface of the gate spacers 240 a .
- FIG. 21A is lower than the bottom surface of the gate structure 430 c in FIG. 21B .
- a bottom portion of the gate structure 430 a is embedded in the semiconductor fin 2206 , while the gate structure 430 c is not embedded in the semiconductor fin 220 c.
- FIGS. 22A to 22B illustrate a method 1000 of manufacturing in accordance with some embodiments of the present disclosure.
- the method 1000 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included.
- FIG. 3 illustrates a schematic view of some embodiments corresponding to act in block S 101 .
- FIGS. 4A to 4C illustrate schematic views of some embodiments corresponding to act in block S 102 .
- FIGS. 5A to 5C illustrate schematic views of some embodiments corresponding to act in block S 103 .
- FIGS. 6A to 6C illustrate schematic views of some embodiments corresponding to act in block S 104 .
- FIGS. 7A to 7B illustrate schematic views of some embodiments corresponding to act in block S 105 .
- FIGS. 7A to 7B illustrate schematic views of some embodiments corresponding to act in block S 106 .
- FIGS. 8A to 8B illustrate schematic views of some embodiments corresponding to act in block S 107 .
- FIGS. 9A to 9C illustrate schematic views of some embodiments corresponding to act in block S 108 .
- FIGS. 10A to 10C illustrate schematic views of some embodiments corresponding to act in block S 109 .
- FIGS. 11A to 11C illustrate schematic views of some embodiments corresponding to act in block Si 10 .
- FIGS. 12A to 12C illustrate schematic views of some embodiments corresponding to act in block S 111 .
- FIGS. 13A to 13C illustrate schematic views of some embodiments corresponding to act in block S 112 .
- FIGS. 14A to 14B illustrate schematic views of some embodiments corresponding to act in block S 113 .
- FIGS. 15A to 15B illustrate schematic views of some embodiments corresponding to act in block S 114 .
- FIGS. 16A to 16C illustrate schematic views of some embodiments corresponding to act in block S 115 .
- FIG. 17 illustrates a schematic view of some embodiments corresponding to act in block S 115 .
- FIG. 23 illustrates simulation results of memory devices in accordance with some embodiments of the present disclosure.
- Conditions CN1 and CN2 illustrate simulation results of different memory devices.
- the difference between Conditions CN1 and CN2 is that Condition CN1 is a simulation result of a memory device having gate structures (within different regions) having the same width, while Condition CN2 is a simulation result of a memory device having gate structures (within different regions) having different width (such as the memory device discussed in FIGS. 1 to 17 ).
- the height of the bar indicates how Vmin is close to a desired Vmin, in which the topmost point of the vertical axis indicates the desired Vmin. Comparing Condition CN1 with Condition CN2, it is clear that Condition CN2 is close to the desired Vmin.
- an etching process is performed to reduce thicknesses of gate spacers of an NMOS device over a P-well region, and therefore creates a wider deposition window for metal gate structure, which in turn will increase the volume of metal gate structure and will also lower the Vmin of the NMOS device. Accordingly, the device performance can be improved.
- the Vmin of the NMOS device in the P-well region may be about 73% of the desired value. That is, the present disclosure can improve the Vmin of the NMOS device by more than 25%.
- a memory device includes a substrate, first semiconductor fin, second semiconductor fin, first gate structure, second gate structure, first gate spacer, and a second gate spacer.
- the substrate has a P-well region and an N-well region.
- the first semiconductor fin is over the P-well region of the substrate.
- the second semiconductor fin is over the N-well region of the substrate.
- the first gate structure is over the P-well region of the substrate and crosses the first semiconductor fin.
- the second gate structure is over the N-well region of the substrate and crosses the second semiconductor fin, the first gate structure extends continuously from the second gate structure, in which in a top view of the memory device, a width of the first gate structure is greater than a width of the second gate structure.
- the first gate spacer is on a sidewall of the first gate structure.
- the second gate spacer extends continuously from the first gate spacer and on a sidewall of the second gate structure, in which in the top view of the memory device, a width of the first gate spacer is less than a width of the second gate spacer.
- a memory device in some embodiments of the present disclosure, includes a substrate, an isolation structure, a first gate structure, and a second gate structure.
- the substrate has a P-well region and an N-well region.
- the isolation structure extends along a border between the P-well region and the N-well region.
- the first gate structure extends from a first side of the isolation structure within the P-well region.
- the second gate structure extends from a second side of the isolation structure within the N-well region, wherein when viewed from above, an interface between the first gate structure and the isolation structure is larger than an interface between the second gate structure and the isolation structure.
- a memory device includes a substrate, a first semiconductor fin over the substrate, a second semiconductor fin over the substrate, a first gate structure over the substrate and crossing the first semiconductor fin, a second gate structure over the substrate and crossing the second semiconductor fin, a first gate spacer on a sidewall of the first gate structure, and a second gate spacer on a sidewall of the second gate structure.
- an outer sidewall of the first gate spacer farthest from the first gate structure is coterminous with an outer sidewall of the second gate spacer farthest from the second gate structure, and an inner sidewall of the first gate spacer closest to the first gate structure is misaligned with an inner sidewall of the second gate spacer closest to the second gate structure.
Landscapes
- Thin Film Transistor (AREA)
- Semiconductor Memories (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application is a Divisional Application of of U.S. application Ser. No. 17/035,371, filed on Sep. 28, 2020, which is herein incorporated by reference.
- As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, challenges from both fabrication and design issues have resulted in the development of three dimensional designs, such as a fin-like field effect transistor (FinFET). A FinFET includes an extended semiconductor fin that is elevated above a substrate in a direction normal to the plane of the substrate. The channel of the FET is formed in this vertical fin. A gate is provided over (e.g., wrapping) the fin. The FinFETs further can reduce the short channel effect.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 is a circuit diagram of a six transistor (6T) SRAM cell in accordance with some embodiments of the present disclosure. -
FIG. 2A is a top view of a memory device in accordance with some embodiments of the present disclosure. -
FIG. 2B is a cross-sectional view ofFIG. 2A . -
FIG. 2C is a cross-sectional view ofFIG. 2A . -
FIG. 2D is an enlarged view ofFIG. 2A . -
FIGS. 3 to 17 illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. -
FIGS. 18A to 19B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. -
FIGS. 20A to 21B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. -
FIGS. 22A and 22B are a method for forming a memory device in accordance with some embodiments of the present disclosure. -
FIG. 23 illustrates simulation results of reduction of memory device in accordance with some embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- The fins may be patterned by any suitable method. For example, the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
- The present disclosure will be described with respect to embodiments, a static random-access memory (SRAM) formed of fin field effect transistors (FinFETs). The embodiments of the disclosure may also be applied, however, to a variety of integrated circuits. Various embodiments will be explained in detail with reference to the accompanying drawings.
- Static random-access memory (SRAM) is a type of volatile semiconductor memory that uses bistable latching circuitry to store each bit. Each bit in an SRAM is stored on four transistors (PU-1, PU-2, PD-1, and PD-2) that form two cross-coupled inverters. This SRAM cell has two stable states which are used to denote 0 and 1. Two additional access transistors (PG-1 and PG-2) serve to control the access to a storage cell during read and write operations.
-
FIG. 1 is a circuit diagram of a six transistor (6T) SRAM cell. The SRAMcell 10 includes afirst inverter 102 formed by a pull-up transistor PU-1 and a pull-down transistor PD-1. TheSRAM cell 10 further includes asecond inverter 104 formed by a pull-up transistor PU-2 and a pull-down transistor PD-2. Furthermore, both thefirst inverter 102 andsecond inverter 104 are coupled between a voltage bus Vdd and a ground potential Vss. In some embodiments, the pull-up transistor PU-1 and PU-2 can be p-type metal oxide semiconductor (PMOS) transistors while the pull-down transistors PD-1 and PD-2 can be n-type metal oxide semiconductor (NMOS) transistors, and the claimed scope of the present disclosure is not limited in this respect. - In
FIG. 1 , thefirst inverter 102 and thesecond inverter 104 are cross-coupled. That is, thefirst inverter 102 has an input connected to the output of thesecond inverter 104. Likewise, thesecond inverter 104 has an input connected to the output of thefirst inverter 102. The output of thefirst inverter 102 is referred to as astorage node 103. Likewise, the output of thesecond inverter 104 is referred to as astorage node 105. In a normal operating mode, thestorage node 103 is in the opposite logic state as thestorage node 105. By employing the two cross-coupled inverters, theSRAM cell 10 can hold the data using a latched structure so that the stored data will not be lost without applying a refresh cycle as long as power is supplied through Vdd. - In an SRAM device using the 6T SRAM cells, the cells are arranged in rows and columns. The columns of the SRAM array are formed by a bit line pairs, namely a first bit line BL and a second bit line BLB. The cells of the SRAM device are disposed between the respective bit line pairs. As shown in
FIG. 1 , theSRAM cell 10 is placed between the bit line BL and the bit line BLB. - In
FIG. 1 , theSRAM cell 10 further includes a first pass-gate transistor PG-1 connected between the bit line BL and theoutput 103 of thefirst inverter 102. TheSRAM cell 10 further includes a second pass-gate transistor PG-2 connected between the bit line BLB and theoutput 105 of thesecond inverter 104. The gates of the first pass-gate transistor PG-1 and the second pass-gate transistor PG-2 are connected to a word line WL, which connects SRAM cells in a row of the SRAM array. - In operation, if the pass-gate transistors PG-1 and PG-2 are inactive, the
SRAM cell 10 will maintain the complementary values at 103 and 105 indefinitely as long as power is provided through Vdd. This is so because each inverter of the pair of cross coupled inverters drives the input of the other, thereby maintaining the voltages at the storage nodes. This situation will remain stable until the power is removed from the SRAM, or, a write cycle is performed changing the stored data at the storage nodes.storage nodes - In the circuit diagram of
FIG. 1 , the pull-up transistors PU-1, PU-2 are p-type transistors. The pull-down transistors PD-1, PD-2, and the pass-gate transistors PG-1, PG-2 are n-type transistors. According to various embodiments, the pull-up transistors PU-1, PU-2, the pull-down transistors PD-1, PD-2, and the pass-gate transistors PG-1, PG-2 can be implemented by FinFETs. - The structure of the
SRAM cell 10 inFIG. 1 is described in the context of the 6T-SRAM. One of ordinary skill in the art, however, should understand that features of the various embodiments described herein may be used for forming other types of devices, such as an 8T-SRAM memory device, or memory devices other than SRAMs. Furthermore, embodiments of the present disclosure may be used as stand-alone memory devices, memory devices integrated with other integrated circuitry, or the like. Accordingly, the embodiments discussed herein are illustrative of ways to make and use the disclosure, and do not limit the scope of the disclosure. - Reference is made to
FIGS. 2A to 2D .FIG. 2A is a top view of a memory device in accordance with some embodiments of the present disclosure.FIG. 2B is a cross-sectional view along line B-B ofFIG. 2A .FIG. 2C is a cross-sectional view along line C-C ofFIG. 2A .FIG. 2D is an enlarged view ofFIG. 2A . InFIG. 2A , the integrated circuit is anSRAM device 100 including four 200 a, 200 b, 200 c, and 200 d. In some other embodiments, however, the number of thememory cells 200 a, 200 b, 200 c, and 200 d in thememory cells SRAM device 100 is not limited in this respect. - In some embodiments, the
SRAM device 100 includes asubstrate 210. Thesubstrate 210 may be a semiconductor material and may include known structures including a graded layer or a buried oxide, for example. In some embodiments, thesubstrate 210 includes bulk silicon that may be undoped or doped (e.g., p-type, n-type, or a combination thereof). Other materials that are suitable for semiconductor device formation may be used. Other materials, such as germanium, quartz, sapphire, and glass could alternatively be used for thesubstrate 210. Alternatively, thesilicon substrate 210 may be an active layer of a semiconductor-on-insulator (SOI) substrate or a multi-layered structure such as a silicon-germanium layer formed on a bulk silicon layer. - In some embodiments, the
substrate 210 includes a plurality of P- 212, 214 and a plurality of N-well regions well regions 216. As an example ofmemory cell 200 a, each cell includes an N-well region 216 and two P- 212, 214 on opposite sides of the N-well regions well region 216. That is, the N-well region 216 is between two P- 212, 214. In some embodiments, NMOS devices will be formed on the P-well regions 212, 214, and PMOS devices will be formed on N-well regions well regions 216, which will be discussed later. In some embodiments, the P- 212, 214 are implanted with P-type dopant material, such as boron ions, and the N-well regions well regions 216 are implanted with N-type dopant material such as arsenic ions. During the implantation of the P- 212, 214, the N-well regions well regions 216 are covered with masks (such as photoresist), and during implantation of the N-well regions 216, the P- 212, 214 are covered with masks (such as photoresist).well regions - In some embodiments, the
SRAM device 100 includes a plurality of 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f. For example,semiconductor fins 220 a, 220 b are disposed within the P-semiconductor fins well regions 212 of thesubstrate 210, 220 b, 220 c are disposed within the N-semiconductor fins well regions 216 of thesubstrate 210, and 220 e, 220 f are disposed within the N-semiconductor fins well regions 214 of thesubstrate 210, respectively. In some embodiments, the 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f may be or include, for example, silicon.semiconductor fins - In some embodiments, the
220 a, 220 b, 220 c, 220 d, 220 e, and 220 f may be formed, for example, by patterning and etching thesemiconductor fins substrate 210 using photolithography techniques. In some embodiments, a layer of photoresist material (not shown) is deposited over thesubstrate 210. The layer of photoresist material is irradiated (exposed) in accordance with a desired pattern ( 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f in this case) and developed to remove a portion of the photoresist material. Thesemiconductor fins substrate 210 is then etched using the remaining photoresist material as an etching mask, so as to form the 220 a, 2206, 220 c, 220 d, 220 e, and 220 f.semiconductor fins - In some embodiments, a plurality of isolation regions (not shown) may be formed on the
substrate 210 and in the spaces between the 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f. The isolation structures, which act as a shallow trench isolation (STI) around thesemiconductor fins 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f, may be formed by chemical vapor deposition (CVD) techniques using tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor.semiconductor fins - In some embodiments, the
SRAM device 100 includes 230 a, 230 b, 230 c, 230 d, 230 e, and 230 f. As an example in thegate structures memory cell 200 a, the 230 a, 230 b are disposed in the P-gate structures well region 212 of thesubstrate 210 and cross the 220 a, 220 b, thesemiconductor fins 230 c, 230 d are disposed in the N-gate structures well region 216 of thesubstrate 210 and cross the 220 c, 220 d, and thesemiconductor fins 230 e, 230 f are disposed in the P-gate structures well region 214 of thesubstrate 210 and cross the 220 e, 220 f. In some embodiments, thesemiconductor fins 230 a, 230 c extend continuously from to each other, and thus thegate structures 230 a, 230 c can also be regarded as first and second portions of a single gate structure. On the other hand, thegate structures 230 d, 230 f extend continuously from each other, and thus thegate structures 230 d, 230 f can also be regarded as first and second portions of a single gate structure.gate structures - In the P-
well region 212 of thememory cell 200 a, thegate structure 230 a and the 220 a, 220 b form a pull-down transistor PD-2. Thesemiconductor fins gate structure 230 b and the 220 a, 220 b form a pass-gate transistor PG-2. The pull-down transistor PD-2 and the pass-gate transistor PG-2 are NMOS devices. On the other hand, In the N-semiconductor fins well region 216 of thememory cell 200 a, thegate structure 230 c and thesemiconductor fin 220 c form a pull-up transistor PU-2. Thegate structure 230 d and thesemiconductor fin 220 d form a pull-up transistor PU-1. The pull-up transistor PU-1 and the pull-up transistor PU-2 are PMOS devices. In the P-well region 214 of thememory cell 200 a, thegate structure 230 e and 220 e, 220 f form a pass-gate transistor PG-1. Thesemiconductor fins gate structure 230 f and semiconductor fins 220; 220 f form a pull-down transistor PD-1. The pass-gate transistor PG-1 and the pull-down transistor PD-1 are NMOS devices. Accordingly, thememory cell 200 a of theSRAM device 100 is a six-transistor (6T) SRAM. One of ordinary skill in the art, however, should understand that features of the various embodiments described herein may be used for forming other types of devices, such as an 8T-SRAM memory device or other integrated circuit. - As shown in
FIG. 2A , when the memory cells 200 a-200 d are arranged together to form an array (theSRAM device 100 herein), the cell layouts may be flipped or rotated to enable higher packing densities. Often by flipping the cell over a cell boundary or axis and placing the flipped cell adjacent the original cell, common nodes and connections can be combined to increase packing density. For example, the memory cells 200 a-200 d are mirror images and in rotated images of each other. Specifically, the 200 a and 200 b are mirror images across a Y-axis, as is thememory cells 200 c and 200 d. Thememory cells 200 a and 200 c are mirror images across an X-axis, as is thememory cells 200 b and 200 d. Further, the diagonal memory cells (thememory cells 200 a and 200 d; thememory cells 200 b and 200 c) are rotated images of each other at 180 degrees.memory cells - The
SRAM device 100 includes a plurality of 240 a, 240 b, 240 c, 240 d, 240 e, and 240 f. For example, a pair ofgate spacers gate spacers 240 a are disposed on opposite sides of thegate structure 230 a, a pair ofgate spacers 240 b are disposed on opposite sides of thegate structure 230 b, a pair ofgate spacers 240 c are disposed on opposite sides of thegate structure 230 c, a pair ofgate spacers 240 d are disposed on opposite sides of thegate structure 230 d, a pair ofgate spacers 240 e are disposed on opposite sides of thegate structure 230 e, and a pair ofgate spacers 240 f are disposed on opposite sides of thegate structure 230 f. In some embodiments, the 240 a, 240 c extend continuously from each other and are made of continuous material, and thus thegate spacers 240 a, 240 c can also be regarded as first and second portions of a single gate spacer. On the other hand, thegate spacers 240 d, 240 f extend continuously from each other and are made of continuous material, and thus thegate spacers 240 d, 240 f can also be regarded as first and second portions of a single gate spacer. 1 n some embodiments, thegate spacers 240 a, 240 b, 240 c, 240 d, 240 e, and 240 f may include SiO2, Si3N4, SiOxNy, SiC, SiCN films, SiOC, SiOCN films, and/or combinations thereof.gate spacers - The
SRAM device 100 includes a plurality ofisolation structures 250. In some embodiments, theisolation structures 250 separate parts of the gate structures 230 a-230 f. For example, inmemory cell 200 a, an isolation structure is disposed between the 230 c and 230 e, anothergate structures isolation structure 250 is disposed between the 230 b and 230 d. In some embodiments, thegate structures isolation structures 250 include silicon oxide, silicon nitride or a suitable insulating material. - Reference is made to
FIGS. 2A, 2B and 2C , in whichFIG. 2B is a cross-sectional view along line B-B ofFIG. 2A , andFIG. 2C is a cross-sectional view along line C-C ofFIG. 2A . In greater detail,FIG. 2B is a cross-sectional view along a lengthwise direction of thesemiconductor fin 220 b and taken along thegate structure 230 a, andFIG. 2C is a cross-sectional view along a lengthwise direction of thesemiconductor fin 220 c and taken along thegate structure 230 c. It is noted thatFIGS. 2B and 2C have the same scale, and thus the dimensions ofFIGS. 2B and 2C are substantially the same. - In
FIG. 2B , thesemiconductor fin 220 b is over thesubstrate 210, thegate structure 230 a is over thesemiconductor fin 220 b, and thegate spacers 240 a are disposed on opposite sidewalls of thegate structure 230 a. In some embodiments, thegate structure 230 a includes a gate dielectric layer GD, a work function metal layer WFM1, a work function metal layer WFM2, and a gate metal GM. A plurality of source/drain structures 260N are disposed in thesemiconductor fin 220 b and on opposite sides of thegate structure 230 a, respectively. A contact etch stop layer (CESL) 265 is disposed over the source/drain structures 260N, and along the sidewalls of thegate spacers 240 a. An interlayer dielectric (ILD)layer 270 is disposed over theCESL 265. - In
FIG. 2C , thesemiconductor fin 220 c is over thesubstrate 210, thegate structure 230 c is over thesemiconductor fin 220 c, and thegate spacers 240 c are disposed on opposite sidewalls of thegate structure 230 c. In some embodiments, thegate structure 230 c includes a gate dielectric layer GD, a work function metal layer WFM1, and a gate metal GM. A plurality of source/drain structures 260P are disposed in thesemiconductor fin 220 c and on opposite sides of thegate structure 230 c.CESL 265 is disposed over the source/drain structures 260P and along the sidewalls of thegate spacers 240 c.ILD layer 270 is disposed over theCESL 265. - Reference is made to
FIGS. 2B and 2C . In some embodiments, thegate structure 230 a is wider than thegate structure 230 c. For example, a width W1 of thegate structure 230 a is greater than a width W2 of thegate structure 230 c. That is, a distance betweengate spacers 240 a is greater than a distance between thegate spacers 240 c. On the other hand, each gate spacer 240 a is narrower than eachgate spacer 240 c. For example, a width W3 of each gate spacer 240 a is lower than a width W4 of eachgate spacer 240 c. Moreover, a total width W5 of thegate structure 230 a and thegate spacers 240 a on opposite sides of thegate structure 230 a is substantially equal to the total width W6 of thegate structure 230 c and thegate spacers 240 c on opposite sides of thegate structure 230 c. Stated another way, the width W1 of thegate structure 230 a, the width W2 of thegate structure 230 c, the width W3 of thegate spacers 240 a, and the width W4 of thegate spacers 240 c substantially satisfy (W1+2*W3)=(W2+2*W4), in which W1+2*W3=W5 and W2+2*W4=W6. From another view point, a distance between two source/drain structures 260N on opposite sides of thegate structure 230 a (i.e., substantially equal to width W5) is substantially equal to a distance between two source/drain structures 260P on opposite sides of thegate structure 230 c (i.e., substantially equal to width W6). - In some embodiments, the gate dielectric layers GD of the
230 a, 230 c are made of high-k dielectric materials, such as metal oxides, transition metal-oxides, or the like. Examples of the high-k dielectric material include, but are not limited to, hafnium oxide (HfO2), hafnium silicon oxide (HfSiO), hafnium tantalum oxide (HITaO), hafnium titanium oxide (HfTiO), hafnium zirconium oxide (HfZrO), zirconium oxide, titanium oxide, aluminum oxide, hafnium dioxide-alumina (HfO2—Al2O3) alloy, or other applicable dielectric materials. In some embodiments, the gate dielectric layers GD are oxide layers. The gate dielectric layers GD may be formed by a deposition processes, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), plasma enhanced CVD (PECVD) or other suitable techniques.gate structures - In some embodiments, the work function metal layers WFM1 of the
230 a, 230 c may include tantalum nitride (TaN). In some embodiments, the work function metal layer WFM2 of thegate structures gate structure 230 a may include a titanium-containing material, such as, for example, titanium nitride (TiN). In some embodiments, tantalum is absent in the work function metal layer WFM2. The work function metal layers WFM1 and/or WFM2 can provide a suitable work function value for a gate structure of a semiconductor device, so as to benefit tuning the threshold voltage of the semiconductor device. The work function metal layers WFM1 and WFM2 can be formed by suitable process, such as ALD, CVD, PVD, remote plasma CVD (RPCVD), plasma enhanced CVD (PECVD), metal organic CVD (MOCVD), sputtering, plating, other suitable processes, or combinations thereof. In some embodiments, the work function metal layer WFM2 is absent in thegate structure 230 c ofFIG. 2C . Accordingly, thegate structure 230 a has more work function metal layers than thegate structure 230 c. - In some embodiments, the gate metals GM of the
230 a, 230 c may include tungsten (W). In some other embodiments, the gate metals GM include aluminum (Al), copper (Cu) or other suitable conductive material.gate structures - In some embodiments, the source/
260N, 260P may be may be formed by performing an epitaxial growth process that provides an epitaxy material over thedrain structures substrate 210, and thus the source/ 260N, 260P can also be interchangeably referred to asdrain structures 260N, 260P in this context. In various embodiments, the source/epitaxy structures 260N, 260P may include Ge, Si, GaAs, AlGaAs, SiGe, GaAsP, SIP, or other suitable material. In some embodiments, the source/drain structures drain structures 260N may include N-type impurities, while the source/drain structures 260P may include P-type impurities. - In some embodiments, the
CESL 265 includes silicon nitride, silicon oxynitride or other suitable materials. TheCESL 265 can be formed using, for example, plasma enhanced CVD, low pressure CVD, ALD or other suitable techniques. TheILD layer 270 may include a material different from theCESL 265. In some embodiments, theILD layer 270 may include silicon oxide, silicon nitride, silicon oxynitride, tetraethoxysilane (TEOS), phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), low-k dielectric material, and/or other suitable dielectric materials. Examples of low-k dielectric materials include, but are not limited to, fluorinated silica glass (FSG), carbon doped silicon oxide, amorphous fluorinated carbon, parylene, bis-benzocyclobutenes (BCB), or polyimide. TheILD layer 270 may be formed using, for example, CVD, ALD, spin-on-glass (SOG) or other suitable techniques. - Reference is made to
FIGS. 2A to 2D , in whichFIG. 2D is an enlarged view ofmemory cell 200 a ofFIG. 2A . In some embodiments, thegate structure 230 b and thegate spacers 240 b, thegate structure 230 e and thegate spacers 240 e, and thegate structure 230 f and thegate spacers 240 f have similar or the same structure asgate structure 230 a andgate spacers 240 a described inFIG. 2B , respectively. On the other hand, thegate structure 230 d and thegate spacers 240 d have similar or the same structure asgate structure 230 c andgate spacers 240 c described inFIG. 2C , respectively. For example, each of the 230 b, 230 e, and 230 f includes a gate dielectric layer GD, a work function metal layer WFM1, a work function metal layer WFM2, and a gate metal GM, and thegate structures gate structure 230 d includes a gate dielectric layer GD, a work function metal layer WFM1, and a gate metal GM. - With respect to the
230 a and 230 c, thegate structures gate structure 230 a extends continuously from thegate structures 230 c. In greater detail, the gate dielectric layer GD of thegate structure 230 a and the gate dielectric layer GD of thegate structure 230 c are continuous material, the work function metal layer WFM1 of thegate structure 230 a and the work function metal layer WFM1 are continuous material, and the gate metal GM of thegate structure 230 a and the gate metal GM of thegate structure 230 c are continuous material. This is because such elements of 230 a, 230 c are formed at the same time, which will be discussed later. Accordingly, the combination of thegate structures 230 a, 230 c can also be regarded as a single gate structure, in which thegate structures 230 a, 230 c can be referred to as first and second portions of the single gate structure. In some embodiments, thegate structures 230 a, 230 c in combination form a stepped sidewall profile.gate structures - Further, the
gate spacers 240 a and thegate spacers 240 c are continuous material, as they are formed at the same time. That is, there is no interface between each gate spacer 240 a and itsadjacent gate spacer 240 c. Accordingly, the combination of each gate spacer 240 a and itsadjacent gate spacer 240 c can also be regarded as a single gate spacer, in which the 240 a, 240 c can be referred to as first and second portions of the single gate spacer. In some embodiments, in a top view ofgate spacers FIG. 2D , the outer sidewall of thegate spacer 240 a (i.e., sidewall farthest from thegate structure 230 a) is aligned (coterminous) with and contacts the outer sidewall of thegate spacer 240 c (i.e., sidewall farthest from to thegate structure 230 c). On the other hand, in a top view ofFIG. 2D , the inner sidewall of thegate spacer 240 a (i.e., sidewall closest to thegate structure 230 a) is misaligned with the inner sidewall of thegate spacer 240 c (i.e., sidewall closest to thegate structure 230 c). This is also in consistent with that the 240 a and 240 c have different widths, as described ingate spacers FIGS. 2B and 2C . In some embodiments, the 240 a, 240 c in combination form a stepped sidewall profile.gate spacers - As the inner sidewall of the
gate spacer 240 a is misaligned with the inner sidewall of thegate spacer 240 c, although the gate dielectric layer GD of thegate structure 230 a and the gate dielectric layer GD of thegate structure 230 c are continuous material, the gate dielectric layer GD of thegate structure 230 a is misaligned with the gate dielectric layer GD of thegate structure 230 c, as well as the work function metal layers WFM1 of the 230 a, 230 c. In some embodiments, in the top view ofgate structures FIG. 2D , the gate metal GM of thegate structure 230 a has a first portion GM-1 and a second portion GM-2, in which the second portion GM-2 is narrow than the first portion GM-1 along the lengthwise direction of thesemiconductor fin 220 b as well as the direction perpendicular to the lengthwise direction of thesemiconductor fin 220 b. On the other hand, along the lengthwise direction of thesemiconductor fin 220 b, the gate metal GM of thegate structure 230 c is wider than the second portion GM-2 of the gate metal GM of thegate structure 230 a and is narrower than the first portion GM-1 of the gate metal GM of thegate structure 230 a. In some embodiments, the second portion GM-2 of the gate metal GM of thegate structure 230 a contacts the gate metal GM of thegate structure 230 c. In some embodiments, the gate dielectric layer GD of thegate structure 230 a contacts a longitudinal end of thegate structure 230 c. - In some embodiments, the above discussed relationships between
230 a and 230 c and betweengate structures 240 a and 240 c can also be found atgate spacers 230 f and 230 d, andgate structures 240 f and 240 d, which will not be repeated for brevity.gate spacers - With respect to the
230 b and 230 d, there is angate structures isolation structure 250 between and contacts the 230 b and 230 d. Thegate structures isolation structure 250 substantially extends along a border between the P-well region 212 and the N-well region 216. In the top view ofFIG. 2D and along the lengthwise direction of thesemiconductor fin 220 b, the interface between thegate structure 230 b and theisolation structure 250 is longer than the interface between thegate structure 230 d and theisolation structure 250, while the interface between thegate spacer 240 b and theisolation structure 250 is shorter than the interface between thegate spacer 240 d and theisolation structure 250. However, the total thickness of thegate structure 230 b and thegate spacers 240 b on opposite sides of thegate structure 230 b is substantially equal to the total thickness of thegate structure 230 d and thegate spacers 240 d on opposite sides of thegate structure 230 d. Although the 230 b and 230 d are separated by thegate structures isolation structure 250, the outer sidewall of thegate spacer 240 b is substantially aligned with the outer sidewall of thegate spacer 240 d, and the inner sidewall of thegate spacer 240 b is misaligned with the inner sidewall of thegate spacer 240 d. - In some embodiments, the above discussed relationships between
230 b and 230 d and betweengate structures 240 b and 240 d can also be found atgate spacers 230 e and 230 c, andgate structures 240 e and 240 c, which will not be repeated for brevity.gate spacers -
FIGS. 3 to 21B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. - Reference is made to
FIG. 3 . A plurality of 220 a, 220 b, 220 c, 220 d, 220 e, and 220 f are formed over asemiconductor fins substrate 210. The semiconductor fins 220 a-220 f may be formed, for example, by patterning and etching thesubstrate 210 using photolithography techniques. In some embodiments, thesubstrate 210 includes a plurality of P- 212, 214 and a plurality of N-well regions well regions 216. In some embodiments, the P- 212, 214 are implanted with P-type dopant material, such as boron ions, and the N-well regions well regions 216 are implanted with N-type dopant material such as arsenic ions. During the implantation of the P- 212, 214, the N-well regions well regions 216 are covered with masks (such as photoresist), and during implantation of the N-well regions 216, the P- 212, 214 are covered with masks (such as photoresist).well regions - Reference is made to
FIGS. 4A to 4C , in whichFIG. 4B is a cross-sectional view along line B-B ofFIG. 4A , andFIG. 4C is a cross-sectional view along line C-C ofFIG. 4A . Portions of the 220 c and 220 d are removed. For example, a photomask (not shown) is formed over thesemiconductor fins substrate 210 and exposes portions of the 220 c and 220 d, followed by an etching process to remove the exposed portions of thesemiconductor fins 220 c and 220 d. The resulting structure is shown insemiconductor FIG. 4A . After the etching process, the photomask may be removed. The etching process at this step can be interchangeably referred to as a fin cut process. - Reference is made to
FIGS. 5A to 5C , in whichFIG. 5B is a cross-sectional view along line B-B ofFIG. 5A , andFIG. 5C is a cross-sectional view along line C-C ofFIG. 5A . It is noted that some elements inFIGS. 5B and 5C are not illustrated inFIG. 5A for simplicity. A plurality of gatedielectric layers 232 and a plurality of dummy gate layers 234 are formed over thesubstrate 210 and cross the semiconductor fins 220 a-220 f. In some embodiments the gatedielectric layers 232 and the dummy gate layers 234 can be collectively referred to as dummy gate structure. - The gate
dielectric layers 232 may be, for example, silicon oxide, silicon nitride, a combination thereof, or the like, and may be deposited or thermally grown according to acceptable techniques. The gatedielectric layers 232 may be formed by suitable process, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or any suitable process. The dummy gate layers 234 may be deposited over the gatedielectric layers 232 and then planarized, such as by a CMP. The dummy gate layers 234 may include polycrystalline-silicon (poly-Si) or poly-crystalline silicon-germanium (poly-SiGe). Further, the dummy gate layers 234 may be doped poly-silicon with uniform or non-uniform doping. The dummy gate layers 234 may be formed by suitable process, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or any suitable process. - Reference is made to
FIGS. 6A to 6C , in whichFIG. 6B is a cross-sectional view along line B-B ofFIG. 6A , andFIG. 6C is a cross-sectional view along line C-C ofFIG. 6A . A plurality ofgate spacers 240 are formed on opposite sidewalls of the dummy gate layers 234. The gate spacers 240 may be formed by, for example, depositing a spacer layer blanket over the dummy gate layers 234, followed by an anisotropic etching process to remove horizontal portions of the spacer layer, such that vertical portions of the spacer layer remain on sidewalls of the dummy gate layers 234. In some embodiments, thegate spacers 240 may be formed by CVD, SACVD, flowable CVD, ALD, PVD, or other suitable process. In some embodiments, the thickness T1 of thegate spacers 240 is in a range of about 1.5 nm to about 4 nm. - Reference is made to
FIGS. 7A and 7B , in whichFIGS. 7A and 7B follow the cross-section ofFIGS. 6B and 6C . A plurality of source/ 260N, 260P are formed over thedrain structures 220 b and 220 c of thesemiconductor fins substrate 210, respectively. For example, the exposed portions of the 220 b and 220 c exposed by the dummy gate layers 234 and thesemiconductor fins gate spacers 240 are recessed by suitable process, such as etching. Afterwards, the source/drain structures 260 are formed respectively over the exposed surfaces of the remainingsemiconductor fins 2206 and 220 c. The source/ 260N, 260P may be formed by performing an epitaxial growth process that provides an epitaxy material over thedrain structures 220 b and 220 c. In some embodiments, the source/semiconductor fins drain structures 260N may include N-type impurities, while the source/drain structures 260P may include N-type impurities. It is understood that, although not shown inFIGS. 7A and 7B , the source/drain structures 260N are also formed in the 220 a, 220 e, and 220 f, and the source/semiconductor fins drain structures 260P are also formed in thesemiconductor fins 220 d as shown inFIG. 6A . - Reference is made to
FIGS. 8A and 8B , in whichFIGS. 8A and 8B follow the cross-section ofFIGS. 7A and 7B . A contact etch stop layer (CESL) 265 and an interlayer dielectric (ILD)layer 270 are formed over thesubstrate 210 and over the source/drain structures 260. For example, a CESL material and a ILD material may be deposited sequentially over thesubstrate 210, followed by a CMP process to remove excessive CESL material and ILD material until the top surfaces of the dummy gate layers 234 are exposed. TheCESL 265 can be formed using, for example, plasma enhanced CVD, low pressure CVD, ALD or other suitable techniques. TheILD layer 270 may be formed using, for example, CVD, ALD, spin-on-glass (SOG) or other suitable techniques. - Reference is made to
FIGS. 9A to 9C , in whichFIG. 9B is a cross-sectional view along line B-B ofFIG. 9A , andFIG. 9C is a cross-sectional view along line C-C ofFIG. 9A . The dummy gate layers 234 are removed. In some embodiments, the dummy gate layers 234 may be removed by suitable process, such as etching. After the dummy gate layers 234 are removed, a gate trench G1 is formed between thegate spacers 240 over thesemiconductor fin 220 b, and a gate trench G2 is formed between thegate spacers 240 over thesemiconductor fin 220 c. In some embodiments, the gatedielectric layers 232 remain after removing the dummy gate layers 234, such that the gatedielectric layers 232 are exposed by the trenches G1 and G2. - Reference is made to
FIGS. 10A to 10C , in whichFIG. 10B is a cross-sectional view along line B-B ofFIG. 10A , andFIG. 10C is a cross-sectional view along line C-C ofFIG. 10A . A mask layer M1 is formed over thesubstrate 210, in which the mask layer M1 exposes the P- 212, 214 of thewell regions substrate 210 and covers the N-well regions 216 of the of thesubstrate 210. In greater detail, the mask layer M1 covers the 220 c, 220 d, while exposes thesemiconductor fins 220 a, 220 b, 220 e, 220 f. As shown insemiconductor fins FIGS. 9B and 9C , the trench G2 over thesemiconductor fin 220 c is filled with the mask layer M1, and thus thegate dielectric layer 232 within the trench T2 over thesemiconductor fin 220 c is covered by the mask layer M1. In some embodiments, the mask layer M1 may be photoresist, and may be formed by suitable photolithography process. - Reference is made to
FIGS. 11A to 11C , in whichFIG. 11B is a cross-sectional view along line B-B ofFIG. 11A , andFIG. 11C is a cross-sectional view along line C-C ofFIG. 11A . Thegate dielectric layer 232 exposed by the gate trench GL over thesemiconductor fin 220 b is removed, and thegate spacers 240 over thesemiconductor fin 220 b are thinned. In greater detail, thegate dielectric layer 232 over the 220 a, 220 b, 220 e, 220 f within the P-semiconductor fins 212, 214 are removed, and thewell regions gate spacers 240 over the 220 a, 220 b, 220 e, 220 f within the P-semiconductor fins 212, 214 are thinned (seewell regions FIG. 11A ). On the other hand, the gatedielectric layers 232 andgate spacers 240 over the 220 c, 220 d within the N-semiconductor fins well regions 216 are protected by the mask layer M1. In some embodiments, thegate dielectric layer 232 can be removed by suitable process, such as etching. For example, the etchant for etching thegate dielectric layer 232 may be HF. - In
FIG. 11B , during etching thegate dielectric layer 232, thegate spacers 240 may also be etched by some amounts using the same etchant. For example, thegate spacers 240 may have original thickness T1 (seeFIG. 10B ), and the etchedgate spacers 240 may have thickness T2. In some embodiments, the thickness T2 is lower than the thickness T1. The difference between thicknesses T1 and T2 is the thickness loss during the etching process described inFIGS. 11A to 11C . In some embodiments, the thickness loss (e.g., T1-T2) is in a range from about 0.5 nm to about 3 nm. As thegate spacers 240 over thesemiconductor fin 220 b are etched, the etchedgate spacers 240 over thesemiconductor fin 220 b are thinner than thegate spacers 240 over thesemiconductor fin 220 c that is protected by the mask layer M1 (seeFIG. 11C ), in whichgate spacers 240 over thesemiconductor fin 220 c remain their original thickness T1. - Reference is made to
FIGS. 12A to 12C , in whichFIG. 12B is a cross-sectional view along line B-B ofFIG. 12A , andFIG. 12C is a cross-sectional view along line C-C ofFIG. 12A . The mask layer M1 is removed. In some embodiments, the mask layer M1 can be removed by suitable process, such as stripping. As a result, thegate dielectric layer 232 over thesemiconductor fin 220 c is exposed by the gate trench G2. It is noted that in this stage, the top surface of thesemiconductor fin 220 b is free of coverage of thegate dielectric layer 232, because thegate dielectric layer 232 on the top surface of thesemiconductor fin 220 b has been removed. - Reference is made to
FIGS. 13A to 13C , in whichFIG. 13B is a cross-sectional view along line B-B ofFIG. 13A , andFIG. 13C is a cross-sectional view along line C-C ofFIG. 13A . Thegate dielectric layer 232 exposed by the gate trench G2 over thesemiconductor fin 220 b is removed, and thegate spacers 240 over the 220 b and 220 c are thinned. In greater detail, thesemiconductor fins gate dielectric layer 232 over the 220 c and 220 d within the N-semiconductor fins well regions 216 are removed. On the other hand, thegate spacers 240 over the semiconductor fins 220 a-220 f within either the P- 212, 214 or the N-well regions well region 216 are thinned in this step. In some embodiments, thegate dielectric layer 232 can be removed by suitable process, such as etching. For example, the etchant for etching thegate dielectric layer 232 may be HF In some embodiments, the etchant used in the process ofFIGS. 13A to 13C is similar or the same as the etchant used in the process ofFIGS. 11A to 11C . - The resulting structures of the etching process are shown in
FIGS. 13A to 13C . InFIG. 13A , the etchedgate spacers 240 over the 220 a, 220 b, 220 c, 220 d, 220 e, 220 f are referred to assemiconductor fins 240 a, 240 b, 240 c, 240 d, 240 e, 240 f, as labeled ingate spacers FIGS. 2A to 2D . - In
FIG. 11B , during etching thegate dielectric layer 232 over thesemiconductor tin 220 c (seeFIG. 12C ), thegate spacers 240 b may also be etched by some amounts using the same etchant, because thegate spacers 240 b are exposed to the etchant of the etching process. For example, thegate spacers 240 b inFIG. 12B may have thickness T2, and the etchedgate spacers 240 b inFIG. 13B may have thickness T3. In some embodiments, the thickness T3 is lower than the thickness T2. The difference between thicknesses T3 and T2 is the thickness loss during the etching process described inFIGS. 13A to 13C . In some embodiments, the thickness loss (e.g., T2-T3) is in a range from about 0.5 nm to about 3 nm. In some embodiments, the thickness loss of thegate spacer 240 b during the etching process ofFIGS. 11A to 11C has a first value (e.g., T1-T2), and the thickness loss of thegate spacer 240 b during the etching process ofFIGS. 13A to 13C has a second value, in which the first value is greater than the second value. For example, the ratio of the first value to the second value is in a range from about 2:1 to about 4:1. That is,gate spacers 240 b are etched by more amounts in the etching process ofFIGS. 11A to 11C than in the etching process ofFIGS. 13A to 13C . This is because the etching process ofFIGS. 11A to 11C is used to generate thickness difference between the 240 b and 240 c. In some embodiments, the duration of the etching process of the etching process ofgate spacers FIGS. 11A to 11C may be longer than the duration of the etching process of the etching process ofFIGS. 13A to 13C , so as to etch more amounts of thegate spacers 240 b in the etching process ofFIGS. 11A to 11C . - In
FIG. 11C , during etching thegate dielectric layer 232, thegate spacers 240 c may also be etched by some amounts using the same etchant. For example, thegate spacers 240 c may have original thickness T1 (seeFIG. 12C ), and the etchedgate spacers 240 c may have thickness T4. In some embodiments, the thickness T4 is lower than the thickness T1. The difference between thicknesses T1 and T4 is the thickness loss during the etching process described inFIGS. 13A to 13C . In some embodiments, the thickness loss (e.g., T1-T4) is in a range from about 0.5 nm to about 3 nm. - In some embodiments, the thickness T3 of the
gate spacers 240 b is in a range from about 0.5 nm to about 3 nm. If the thickness 13 is too low (e.g., much lower than 0.5 nm), thegate spacers 240 b cannot provide sufficient isolation to the gate structure formed in later steps (e.g., thegate structure 230 b ofFIGS. 16A to 16C ). In some embodiments, the ratio of thickness T4 to thickness is in a range from about 1 to about 4. If the ratio is too high, it indicate the gate spacers 2406 may be too thin and cannot provide sufficient isolation. If the ratio is too low, it indicate thegate spacers 240 b may be too thick and cannot provide sufficient difference from thegate spacers 240 c. - Reference is made to
FIGS. 14A and 14B , in whichFIGS. 14A and 14B follow the cross-sections ofFIGS. 13B and 13C . A gate dielectric layer GD, a work function metal layer WFM1, a work function metal layer WFM2 are formed over thesubstrate 210 and fill the gate trenches G2 and G1. The gate dielectric layers GD may be formed by a deposition processes, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), plasma enhanced CVD (PECVD) or other suitable techniques. The work function metal layers WFM1 and WFM2 can be formed by suitable process, such as ALD, CVD, PVD, remote plasma CVD (RPCVD), plasma enhanced CVD (PECVD), metal organic CVD (MOCVD), sputtering, plating, other suitable processes, or combinations thereof. - Reference is made to
FIGS. 15A and 15B , in whichFIGS. 15A and 15B follow the cross-sections ofFIGS. 14A and 14B . A mask layer M2 is formed over thesubstrate 210, in which the mask layer M2 covers thesemiconductor fin 220 b (e.g., P-well regions 212), and does not cover thesemiconductor fin 220 c (e.g., N-well regions 216) Then, the work function metal layer WFM2 over thesemiconductor fin 220 c (seeFIG. 14B ) is removed. The work function metal layer WFM2 over thesemiconductor fin 220 c can be removed by suitable etching process, such as dry etching or wet etching. - Reference is made to
FIGS. 16A to 16C , in whichFIG. 16B is a cross-sectional view along line B-B ofFIG. 16A , andFIG. 16C is a cross-sectional view along line C-C ofFIG. 16A . The mask layer M2 is removed. A gate metal GM is formed over thesubstrate 210, followed by a CMP process to remove excessive gate metal GM, work function metal layer WFM2, work function metal layer WFM1, and the gate dielectric layer GD until top surfaces of theILD layer 270 are exposed. The resulting structures are shown inFIGS. 16A to 16C , in which a plurality of 230 a, 230 b, 230 c, 230 d, 230 e, 230 f are formed. In greater detail, thegate structures 230 a, 230 b, 230 c, 230 d, 230 e, 230 f are respectively between thegate structures 240 a, 240 b, 240 c, 240 d, 240 e, 240 f, as shown incorresponding gate spacers FIG. 16A . It is noted that the 230 b, 230 e, 230 f and thegate structures 240 b, 240 e, 240 f have similar or the same structures as thegate spacers gate structure 230 a and thegate spacers 240 a described inFIG. 16B , and thegate structures 230 d and thegate spacers 240 d have similar or the same structures as thegate structure 230 c and thegate spacers 240 c described inFIG. 16B . - Reference is made to
FIG. 17 . A plurality ofisolation structures 250 are formed over thesubstrate 210. In greater detail, inmemory cell 200 a, anisolation structure 250 is formed between and contacts the 230 c and 230 e, so as to electrically isolate thegate structures 230 c and 230 e. On the other hand, angate structures isolation structure 250 is formed between and contacts the 230 b and 230 d, so as to electrically isolate thegate structures 230 b and 230 d. Generally, thegate structures isolation structures 250 are formed along a border of the P- 212, 214 and the N-well regions well region 216. Theisolation structures 250 may be formed by, for example, forming a photoresist layer over thesubstrate 210, patterning the photoresist layer to form openings that expose portions of the gate structures 230 a-230 f, etching the exposed portions of the gate structures 230 a-230 f to form recesses, removing the photoresist layer, depositing a dielectric material over thesubstrate 210 and filling the recesses, followed by a CMP process until the top surfaces of theILD layer 270 are exposed. In some embodiments, theisolation structures 250 are flowable dielectric material that can be deposited using a flowable CVD (FCVD). In some embodiments, theflowable isolation structures 250 may include a flowable oxide such as a flowable silicon oxide. Theflowable isolation structures 250 is formed by using a spin on dielectric (SOD) such as a silicate, a siloxane, a methyl SilsesQuioxane (MSQ), a hydrogen SisesQuioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS) or a perhydro-polysilazane (PSZ). Alternatively, theflowable isolation structures 250 can be formed by using a low temperature plasma chemical vapor deposition. - Due to the scaling down of transistors, device variations and leakage are increasing sharply. As the need for low power systems grows, the supply voltage (VDD) has been scaled down to reduce both dynamic and leakage power. The operation of the SRAM at lower supply voltage becomes very challenging. The minimum operating voltage, Vmin, needs to be satisfied otherwise will cause write failure, red disturb failure, access failure or retention failure. In the present disclosure, an etching process is performed to reduce thicknesses of gate spacers of an NMOS device over a P-well region, and therefore creates a wider deposition window for metal gate structure, which in turn will increase the volume of metal gate structure and will also lower the Vmin of the NMOS device. Accordingly, the device performance can be improved. However, if the gate structures the N-well regions and P-well regions have the same thickness, the Vmin of the NMOS device in the P-well region may be about 73% of the desired value. That is, the present disclosure can improve the Vmin of the NMOS device by more than 25%.
-
FIGS. 18A to 19B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. - Reference is made to
FIGS. 18A and 18B , in whichFIGS. 18A and 18B are similar toFIGS. 5B and 5C , where a plurality ofdielectric layers 332 and dummy gate layers 334 are formed respectively over the 220 a, 220 c of thesemiconductor fins substrate 210. The material of thedielectric layers 332 and dummy gate layers 334 are similar or the same as the material of thedielectric layers 232 and dummy gate layers 234 described inFIGS. 5B and 5C . Different from thedielectric layers 232 and dummy gate layers 234 described inFIGS. 5B and 5C , thedielectric layers 332 and dummy gate layers 334 have tapered profile. For example, the dummy gate layers 334 have a width decreases when a distance from thesubstrate 210 increases. This is because when the etching process for etching the dummy gate layers 334 is a wet etching, etchant does not sufficiently etch the bottom of the dummy gate layers 334, which results in the tapered profile (or trapezoid profile) of the dummy gate layers 334. - Reference is made to
FIGS. 19A and 19B , in whichFIGS. 19A and 19B are the resulting structures when the structures ofFIGS. 18A and 18B undergo the processes described inFIGS. 6A to 17 . The resulting structures ofFIGS. 19A and 19B respectively include 330 a, 330 c, and gate spacers 340 a, 340 c. Thegate structures 330 a, 330 c have similar or the same structures as thegate structures 230 a, 230 c ingate structures FIGS. 16B and 16C , and the gate spacers 340 a, 340 c have similar or the same structures as the gate spacers 340 a, 340 c inFIGS. 16B and 16C , and the relationships between thegate structures 330 a and the gate spacers 340 a and between thegate structures 230 c and thegate spacers 240 c are substantially the same. - As described in
FIGS. 18A and 18B , the dummy gate layers 334 have tapered profile (or trapezoid profile), and this results in that the 330 a, 330 c have tapered profile, as thegate structures 330 a, 330 c substantially inherit the profile of the dummy gate layers 334. For example, thegate structures 330 a, 330 c have widths decreases when a distance from thegate structures substrate 210 increases. Stated another way, the 330 a, 330 c have tapered profile (or trapezoid profile).gate structures -
FIGS. 20A to 21B illustrate a method in various stages of fabricating a memory device in accordance with some embodiments of the present disclosure. - Reference is made to
FIGS. 20A and 20B , in whichFIGS. 20A and 20B are similar toFIGS. 138 and 13C , where thegate dielectric layer 232 over thesemiconductor fin 220 c is removed, and the 240 a, 240 c are thinned. Ingate spacers FIG. 13B , because thegate dielectric layer 232 over thesemiconductor fin 220 b has been removed inFIG. 11B , and thus the top surface of thesemiconductor fin 220 b is exposed to the etching process ofFIGS. 13B and 13C , and thus thesemiconductor fin 220 b may be etched by some amounts during the etching process ofFIGS. 13B and 13C . The resulting structures are shown inFIGS. 20A and 20B , in which a gate trench G3 is formed between thegate spacers 240 a, while the gate trench G3 is slightly into thesemiconductor fin 220 b. Stated another way, the exposed surface of thesemiconductor fin 220 b is lower than the bottommost surface of thegate spacers 240 a. On the other hand, a gate trench G4 is formed between thegate spacers 240 c inFIG. 20B . In some embodiments, the gate trench G3 inFIG. 20A is deeper than the gate trench G4 inFIG. 20B . This is because the etchant of the etching process would start from etching thegate dielectric layer 232 over thesemiconductor fin 220 b (seeFIG. 12C ), and thegate dielectric layer 232 can protect thesemiconductor fin 220 b from being etched. - Reference is made to
FIGS. 21A and 21B , in whichFIGS. 21A and 21B are the resulting structures when the structures ofFIGS. 20A and 20B undergo the processes described inFIGS. 14A to 17 . The resulting structures ofFIGS. 21A and 21B respectively include 430 a, 430 c. Thegate structures 430 a, 430 c have similar or the same structures as thegate structures 230 a, 230 c ingate structures FIGS. 16B and 16C . In some embodiments, the bottom surface of the gate structure 430 is lower than the bottom surface of thegate spacers 240 a. Moreover, the bottom surface of thegate structure 430 a inFIG. 21A is lower than the bottom surface of thegate structure 430 c inFIG. 21B . In some embodiments, a bottom portion of thegate structure 430 a is embedded in the semiconductor fin 2206, while thegate structure 430 c is not embedded in thesemiconductor fin 220 c. -
FIGS. 22A to 22B illustrate amethod 1000 of manufacturing in accordance with some embodiments of the present disclosure. Although themethod 1000 is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included. - At block S101, forming plurality of semiconductor fins over a substrate.
FIG. 3 illustrates a schematic view of some embodiments corresponding to act in block S101. - At block S102, portions of the semiconductor fins are removed.
FIGS. 4A to 4C illustrate schematic views of some embodiments corresponding to act in block S102. - At block S103, gate dielectric layers and dummy gate layers are formed over the substrate and crossing the semiconductor fins.
FIGS. 5A to 5C illustrate schematic views of some embodiments corresponding to act in block S103. - At block S104, gate spacers are formed on opposite sidewalls of the dummy gate layers.
FIGS. 6A to 6C illustrate schematic views of some embodiments corresponding to act in block S104. - At block S105, source/drain structures are formed over the semiconductor fins.
FIGS. 7A to 7B illustrate schematic views of some embodiments corresponding to act in block S105. - At block S106, source/drain structures are formed over the semiconductor fins.
FIGS. 7A to 7B illustrate schematic views of some embodiments corresponding to act in block S106. - At block S107, a contact etch stop layer (CESL) and an interlayer dielectric (ILD) layer are formed over the substrate and over the source/drain structures.
FIGS. 8A to 8B illustrate schematic views of some embodiments corresponding to act in block S107. - At block S108, the dummy gate layers are removed.
FIGS. 9A to 9C illustrate schematic views of some embodiments corresponding to act in block S108. - At block S109, a first mask layer is formed over the substrate, in which the mask layer exposes P-well regions of the substrate and covers N-well regions of the substrate.
FIGS. 10A to 10C . illustrate schematic views of some embodiments corresponding to act in block S109. - At block S110, the gate dielectric layers in the P-well regions are removed, and the gate spacers in the P-well regions are thinned.
FIGS. 11A to 11C illustrate schematic views of some embodiments corresponding to act inblock Si 10. - At block S111, the first mask layer is removed.
FIGS. 12A to 12C illustrate schematic views of some embodiments corresponding to act in block S111. - At block S112, the gate dielectric layers in the N-well regions are removed, and the gate spacers in the P-well regions and the N-well regions are thinned.
FIGS. 13A to 13C illustrate schematic views of some embodiments corresponding to act in block S112. - At block S113, a gate dielectric layer, a first work function metal layer, a second work function metal layer are formed over the substrate.
FIGS. 14A to 14B illustrate schematic views of some embodiments corresponding to act in block S113. - At block S114, a second mask layer is formed over the substrate, in which the mask layer covers the P-well regions of the substrate, and does not cover the N-well regions of the substrate, and a portion the work function metal layer within the N-well regions of the substrate is removed.
FIGS. 15A to 15B illustrate schematic views of some embodiments corresponding to act in block S114. - At block S115, the second mask layer is removed, and gate metal is formed over the substrate, followed by a CMP process to form metal gate structures.
FIGS. 16A to 16C illustrate schematic views of some embodiments corresponding to act in block S115. - At block S116, isolation structures are formed over the substrate.
FIG. 17 illustrates a schematic view of some embodiments corresponding to act in block S115. -
FIG. 23 illustrates simulation results of memory devices in accordance with some embodiments of the present disclosure. Conditions CN1 and CN2 illustrate simulation results of different memory devices. The difference between Conditions CN1 and CN2 is that Condition CN1 is a simulation result of a memory device having gate structures (within different regions) having the same width, while Condition CN2 is a simulation result of a memory device having gate structures (within different regions) having different width (such as the memory device discussed inFIGS. 1 to 17 ). The height of the bar indicates how Vmin is close to a desired Vmin, in which the topmost point of the vertical axis indicates the desired Vmin. Comparing Condition CN1 with Condition CN2, it is clear that Condition CN2 is close to the desired Vmin. - Based on the above discussion, it can be seen that the present disclosure offers advantages. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantages is required for all embodiments. Due to the scaling down of transistors, device variations and leakage are increasing sharply. As the need for low power systems grows, the supply voltage (VDD) has been scaled down to reduce both dynamic and leakage power. The operation of the SRAM at lower supply voltage becomes very challenging. The minimum operating voltage, Vmin, needs to be satisfied otherwise will cause write failure, red disturb failure, access failure or retention failure. In the present disclosure, an etching process is performed to reduce thicknesses of gate spacers of an NMOS device over a P-well region, and therefore creates a wider deposition window for metal gate structure, which in turn will increase the volume of metal gate structure and will also lower the Vmin of the NMOS device. Accordingly, the device performance can be improved. However, if the gate structures the N-well regions and P-well regions have the same thickness, the Vmin of the NMOS device in the P-well region may be about 73% of the desired value. That is, the present disclosure can improve the Vmin of the NMOS device by more than 25%.
- In some embodiments of the present disclosure, a memory device includes a substrate, first semiconductor fin, second semiconductor fin, first gate structure, second gate structure, first gate spacer, and a second gate spacer. The substrate has a P-well region and an N-well region. The first semiconductor fin is over the P-well region of the substrate. The second semiconductor fin is over the N-well region of the substrate. The first gate structure is over the P-well region of the substrate and crosses the first semiconductor fin. The second gate structure is over the N-well region of the substrate and crosses the second semiconductor fin, the first gate structure extends continuously from the second gate structure, in which in a top view of the memory device, a width of the first gate structure is greater than a width of the second gate structure. The first gate spacer is on a sidewall of the first gate structure. The second gate spacer extends continuously from the first gate spacer and on a sidewall of the second gate structure, in which in the top view of the memory device, a width of the first gate spacer is less than a width of the second gate spacer.
- In some embodiments of the present disclosure, a memory device includes a substrate, an isolation structure, a first gate structure, and a second gate structure. The substrate has a P-well region and an N-well region. The isolation structure extends along a border between the P-well region and the N-well region. The first gate structure extends from a first side of the isolation structure within the P-well region. The second gate structure extends from a second side of the isolation structure within the N-well region, wherein when viewed from above, an interface between the first gate structure and the isolation structure is larger than an interface between the second gate structure and the isolation structure.
- In some embodiments of the present disclosure, a memory device includes a substrate, a first semiconductor fin over the substrate, a second semiconductor fin over the substrate, a first gate structure over the substrate and crossing the first semiconductor fin, a second gate structure over the substrate and crossing the second semiconductor fin, a first gate spacer on a sidewall of the first gate structure, and a second gate spacer on a sidewall of the second gate structure. In a top view of the memory device, an outer sidewall of the first gate spacer farthest from the first gate structure is coterminous with an outer sidewall of the second gate spacer farthest from the second gate structure, and an inner sidewall of the first gate spacer closest to the first gate structure is misaligned with an inner sidewall of the second gate spacer closest to the second gate structure.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/874,045 US12200921B2 (en) | 2020-09-28 | 2022-07-26 | Memory device and method for forming the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/035,371 US11563013B2 (en) | 2020-09-28 | 2020-09-28 | Memory device and method for forming the same |
| US17/874,045 US12200921B2 (en) | 2020-09-28 | 2022-07-26 | Memory device and method for forming the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/035,371 Division US11563013B2 (en) | 2020-09-28 | 2020-09-28 | Memory device and method for forming the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220359538A1 true US20220359538A1 (en) | 2022-11-10 |
| US12200921B2 US12200921B2 (en) | 2025-01-14 |
Family
ID=78786173
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/035,371 Active 2040-11-11 US11563013B2 (en) | 2020-09-28 | 2020-09-28 | Memory device and method for forming the same |
| US17/874,045 Active 2041-02-27 US12200921B2 (en) | 2020-09-28 | 2022-07-26 | Memory device and method for forming the same |
| US18/154,463 Active 2041-06-12 US12349329B2 (en) | 2020-09-28 | 2023-01-13 | Memory device and method for forming the same |
| US19/230,748 Pending US20250301618A1 (en) | 2020-09-28 | 2025-06-06 | Memory device and method for forming the same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/035,371 Active 2040-11-11 US11563013B2 (en) | 2020-09-28 | 2020-09-28 | Memory device and method for forming the same |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/154,463 Active 2041-06-12 US12349329B2 (en) | 2020-09-28 | 2023-01-13 | Memory device and method for forming the same |
| US19/230,748 Pending US20250301618A1 (en) | 2020-09-28 | 2025-06-06 | Memory device and method for forming the same |
Country Status (3)
| Country | Link |
|---|---|
| US (4) | US11563013B2 (en) |
| CN (1) | CN113764420A (en) |
| TW (1) | TW202213801A (en) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102820463B1 (en) * | 2021-04-16 | 2025-06-16 | 삼성전자주식회사 | Integrated circuit chip comprising a gate electrode with an oblique cut surface, and manufacturing method of the same |
| US12356601B2 (en) * | 2022-02-16 | 2025-07-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory cell design |
| US12453071B2 (en) | 2022-04-26 | 2025-10-21 | Qualcomm Incorporated | Gate spacer structures for three-dimensional semiconductor devices |
| CN114582806A (en) * | 2022-05-07 | 2022-06-03 | 合肥新晶集成电路有限公司 | Semiconductor structure and preparation method thereof |
| US20240047581A1 (en) * | 2022-08-02 | 2024-02-08 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for forming the same |
| KR20240039677A (en) * | 2022-09-20 | 2024-03-27 | 삼성전자주식회사 | Semiconductor devices |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190287967A1 (en) * | 2018-03-18 | 2019-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having fin structures of varying dimensions |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101912582B1 (en) | 2012-04-25 | 2018-12-28 | 삼성전자 주식회사 | Semiconductor device and fabricated method thereof |
| KR102258109B1 (en) | 2015-06-08 | 2021-05-28 | 삼성전자주식회사 | Semiconductor device blocking a leakage current and method for fabricating the same |
| US10157770B2 (en) | 2016-11-28 | 2018-12-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having isolation structures with different thickness and method of forming the same |
| KR102451417B1 (en) * | 2018-04-26 | 2022-10-06 | 삼성전자주식회사 | Semiconductor devices |
-
2020
- 2020-09-28 US US17/035,371 patent/US11563013B2/en active Active
- 2020-11-26 TW TW109141569A patent/TW202213801A/en unknown
- 2020-12-03 CN CN202011408644.6A patent/CN113764420A/en active Pending
-
2022
- 2022-07-26 US US17/874,045 patent/US12200921B2/en active Active
-
2023
- 2023-01-13 US US18/154,463 patent/US12349329B2/en active Active
-
2025
- 2025-06-06 US US19/230,748 patent/US20250301618A1/en active Pending
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190287967A1 (en) * | 2018-03-18 | 2019-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having fin structures of varying dimensions |
Also Published As
| Publication number | Publication date |
|---|---|
| US20220102359A1 (en) | 2022-03-31 |
| TW202213801A (en) | 2022-04-01 |
| US12200921B2 (en) | 2025-01-14 |
| CN113764420A (en) | 2021-12-07 |
| US20230200041A1 (en) | 2023-06-22 |
| US12349329B2 (en) | 2025-07-01 |
| US11563013B2 (en) | 2023-01-24 |
| US20250301618A1 (en) | 2025-09-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12200921B2 (en) | Memory device and method for forming the same | |
| US20240397690A1 (en) | Sram structure and method for forming the same | |
| US20250294862A1 (en) | Semiconductor device with contracted isolation feature | |
| CN113257816B (en) | Semiconductor device and method of forming a semiconductor device | |
| TW202245070A (en) | Method of forming semiconductor structure | |
| US12089390B2 (en) | Cell manufacturing | |
| US12302604B2 (en) | Multi-gate device and related methods | |
| TWI885308B (en) | Memory devices with backside boost capacitor and methods for forming the same | |
| TW202245071A (en) | Methods for fabricating semiconductor devices | |
| US20240147684A1 (en) | Semiconductor structure and manufacturing method thereof | |
| US20240224486A1 (en) | Semiconductor device and method for forming the same | |
| CN112563205A (en) | Method for forming semiconductor device | |
| TWI886719B (en) | Cmos sram structure with bulk nmos transistors and fully insulated pmos transistors in one bulk wafer | |
| US20250374501A1 (en) | Memory device and method of forming same | |
| US20240154015A1 (en) | Semiconductor device with backside interconnection and method for forming the same | |
| US20240047560A1 (en) | Semiconductor device and manufacturing method thereof | |
| CN120882028A (en) | Semiconductor device structure and related method | |
| TW202547264A (en) | Method of manufacturing a semiconductor device and a memory device | |
| TW202507851A (en) | Semiconductor device and method of forming semiconductor structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SU, HSIN-WEN;YANG, CHIH-CHUAN;LIN, SHIH-HAO;AND OTHERS;SIGNING DATES FROM 20200722 TO 20200724;REEL/FRAME:060703/0251 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP, ISSUE FEE PAYMENT VERIFIED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |