US20220157813A1 - Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same - Google Patents
Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same Download PDFInfo
- Publication number
- US20220157813A1 US20220157813A1 US17/167,640 US202117167640A US2022157813A1 US 20220157813 A1 US20220157813 A1 US 20220157813A1 US 202117167640 A US202117167640 A US 202117167640A US 2022157813 A1 US2022157813 A1 US 2022157813A1
- Authority
- US
- United States
- Prior art keywords
- stack
- nanosheet
- fin
- gate
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L27/0886—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H01L21/823412—
-
- H01L21/823431—
-
- H01L21/823456—
-
- H01L29/0665—
-
- H01L29/42392—
-
- H01L29/66545—
-
- H01L29/785—
-
- H01L29/78696—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/014—Manufacture or treatment of FETs having zero-dimensional [0D] or one-dimensional [1D] channels, e.g. quantum wire FETs, single-electron transistors [SET] or Coulomb blockade transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/43—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 1D charge carrier gas channels, e.g. quantum wire FETs or transistors having 1D quantum-confined channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6735—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes having gates fully surrounding the channels, e.g. gate-all-around
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
- H10D62/119—Nanowire, nanosheet or nanotube semiconductor bodies
- H10D62/121—Nanowire, nanosheet or nanotube semiconductor bodies oriented parallel to substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
- H10D84/0142—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0144—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/011—Manufacture or treatment comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
- H10D86/215—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI comprising FinFETs
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0179—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
Definitions
- Apparatuses and methods consistent with example embodiments of the disclosure relate to a channel structure of a semiconductor device, and more particularly to, a self-aligned channel structure of a gate all around transistor such as a fin field-effect transistor (finFET) or a nanosheet.
- a gate all around transistor such as a fin field-effect transistor (finFET) or a nanosheet.
- the increased density of integrated circuit (IC) elements in an electronic device has been made good due to implementation of smaller size of transistors with an improved performance.
- the conventional planar field-effect transistor (FET) has evolved into gate all around transistor structures such as a finFET and a nanosheet transistors, which may also be referred to as a multi-bridge channel field effect transistor (MBCFET), in an effort to concentrate more transistors in a unit area of a semiconductor device.
- MBCFET multi-bridge channel field effect transistor
- the disclosure provides hybrid multi-stack semiconductor devices having a self-aligned nanosheet stack and/or self-aligned fin structures of a finFET stack.
- a hybrid multi-stack semiconductor device including a nanosheet stack and a finFET stack formed above the nanosheet stack, wherein the nanosheet stack includes a plurality of nanosheet layers formed above a substrate and enclosed by a 1 st gate structure, wherein the finFET stack includes at least one fin structure enclosed by a 2 nd gate structure, and wherein the at least one fin structure may have a self-aligned form with respect to the nanosheet stack so that a left horizontal distance between a leftmost side surface of the at least one fin structure and a left side surface of the nanosheet stack is equal to a right horizontal distance between a rightmost side surface of the at least one fin structure and a right side surface of the nanosheet stack.
- a hybrid multi-stack semiconductor device including a nanosheet stack and a finFET stack formed above the nanosheet stack, wherein the nanosheet stack includes a plurality of nanosheet layers formed above a substrate and enclosed by a 1 st gate structure, wherein the finFET stack includes at least one fin structure enclosed by a 2 nd gate structure, and wherein the nanosheet stack may have a self-aligned form with respect to the 2 nd gate structure so that the plurality of nanosheet layers have a same width as the 2 nd gate structure in a channel width direction.
- a method of manufacturing a hybrid multi-stack semiconductor device may include: providing a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate, and a finFET stack formed above the nanosheet stack; forming an interlayer dielectric (ILD) layer contacting side surfaces of the finFET stack and side surfaces of the nanosheet stack; removing an upper portion of the finFET stack to form a preliminary fin structure, which is a height-reduced finFET stack, and a recess on the preliminary fin structure and between the ILD layer, and adding a spacer layer having a predetermined thickness on inner side surfaces of the ILD layer exposed to the recess so that a width of the recess is reduced; forming at least one mask layer on the preliminary fin structure in the width-reduced recess so that the at least one mask layer contacts inner side surfaces the spacer layer exposed to the width-reduced recess; removing the ILD layer and the
- a method of manufacturing a hybrid multi-stack semiconductor device may include: providing a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate; forming at least one channel structure above the nanosheet stack; depositing a gate masking layer on the at least channel structure to form a finFET stack such that the gate masking layer is formed on top and side surfaces of the at least one channel structure and spread outward above the nanosheet stack to form outer-extended portions of the gate masking layer, wherein the gate masking layer at both sides of the at least one channel structure has a same width in a channel width direction; removing the outer-extended portions of the gate masking layer; and etching the nanosheet stack below the outer-extended portions of the gate masking layers so that side surfaces of the nanosheet stack are coplanar with side surfaces of the finFET stack.
- the above embodiment may provide hybrid multi-stack semiconductor devices having stable and balanced fin structures of a finFET stack formed above a nanosheet stack, and further, nanosheet layers of the nanosheet stack of which a width is controlled by the dimensions of the fin structures of the finFET stack such as the number of the fin structures and/or the pitch between the fin structures.
- FIG. 1 illustrates a simplified cross-sectional view of a hybrid multi-stack semiconductor device according to an embodiment
- FIGS. 2A through 2L illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments;
- FIGS. 3A through 3F illustrates simplified cross-sectional views of another hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments;
- FIGS. 4A to 4E illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a nanosheet stack with respect to a finFET stack formed above the nanosheet stack, according to embodiments;
- FIG. 5 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference to FIGS. 2A to 2L through FIGS. 3A to 3F , according to embodiments;
- FIG. 6 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference to FIGS. 4A to 4E , according to embodiments;
- FIG. 7 illustrates a schematic plan view of a semiconductor module according to an embodiment
- FIG. 8 illustrates a schematic block diagram of an electronic system according to an embodiment.
- an element, component, layer, pattern, structure, region, or so on (hereinafter collectively “element”) of a semiconductor device is referred to as being “over,” “above,” “on,” “below,” “under,” “beneath,” “connected to” or “coupled to” another element the semiconductor device, it can be directly over, above, on, below, under, beneath, connected or coupled to the other element or an intervening element(s) may be present.
- an element of a semiconductor device is referred to as being “directly over,” “directly above,” “directly on,” “directly below,” “directly under,” “directly beneath,” “directly connected to” or “directly coupled to” another element of the semiconductor device, there are no intervening elements present.
- Like numerals refer to like elements throughout this disclosure.
- spatially relative terms such as “over,” “above,” “on,” “upper,” “below,” “under,” “beneath,” “lower,” and the like, may be used herein for ease of description to describe one element's relationship to another element(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of a semiconductor device in use or operation in addition to the orientation depicted in the figures. For example, if the semiconductor device in the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. Thus, the term “below” can encompass both an orientation of above and below.
- the semiconductor device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
- terms such as a “row” and a “column” of an array, in which a plurality of semiconductor structures are arranged may be interpreted as a “column” and a “row” when the array is rotated 90 degrees.
- the expression, “at least one of a, b, and c,” should be understood as including only a, only b, only c, both a and b, both a and c, both b and c, or all of a, b, and c.
- a term “same” is used to compare a dimension of two or more elements, the term may cover a “substantially same” dimension.
- any one among the layers formed below another of the layers may have been formed after the other layer is formed unless the layer is described or indicated as being formed prior to the other layer.
- FIG. 1 illustrates a simplified cross-sectional view of a hybrid multi-stack semiconductor device according to an embodiment.
- a hybrid multi-stack semiconductor device 100 includes a substrate 105 and a plurality of semiconductor layers sequentially stacked thereon.
- the plurality of layers includes a shallow trench isolation (STI) layer 106 , a nanosheet stack 110 , an isolation layer 107 , and a finFET stack 120 in this order.
- STI shallow trench isolation
- the nanosheet stack 110 and the finFET stack 120 may form a nanosheet transistor and a finFET, respectively.
- the substrate 105 may be formed of silicon (Si) or other semiconductor materials, such as germanium (Ge), or may be a silicon-on-insulator (SOI) substrate.
- the STI layer 106 is provided to isolate the nanosheet stack 110 from the substrate 105 , and may be formed of, for example, silicon oxide (SiO x ).
- the isolation layer 107 is provided to isolate the finFET stack 120 from the nanosheet stack 110 , and may be formed of a material the same as or different from the material forming the STI layer 106 .
- the nanosheet stack 110 includes a plurality of nanosheet layers 110 N enclosed by a 1 st gate structure 115
- the finFET stack 120 includes a plurality of fin structures 120 F enclosed by a 2 nd gate structure 125 and the isolation layer 107 . While bottom surfaces of the fin structures 120 F are not covered by the 2 nd gate structure 125 , all of top, bottom and side surfaces of the nanosheet layers 110 N may be covered by the 1 st gate structure 115 .
- the nanosheet layers 110 N are provided as a channel for current flow in the nanosheet transistor to be obtained from the nanosheet stack 110
- the fin structures 120 F are provided as a channel for current flow in the finFET to be obtained from the finFET stack 120
- the nanosheet stack 110 may constitute an n-type metal oxide semiconductor field-effect transistor (NMOS) when source/drain regions (not shown) are formed on both ends of the nanosheet layers 110 N open from the 1 st gate structure in a D2 direction
- the finFET stack 120 may constitute a p-type metal oxide semiconductor field-effect transistor (PMOS) when source/drain regions (not shown) are formed on both ends of the fin structures 120 F open from the 2 nd gate structure 125 in the D2 direction
- the D2 direction is perpendicular to a D1 direction which is a channel width direction, and a D3 direction which is a channel height direction.
- a nanosheet transistor as described herein may have a better performance in electron transport, and a finFET may have a better performance in hole transport. Therefore, a nanosheet transistor may be selected as NMOS while a finFET is selected as PMOS in constituting a complementary metal oxide semiconductor (CMOS) device. Further, the 1 st and 2 nd gate structures 115 and 125 may be connected to each other for the PMOS and the NMOS to receive a same gate input signal for the CMOS, or they may be separated by an insulator (not shown) and receive different inputs.
- the nanosheet stack 110 and the finFET stack 120 may respectively constitute a PMOS and an NMOS, or they may both constitute a PMOS or an NMOS, according to various embodiments.
- an increased device density may be achieved in manufacturing electronic devices including the hybrid multi-stack semiconductor device.
- the fin structures 120 F of the finFET stack 120 on the nanosheet stack 110 may slip away, misalign, or disappear above the nanosheet stack 110 and the isolation layer 108 . Therefore, in order to address this possible manufacturing deficiency, the following embodiments of self-aligning fin structures of a finFET stack on a nanosheet stack are provided so that the finFET stack has fin structures positioned at the desired places above the nanosheet stack to build an improved hybrid multi-stack semiconductor device.
- FIGS. 2A through 2L illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments.
- a hybrid multi-stack semiconductor device 200 includes a substrate 205 and a plurality of layers sequentially stacked thereon.
- the plurality of layers may include an STI layer 206 , a nanosheet stack 210 , an isolation layer 207 , and a finFET stack 220 .
- the substrate 205 , the STI layer 206 and the isolation layer 207 may be formed of the same material and for the same purpose as the substrate 105 , the STI layer 106 and the isolation layer 107 , respectively, shown in FIG. 1 , and thus, duplicate descriptions are omitted herein.
- the nanosheet stack 210 includes three sacrificial layers 210 S and two nanosheet layers 210 N alternatingly layered above the STI layer 206 .
- the sacrificial layers 210 S may include silicon-germanium (SiGe) while the nanosheet layers 210 N includes Si.
- Each of the sacrificial layers may be SiGe 35%, which indicates that the SiGe compound consists of 35% of Ge and 65% of Si.
- the sacrificial layers 210 S are to be removed along with a dummy gate structure and replaced with a gate structure after source/drain regions are formed on the nanosheet layers 210 N to complete the nanosheet stack 210 as a nanosheet transistor in later steps.
- the numbers of the sacrificial layers 210 S and the nanosheet layers 210 N are not limited to three and two as shown in FIG. 2A , and more than three sacrificial layers and more than two nanosheet layers may constitute the nanosheet stack 210 according to embodiments.
- the finFET stack 220 is to be formed as a channel structure of a finFET in a later step, and may be formed of Si or SOI.
- the hybrid multi-stack semiconductor device 200 is etched, for example, by dry etching, at its entire side surfaces above the substrate 205 and the STI layer 206 so that the nanosheet layers 210 N and the sacrificial layers 210 S have a desired width in a D1 direction for a nanosheet transistor to be obtained from the nanosheet stack 210 .
- both side surfaces of the finFET stack 220 may become vertically coplanar with both side surfaces of the nanosheet stack 210 , respectively.
- an interlayer dielectric (ILD) layer 208 is deposited in a space obtained from the etching of the hybrid multi-stack semiconductor device 200 (at both its sides) in the previous step.
- This deposition may be performed through, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or atomic layer deposition (ALD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- ALD atomic layer deposition
- the hybrid multi-stack semiconductor device 200 may be planarized at its top so that a top surface of the finFET stack 220 may become horizontally coplanar with top surfaces of the ILD layer 208 deposited at both sides of the hybrid multi-stack semiconductor device 200 and above the substrate 205 .
- the ILD layer 208 may be formed of an oxide material in bulk such as silicon dioxide (SiO 2 ) having a low-k dielectric to isolate the hybrid multi-stack semiconductor device 200 from an adjacent hybrid multi-stack semiconductor device during manufacturing these hybrid multi-stack semiconductor devices in their respective cells.
- oxide material in bulk such as silicon dioxide (SiO 2 ) having a low-k dielectric to isolate the hybrid multi-stack semiconductor device 200 from an adjacent hybrid multi-stack semiconductor device during manufacturing these hybrid multi-stack semiconductor devices in their respective cells.
- the finFET stack 220 is etched down by dry etching and/or wet etching using the ILD layer 208 as a mask to form a preliminary fin structure 220 P, which is a height-reduced finFET stack 220 .
- This etching is performed to the extent that the preliminary fin structure 220 P can have a desired height in a D3 direction which will be a height of fin structures of a finFET to be obtained from the preliminary fin structure 220 P in a later step.
- a 1 st recess R 1 between the ILD layer 208 and above the preliminary fin structure 220 P is obtained.
- a spacer layer 208 S may be conformally layered on side and bottom surfaces of the 1 st recess R 1 and top surfaces of the ILD layer 208 to have a predetermined thickness T.
- the spacer layer 208 S may be formed of the same or similar material forming the ILD layer 208 or a material having the same or similar etch selectivity with respect to the ILD layer 208 .
- the width of the 1 st recess is therefore reduced by twice the predetermined thickness T.
- the predetermined thickness T controls a horizontal distance between a fin structure of a finFET to be formed from the preliminary fin structure 220 P and a left or right edge (or side surface) of the nanosheet layers 210 N of the nanosheet stack 210 to form a nanosheet transistor, as will be described later.
- the spacer layer 208 S is partially etched, for example, by at least one of anisotropic etching and reactive ion etching (RIE), to leave the spacer layer 208 S only on the side surfaces of the recess R 1 above the left and right edge portions of the preliminary fin structure 220 P so that the 1 st recess R 1 is shrunk to have a smaller width than before the spacer layer 208 S is deposited and etched as describe above.
- RIE reactive ion etching
- the spacer layer 208 S may be deposited to simply fill out the 1 st recess R 1 and etched to leave the spacer layer 208 S only on the side surfaces of the recess R 1 above the left and right edge portions of the preliminary fin structure 220 P, according to an embodiment.
- a mask layer 220 M which may be formed of silicon nitride (Si x N y ), is deposited in the 1 st recess R 1 where the spacer layer 208 S is deposited and etched in the previous steps.
- the mask layer 220 M may be self-aligned in the 1 st recess R 1 above the preliminary fin structure 220 P due to the ILD layer 208 contacting the side surfaces of the nanosheet stack 210 and the spacer layer 208 S added to the ILD layer 208 to contact side surfaces of the mask layer 220 M.
- the mask layer 220 M is self-aligned with respect to the left and right side surfaces (or side edges) of the nanosheet stack 210 having a same width as the preliminary fin structure 220 P. This is because side surfaces of the ILD layer 208 contacting the side surfaces of the nanosheet stack 210 and side surfaces of the spacer layer 208 S exposed to the width-reduced 1 st recess are defined by the side surfaces of the nanosheet stack 210 in the previous steps.
- the mask layer 220 M is partially etched, for example, by anisotropic etching or reactive ion etching (RIE), not being limited thereto, in the middle to obtain a 2 nd recess R 2 and two mask layers 220 M corresponding to two fin structures of a finFET to be obtained above the nanosheet stack 210 in a later step.
- RIE reactive ion etching
- the ILD layer 208 with the spacer layer 208 is removed from the hybrid multi-stack semiconductor device 200 to leave only the partially etched mask layers 220 M on the preliminary fin structure 220 P.
- the two mask layers 220 M are positioned on the preliminary fin structure 220 P with a same horizontal distance T from the left and right side surfaces (or side edges) of the nanosheet stack 210 which is the same as the predetermined thickness T of the spacer layer 208 S shown in FIGS. 2E-2H .
- the horizontal distance T is a distance horizontally measured from a virtual line vertically extended upward from the left or right side surface (side edge) of the nanosheet stack 210 and a left side surface of a left mask layer of the two mask layers 220 M or a right side surface of a right mask layer of the two mask layers 220 M.
- the preliminary fin structure 220 P is etched using the two mask layers 220 M to obtain two fin structures 220 F therebelow, corresponding to the two mask layers 220 M, which also take a self-aligned form with respect to the nanosheet stack 210 because the two fin structures 220 F are defined by the corresponding two mask layers which is self-aligned with respect to the side surfaces of the nanosheet stack 210 in the previous steps.
- the two fin structures 220 F are positioned above the nanosheet stack 210 with the same horizontal distance T from the left and right side surfaces of the nanosheet stack 210 which is the same as the predetermined thickness T of the spacer layer 208 S. It is understood here that the horizontal distance T may increase or decrease according to the thickness of the spacer layer 208 S conformally formed on the recess R 1 as shown in FIGS. 2D and 2E .
- the 1 st and 2 nd dummy gate structures 214 and 224 are formed to cover the nanosheet stack 210 and the fin structures 220 F shown in FIG. 2J , respectively.
- a material forming the 1 st dummy gate structure 214 may be, for example, amorphous silicon (a-Si) or polysilicon (poly-Si), and a material forming the 2 nd dummy gate structure 224 may be the same or different a-Si or poly-Si.
- the 1 st and 2 nd dummy gate structures 214 and 224 may be formed as shown in FIG. 2K using another hard mask formed thereon.
- FIG. 2L shows that, after respective source/drain regions (not shown) are formed at both ends of the fin structures 220 F open from the 1 st dummy gate structure 214 and at both ends of the nanosheet layers 210 N open from the 2 nd dummy gate structure 224 , the 1 st and 2 nd dummy gate structures 214 and 224 are removed along with the sacrificial layers 210 S of the 2 nd nanosheet stack 210 , for example, by a reactive ion etching (RIE) or chemical oxide removal (COR) process, and then, replaced by 1 st and 2 nd gate structures 215 and 225 .
- RIE reactive ion etching
- COR chemical oxide removal
- the 1 st and 2 nd gate structure 215 and 225 may include a high-k dielectric layer of hafnium-based material, a work-function metal layer and a gate metal.
- the work-function metal may include one or more of titanium nitride (TiN), titanium aluminum nitride (TiAlN), titanium aluminum carbide (TiAlC), titanium carbide (TiC) and tantalum nitride (TaN), and the gate metal may include aluminum (Al) or tungsten (W).
- the 1 st gate structure 215 may have a different work function material or characteristic from the 2 nd gate structure 225 , for example, when a finFET and a nanosheet transistor to be built from the 1 st gate and 2 nd gate structures 215 and 225 are a PMOS and an NMOS, respectively, or vice versa.
- the fin structures 220 F are positioned above the nanosheet stack 210 with the same horizontal distance T from the left and right side surfaces of the nanosheet stack 210 to provide the hybrid multi-stack semiconductor device 200 with a finFET stack 220 having stable and balanced fin structures 220 F above the nanosheet stack 210 .
- FIGS. 3A through 3F illustrates simplified cross-sectional views of another hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments.
- a hybrid multi-stack semiconductor device 300 is provided, which is the same as the hybrid multi-stack semiconductor device 200 shown in FIG. 2F except a spacer layer 308 S added to an ILD layer 308 .
- the other elements of the hybrid multi-stack semiconductor device 300 that is, a substrate 305 , an STI layer 306 , a nanosheet stack 310 including three sacrificial layers 3105 and two nanosheet layers 310 N, an isolation layer 307 , the ILD layer 308 , and a preliminary fin structure 320 P are the same as the corresponding elements of the hybrid multi-stack semiconductor device 200 shown in FIG. 2F . Accordingly, duplicate descriptions are omitted herein.
- the numbers of sacrificial layers and nanosheet layers are not limited to three and two in the hybrid multi-stack semiconductor device 300 .
- the spacer layer 308 S has a predetermined thickness T′ which is greater than the predetermined thickness T of the spacer layer 208 S in FIG. 2F , and thus, a recess R 1 formed on the preliminary fin structure 320 P is narrower than the recess R 1 formed on the finFET stack 220 to accommodate therein only a narrow mask layer corresponding to a single fin structure of a finFET to be formed in a later step.
- the predetermined thickness T′ of the spacer layer 308 S controls a horizontal distance between a fin structure of a finFET to be formed from the preliminary fin structure 320 P and a left or right side surface (or side edge) of the nanosheet layers 310 N of the nanosheet stack 310 to form a nanosheet transistor as will be described later.
- FIG. 3B shows that a mask layer 320 M is deposited in the recess R 1 formed in the previous step.
- the mask layer 320 M is self-aligned in the recess R 1 above the preliminary fin structure 320 P due to the ILD layer 308 and the spacer layer 308 S which defines and contacts side surfaces of the mask layer 320 M.
- the mask layer 320 M may be viewed as self-aligned with respect to left and right side surfaces (or side edges) of the nanosheet stack 310 having a same width as the preliminary fin structure 320 P.
- the ILD layer 308 with the spacer layer 308 S is removed from the hybrid multi-stack semiconductor device 300 to leave only the mask layer 320 M at the center position on the preliminary fin structure 320 P with a same horizontal distance T′ from left and right side surfaces of the nanosheet stack 210 which is the same as the predetermined thickness T′ of the spacer layer 308 S.
- the preliminary fin structure 320 P is etched using the mask layer 320 M to obtain to a single fin structure 320 F corresponding to the mask layer 320 M which also takes a self-aligned form with respect to the nanosheet stack 310 due to the self-aligned preliminary fin structure 320 P in the previous steps.
- the fin structure 320 F is positioned above the nanosheet stack 310 with the same horizontal distance T′ from the left and right side surfaces of the nanosheet stack 310 which is the same as the predetermined thickness T′ of the spacer layer 308 S.
- FIG. 3E shows 1 st and 2 nd dummy gate structures 314 and 324 are formed to cover the nanosheet stack 310 of FIG. 3D and the fin structure 320 F with the mask layer 320 M thereon, respectively.
- the same material and method forming the 1 st and 2 nd dummy gate structures 214 and 224 in FIG. 2K may be used to form the 1 st and 2 nd dummy gate structures 314 and 324 .
- FIG. 3F shows that, after respective source/drain regions (not shown) are formed at both ends of the fin structure 320 F open from the 1 st dummy gate structure 314 and at both ends of the nanosheet layers 310 N open from the 2 nd dummy gate structure 324 , the 1 st and 2 nd dummy gate structures 314 and 324 are removed along with the sacrificial layers 3105 of the nanosheet stack 310 , for example, by the same reactive ion etching (RIE) or chemical oxide removal (COR) process used to remove the 1 st and 2 nd dummy gate structures 214 and 224 , and then, replaced by 1 st and 2 nd gate structures 315 and 325 which are the same as the 1 st and 2 nd gate structure 215 and 225 in FIG. 2L .
- the 1 st and 2 nd dummy gate structures 314 and 324 may be formed of the same materials forming the 1 st and 2 nd dummy gate structures
- the fin structure 320 F is positioned above the nanosheet stack 310 with the same horizontal distance T from the left and right side surfaces of the nanosheet stack 310 to provide the hybrid multi-stack semiconductor device 300 with a finFET stack 320 having a stable and balanced fin structure 320 F on the nanosheet stack 310 .
- one or two fin structures of an upper finFET stack are self-aligned with respect to a lower nanosheet stack in manufacturing a hybrid multi-stack semiconductor device.
- the number of fin structures to be self-aligned is not limited thereto, and thus, more than two fin structures may be formed in the above-described self-aligning manner with respect to a nanosheet stack formed below the fin structures to manufacture a hybrid multi-stack semiconductor device, according to embodiments.
- a nanosheet stack formed below a finFET stack may be self-aligned with respect to the finFET stack in manufacturing a hybrid multi-stack semiconductor device, as described below.
- FIGS. 4A to 4E illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a nanosheet stack with respect to a finFET stack formed above the nanosheet stack, according to embodiments.
- FIG. 4A provides a hybrid multi-stack semiconductor device 400 which includes a nanosheet stack 410 formed on a substrate 405 and an STI layer 406 , and a finFET stack 420 formed on the nanosheet stack 410 with an isolation layer 407 therebetween.
- the nanosheet stack 410 includes three sacrificial layers 410 S and two nanosheet layers 410 N formed alternatingly above the nanosheet stack 410 .
- the finFET stack 420 includes two fin structures 420 F with two mask layers 420 M respectively formed thereon as channel structures of the finFET stack 420 .
- Materials forming the above elements of the hybrid multi-stack semiconductor device 400 may be the same as the materials forming the corresponding elements of the hybrid multi-stack semiconductor devices 200 and 300 , and thus, descriptions thereabout are omitted herein.
- the finFET stack 420 may be formed above the nanosheet stack 410 according to methods shown, or to conventional methods, and thus, descriptions thereof are also omitted herein.
- the numbers of the sacrificial layers 410 S, the nanosheet layers 410 N, the fin structures 420 F and the mask layers 420 M are not limited to three, two, two and two, respectively, as shown in FIG. 4A .
- the fin structures 420 F with the mask layers 420 M are formed according to the conventional method which is different from the previously illustrated embodiments, they may not have been self-aligned with respect to the nanosheet stack 410 formed therebelow, and thus, a horizontal distance between a left fin structure and a left side surface of the nanosheet stack 410 may be different from a horizontal distance between a right fin structure and a right side surface of the nanosheet stack 410 .
- a gate masking layer 424 which may also be referred to as a dummy gate structure or a sacrificial gate layer, is deposited on the fin structure 420 F with the mask layers 420 M thereon so that the finFET stack 420 now includes the gate masking layer 424 , according to an embodiment.
- the gate masking layer 424 is deposited in a self-aligning manner with respect to the fin structures 410 F by using the mask layers 420 M, according to an embodiment.
- the gate masking layer 424 may be formed of the same Si x N y forming the mask layer 420 M or a material having the same or similar etch selectivity to the material forming the mask layer 420 M.
- the gate masking layer 424 may also be formed of poly-Si or a-Si.
- the gate masking layer 424 may fill out a space between the two fin structures 420 F with the mask layers 420 M thereon, and spread from the top and side surfaces of the mask layers 420 M to be extended above the nanosheet stack 410 and the isolation layer 407 at a left side of the left fin structure and a right side of the right fin structure in outside directions.
- the self-aligned gate masking layer 424 includes outer-extended portions E 1 and E 2 which are extended from side surfaces 424 S of the gate masking layer 424 and formed only above the nanosheet stack 410 .
- the gate masking layer 424 may be conformally deposited along the outer surfaces, that is, the top and side surfaces, of the fin structures 420 F and the mask layers 420 M through CVD, PECVD or ALD such that the gate masking layer 424 has a same width W, in a channel width direction, at the left side of the left fin structure and the right side of the right fin structure in the outside directions.
- the finFET stack 420 is etched at the outer-extended portions E 1 and E 2 of the gate masking layer 424 , and further, the isolation layer 407 and the nanosheet stack 410 below the outer-extended portions E 1 and E 2 are also etched through, for example, dry etching by using the gate masking layer 424 between the outer-extended portions E 1 and E 2 as a mask.
- both side surfaces of the nanosheet stack 410 becomes vertically coplanar with the side surfaces 424 S of the gate masking layer 424 .
- the nanosheet stack 410 is self-aligned with respect to the gate masking layer 424 , specifically, the side surfaces 424 S thereof.
- the present embodiment provides a nanosheet stack self-aligned with respect to a finFET stack formed above the nanosheet stack in manufacturing a hybrid multi-stack semiconductor device.
- the nanosheet stack 410 and the nanosheet layers 410 N included in the nanosheet stack 410 have a same width as the gate masking layer 424 .
- a dummy gate structure 414 may be deposited to enclose the nanosheet stack 410 self-aligned in the previous steps.
- the self-aligned nanosheet stack 410 includes the dummy gate structure 414 while the finFET stack 420 includes the self-aligned gate masking layer 424 .
- the dummy gate structure 414 may be formed of the same material forming the dummy gate structures 214 and 314 in the previous embodiments.
- FIG. 4E shows that, after respective source/drain regions (not shown) are formed at both ends of the fin structures 420 F open from the gate masking layer 424 and at both ends of the nanosheet layers 410 N open from the gate masking layer 424 , the gate masking layer 424 and the dummy gate structures 414 are removed along with the sacrificial layers 410 S of the nanosheet stack 410 , for example, by the same reactive ion etching (RIE) or chemical oxide removal (COR) process used to remove the 1 st and 2 nd dummy gate structures 214 and 224 in the previous embodiment, and then, replaced by 1 st and 2 nd gate structures 415 and 425 which are the same as the 1 st and 2 nd gate structure 215 and 225 in FIG. 2L .
- the 1 st and 2 nd gate structures 415 and 425 may be formed of the same materials forming the 1 st and 2 nd gate structures 215 and 225 , respectively, shown in FIG. 2L
- the nanosheet stack 410 is self-aligned with respect to the side surfaces 425 S of the 2nd gate structure 425 such that the nanosheet layers 410 N have a same width as the 2nd gate structure 425 .
- the side surfaces of the nanosheet stack 410 shown in FIG. 4C are self-aligned with respect to the side surfaces 424 S of the gate masking layer 424 which corresponds to and defines the 2 nd gate structure 425 , and then, the 1 st gate structure 415 is deposited to enclose the nanosheet stack 410 shown in FIG. 4C . Meanwhile, the nanosheet stack 410 of FIG.
- the 2 nd gate structure 425 may be said to be self-aligned with respect to fin structures 420 F because the 2 nd gate structure 425 corresponds to and is defined by the gate masking layer 424 which is self-aligned with respect to the fin structures 420 F as described in reference to FIG. 4B .
- the number of the fin structures 420 F included in the finFET stack 420 is two. However, one fin structure or more than two fin structures of the finFET stack 420 may be formed above the nanosheet stack 410 to self-align the nanosheet stack 410 with respect to the finFET stack 420 , according to an embodiment.
- the width of the nanosheet layers 410 N in the channel width direction is determined based on the number of the fin structures 420 F formed above the nanosheet stack 410 .
- the width of the nanosheet layers 410 N increases.
- the width of nanosheet layers 410 N may also be determined based on a pitch between the two fin structures 420 F. Thus, when the pitch increases, the width of the nanosheet layers 410 N may increases proportionally.
- the present embodiment provides that, unlike the previous embodiment of self-aligning the finFET stacks 220 and 320 with respect to the nanosheet stacks 210 and 310 , respectively, the nanosheet stack 410 is self-aligned with respect to the finFET stack 420 , specifically, with respect to the gate masking layer 424 , which is also self-aligned with respect to its fin structures 420 F, in manufacturing the hybrid multi-stack semiconductor device 400 .
- the hybrid multi-stack semiconductor device 400 of the present embodiment may also differ from the hybrid multi-stack semiconductor device 200 of the previous embodiment in that the 1 st gate structure 415 has a greater width than the 2 nd gate structure 425 , and thus, the nanosheet stack 410 including the 1 st gate structure 415 has a greater width than the finFET stack 420 including the 2 nd gate structure 425 . This is at least because the 2 nd dummy gate structure 414 and the 2 nd gate structure 425 are formed to enclose the nanosheet stack 410 which are self-aligned with respect to the side surfaces of the gate masking layer 424 .
- the width of the nanosheet layers 410 may be controlled by the dimensions of the fin structures 420 F of the finFET stack 420 such as the number of the fin structures 420 F and/or the pitch between the fin structures 420 F, and further, the hybrid multi-stack semiconductor device 400 may have stable and balanced fin structures 420 F above the nanosheet stack 410 .
- FIG. 5 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference to FIGS. 2A to 2L through FIGS. 3A to 3F , according to embodiments.
- a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate is provided, and a finFET stack is formed above the nanosheet stack so that both side surfaces of the finFET stack are vertically coplanar with both side surfaces of the nanosheet stack, as shown in FIGS. 2A and 2B .
- an ILD layer is formed to contact the both side surfaces of the finFET stack and the both side surfaces of the nanosheet stack, thereby isolating the nanosheet stack and the finFET stack from an adjacent semiconductor device, as shown in FIG. 2C .
- an upper portion of the finFET stack is removed to form a preliminary fin structure, which is a height-reduced finFET stack, and a recess on the preliminary fin structure and between the ILD layer at both sides, and a spacer layer having a predetermined thickness is added on inner side surfaces of the ILD layer exposed to the recess so that a width of the recess is reduced, as shown in FIGS. 2D to 2F .
- the spacer layer may be formed of the same or similar material of the ILD layer, and thus, may be referred to as a supplemental ILD layer.
- the spacer layer As the spacer layer is added on the inner side surfaces of the ILD layer, the width of the recess is reduced by the thickness of the spacer layer at both sides of the recess.
- the spacer layer may be formed in a number of different ways. According to an embodiment, the spacer layer may be first deposited on side and bottom surfaces of the recess and top surfaces of the ILD layer, and then, anisotropic etching and/or reactive ion etching (RIE) may be performed to leave the spacer layer only on the side surfaces of the recess above edge portions of the preliminary fin structure so that the recess is shrunk to have a smaller width than before.
- RIE reactive ion etching
- At least one mask layer is formed on the preliminary fin structure in the width-reduced recess so that the at least one mask layer contacts inner side surfaces the spacer layer exposed to the width-reduced recess in a self-aligning manner with respect to the side surfaces of the nanosheet stack which define side surfaces the ILD layer contacting the side surfaces of the nanosheet stack and the inner side surfaces of the spacer layer, as shown in FIGS. 2G and 2H .
- the number of at least one mask layer may be one when only a single fin structure is to be formed to build a finFET in a later step. However, the number of the at least one mask layer may be two or more mask layers when two or more fin structures are to be formed to build the finFET in the later step.
- the ILD layer and the spacer layer are removed to leave the at least one mask layer, which is self-aligned with respect to the nanosheet stack, above the preliminary fin structure, as shown in FIG. 2I (S 550 ).
- a left horizontal distance between a left-most mask layer among the at least one mask layer and a left side surface of the nanosheet stack is equal to a right horizontal distance between a right-most mask layer among the at least one mask layer and a right side surface of the nanosheet stack.
- the preliminary fin structure is etched using the at least one mask layer to obtain at least one fin structure corresponding to the at least one mask layer, as shown in FIG. 2J .
- the at least one fin structure is also self-aligned with respect to the nanosheet stack because the at least one fin structure is defined by the corresponding at least one mask layer which is self-aligned with respect to the side surfaces of the nanosheet stack in the previous step.
- the at least one mask layer is removed, and 1 st and 2 nd gate structures are deposited on the finFET stack and the nanosheet stack, respectively, as shown in FIGS. 2K and 2L .
- 1 st and 2 nd dummy gate structures may be deposited on the finFET stack and the nanosheet stack, respectively, and source/drain regions may be formed on the finFET stack and the nanosheet stack.
- the 1 st and 2 nd dummy gate structures and the at least one mask layer may be removed along with the sacrificial layers to be replaced by the 1 st and 2 nd gate structures.
- a finFET stack is self-aligned with respect to a nanosheet stack formed below the finFET stack in manufacturing a hybrid multi-stack semiconductor device.
- FIG. 6 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference to FIGS. 4A to 4E , according to embodiments.
- a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate is provided, and at least one channel structure is formed above the nanosheet stack, as shown in FIG. 4A .
- the at least one channel structure may be formed of at least one fin structure and at least one mask layer respectively formed thereon.
- a gate masking layer is deposited on the at least channel structure in a self-aligning manner to form a finFET stack including the at least one channel structure and the gate masking layer, as shown in FIG. 4B .
- the gate masking layer is deposited on top and side surfaces of the at least one channel structure and spread outward above the nanosheet stack to form outer-extended portions of the gate masking layer.
- the outer-extended portions of the gate masking layer are etched out, and the nanosheet stack at both sides thereof below the outer-extended portions are also etched out so that side surfaces of the nanosheet stack are self-aligned with respect to the side surfaces of the gate masking layer, as shown in FIG. 4C . Due to the above etching steps, the side surfaces of the gate masking layer and the side surfaces of the nanosheet stack become coplanar with each other.
- a dummy gate structure is deposited on the nanosheet stack to enclose the nanosheet stack, as shown in FIG. 4D
- operation S 650 the gate masking layer, the dummy gate structure along with the sacrificial layers included in the nanosheet stack, and the at least one mask layer included in the at least channel structure are removed to be replaced with 1 st and 2 nd gate structures enclosing the nanosheet stack and the finFET stack, respectively, as shown in FIG. 4E .
- a nanosheet stack is self-aligned with respect to a finFET stack formed above the nanosheet stack in manufacturing a hybrid multi-stack semiconductor device. Further, the width of the nanosheet layers in the channel width direction may be controlled by at least one of the number of the at least one channel structure included in the finFET stack or a pitch between two or more channel structures when the at least one channel structure includes two or more fin structures.
- FIG. 7 illustrates a schematic plan view of a semiconductor module according to an embodiment.
- a semiconductor module 700 may include a processor 720 and semiconductor devices 730 that are mounted on a module substrate 710 .
- the processor 720 and/or the semiconductor devices 730 may include one or more hybrid multi-stack semiconductor devices described in the above embodiments.
- FIG. 8 illustrates a schematic block diagram of an electronic system according to an embodiment.
- an electronic system 800 in accordance with an embodiment may include a microprocessor 810 , a memory 820 , and a user interface 830 that perform data communication using a bus 840 .
- the microprocessor 810 may include a central processing unit (CPU) or an application processor (AP).
- the electronic system 800 may further include a random access memory (RAM) 850 in direct communication with the microprocessor 810 .
- the microprocessor 810 and/or the RAM 850 may be implemented in a single module or package.
- the user interface 830 may be used to input data to the electronic system 800 , or output data from the electronic system 800 .
- the user interface 830 may include a keyboard, a touch pad, a touch screen, a mouse, a scanner, a voice detector, a liquid crystal display (LCD), a micro light-emitting device (LED), an organic light-emitting diode (OLED) device, an active-matrix light-emitting diode (AMOLED) device, a printer, a lighting, or various other input/output devices without limitation.
- the memory 820 may store operational codes of the microprocessor 810 , data processed by the microprocessor 810 , or data received from an external device.
- the memory 820 may include a memory controller, a hard disk, or a solid state drive (SSD).
- At least the microprocessor 810 , the memory 820 and/or the RAM 850 in the electronic system 800 may include one or more hybrid multi-stack semiconductor devices described in the above embodiments.
- the above embodiment may enable to manufacture hybrid multi-stack semiconductor devices having stable and balanced fin structures of a finFET stack formed above a nanosheet stack, and further, nanosheet layers of the nanosheet stack of which a width is controlled by the dimensions of the fin structures of the finFET stack such as the number of the fin structures and/or the pitch between the fin structures.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Engineering & Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Nanotechnology (AREA)
Abstract
Description
- This application is based on and claims priority from U.S. Provisional Application No. 63/114,114 filed Nov. 16, 2020 in the U.S. Patent and Trademark Office, the disclosure of which is incorporated herein in its entirety by reference.
- Apparatuses and methods consistent with example embodiments of the disclosure relate to a channel structure of a semiconductor device, and more particularly to, a self-aligned channel structure of a gate all around transistor such as a fin field-effect transistor (finFET) or a nanosheet.
- The increased density of integrated circuit (IC) elements in an electronic device has been made good due to implementation of smaller size of transistors with an improved performance. The conventional planar field-effect transistor (FET) has evolved into gate all around transistor structures such as a finFET and a nanosheet transistors, which may also be referred to as a multi-bridge channel field effect transistor (MBCFET), in an effort to concentrate more transistors in a unit area of a semiconductor device.
- Recently, research has been focused on how to build finFETs and the nanosheet transistors in a three-dimensional (3D) structure to further increase density of the transistor structures.
- Information disclosed in this Background section has already been known to the inventors before achieving the embodiments of the present application or is technical information acquired in the process of achieving the embodiments. Therefore, it may contain information that does not form the prior art that is already known to the public.
- The disclosure provides hybrid multi-stack semiconductor devices having a self-aligned nanosheet stack and/or self-aligned fin structures of a finFET stack.
- According to an embodiment, there is provided a hybrid multi-stack semiconductor device including a nanosheet stack and a finFET stack formed above the nanosheet stack, wherein the nanosheet stack includes a plurality of nanosheet layers formed above a substrate and enclosed by a 1st gate structure, wherein the finFET stack includes at least one fin structure enclosed by a 2nd gate structure, and wherein the at least one fin structure may have a self-aligned form with respect to the nanosheet stack so that a left horizontal distance between a leftmost side surface of the at least one fin structure and a left side surface of the nanosheet stack is equal to a right horizontal distance between a rightmost side surface of the at least one fin structure and a right side surface of the nanosheet stack.
- According to an embodiment, there is provided a hybrid multi-stack semiconductor device including a nanosheet stack and a finFET stack formed above the nanosheet stack, wherein the nanosheet stack includes a plurality of nanosheet layers formed above a substrate and enclosed by a 1st gate structure, wherein the finFET stack includes at least one fin structure enclosed by a 2nd gate structure, and wherein the nanosheet stack may have a self-aligned form with respect to the 2nd gate structure so that the plurality of nanosheet layers have a same width as the 2nd gate structure in a channel width direction.
- According to an embodiment, there is provided a method of manufacturing a hybrid multi-stack semiconductor device. The method may include: providing a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate, and a finFET stack formed above the nanosheet stack; forming an interlayer dielectric (ILD) layer contacting side surfaces of the finFET stack and side surfaces of the nanosheet stack; removing an upper portion of the finFET stack to form a preliminary fin structure, which is a height-reduced finFET stack, and a recess on the preliminary fin structure and between the ILD layer, and adding a spacer layer having a predetermined thickness on inner side surfaces of the ILD layer exposed to the recess so that a width of the recess is reduced; forming at least one mask layer on the preliminary fin structure in the width-reduced recess so that the at least one mask layer contacts inner side surfaces the spacer layer exposed to the width-reduced recess; removing the ILD layer and the spacer layer, wherein a left horizontal distance between a leftmost side surface of the at least one mask layer and a left side surface of the nanosheet stack is equal to a right horizontal distance between a rightmost side surface of the at least one mask layer and a right side surface of the nanosheet stack.
- According to an embodiment, there is provided a method of manufacturing a hybrid multi-stack semiconductor device. The method may include: providing a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate; forming at least one channel structure above the nanosheet stack; depositing a gate masking layer on the at least channel structure to form a finFET stack such that the gate masking layer is formed on top and side surfaces of the at least one channel structure and spread outward above the nanosheet stack to form outer-extended portions of the gate masking layer, wherein the gate masking layer at both sides of the at least one channel structure has a same width in a channel width direction; removing the outer-extended portions of the gate masking layer; and etching the nanosheet stack below the outer-extended portions of the gate masking layers so that side surfaces of the nanosheet stack are coplanar with side surfaces of the finFET stack.
- The above embodiment may provide hybrid multi-stack semiconductor devices having stable and balanced fin structures of a finFET stack formed above a nanosheet stack, and further, nanosheet layers of the nanosheet stack of which a width is controlled by the dimensions of the fin structures of the finFET stack such as the number of the fin structures and/or the pitch between the fin structures.
- Example embodiments of the inventive concept will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 illustrates a simplified cross-sectional view of a hybrid multi-stack semiconductor device according to an embodiment; -
FIGS. 2A through 2L illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments; -
FIGS. 3A through 3F illustrates simplified cross-sectional views of another hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments; -
FIGS. 4A to 4E illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a nanosheet stack with respect to a finFET stack formed above the nanosheet stack, according to embodiments; -
FIG. 5 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference toFIGS. 2A to 2L throughFIGS. 3A to 3F , according to embodiments; -
FIG. 6 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference toFIGS. 4A to 4E , according to embodiments; -
FIG. 7 illustrates a schematic plan view of a semiconductor module according to an embodiment; and -
FIG. 8 illustrates a schematic block diagram of an electronic system according to an embodiment. - The embodiments described herein are all example embodiments, and thus, the inventive concept is not limited thereto, and may be realized in various other forms. Each of the embodiments provided in the following description is not excluded from being associated with one or more features of another example or another embodiment also provided herein or not provided herein but consistent with the inventive concept. For example, even if matters described in a specific example or embodiment are not described in a different example or embodiment thereto, the matters may be understood as being related to or combined with the different example or embodiment, unless otherwise mentioned in descriptions thereof. In addition, it should be understood that all descriptions of principles, aspects, examples, and embodiments of the inventive concept are intended to encompass structural and functional equivalents thereof. In addition, these equivalents should be understood as including not only currently well-known equivalents but also equivalents to be developed in the future, that is, all devices invented to perform the same functions regardless of the structures thereof. For example, a MOSFET described herein may take a different type or form of a transistor as long as the inventive concept can be applied thereto.
- It will be understood that when an element, component, layer, pattern, structure, region, or so on (hereinafter collectively “element”) of a semiconductor device is referred to as being “over,” “above,” “on,” “below,” “under,” “beneath,” “connected to” or “coupled to” another element the semiconductor device, it can be directly over, above, on, below, under, beneath, connected or coupled to the other element or an intervening element(s) may be present. In contrast, when an element of a semiconductor device is referred to as being “directly over,” “directly above,” “directly on,” “directly below,” “directly under,” “directly beneath,” “directly connected to” or “directly coupled to” another element of the semiconductor device, there are no intervening elements present. Like numerals refer to like elements throughout this disclosure.
- Spatially relative terms, such as “over,” “above,” “on,” “upper,” “below,” “under,” “beneath,” “lower,” and the like, may be used herein for ease of description to describe one element's relationship to another element(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of a semiconductor device in use or operation in addition to the orientation depicted in the figures. For example, if the semiconductor device in the figures is turned over, elements described as “below” or “beneath” other elements would then be oriented “above” the other elements. Thus, the term “below” can encompass both an orientation of above and below. The semiconductor device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly. In addition, terms such as a “row” and a “column” of an array, in which a plurality of semiconductor structures are arranged, may be interpreted as a “column” and a “row” when the array is rotated 90 degrees.
- As used herein, expressions such as “at least one of,” when preceding a list of elements, modify the entire list of elements and do not modify the individual elements of the list. For example, the expression, “at least one of a, b, and c,” should be understood as including only a, only b, only c, both a and b, both a and c, both b and c, or all of a, b, and c. Herein, when a term “same” is used to compare a dimension of two or more elements, the term may cover a “substantially same” dimension.
- It will be understood that, although the terms first, second, third, fourth etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another element. Thus, a first element discussed below could be termed a second element without departing from the teachings of the inventive concept.
- It will be also understood that, when a plurality of layers or films (collectively “layers”) including a substrate are seen in the drawings or described as sequentially formed, any one among the layers formed below another of the layers may have been formed after the other layer is formed unless the layer is described or indicated as being formed prior to the other layer.
- It will be further understood that, although in an embodiment of manufacturing an inventive apparatus or structure, a step or operation is described later than another step or operation, the step or operation may be performed later than the other step or operation unless the other step or operation is described as being performed after the step or operation.
- Many embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of the embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, the embodiments should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the present inventive concept. Further, in the drawings, the sizes and relative sizes of layers and regions may be exaggerated for clarity.
- For the sake of brevity, conventional elements to semiconductor devices including a finFET and a nanosheet transistor may or may not be described in detail herein. However, even if a certain element is described or illustrated in a semiconductor device in this disclosure, the element may not be included in a claimed semiconductor device unless the element is recited as being included in the claimed semiconductor device. Also, when a particular method for deposition or etching used in manufacturing a semiconductor device is or is not mentioned herein, it will be understood that a conventional method for such deposition or etching may be applied in corresponding steps of manufacturing the semiconductor device.
-
FIG. 1 illustrates a simplified cross-sectional view of a hybrid multi-stack semiconductor device according to an embodiment. - Referring to
FIG. 1 , a hybridmulti-stack semiconductor device 100 includes asubstrate 105 and a plurality of semiconductor layers sequentially stacked thereon. The plurality of layers includes a shallow trench isolation (STI)layer 106, ananosheet stack 110, an isolation layer 107, and afinFET stack 120 in this order. Here, thenanosheet stack 110 and thefinFET stack 120 may form a nanosheet transistor and a finFET, respectively. - The
substrate 105 may be formed of silicon (Si) or other semiconductor materials, such as germanium (Ge), or may be a silicon-on-insulator (SOI) substrate. TheSTI layer 106 is provided to isolate thenanosheet stack 110 from thesubstrate 105, and may be formed of, for example, silicon oxide (SiOx). The isolation layer 107 is provided to isolate thefinFET stack 120 from thenanosheet stack 110, and may be formed of a material the same as or different from the material forming theSTI layer 106. - The
nanosheet stack 110 includes a plurality of nanosheet layers 110N enclosed by a 1st gate structure 115, and thefinFET stack 120 includes a plurality offin structures 120F enclosed by a 2ndgate structure 125 and the isolation layer 107. While bottom surfaces of thefin structures 120F are not covered by the 2ndgate structure 125, all of top, bottom and side surfaces of the nanosheet layers 110N may be covered by the 1st gate structure 115. - The nanosheet layers 110N are provided as a channel for current flow in the nanosheet transistor to be obtained from the
nanosheet stack 110, and thefin structures 120F are provided as a channel for current flow in the finFET to be obtained from thefinFET stack 120. According to an embodiment, thenanosheet stack 110 may constitute an n-type metal oxide semiconductor field-effect transistor (NMOS) when source/drain regions (not shown) are formed on both ends of the nanosheet layers 110N open from the 1st gate structure in a D2 direction, and thefinFET stack 120 may constitute a p-type metal oxide semiconductor field-effect transistor (PMOS) when source/drain regions (not shown) are formed on both ends of thefin structures 120F open from the 2ndgate structure 125 in the D2 direction. Here, the D2 direction is perpendicular to a D1 direction which is a channel width direction, and a D3 direction which is a channel height direction. - A nanosheet transistor as described herein may have a better performance in electron transport, and a finFET may have a better performance in hole transport. Therefore, a nanosheet transistor may be selected as NMOS while a finFET is selected as PMOS in constituting a complementary metal oxide semiconductor (CMOS) device. Further, the 1st and 2nd
gate structures 115 and 125 may be connected to each other for the PMOS and the NMOS to receive a same gate input signal for the CMOS, or they may be separated by an insulator (not shown) and receive different inputs. Thenanosheet stack 110 and thefinFET stack 120 may respectively constitute a PMOS and an NMOS, or they may both constitute a PMOS or an NMOS, according to various embodiments. - With the above-described 3D structure of the hybrid
multi-stack semiconductor device 100, an increased device density may be achieved in manufacturing electronic devices including the hybrid multi-stack semiconductor device. - However, when manufacturing the hybrid
multi-stack semiconductor device 100, particularly, in forming thefin structures 120F of thefinFET stack 120 on thenanosheet stack 110 through a photolithography masking and etching process, thefin structures 120F may slip away, misalign, or disappear above thenanosheet stack 110 and the isolation layer 108. Therefore, in order to address this possible manufacturing deficiency, the following embodiments of self-aligning fin structures of a finFET stack on a nanosheet stack are provided so that the finFET stack has fin structures positioned at the desired places above the nanosheet stack to build an improved hybrid multi-stack semiconductor device. -
FIGS. 2A through 2L illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments. - Referring to
FIG. 2A , a hybridmulti-stack semiconductor device 200 includes asubstrate 205 and a plurality of layers sequentially stacked thereon. The plurality of layers may include anSTI layer 206, ananosheet stack 210, anisolation layer 207, and afinFET stack 220. Thesubstrate 205, theSTI layer 206 and theisolation layer 207 may be formed of the same material and for the same purpose as thesubstrate 105, theSTI layer 106 and the isolation layer 107, respectively, shown inFIG. 1 , and thus, duplicate descriptions are omitted herein. - The
nanosheet stack 210 includes threesacrificial layers 210S and twonanosheet layers 210N alternatingly layered above theSTI layer 206. Thesacrificial layers 210S may include silicon-germanium (SiGe) while the nanosheet layers 210N includes Si. Each of the sacrificial layers may be SiGe 35%, which indicates that the SiGe compound consists of 35% of Ge and 65% of Si. Thesacrificial layers 210S are to be removed along with a dummy gate structure and replaced with a gate structure after source/drain regions are formed on the nanosheet layers 210N to complete thenanosheet stack 210 as a nanosheet transistor in later steps. It is understood here that the numbers of thesacrificial layers 210S and the nanosheet layers 210N are not limited to three and two as shown inFIG. 2A , and more than three sacrificial layers and more than two nanosheet layers may constitute thenanosheet stack 210 according to embodiments. - The
finFET stack 220 is to be formed as a channel structure of a finFET in a later step, and may be formed of Si or SOI. - Referring to
FIG. 2B , the hybridmulti-stack semiconductor device 200 is etched, for example, by dry etching, at its entire side surfaces above thesubstrate 205 and theSTI layer 206 so that the nanosheet layers 210N and thesacrificial layers 210S have a desired width in a D1 direction for a nanosheet transistor to be obtained from thenanosheet stack 210. By this etching operation, both side surfaces of thefinFET stack 220 may become vertically coplanar with both side surfaces of thenanosheet stack 210, respectively. - In
FIG. 2C , an interlayer dielectric (ILD)layer 208 is deposited in a space obtained from the etching of the hybrid multi-stack semiconductor device 200 (at both its sides) in the previous step. This deposition may be performed through, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or atomic layer deposition (ALD). After the deposition of theILD layer 208, the hybridmulti-stack semiconductor device 200 may be planarized at its top so that a top surface of thefinFET stack 220 may become horizontally coplanar with top surfaces of theILD layer 208 deposited at both sides of the hybridmulti-stack semiconductor device 200 and above thesubstrate 205. - The
ILD layer 208 may be formed of an oxide material in bulk such as silicon dioxide (SiO2) having a low-k dielectric to isolate the hybridmulti-stack semiconductor device 200 from an adjacent hybrid multi-stack semiconductor device during manufacturing these hybrid multi-stack semiconductor devices in their respective cells. - Referring to
FIG. 2D , thefinFET stack 220 is etched down by dry etching and/or wet etching using theILD layer 208 as a mask to form apreliminary fin structure 220P, which is a height-reducedfinFET stack 220. This etching is performed to the extent that thepreliminary fin structure 220P can have a desired height in a D3 direction which will be a height of fin structures of a finFET to be obtained from thepreliminary fin structure 220P in a later step. After this etching, a 1st recess R1 between theILD layer 208 and above thepreliminary fin structure 220P is obtained. - In
FIG. 2E , aspacer layer 208S may be conformally layered on side and bottom surfaces of the 1st recess R1 and top surfaces of theILD layer 208 to have a predetermined thickness T. Thespacer layer 208S may be formed of the same or similar material forming theILD layer 208 or a material having the same or similar etch selectivity with respect to theILD layer 208. - As the spacer layer is conformally layered on the 1st recess, the width of the 1st recess is therefore reduced by twice the predetermined thickness T. Here, the predetermined thickness T controls a horizontal distance between a fin structure of a finFET to be formed from the
preliminary fin structure 220P and a left or right edge (or side surface) of the nanosheet layers 210N of thenanosheet stack 210 to form a nanosheet transistor, as will be described later. - Referring
FIG. 2F , thespacer layer 208S is partially etched, for example, by at least one of anisotropic etching and reactive ion etching (RIE), to leave thespacer layer 208S only on the side surfaces of the recess R1 above the left and right edge portions of thepreliminary fin structure 220P so that the 1st recess R1 is shrunk to have a smaller width than before thespacer layer 208S is deposited and etched as describe above. - The above steps of deposition and partial etching of the
spacer layer 208S may be performed in one or more different ways according to embodiments. For example, the spacer layer 208 s may be deposited to simply fill out the 1st recess R1 and etched to leave thespacer layer 208S only on the side surfaces of the recess R1 above the left and right edge portions of thepreliminary fin structure 220P, according to an embodiment. - In
FIG. 2G , amask layer 220M, which may be formed of silicon nitride (SixNy), is deposited in the 1st recess R1 where thespacer layer 208S is deposited and etched in the previous steps. Here, themask layer 220M may be self-aligned in the 1st recess R1 above thepreliminary fin structure 220P due to theILD layer 208 contacting the side surfaces of thenanosheet stack 210 and thespacer layer 208S added to theILD layer 208 to contact side surfaces of themask layer 220M. Broadly speaking, themask layer 220M is self-aligned with respect to the left and right side surfaces (or side edges) of thenanosheet stack 210 having a same width as thepreliminary fin structure 220P. This is because side surfaces of theILD layer 208 contacting the side surfaces of thenanosheet stack 210 and side surfaces of thespacer layer 208S exposed to the width-reduced 1st recess are defined by the side surfaces of thenanosheet stack 210 in the previous steps. - In
FIG. 2H , themask layer 220M is partially etched, for example, by anisotropic etching or reactive ion etching (RIE), not being limited thereto, in the middle to obtain a 2nd recess R2 and twomask layers 220M corresponding to two fin structures of a finFET to be obtained above thenanosheet stack 210 in a later step. - Referring to
FIG. 2I , theILD layer 208 with thespacer layer 208 is removed from the hybridmulti-stack semiconductor device 200 to leave only the partially etched mask layers 220M on thepreliminary fin structure 220P. Here, the twomask layers 220M are positioned on thepreliminary fin structure 220P with a same horizontal distance T from the left and right side surfaces (or side edges) of thenanosheet stack 210 which is the same as the predetermined thickness T of thespacer layer 208S shown inFIGS. 2E-2H . It is understood that the horizontal distance T is a distance horizontally measured from a virtual line vertically extended upward from the left or right side surface (side edge) of thenanosheet stack 210 and a left side surface of a left mask layer of the twomask layers 220M or a right side surface of a right mask layer of the twomask layers 220M. - In
FIG. 2J , thepreliminary fin structure 220P is etched using the twomask layers 220M to obtain twofin structures 220F therebelow, corresponding to the twomask layers 220M, which also take a self-aligned form with respect to thenanosheet stack 210 because the twofin structures 220F are defined by the corresponding two mask layers which is self-aligned with respect to the side surfaces of thenanosheet stack 210 in the previous steps. Again, it is seen fromFIG. 2J that the twofin structures 220F are positioned above thenanosheet stack 210 with the same horizontal distance T from the left and right side surfaces of thenanosheet stack 210 which is the same as the predetermined thickness T of thespacer layer 208S. It is understood here that the horizontal distance T may increase or decrease according to the thickness of thespacer layer 208S conformally formed on the recess R1 as shown inFIGS. 2D and 2E . - Referring to
FIG. 2K , the 1st and 2nd 214 and 224 are formed to cover thedummy gate structures nanosheet stack 210 and thefin structures 220F shown inFIG. 2J , respectively. A material forming the 1stdummy gate structure 214 may be, for example, amorphous silicon (a-Si) or polysilicon (poly-Si), and a material forming the 2nddummy gate structure 224 may be the same or different a-Si or poly-Si. Although not shown herein, the 1st and 2nd 214 and 224 may be formed as shown indummy gate structures FIG. 2K using another hard mask formed thereon. -
FIG. 2L shows that, after respective source/drain regions (not shown) are formed at both ends of thefin structures 220F open from the 1stdummy gate structure 214 and at both ends of the nanosheet layers 210N open from the 2nddummy gate structure 224, the 1st and 2nd 214 and 224 are removed along with thedummy gate structures sacrificial layers 210S of the 2ndnanosheet stack 210, for example, by a reactive ion etching (RIE) or chemical oxide removal (COR) process, and then, replaced by 1st and 2nd gate structures 215 and 225. - The 1st and 2nd gate structure 215 and 225 may include a high-k dielectric layer of hafnium-based material, a work-function metal layer and a gate metal. The work-function metal may include one or more of titanium nitride (TiN), titanium aluminum nitride (TiAlN), titanium aluminum carbide (TiAlC), titanium carbide (TiC) and tantalum nitride (TaN), and the gate metal may include aluminum (Al) or tungsten (W). The 1st gate structure 215 may have a different work function material or characteristic from the 2nd gate structure 225, for example, when a finFET and a nanosheet transistor to be built from the 1st gate and 2nd gate structures 215 and 225 are a PMOS and an NMOS, respectively, or vice versa.
- Again, the
fin structures 220F are positioned above thenanosheet stack 210 with the same horizontal distance T from the left and right side surfaces of thenanosheet stack 210 to provide the hybridmulti-stack semiconductor device 200 with afinFET stack 220 having stable andbalanced fin structures 220F above thenanosheet stack 210. -
FIGS. 3A through 3F illustrates simplified cross-sectional views of another hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a finFET stack with respect to a nanosheet stack formed below the finFET stack, according to embodiments. - In
FIG. 3A , a hybridmulti-stack semiconductor device 300 is provided, which is the same as the hybridmulti-stack semiconductor device 200 shown inFIG. 2F except aspacer layer 308S added to anILD layer 308. The other elements of the hybridmulti-stack semiconductor device 300, that is, asubstrate 305, anSTI layer 306, ananosheet stack 310 including three sacrificial layers 3105 and twonanosheet layers 310N, anisolation layer 307, theILD layer 308, and apreliminary fin structure 320P are the same as the corresponding elements of the hybridmulti-stack semiconductor device 200 shown inFIG. 2F . Accordingly, duplicate descriptions are omitted herein. Like in the hybridmulti-stack semiconductor device 200, the numbers of sacrificial layers and nanosheet layers are not limited to three and two in the hybridmulti-stack semiconductor device 300. - Referring to
FIG. 3A , thespacer layer 308S has a predetermined thickness T′ which is greater than the predetermined thickness T of thespacer layer 208S inFIG. 2F , and thus, a recess R1 formed on thepreliminary fin structure 320P is narrower than the recess R1 formed on thefinFET stack 220 to accommodate therein only a narrow mask layer corresponding to a single fin structure of a finFET to be formed in a later step. - It is understood here again that the predetermined thickness T′ of the
spacer layer 308S controls a horizontal distance between a fin structure of a finFET to be formed from thepreliminary fin structure 320P and a left or right side surface (or side edge) of the nanosheet layers 310N of thenanosheet stack 310 to form a nanosheet transistor as will be described later. -
FIG. 3B shows that amask layer 320M is deposited in the recess R1 formed in the previous step. Here, themask layer 320M is self-aligned in the recess R1 above thepreliminary fin structure 320P due to theILD layer 308 and thespacer layer 308S which defines and contacts side surfaces of themask layer 320M. Themask layer 320M may be viewed as self-aligned with respect to left and right side surfaces (or side edges) of thenanosheet stack 310 having a same width as thepreliminary fin structure 320P. - In
FIG. 3C , theILD layer 308 with thespacer layer 308S is removed from the hybridmulti-stack semiconductor device 300 to leave only themask layer 320M at the center position on thepreliminary fin structure 320P with a same horizontal distance T′ from left and right side surfaces of thenanosheet stack 210 which is the same as the predetermined thickness T′ of thespacer layer 308S. - In
FIG. 3D , thepreliminary fin structure 320P is etched using themask layer 320M to obtain to asingle fin structure 320F corresponding to themask layer 320M which also takes a self-aligned form with respect to thenanosheet stack 310 due to the self-alignedpreliminary fin structure 320P in the previous steps. Thus, thefin structure 320F is positioned above thenanosheet stack 310 with the same horizontal distance T′ from the left and right side surfaces of thenanosheet stack 310 which is the same as the predetermined thickness T′ of thespacer layer 308S. -
FIG. 3E shows 1st and 2nd 314 and 324 are formed to cover thedummy gate structures nanosheet stack 310 ofFIG. 3D and thefin structure 320F with themask layer 320M thereon, respectively. The same material and method forming the 1st and 2nd 214 and 224 indummy gate structures FIG. 2K may be used to form the 1st and 2nd 314 and 324.dummy gate structures -
FIG. 3F shows that, after respective source/drain regions (not shown) are formed at both ends of thefin structure 320F open from the 1stdummy gate structure 314 and at both ends of the nanosheet layers 310N open from the 2nddummy gate structure 324, the 1st and 2nd 314 and 324 are removed along with the sacrificial layers 3105 of thedummy gate structures nanosheet stack 310, for example, by the same reactive ion etching (RIE) or chemical oxide removal (COR) process used to remove the 1st and 2nd 214 and 224, and then, replaced by 1st and 2nddummy gate structures gate structures 315 and 325 which are the same as the 1st and 2nd gate structure 215 and 225 inFIG. 2L . The 1st and 2nd 314 and 324 may be formed of the same materials forming the 1st and 2nddummy gate structures 214 and 224, respectively, shown indummy gate structures FIG. 2L . - Again, the
fin structure 320F is positioned above thenanosheet stack 310 with the same horizontal distance T from the left and right side surfaces of thenanosheet stack 310 to provide the hybridmulti-stack semiconductor device 300 with afinFET stack 320 having a stable andbalanced fin structure 320F on thenanosheet stack 310. - In the above embodiments, one or two fin structures of an upper finFET stack are self-aligned with respect to a lower nanosheet stack in manufacturing a hybrid multi-stack semiconductor device. However, the number of fin structures to be self-aligned is not limited thereto, and thus, more than two fin structures may be formed in the above-described self-aligning manner with respect to a nanosheet stack formed below the fin structures to manufacture a hybrid multi-stack semiconductor device, according to embodiments.
- The inventive concept is not limited to the above embodiment, and according to embodiments, a nanosheet stack formed below a finFET stack may be self-aligned with respect to the finFET stack in manufacturing a hybrid multi-stack semiconductor device, as described below.
-
FIGS. 4A to 4E illustrates simplified cross-sectional views of a hybrid multi-stack semiconductor device at a plurality of steps during its manufacturing process including self-aligning of a nanosheet stack with respect to a finFET stack formed above the nanosheet stack, according to embodiments. -
FIG. 4A provides a hybridmulti-stack semiconductor device 400 which includes ananosheet stack 410 formed on asubstrate 405 and anSTI layer 406, and afinFET stack 420 formed on thenanosheet stack 410 with anisolation layer 407 therebetween. Thenanosheet stack 410 includes threesacrificial layers 410S and twonanosheet layers 410N formed alternatingly above thenanosheet stack 410. ThefinFET stack 420 includes twofin structures 420F with twomask layers 420M respectively formed thereon as channel structures of thefinFET stack 420. Materials forming the above elements of the hybridmulti-stack semiconductor device 400 may be the same as the materials forming the corresponding elements of the hybrid 200 and 300, and thus, descriptions thereabout are omitted herein. Further, themulti-stack semiconductor devices finFET stack 420 may be formed above thenanosheet stack 410 according to methods shown, or to conventional methods, and thus, descriptions thereof are also omitted herein. The numbers of thesacrificial layers 410S, the nanosheet layers 410N, thefin structures 420F and the mask layers 420M are not limited to three, two, two and two, respectively, as shown inFIG. 4A . - It is understood that when the
fin structures 420F with the mask layers 420M are formed according to the conventional method which is different from the previously illustrated embodiments, they may not have been self-aligned with respect to thenanosheet stack 410 formed therebelow, and thus, a horizontal distance between a left fin structure and a left side surface of thenanosheet stack 410 may be different from a horizontal distance between a right fin structure and a right side surface of thenanosheet stack 410. - In
FIG. 4B , agate masking layer 424, which may also be referred to as a dummy gate structure or a sacrificial gate layer, is deposited on thefin structure 420F with the mask layers 420M thereon so that thefinFET stack 420 now includes thegate masking layer 424, according to an embodiment. Here, thegate masking layer 424 is deposited in a self-aligning manner with respect to the fin structures 410F by using the mask layers 420M, according to an embodiment. Thegate masking layer 424 may be formed of the same SixNy forming themask layer 420M or a material having the same or similar etch selectivity to the material forming themask layer 420M. Thegate masking layer 424 may also be formed of poly-Si or a-Si. - Meanwhile, as the
gate masking layer 424 is deposited in a self-aligning manner from top surfaces of the mask layers 420M, thegate masking layer 424 may fill out a space between the twofin structures 420F with the mask layers 420M thereon, and spread from the top and side surfaces of the mask layers 420M to be extended above thenanosheet stack 410 and theisolation layer 407 at a left side of the left fin structure and a right side of the right fin structure in outside directions. Thus, the self-alignedgate masking layer 424 includes outer-extended portions E1 and E2 which are extended from side surfaces 424S of thegate masking layer 424 and formed only above thenanosheet stack 410. - The
gate masking layer 424 may be conformally deposited along the outer surfaces, that is, the top and side surfaces, of thefin structures 420F and the mask layers 420M through CVD, PECVD or ALD such that thegate masking layer 424 has a same width W, in a channel width direction, at the left side of the left fin structure and the right side of the right fin structure in the outside directions. - Referring to
FIG. 4C , thefinFET stack 420 is etched at the outer-extended portions E1 and E2 of thegate masking layer 424, and further, theisolation layer 407 and thenanosheet stack 410 below the outer-extended portions E1 and E2 are also etched through, for example, dry etching by using thegate masking layer 424 between the outer-extended portions E1 and E2 as a mask. By this etching operation, both side surfaces of thenanosheet stack 410 becomes vertically coplanar with the side surfaces 424S of thegate masking layer 424. In other words, thenanosheet stack 410, specifically, the side surfaces thereof, is self-aligned with respect to thegate masking layer 424, specifically, the side surfaces 424S thereof. Thus, unlike the previous embodiment in which a finFET stack formed above a nanosheet stack is self-aligned with respect to the nanosheet stack, the present embodiment provides a nanosheet stack self-aligned with respect to a finFET stack formed above the nanosheet stack in manufacturing a hybrid multi-stack semiconductor device. As the side surfaces of thenanosheet stack 410 are self-aligned with respect to the side surfaces 424S of thegate masking layer 424, thenanosheet stack 410 and the nanosheet layers 410N included in thenanosheet stack 410 have a same width as thegate masking layer 424. - Next, as shown in
FIG. 4D , adummy gate structure 414 may be deposited to enclose thenanosheet stack 410 self-aligned in the previous steps. Now, the self-alignednanosheet stack 410 includes thedummy gate structure 414 while thefinFET stack 420 includes the self-alignedgate masking layer 424. Thedummy gate structure 414 may be formed of the same material forming the 214 and 314 in the previous embodiments.dummy gate structures -
FIG. 4E shows that, after respective source/drain regions (not shown) are formed at both ends of thefin structures 420F open from thegate masking layer 424 and at both ends of the nanosheet layers 410N open from thegate masking layer 424, thegate masking layer 424 and thedummy gate structures 414 are removed along with thesacrificial layers 410S of thenanosheet stack 410, for example, by the same reactive ion etching (RIE) or chemical oxide removal (COR) process used to remove the 1st and 2nd 214 and 224 in the previous embodiment, and then, replaced by 1st and 2nddummy gate structures 415 and 425 which are the same as the 1st and 2nd gate structure 215 and 225 ingate structures FIG. 2L . The 1st and 2nd 415 and 425 may be formed of the same materials forming the 1st and 2nd gate structures 215 and 225, respectively, shown ingate structures FIG. 2L . - Referring to
FIG. 4E , thenanosheet stack 410, specifically, side surfaces of the nanosheet layers 410N, is self-aligned with respect to the side surfaces 425S of the2nd gate structure 425 such that the nanosheet layers 410N have a same width as the2nd gate structure 425. This is because the side surfaces of thenanosheet stack 410 shown inFIG. 4C are self-aligned with respect to the side surfaces 424S of thegate masking layer 424 which corresponds to and defines the 2ndgate structure 425, and then, the 1stgate structure 415 is deposited to enclose thenanosheet stack 410 shown inFIG. 4C . Meanwhile, thenanosheet stack 410 ofFIG. 4E may be said to be self-aligned with respect to thefin structures 420F. This is because thegate masking layer 424, which defines the 2ndgate structure 425, is self-aligned with respect to thefin structures 420F in the earlier step described in reference toFIG. 4B . Moreover, the 2ndgate structure 425 may be said to be self-aligned with respect tofin structures 420F because the 2ndgate structure 425 corresponds to and is defined by thegate masking layer 424 which is self-aligned with respect to thefin structures 420F as described in reference toFIG. 4B . - In the present embodiment, the number of the
fin structures 420F included in thefinFET stack 420 is two. However, one fin structure or more than two fin structures of thefinFET stack 420 may be formed above thenanosheet stack 410 to self-align thenanosheet stack 410 with respect to thefinFET stack 420, according to an embodiment. - Moreover, it is understood that the width of the nanosheet layers 410N in the channel width direction is determined based on the number of the
fin structures 420F formed above thenanosheet stack 410. Thus, when more than two fin structures are formed above thenanosheet stack 410, the width of the nanosheet layers 410N increases. The width of nanosheet layers 410N may also be determined based on a pitch between the twofin structures 420F. Thus, when the pitch increases, the width of the nanosheet layers 410N may increases proportionally. - The present embodiment provides that, unlike the previous embodiment of self-aligning the finFET stacks 220 and 320 with respect to the nanosheet stacks 210 and 310, respectively, the
nanosheet stack 410 is self-aligned with respect to thefinFET stack 420, specifically, with respect to thegate masking layer 424, which is also self-aligned with respect to itsfin structures 420F, in manufacturing the hybridmulti-stack semiconductor device 400. The hybridmulti-stack semiconductor device 400 of the present embodiment may also differ from the hybridmulti-stack semiconductor device 200 of the previous embodiment in that the 1stgate structure 415 has a greater width than the 2ndgate structure 425, and thus, thenanosheet stack 410 including the 1stgate structure 415 has a greater width than thefinFET stack 420 including the 2ndgate structure 425. This is at least because the 2nddummy gate structure 414 and the 2ndgate structure 425 are formed to enclose thenanosheet stack 410 which are self-aligned with respect to the side surfaces of thegate masking layer 424. - Due the above self-alignment of the
nanosheet stack 410 with respect to thefin structure 420, the width of the nanosheet layers 410 may be controlled by the dimensions of thefin structures 420F of thefinFET stack 420 such as the number of thefin structures 420F and/or the pitch between thefin structures 420F, and further, the hybridmulti-stack semiconductor device 400 may have stable andbalanced fin structures 420F above thenanosheet stack 410. -
FIG. 5 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference toFIGS. 2A to 2L throughFIGS. 3A to 3F , according to embodiments. - In operation S510, a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate is provided, and a finFET stack is formed above the nanosheet stack so that both side surfaces of the finFET stack are vertically coplanar with both side surfaces of the nanosheet stack, as shown in
FIGS. 2A and 2B . - In operation S520, an ILD layer is formed to contact the both side surfaces of the finFET stack and the both side surfaces of the nanosheet stack, thereby isolating the nanosheet stack and the finFET stack from an adjacent semiconductor device, as shown in
FIG. 2C . - In operation S530, an upper portion of the finFET stack is removed to form a preliminary fin structure, which is a height-reduced finFET stack, and a recess on the preliminary fin structure and between the ILD layer at both sides, and a spacer layer having a predetermined thickness is added on inner side surfaces of the ILD layer exposed to the recess so that a width of the recess is reduced, as shown in
FIGS. 2D to 2F . The spacer layer may be formed of the same or similar material of the ILD layer, and thus, may be referred to as a supplemental ILD layer. As the spacer layer is added on the inner side surfaces of the ILD layer, the width of the recess is reduced by the thickness of the spacer layer at both sides of the recess. The spacer layer may be formed in a number of different ways. According to an embodiment, the spacer layer may be first deposited on side and bottom surfaces of the recess and top surfaces of the ILD layer, and then, anisotropic etching and/or reactive ion etching (RIE) may be performed to leave the spacer layer only on the side surfaces of the recess above edge portions of the preliminary fin structure so that the recess is shrunk to have a smaller width than before. - In operation S540, at least one mask layer is formed on the preliminary fin structure in the width-reduced recess so that the at least one mask layer contacts inner side surfaces the spacer layer exposed to the width-reduced recess in a self-aligning manner with respect to the side surfaces of the nanosheet stack which define side surfaces the ILD layer contacting the side surfaces of the nanosheet stack and the inner side surfaces of the spacer layer, as shown in
FIGS. 2G and 2H . Here, the number of at least one mask layer may be one when only a single fin structure is to be formed to build a finFET in a later step. However, the number of the at least one mask layer may be two or more mask layers when two or more fin structures are to be formed to build the finFET in the later step. - After forming the at least one mask layer, the ILD layer and the spacer layer are removed to leave the at least one mask layer, which is self-aligned with respect to the nanosheet stack, above the preliminary fin structure, as shown in
FIG. 2I (S550). Thus, a left horizontal distance between a left-most mask layer among the at least one mask layer and a left side surface of the nanosheet stack is equal to a right horizontal distance between a right-most mask layer among the at least one mask layer and a right side surface of the nanosheet stack. - In operation S560, the preliminary fin structure is etched using the at least one mask layer to obtain at least one fin structure corresponding to the at least one mask layer, as shown in
FIG. 2J . Here, the at least one fin structure is also self-aligned with respect to the nanosheet stack because the at least one fin structure is defined by the corresponding at least one mask layer which is self-aligned with respect to the side surfaces of the nanosheet stack in the previous step. - In operation S570, the at least one mask layer is removed, and 1st and 2nd gate structures are deposited on the finFET stack and the nanosheet stack, respectively, as shown in
FIGS. 2K and 2L . Before the at least one mask layer is removed, 1st and 2nd dummy gate structures may be deposited on the finFET stack and the nanosheet stack, respectively, and source/drain regions may be formed on the finFET stack and the nanosheet stack. Subsequently, the 1st and 2nd dummy gate structures and the at least one mask layer may be removed along with the sacrificial layers to be replaced by the 1st and 2nd gate structures. - Through the above process, a finFET stack is self-aligned with respect to a nanosheet stack formed below the finFET stack in manufacturing a hybrid multi-stack semiconductor device.
-
FIG. 6 illustrates a flowchart of a method of manufacturing a hybrid multi-stack semiconductor device in reference toFIGS. 4A to 4E , according to embodiments. - In operation S610, a nanosheet stack including a plurality of sacrificial layers and nanosheet layers alternatingly formed above a substrate is provided, and at least one channel structure is formed above the nanosheet stack, as shown in
FIG. 4A . The at least one channel structure may be formed of at least one fin structure and at least one mask layer respectively formed thereon. - In operation S620, a gate masking layer is deposited on the at least channel structure in a self-aligning manner to form a finFET stack including the at least one channel structure and the gate masking layer, as shown in
FIG. 4B . Here, the gate masking layer is deposited on top and side surfaces of the at least one channel structure and spread outward above the nanosheet stack to form outer-extended portions of the gate masking layer. By this self-aligning deposition of the gate masking layer on the at least one channel structure, the gate masking layer at both sides of the at least one channel structure has a same width in a channel width direction. - In operation S630, the outer-extended portions of the gate masking layer are etched out, and the nanosheet stack at both sides thereof below the outer-extended portions are also etched out so that side surfaces of the nanosheet stack are self-aligned with respect to the side surfaces of the gate masking layer, as shown in
FIG. 4C . Due to the above etching steps, the side surfaces of the gate masking layer and the side surfaces of the nanosheet stack become coplanar with each other. - In operation S640, a dummy gate structure is deposited on the nanosheet stack to enclose the nanosheet stack, as shown in
FIG. 4D , and in operation S650, the gate masking layer, the dummy gate structure along with the sacrificial layers included in the nanosheet stack, and the at least one mask layer included in the at least channel structure are removed to be replaced with 1st and 2nd gate structures enclosing the nanosheet stack and the finFET stack, respectively, as shown inFIG. 4E . - Through the above process, a nanosheet stack is self-aligned with respect to a finFET stack formed above the nanosheet stack in manufacturing a hybrid multi-stack semiconductor device. Further, the width of the nanosheet layers in the channel width direction may be controlled by at least one of the number of the at least one channel structure included in the finFET stack or a pitch between two or more channel structures when the at least one channel structure includes two or more fin structures.
-
FIG. 7 illustrates a schematic plan view of a semiconductor module according to an embodiment. - Referring to
FIG. 7 , asemiconductor module 700 according to an embodiment may include aprocessor 720 andsemiconductor devices 730 that are mounted on amodule substrate 710. Theprocessor 720 and/or thesemiconductor devices 730 may include one or more hybrid multi-stack semiconductor devices described in the above embodiments. -
FIG. 8 illustrates a schematic block diagram of an electronic system according to an embodiment. - Referring to
FIG. 8 , anelectronic system 800 in accordance with an embodiment may include amicroprocessor 810, amemory 820, and auser interface 830 that perform data communication using abus 840. Themicroprocessor 810 may include a central processing unit (CPU) or an application processor (AP). Theelectronic system 800 may further include a random access memory (RAM) 850 in direct communication with themicroprocessor 810. Themicroprocessor 810 and/or theRAM 850 may be implemented in a single module or package. Theuser interface 830 may be used to input data to theelectronic system 800, or output data from theelectronic system 800. For example, theuser interface 830 may include a keyboard, a touch pad, a touch screen, a mouse, a scanner, a voice detector, a liquid crystal display (LCD), a micro light-emitting device (LED), an organic light-emitting diode (OLED) device, an active-matrix light-emitting diode (AMOLED) device, a printer, a lighting, or various other input/output devices without limitation. Thememory 820 may store operational codes of themicroprocessor 810, data processed by themicroprocessor 810, or data received from an external device. Thememory 820 may include a memory controller, a hard disk, or a solid state drive (SSD). - At least the
microprocessor 810, thememory 820 and/or theRAM 850 in theelectronic system 800 may include one or more hybrid multi-stack semiconductor devices described in the above embodiments. - The above embodiment may enable to manufacture hybrid multi-stack semiconductor devices having stable and balanced fin structures of a finFET stack formed above a nanosheet stack, and further, nanosheet layers of the nanosheet stack of which a width is controlled by the dimensions of the fin structures of the finFET stack such as the number of the fin structures and/or the pitch between the fin structures.
- The foregoing is illustrative of exemplary embodiments and is not to be construed as limiting thereof. For example, one or more steps described above for manufacturing a supervia may be omitted to simplify the process. Although a few exemplary embodiments have been described, those skilled in the art will readily appreciate that many modifications are possible in the above embodiments without materially departing from the inventive concept.
Claims (22)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/167,640 US11355640B1 (en) | 2020-11-16 | 2021-02-04 | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same |
| KR1020210110126A KR102835579B1 (en) | 2020-11-16 | 2021-08-20 | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same |
| TW110137470A TWI898061B (en) | 2020-11-16 | 2021-10-08 | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same |
| CN202111202233.6A CN114512481A (en) | 2020-11-16 | 2021-10-15 | Hybrid multi-stack semiconductor device and method of manufacturing the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US202063114114P | 2020-11-16 | 2020-11-16 | |
| US17/167,640 US11355640B1 (en) | 2020-11-16 | 2021-02-04 | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220157813A1 true US20220157813A1 (en) | 2022-05-19 |
| US11355640B1 US11355640B1 (en) | 2022-06-07 |
Family
ID=81547820
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/167,640 Active US11355640B1 (en) | 2020-11-16 | 2021-02-04 | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US11355640B1 (en) |
| KR (1) | KR102835579B1 (en) |
| CN (1) | CN114512481A (en) |
| TW (1) | TWI898061B (en) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20240339531A1 (en) * | 2023-04-07 | 2024-10-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Channel width modulation |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210159311A1 (en) * | 2019-11-27 | 2021-05-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with hybrid nanostructures and method for forming the same |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9847329B2 (en) * | 2014-09-04 | 2017-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure of fin feature and method of making same |
| WO2017052644A1 (en) | 2015-09-25 | 2017-03-30 | Intel Corporation | Fabrication of multi-channel nanowire devices with self-aligned internal spacers and soi finfets using selective silicon nitride capping |
| WO2019035945A1 (en) | 2017-08-16 | 2019-02-21 | Tokyo Electron Limited | Method and device for incorporating single diffusion break into nanochannel structures of fet devices |
| US10833078B2 (en) | 2017-12-04 | 2020-11-10 | Tokyo Electron Limited | Semiconductor apparatus having stacked gates and method of manufacture thereof |
| US11374024B2 (en) * | 2017-12-27 | 2022-06-28 | Intel Corporation | Integrated circuits with stacked transistors and methods of manufacturing the same using processes which fabricate lower gate structures following completion of portions of an upper transistor |
| US11233152B2 (en) | 2018-06-25 | 2022-01-25 | Intel Corporation | Self-aligned gate endcap (SAGE) architectures with gate-all-around devices |
| US11239232B2 (en) | 2018-06-25 | 2022-02-01 | Intel Corporation | Isolation walls for vertically stacked transistor structures |
| US11616060B2 (en) | 2018-06-29 | 2023-03-28 | Intel Corporation | Techniques for forming gate structures for transistors arranged in a stacked configuration on a single fin structure |
| US11374004B2 (en) * | 2018-06-29 | 2022-06-28 | Intel Corporation | Pedestal fin structure for stacked transistor integration |
| US10872825B2 (en) | 2018-07-02 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
| US10741558B2 (en) * | 2018-08-14 | 2020-08-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Nanosheet CMOS device and method of forming |
| US11043493B2 (en) | 2018-10-12 | 2021-06-22 | International Business Machines Corporation | Stacked nanosheet complementary metal oxide semiconductor field effect transistor devices |
| US11437283B2 (en) * | 2019-03-15 | 2022-09-06 | Intel Corporation | Backside contacts for semiconductor devices |
| US11282838B2 (en) | 2020-07-09 | 2022-03-22 | International Business Machines Corporation | Stacked gate structures |
-
2021
- 2021-02-04 US US17/167,640 patent/US11355640B1/en active Active
- 2021-08-20 KR KR1020210110126A patent/KR102835579B1/en active Active
- 2021-10-08 TW TW110137470A patent/TWI898061B/en active
- 2021-10-15 CN CN202111202233.6A patent/CN114512481A/en active Pending
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210159311A1 (en) * | 2019-11-27 | 2021-05-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with hybrid nanostructures and method for forming the same |
Also Published As
| Publication number | Publication date |
|---|---|
| KR102835579B1 (en) | 2025-07-17 |
| US11355640B1 (en) | 2022-06-07 |
| TWI898061B (en) | 2025-09-21 |
| KR20220068128A (en) | 2022-05-25 |
| TW202236596A (en) | 2022-09-16 |
| CN114512481A (en) | 2022-05-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12057448B2 (en) | Stacked semiconductor device having mirror-symmetric pattern | |
| US12087815B2 (en) | Crossing multi-stack nanosheet structure and method of manufacturing the same | |
| US10707128B2 (en) | Fabrication of self-aligned gate contacts and source/drain contacts directly above gate electrodes and source/drains | |
| TWI702723B (en) | Method of forming complementary nano-sheet/wire transistor devices with same depth contacts | |
| US8916936B2 (en) | Transistor structure of a semiconductor device | |
| US10818800B2 (en) | Semiconductor structure and method for preparing the same | |
| US9917059B2 (en) | Self-aligned vertical transistor with local interconnect | |
| US20200227323A1 (en) | Isolation structures of finfet semiconductor devices | |
| US9397179B1 (en) | Semiconductor device | |
| KR20120080092A (en) | Semiconductor device including metal silicide layer and fabrication method thereof | |
| US20100087037A1 (en) | Semiconductor device structures with floating body charge storage and methods for forming such semiconductor device structures | |
| US20240282670A1 (en) | Semiconductor device including self-aligned backside contact structure formed based on contact isolation layer | |
| US20240030313A1 (en) | Device having ferroelectric or negative capacitance material and method of manufacturing the same, and electronic apparatus | |
| US20210249531A1 (en) | Nanostructure Device and Method | |
| US11355640B1 (en) | Hybrid multi-stack semiconductor device including self-aligned channel structure and method of manufacturing the same | |
| US12464803B2 (en) | Multi-fin vertical field effect transistor and single-fin vertical field effect transistor on a single integrated circuit chip | |
| US20240304704A1 (en) | Integrated circuit device | |
| US20250031444A1 (en) | 3d-stacked semiconductor device manufactured using channel spacer | |
| US11569232B2 (en) | Semiconductor device including self-aligned gate structure and method of manufacturing the same | |
| CN116569340A (en) | Nanosheet Semiconductor Devices with N/P Boundary Structure | |
| US20250040242A1 (en) | 3d-stacked semiconductor device including middle isolation structure and bspdn structure | |
| US20240186317A1 (en) | Nanosheet metal-insulator-metal capacitor | |
| US20250081562A1 (en) | Semiconductor device including source/drain region with underblocking layer thereon | |
| US20120299185A1 (en) | Slit Recess Channel Gate and Method of Forming the Same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HONG, BYOUNGHAK;SONG, SEUNGHYUN;REEL/FRAME:055151/0583 Effective date: 20210202 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |