US20220037505A1 - Semiconductor device and manufacturing method thereof - Google Patents
Semiconductor device and manufacturing method thereof Download PDFInfo
- Publication number
- US20220037505A1 US20220037505A1 US16/945,199 US202016945199A US2022037505A1 US 20220037505 A1 US20220037505 A1 US 20220037505A1 US 202016945199 A US202016945199 A US 202016945199A US 2022037505 A1 US2022037505 A1 US 2022037505A1
- Authority
- US
- United States
- Prior art keywords
- gate
- layer
- semiconductive
- protection layer
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/834—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET] comprising FinFETs
-
- H01L29/513—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
- H01L21/02603—Nanowires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28255—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor belonging to Group IV and not being elemental silicon, e.g. Ge, SiGe, SiGeC
-
- H01L29/0673—
-
- H01L29/0847—
-
- H01L29/16—
-
- H01L29/42392—
-
- H01L29/4908—
-
- H01L29/66545—
-
- H01L29/66742—
-
- H01L29/66795—
-
- H01L29/7851—
-
- H01L29/78618—
-
- H01L29/78684—
-
- H01L29/78696—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6735—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes having gates fully surrounding the channels, e.g. gate-all-around
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
- H10D30/6739—Conductor-insulator-semiconductor electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
- H10D62/119—Nanowire, nanosheet or nanotube semiconductor bodies
- H10D62/121—Nanowire, nanosheet or nanotube semiconductor bodies oriented parallel to substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H10D64/01356—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
-
- H10P14/3411—
-
- H10P14/3462—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
Definitions
- MOS transistors are closely related to the drive currents of the MOS transistors, which are further closely related to the mobility of charges in the channels of the MOS transistors.
- MOS transistors have high drive currents when the electron mobility in their channel regions is high
- PMOS transistors have high drive currents when the hole mobility in their channel regions is high.
- III-V compound semiconductors Germanium, silicon germanium, and compound semiconductor materials (referred to as III-V compound semiconductors hereinafter) comprising group III and group V elements are thus good candidates for forming their high electron mobility and/or hole mobility.
- Germanium, silicon germanium, germanium tin and III-V compound semiconductor regions are also promising materials for forming the channel regions of Fin Field-Effect transistors (FinFETs). Methods and structures for further improving the drive currents on the FinFETs are currently being studied.
- FinFETs Fin Field-Effect transistors
- FIGS. 1-12C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- FIGS. 13-24C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- FIGS. 25-34 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- FIGS. 35-40 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- FIG. 41 is a plot of x-ray diffraction spectra (XRD) for as-deposited silicon protection layer on a germanium substrate as a function of two times of incident angles.
- XRD x-ray diffraction spectra
- FIG. 42 is a plot of C-V characteristics of semiconductor device with post-gate forming gas annealing (FGA) process at different frequencies.
- FIG. 43 is a plot of interface state density (D it ) of semiconductor device with and without post-gate forming gas annealing (FGA) process.
- FIG. 44 is a plot of effective oxide trap density ( ⁇ N eff ) of semiconductor device with/without post-gate forming gas annealing (FGA) process and/or post-deposition annealing process.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the fins may be patterned by any suitable method.
- the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
- the gate all around (GAA) transistor structures may be patterned by any suitable method.
- the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
- double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
- Some embodiments of the present disclosure relate to semiconductor devices including a semiconductive protection layer between a semiconductive channel region and an interfacial layer of the semiconductor devices to improve the interfacial problem between the semiconductive channel region and the interfacial layer.
- a semiconductive protection layer between a semiconductive channel region and an interfacial layer of the semiconductor devices to improve the interfacial problem between the semiconductive channel region and the interfacial layer.
- FIGS. 1-12C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- the semiconductor device shown in FIGS. 1-12C may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof.
- PFETs p-type field effect transistors
- NFETs n-type FETs
- MOSFETs metal-oxide semiconductor field effect transistors
- CMOS complementary metal-oxide semiconductor
- a substrate 110 is provided.
- the substrate 110 includes germanium (Ge), silicon germanium (Si 1-x Ge x , where 0 ⁇ x ⁇ 1), gallium arsenide (GaAs) or other appropriate semiconductor materials.
- the substrate 110 may include a semiconductor-on-insulator (SOI) structure such as a buried dielectric layer.
- SOI semiconductor-on-insulator
- the substrate 110 may include a buried dielectric layer such as a buried oxide (BOX) layer, such as that formed by a method referred to as separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or another appropriate method.
- the substrate 110 may include any of a variety of substrate structures and materials.
- the substrate 110 may be a high-voltage-annealed Ge(001) substrate.
- a pad layer 120 is formed on the substrate 110 .
- the pad layer 120 can prevent the substrate 110 from being damaged by subsequent etching process.
- the pad layer 120 can be formed by a deposition process, such as chemical vapor deposition (CVD) and/or atomic layer deposition (ALD). Variations of CVD processes include, but are not limited to, atmospheric pressure CVD (APCVD), low pressure CVD (LPCVD), plasma enhanced CVD (PECVD), metal-organic CVD (MOCVD) and combinations thereof, and such variations may also be employed.
- the pad layer 120 may be formed using a growth process, such as thermal oxidation or thermal nitridation.
- the pad layer 120 is made of oxide, such as SiO 2 , that is formed by CVD.
- a mask layer 130 is then formed on the pad layer 120 to be used as an etching mask.
- the mask layer 130 is made of SiN.
- other materials such as SiON, silicon carbide, or combinations thereof, may also be used.
- the mask layer 130 may be formed by a process such as CVD, plasma enhanced chemical vapor deposition (PECVD), or LPCVD.
- the mask layer 130 may be first made of a silicon oxide and then converted to SiN by nitridation.
- a dummy mask layer 140 is then formed on the mask layer 130 .
- the dummy mask layer 140 may include, but are not limited to, amorphous carbon, fluorinated amorphous carbon, or the like.
- the dummy mask layer 140 may be formed by a process such as CVD, plasma enhanced chemical vapor deposition (PECVD), LPCVD, or physical vapor deposition (PVD).
- a plurality of trenches T are formed in the substrate 110 by patterning the dummy mask layer 140 (see FIG. 1 ), the mask layer 130 , the pad layer 120 , and the substrate 110 using the dummy mask layer 140 as a mask. Adjacent two of the trenches T define a semiconductor fin 112 therebetween.
- the trenches T may be formed by using etching process, such as reactive ion etching (RIE). It is noted that although there are two semiconductor fins 112 in FIG. 2 , the claimed scope of the present disclosure is not limited in this respect. In some other embodiments, a person having ordinary skill in the art can manufacture suitable number of the semiconductor fins 112 of the semiconductor device according to actual situations.
- the dummy mask layer 140 is removed.
- Isolation structures 150 which may be shallow trench isolation (STI) regions, are formed in the trenches T.
- the formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing a chemical mechanical polish (CMP) to level the top surface of the dielectric material with the top surface of the pad layer 120 (see FIG. 2 ).
- FCVD flowable chemical vapor deposition
- CMP chemical mechanical polish
- the isolation structures 150 are then recessed, and the pad layer 120 is removed as well.
- the isolation structures 150 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiC x O y N z , or combinations thereof.
- At least one dummy gate structure 160 is formed above the semiconductor fins 112 and the isolation structures 150 .
- the dummy gate structure 160 includes a dummy gate dielectric layer 162 , a dummy gate layer 164 , and a mask layer 166 formed over the dummy gate layer 164 .
- Formation of the dummy gate structure 160 includes depositing in sequence a dielectric layer, a dummy gate layer, and a mask layer over the substrate 110 , patterning the mask layer into the patterned mask layer 166 using suitable photolithography and etching techniques, followed by patterning the dummy gate layer using the mask layer 166 as masks to form the patterned dummy gate layer 164 .
- the dielectric layer is patterned to form the dummy gate dielectric layer 162 .
- the dummy gate dielectric layer 162 may be made of silicon dioxide, silicon nitride, a high- ⁇ dielectric material or other suitable material.
- the dummy gate layer 164 may be made of polycrystalline-silicon (poly-Si), polycrystalline silicon-germanium (poly-SiGe), or other suitable materials.
- the mask layer 166 may be made of silicon dioxide or other suitable materials.
- Gate spacers 170 are respectively formed on sidewalls of the dummy gate structure 160 .
- the gate spacers 170 may include a seal spacer and a main spacer (not shown).
- the gate spacers 170 include one or more dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiC x O y N z , or combinations thereof.
- the seal spacers are formed on sidewalls of the dummy gate structure 170 and the main spacers are formed on the seal spacers.
- the gate spacers 170 can be formed using a deposition method, such as plasma enhanced chemical vapor deposition (PECVD), low-pressure chemical vapor deposition (LPCVD), sub-atmospheric chemical vapor deposition (SACVD), or the like.
- PECVD plasma enhanced chemical vapor deposition
- LPCVD low-pressure chemical vapor deposition
- SACVD sub-atmospheric chemical vapor deposition
- the formation of the gate spacers 170 may include blanket forming spacer layers, and then performing etching operations to remove the horizontal portions of the spacer layers. The remaining vertical portions of the gate spacer layers form the gate spacers 170 .
- a plurality of recesses is formed on opposite sides of the dummy gate structure 160 by etching the semiconductor fins 112 .
- the dummy gate structure 160 and the gate spacers 170 act as etching masks in the formation of the recesses.
- the etching process includes a dry etching process, a wet etching process, or combinations thereof.
- the semiconductor materials are then deposited in the recesses to form epitaxial structures 180 which are referred to as source/drain regions.
- the epitaxial structures 180 may alternatively be referred to as raised source and drain regions.
- the semiconductor materials include a single element semiconductor material, such as germanium (Ge) or silicon (Si), compound semiconductor materials, such as gallium arsenide (GaAs), silicon arsenide (SiAs), or aluminum gallium arsenide (AlGaAs), or a semiconductor alloy, such as silicon germanium (SiGe), silicon germanium boron (SiGeB), or gallium arsenide phosphide (GaAsP).
- germanium germanium
- SiAs silicon arsenide
- AlGaAs aluminum gallium arsenide
- GaAsP gallium arsenide phosphide
- the epitaxial structures 180 have suitable crystallographic orientations (e.g., a (100), (110), or (111) crystallographic orientation).
- the epitaxial structures 180 include source/drain epitaxial structures.
- the epitaxial structures 180 may include an epitaxially grown silicon phosphorus (SiP) or silicon carbon (SiC).
- the epitaxial structures 180 may include an epitaxially grown silicon germanium (SiGe).
- the epitaxial processes include CVD deposition techniques (e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)), molecular beam epitaxy, and/or other suitable processes.
- VPE vapor-phase epitaxy
- UHV-CVD ultra-high vacuum CVD
- Desired p-type or n-type impurities may be, or may not be, doped while the epitaxial process.
- the doping may be achieved by an ion implantation process, plasma immersion ion implantation (PIII) process, gas and/or solid source diffusion process, other suitable process, or combinations thereof.
- a contact etch stop layer (CESL) 190 is conformally formed over the structure of FIG. 6 .
- the CESL 190 can be a stressed layer or layers.
- the CESL 190 has a tensile stress and is formed of Si 3 N 4 .
- the CESL 190 includes materials such as oxynitrides.
- the CESL 190 may have a composite structure including a plurality of layers, such as a silicon nitride layer overlying a silicon oxide layer.
- the CESL 190 can be formed using plasma enhanced CVD (PECVD), however, other suitable methods, such as low-pressure CVD (LPCVD), atomic layer deposition (ALD), and the like, can also be used.
- PECVD plasma enhanced CVD
- LPCVD low-pressure CVD
- ALD atomic layer deposition
- the ILD 195 is then formed on the CESL 190 .
- the ILD 195 may be formed by chemical vapor deposition (CVD), high-density plasma CVD, spin-on, sputtering, or other suitable methods.
- the ILD 195 includes silicon oxide.
- the ILD 195 may include silicon oxy-nitride, silicon nitride, compounds including Si, O, C and/or H (e.g., silicon oxide, SiCOH and SiOC), a low- ⁇ material, or organic materials (e.g., polymers).
- a planarization operation such as CMP, is performed, so that the mask layer 166 (see FIG. 6 ) is removed and the dummy gate layer 164 is exposed.
- FIGS. 8A-8C where FIG. 8B is a cross-sectional view taken along line B-B of FIG. 8A , and FIG. 8C is a cross-sectional view taken along line C-C of FIG. 8A .
- the dummy gate layer 164 and the dummy gate dielectric layer 162 are then removed, thereby forming a gate trench 168 between the gate spacers 170 and exposing channel portions of the semiconductor fins 112 (referred to as a semiconductive channel region).
- the ILD 195 protects the epitaxial structures 180 during the removal of the dummy gate layer 164 and the dummy gate dielectric layer 162 .
- the dummy gate layer 164 and the dummy gate dielectric layer 162 can be removed using plasma dry etching and/or wet etching.
- a wet etchant such as a TMAH solution can be used to selectively remove the dummy gate layer 162 .
- the dummy gate layer 164 can be removed using plasma dry etching and/or wet etching. Subsequently, the dummy gate dielectric layer 162 is removed as well. As such, the channel portions of the semiconductor fins 112 are exposed.
- a semiconductive protection layer (e.g., silicon-containing protection layer) 210 is formed above the channel portions of the semiconductor fin 112 .
- the semiconductive protection layer 210 is formed by a suitable process such as molecular beam epitaxy (MBE).
- MBE is a process in which a thin single crystal layer is deposited on a crystal substrate using atomic or molecular beams generated in a Knudsen cell contained in an ultra-high vacuum chamber.
- the semiconductive protection layer 210 is formed at a temperature lower than about 300° C., e.g., in a range of about ⁇ 196° C. to about 300° C., in a range of room temperature to about 300° C., or in a range of about 100° C.
- the low temperature MBE process suppresses the diffusion of germanium atoms in the channel portions of the semiconductor fins 112 toward the top surface of the semiconductive protection layer 210 .
- the germanium atomic percentage in the semiconductive protection layer 210 is relatively low.
- GeO x is relatively low on the top surface of the semiconductive protection layer 210 in the subsequence process. Without or relative low amount of GeO x on the top surface of the semiconductive protection layer 210 , the interface state density (D it ) is lower, such that electron mobility in the semiconductive protection layer 210 and in the channel portions of the semiconductor fins 112 can be improved.
- the semiconductive protection layer 210 may be formed of amorphous silicon.
- the MBE process processing at a temperature between about 100° C. to about 200° C. shows good suppression of the Ge diffusion.
- the semiconductive protection layer 210 includes semiconductive materials such as silicon, e.g., monocrystalline silicon.
- the semiconductive protection layer 210 may be a pure silicon layer.
- the semiconductive protection layer 210 may also be a substantially pure silicon layer, for example, with a germanium atomic percentage lower than about 10 percent due to the low temperature MBE process. For example, the germanium concentration decreases downwards in the semiconductive protection layer 210 .
- Other methods to form the semiconductive protection layer 210 include chemical vapor deposition (CVD), atomic layer deposition (ALD), or other suitable processes.
- the semiconductive protection layer 210 has a thickness T 1 .
- the semiconductive protection layer 210 is substantially non-oxidized. That is, there is substantially no oxide layer formed above the semiconductive protection layer 210 during the formation of the semiconductive protection layer 210 .
- the semiconductive protection layer 210 is in direct contact with the following formed gate dielectric layer 220 (see FIGS. 9A-9C ). With such configuration, the germanium in the semiconductive protection layer 210 (if germanium exists therein) would not be oxidized to form GeO x , which may raise bias temperature instability (BTI) of the resulting semiconductor device.
- BTI bias temperature instability
- FIGS. 9A-9C where FIG. 9B is a cross-sectional view taken along line B-B of FIG. 9A , and FIG. 9C is a cross-sectional view taken along line C-C of FIG. 9A .
- a gate dielectric layer 220 is conformally formed in the gate trench 168 and above the semiconductive protection layer 210 .
- the gate dielectric layer 220 may be a high- ⁇ dielectric layer having a dielectric constant ( ⁇ ) higher than the dielectric constant of SiO 2 , i.e. ⁇ >3.9.
- the gate dielectric layer 220 may include LaO x , AlO x , ZrO x , TiO, HfO x , TaO x , GdO x , YO x , SrTiO 3 (STO), BaTiO 3 (BTO), BaZrO, HfZrO, ZrSiO x , HfLaO, HfSiO x , HfSiON, LaSiO x , AlSiO x , GdSiO x , YSiO x , HfTaO, HfTiO, (Ba,Sr)TiO 3 (BST), Al 2 O 3 , Si 3 N 4 , oxynitrides (SiON), or other suitable materials.
- the gate dielectric layer 220 is a single layer. In some other embodiments, the gate dielectric layer 220 includes multiple layers, e.g., a HfO 2 layer and an Al 2 O 3 layer above the HfO 2 layer.
- the gate dielectric layer 220 is deposited by suitable techniques, such as ALD, CVD, PVD, thermal oxidation, combinations thereof, or other suitable techniques.
- the gate dielectric layer 220 has a thickness T 2 in a range of about 1 nm to about 2 nm when the gate dielectric layer 220 is a single layer. In some other embodiments, the gate dielectric layer 220 has a thickness T 2 in a range of about 1 nm to about 10 nm when the gate dielectric layer 220 includes multiple layers.
- a post-deposition annealing (PDA) process may be performed on the gate dielectric layer 220 and the semiconductive protection layer 210 .
- the post-deposition annealing improves the interfacial and bulk properties of the gate dielectric layer 220 .
- the post-deposition annealing process is performed at a temperature in a range of about 200° C. to about 1000° C., e.g., about 600° C.
- the post-deposition annealing process is carried out in air, or those gases with low reactivity such as N 2 , He, Ar, or highly reactive gas such as O 2 , H 2 or mixture of the gases aforementioned.
- FIGS. 10A-10C where FIG. 10B is a cross-sectional view taken along line B-B of FIG. 10A , and FIG. 10C is a cross-sectional view taken along line C-C of FIG. 10A .
- a gate electrode GE is formed above the gate dielectric layer 220 and fill the gate trench 168 (see FIGS. 9A-9C ).
- the gate electrode GE include at least one work function metal layer(s) 230 , a fill layer 240 , and/or other suitable layers that are desirable in a metal gate stack.
- the work function metal layer 230 may include n-type and/or p-type work function metal.
- Exemplary n-type work function metals include Ti, Ta, Ag, TiAl, TaAl, TaAlC, TiAlN, TaC, TiC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof.
- Exemplary p-type work function metals include TiN, TaN, Ru, Mo, Al, WN, ZrSi 2 , MoSi 2 , TaSi 2 , NiSi 2 , WN, other suitable p-type work function materials, or combinations thereof.
- the work function metal layer 230 may have multiple layers.
- the work function metal layer(s) 230 may be deposited by CVD, PVD, electroplating and/or other suitable process.
- the fill layer 240 in the metal gate electrodes GE may include tungsten (W), Mo, Ru, or other suitable conductive materials.
- the fill layer 240 may be deposited by ALD, PVD, CVD, or other suitable process.
- FIGS. 11A-11C where FIG. 11B is a cross-sectional view taken along line B-B of FIG. 11A , and FIG. 11C is a cross-sectional view taken along line C-C of FIG. 11A .
- An interfacial layer 250 is formed between the semiconductive protection layer 210 and the gate dielectric layer 220 .
- the interfacial layer 250 , the gate dielectric layer 220 , and the gate electrode GE are together referred to as a gate structure MG.
- a post-gate forming gas annealing (FGA) process is performed on the semiconductive protection layer 210 , the gate dielectric layer 220 , and the gate electrode GE.
- FGA post-gate forming gas annealing
- the FGA process is performed at a temperature in a range of about 200° C. to about 500° C., e.g., about 400° C.
- the FGA process is carried out processing gases of a mixture of hydrogen (H 2 ) and an inert gas such as N 2 , He, and/or Ar.
- the H 2 concentration of the processing gases can be about 0.1% to 100%.
- the processing gases include about 15% H 2 gas and about 85% N 2 gas.
- the interfacial layer 250 has a thickness T 3 in a range of about 1 angstrom to about 20 angstroms, which could provide low interfacial traps but suitable equivalent oxide thickness (EOT) in the range of thickness.
- EOT equivalent oxide thickness
- the interfacial layer 250 is formed by oxidizing a portion of the semiconductive protection layer 210 near the gate dielectric layer 220 .
- the interfacial layer 250 and the semiconductive protection layer 210 include the same chemical element(s), e.g., silicon in this case. That is, the interfacial layer 250 includes SiOx.
- rare or some germanium may diffuse to the top surface of the semiconductive protection layer 210 (i.e., the interface between the semiconductive protection layer 210 and the gate dielectric layer 220 ), such that the interfacial layer 250 may further include a small amount of GeO x .
- the oxygen atoms in the interfacial layer 250 may be diffused from the gate dielectric layer 220 , such that an oxygen atomic concentration of the gate dielectric layer 220 decreases in a direction from the gate electrode GE toward the interfacial layer 250 .
- the thickness T 1 (see FIG. 8C ) of the semiconductive protection layer 210 is decreased to be the thickness T 1 ′.
- the thickness T 1 ′ of the semiconductive protection layer 210 is greater than the thickness T 3 of the interfacial layer 250 .
- a ratio of T 3 /T 1 ′ is in a range of about 0.1 to about 10.
- FIGS. 12A-12C where FIG. 12B is a cross-sectional view taken along line B-B of FIG. 12A , and FIG. 12C is a cross-sectional view taken along line C-C of FIG. 12A .
- the ILD 195 is patterned to form trenches 197 on opposite sides of the gate structure MG, and then the CESL 190 is patterned to expose the epitaxial structures 180 .
- multiple etching processes are performed to pattern the ILD 195 and the CESL 190 .
- the etching processes include dry etching process, wet etching process, or combinations thereof.
- Contacts 260 are formed in the trenches 197 . As such, the contacts 260 are respectively in contact with the epitaxial structures 180 .
- the contacts 260 may be made of metal, such as W, Co, Ru, Al, Cu, or other suitable materials.
- a planarization process such as a chemical mechanical planarization (CMP) process, may be then performed. As such, top surfaces of the contacts 260 and the top surface of the ILD 195 are substantially coplanar.
- metal alloy layers such as silicide
- barrier layers may be formed in the trenches 197 before the formation of the contacts 260 .
- the barrier layers may be made of TiN, TaN, or combinations thereof.
- the semiconductor fin 112 includes germanium.
- the semiconductive protection layer 210 is in direct contact with the channel portion of the semiconductor fin 112 (referred to as a semiconductive channel region).
- the semiconductive protection layer 210 is a pure silicon layer or a substantially pure silicon layer.
- the sidewalls of the semiconductive protection layer 210 is in direct contact with gate spacers 170 and thus is spaced apart from the epitaxial structures 180 . That is, the semiconductive protection layer 210 and the gate spacers 170 are both in direct contact with the top surface of the semiconductor fin 112 .
- a bottom surface of the gate spacer 170 is lower than a top surface of the semiconductive protection layer 210 .
- the semiconductive protection layer 210 extends from an inner sidewall of one of the gate spacers 170 to an inner sidewall of another one of the gate spacers 170 .
- the semiconductive protection layer 210 has a thickness T 1 ′ (see FIG. 11C ) in a range of about 1.3125 angstroms to about 26.265 angstroms. That is, the semiconductive protection layer 210 includes one to about 20 monolayers of silicon layers. If thickness T 1 ′ of the semiconductive protection layer 210 is greater than about 26.265 angstroms (or greater than about 20 monolayers of silicon layers), the relaxation would occur, and misfit dislocation would result in defect formation in the semiconductive protection layer 210 .
- the interfacial layer 250 is on and in direct contact with the semiconductive protection layer 210 and the gate dielectric layer 220 . Since the interfacial layer 250 is formed by oxidizing a portion of the semiconductive protection layer 210 , the interfacial layer 250 and the semiconductive protection layer 210 include the same chemical element(s) (e.g., silicon and/or germanium in this case), and the semiconductive protection layer 210 and the interfacial layer 250 have substantially the same width (as shown in FIG. 12C ).
- the bottom surface of the interfacial layer 250 is higher than the bottom surface of the gate spacer 170 .
- the sidewalls of the interfacial layer 250 are in direct contact with the gate spacers 170 .
- the thickness T 3 (see FIG. 11C ) of the interfacial layer 250 is in a range of about 1 angstrom to about 20 angstroms.
- the oxygen in the interfacial layer 250 may be diffused from the gate dielectric layer 220 .
- an oxygen concentration of the gate dielectric layer 220 decreases in a direction from the work function metal layer 230 toward the interfacial layer 250 .
- a portion of the gate dielectric layer 220 directly above the isolation structure 150 has a substantially uniform oxygen concentration.
- the semiconductor device has good device reliability.
- the semiconductive protection layer is formed at low temperature (e.g., lower than about 300° C.)
- germanium atoms in the semiconductor fins 112 are not easy to diffuse to the top surface of the semiconductive protection layer.
- the top surface of the semiconductive protection layer is smooth, and the semiconductive protection layer has excellent interface quality and reliability.
- the germanium atoms are not easy to diffuse to the top surface of the semiconductive protection layer, the interfacial layer includes no or rare GeO x , and the bias temperature instability (BTI) of the semiconductor device is improved.
- BTI bias temperature instability
- FIGS. 13-24C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- the semiconductor device shown in FIGS. 13-24C may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof.
- PFETs p-type field effect transistors
- NFETs n-type FETs
- MOSFETs metal-oxide semiconductor field effect transistors
- CMOS complementary metal-oxide semiconductor
- a substrate 310 is provided.
- the substrate 310 includes germanium (Ge), silicon germanium (Si 1-x Ge x , where 0 ⁇ x ⁇ 1), gallium arsenide (GaAs) or other appropriate semiconductor materials.
- the substrate 310 may include a semiconductor-on-insulator (SOI) structure such as a buried dielectric layer.
- SOI semiconductor-on-insulator
- the substrate 310 may include a buried dielectric layer such as a buried oxide (BOX) layer, such as that formed by a method referred to as separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or another appropriate method.
- the substrate 310 may include any of a variety of substrate structures and materials.
- the substrate 310 may be an ultra-high-voltage-annealed Ge(001) substrate.
- a stacked structure 320 is formed on the substrate 310 through epitaxy, such that the stacked structure 320 forms crystalline layers.
- the stacked structure 320 includes first semiconductor layers 322 and second semiconductor layers 324 stacked alternately.
- the first semiconductor layers 322 and the second semiconductor layers 324 are made of materials having different lattice constants, and may include one or more layers of Si, Ge, SiGe, GeSn, GaAs, InAs, InSb, GaP, GaSb, InALAs, InGaAs, GaSbP, GaAsSb or InP.
- the first semiconductor layers 322 and the second semiconductor layers 324 are made of Si, a Si compound, SiGe, Ge or a Ge compound. In FIG.
- two layers of the first semiconductor layers 322 and two layers of the second semiconductor layers 324 are disposed.
- the numbers of the layers are not limited to one, and may be one or 3-10 layers of each of the first and second semiconductor layers are formed. By adjusting the numbers of the stacked layers, a driving current of the GAA FET device can be adjusted.
- the first semiconductor layers 322 are SiGe layers having a germanium atomic percentage greater than zero.
- the second semiconductor layers 324 are SiGe layers having a germanium atomic percentage greater than zero.
- the germanium atomic percentage of the second semiconductor layers 324 is higher than the germanium atomic percentage of the first semiconductor layers 322 .
- a mask layer 340 is formed on the stacked structure 320 .
- the manufacturing processes and/or materials of the mask layer 340 are similar to or the same as the mask layer 130 shown in FIG. 2 . Therefore, a description in this regard will not be repeated hereinafter.
- the stacked structure 320 (see FIG. 13 ) is patterned into fin structures 326 and trenches T.
- the fin structures 326 may serve as active regions (e.g., channels and source/drain features) of transistors.
- the number of the fin structures 326 is not limited to, and may be as small as one and three or more.
- one or more dummy fin structures are formed on both sides of the fin structures 326 to improve pattern fidelity in the patterning operations.
- the trenches T extend into the substrate 310 , and have lengthwise directions substantially parallel to each other.
- the trenches T form base portions 312 in the substrate 310 , where the base portions 312 protrude from the substrate 310 , and the fin structures 326 are respectively formed above the base portions 312 of the substrate 310 .
- Isolation structures 350 which may be shallow trench isolation (STI) regions, are formed in the trenches T.
- the formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing a chemical mechanical polish (CMP) to level the top surface of the dielectric material with the top surface of the topmost second semiconductor layer 324 .
- FCVD flowable chemical vapor deposition
- CMP chemical mechanical polish
- the isolation structures 350 are then recessed.
- the top surface of the resulting isolation structures 350 may be leveled with the bottom surface of the first semiconductor layer 322 , or may be lower than the bottom surface of the first semiconductor layer 322 .
- the isolation structures 350 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiC x O y N z , or combinations thereof.
- At least one dummy gate structure 360 is formed above the fin structures 326 and the isolation structures 350 .
- the dummy gate structure 360 includes a dummy gate dielectric layer 362 , a dummy gate layer 364 , and a mask layer 366 formed over the dummy gate layer 364 .
- gate spacers 370 are respectively formed on sidewalls of the dummy gate structure 360 .
- the manufacturing processes and/or materials of the dummy gate structure 360 and the gate spacers 370 are similar to or the same as the dummy gate structure 160 and the gate spacers 170 shown in FIGS. 4 and 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- the exposed portions of the fin structures 326 are removed by using a strained source/drain (SSD) etching process.
- the SSD etching process may be performed in a variety of ways. In some embodiments, the SSD etching process may be performed by a dry chemical etch with a plasma source and a reaction gas. In some other embodiments, the SSD etching process may be performed by a wet chemical etch. In yet some other embodiments, the SSD etch step may be performed by a combination of a dry chemical etch and a wet chemical etch.
- the first semiconductor layers 322 are horizontally recessed (etched) so that the second semiconductor layers 324 laterally extend past opposite end surfaces of the first semiconductor layers 322 .
- end surfaces of the first semiconductor layers 322 may be substantially vertically aligned with the side surfaces of the gate spacer 370 .
- inner spacers 375 are formed on the recessed surfaces of the first semiconductor layers 322 , as shown in FIG. 18 .
- Formation of the inner spacer 375 includes depositing an inner spacer material layer (e.g., silicon nitride), followed by etching back the inner spacer material layer by an anisotropic etching process, to remove the inner spacer material layer from the substrate 310 .
- the inner spacers 375 include insulating material such as silicon nitride or the like.
- Epitaxial structures 380 which are referred to as source/drain regions, are epitaxially grown from the exposed base portions 312 .
- the manufacturing processes and/or materials of the epitaxial structures 380 are similar to or the same as the epitaxial structures 180 shown in FIG. 6 , and, therefore, a description in this regard will not be repeated hereinafter.
- a contact etch stop layer (CESL) 390 is conformally formed over the epitaxial structures 380 , and an interlayer dielectric (ILD) 395 is then formed on the CESL 390 .
- the mask layer 366 (see FIG. 18 ) is removed, and the dummy gate layer 364 is exposed.
- the manufacturing processes and/or materials of the CESL 390 and the ILD 395 are similar to or the same as the CESL 190 and the ILD 195 shown in FIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter.
- FIGS. 20A-20C where FIG. 20B is a cross-sectional view taken along line B-B of FIG. 20A , and FIG. 20C is a cross-sectional view taken along line C-C of FIG. 20A .
- the dummy gate layer 364 and the dummy gate dielectric layer 362 are then removed. Further, the first semiconductor layers 322 (see FIG. 17 ) are also removed, thereby forming a gate trench 368 between the gate spacers 370 (or between the inner spacers 375 ) and exposing the second semiconductor layers 324 .
- the ILD 395 protects the epitaxial structures 380 during the removal of the dummy gate layer 364 , the dummy gate dielectric layer 362 , and the first semiconductor layers 322 .
- the dummy gate layer 364 , the dummy gate dielectric layer 362 , and the first semiconductor layers 322 can be removed using plasma dry etching and/or wet etching.
- Semiconductive protection layers (e.g., silicon-containing protection layer) 410 are formed to surround the second semiconductor layers 324 and above the base portions 312 of the substrate 310 .
- the semiconductive protection layers 410 are formed by a suitable process such as molecular beam epitaxy (MBE).
- MBE molecular beam epitaxy
- the semiconductive protection layers 410 are formed at a temperature lower than about 300° C., e.g., in a range of about ⁇ 196° C. to about 300° C. or in a range of room temperature to about 300° C.
- the low temperature MBE process suppresses the diffusion of germanium atoms in the second semiconductor layers 324 or the base portions 312 toward outer surfaces of the semiconductive protection layers 410 .
- the germanium atomic percentage in the semiconductive protection layer 410 is relatively low.
- the outer surface of the semiconductive protection layer 410 is smooth, such that electron mobility in the semiconductive protection layer 410 and in the second semiconductor layers 324 can be improved. If the semiconductive protection layer 410 is formed at a temperature lower than about ⁇ 196° C., the semiconductive protection layer 410 may be formed of amorphous silicon.
- the semiconductive protection layer 410 includes semiconductive materials such as silicon.
- the semiconductive protection layer 410 may be a pure silicon layer.
- the semiconductive protection layer 410 may also be a substantially pure silicon layer, for example, with a germanium atomic percentage lower than about 10 percent due to the low temperature MBE process. For example, the germanium concentration decreases in a direction from the outer surface toward the inner surface of the semiconductive protection layer 410 .
- Other methods to form the semiconductive protection layers 410 include chemical vapor deposition (CVD), atomic layer deposition (ALD), or other suitable processes.
- the semiconductive protection layer 410 has a thickness T 1 .
- the semiconductive protection layer 410 is substantially non-oxidized. That is, there is substantially no oxide layer formed above the semiconductive protection layer 410 during the formation of the semiconductive protection layer 410 .
- the semiconductive protection layer 410 is in direct contact with the following formed gate dielectric layer 420 (see FIGS. 21A-21C ). With such configuration, the germanium in the semiconductive protection layer 410 (if germanium exists therein) would not be oxidized to form GeO x , which may raise bias temperature instability (BTI) of the resulting semiconductor device.
- BTI bias temperature instability
- FIGS. 21A-21C where FIG. 21B is a cross-sectional view taken along line B-B of FIG. 21A , and FIG. 21C is a cross-sectional view taken along line C-C of FIG. 21A .
- a gate dielectric layer 420 is conformally formed in the gate trench 368 and surrounds the semiconductive protection layer 410 .
- the gate dielectric layer 420 may be a high- ⁇ dielectric layer having a dielectric constant ( ⁇ ) higher than the dielectric constant of SiO 2 , i.e. ⁇ >3.9.
- the gate dielectric layer 420 may include LaO x , AlO x , ZrO x , TiO, HfO x , TaO x , GdO x , YO x , SrTiO 3 (STO), BaTiO 3 (BTO), BaZrO, HfZrO, ZrSiO x , HfLaO, HfSiO x , HfSiON, LaSiO x , AlSiO x , GdSiO x , YSiO x , HfTaO, HfTiO, (Ba,Sr)TiO 3 (BST), Al 2 O 3 , Si 3 N 4 , oxynitrides (SiON), or other suitable materials.
- the gate dielectric layer 420 is a single layer. In some other embodiments, the gate dielectric layer 420 includes multiple layers, e.g., a HfO 2 layer and an Al 2 O 3 layer above the HfO 2 layer.
- the gate dielectric layer 420 is deposited by suitable techniques, such as ALD, CVD, PVD, thermal oxidation, combinations thereof, or other suitable techniques.
- the gate dielectric layer 420 has a thickness T 2 in a range of about 1 nm to about 2 nm when the gate dielectric layer 420 is a single layer. In some other embodiments, the gate dielectric layer 420 has a thickness T 2 in a range of about 1 nm to about 10 nm when the gate dielectric layer 220 includes multiple layers.
- a post-deposition annealing (PDA) process may be performed on the gate dielectric layer 420 and the semiconductive protection layer 410 .
- the post-deposition annealing improves the interfacial and bulk properties of the gate dielectric layer 420 .
- the post-deposition annealing process is performed at a temperature in a range of about 200° C. to about 1000° C., e.g., about 600° C.
- the post-deposition annealing process is carried out in air, or those gases with low reactivity such as N 2 , He, Ar, or highly reactive gas such as O 2 , H 2 or mixture of the gases aforementioned.
- FIGS. 22A-22C where FIG. 22B is a cross-sectional view taken along line B-B of FIG. 22A , and FIG. 22C is a cross-sectional view taken along line C-C of FIG. 22A .
- a gate electrode GE is formed above the gate dielectric layer 420 and fill the gate trench 368 (see FIGS. 21A-21C ).
- the gate electrode GE include at least one work function metal layer(s) 430 , a fill layer 440 , and/or other suitable layers that are desirable in a metal gate stack.
- the work function metal layer 430 may include n-type and/or p-type work function metal.
- Exemplary n-type work function metals include Ti, Ta, Ag, TiAl, TaAl, TaAlC, TiAlN, TaC, TiC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof.
- Exemplary p-type work function metals include TiN, TaN, Ru, Mo, Al, WN, ZrSi 2 , MoSi 2 , TaSi 2 , NiSi 2 , WN, other suitable p-type work function materials, or combinations thereof.
- the work function metal layer 430 may have multiple layers.
- the work function metal layer(s) 430 may be deposited by CVD, PVD, electroplating and/or other suitable process.
- the fill layer 440 in the metal gate electrodes GE may include tungsten (W), Mo, Ru, or other suitable conductive materials.
- the fill layer 440 may be deposited by ALD, PVD, CVD, or other suitable process.
- FIGS. 23A-23C where FIG. 23B is a cross-sectional view taken along line B-B of FIG. 23A , and FIG. 23C is a cross-sectional view taken along line C-C of FIG. 23A .
- An interfacial layer 450 is formed between the semiconductive protection layer 410 and the gate dielectric layer 420 .
- the interfacial layer 450 , the gate dielectric layer 420 , and the gate electrode GE are together referred to as a gate structure MG.
- a post-gate forming gas annealing (FGA) process is performed on the semiconductive protection layer 410 , the gate dielectric layer 420 , and the gate electrode GE.
- FGA post-gate forming gas annealing
- the FGA process is performed at a temperature in a range of about 200° C. to about 500° C., e.g., about 400° C.
- the FGA process is carried out processing gases of a mixture of hydrogen (H 2 ) and an inert gas such as N 2 , He, and/or Ar.
- the H 2 concentration of the processing gases can be about 0.1% to 100%.
- the processing gases include about 15% H 2 gas and about 85% N 2 gas.
- the interfacial layer 450 has a thickness T 3 in a range of about 1 angstrom to about 20 angstroms, which could provide low interfacial traps but suitable EOT in the range of thickness.
- the interfacial layer 450 is formed by oxidizing a portion of the semiconductive protection layer 410 near the gate dielectric layer 420 .
- the interfacial layer 450 and the semiconductive protection layer 410 include the same chemical element(s), e.g., silicon in this case. That is, the interfacial layer 450 includes SiOx.
- rare or some germanium may diffuse to the top surface of the semiconductive protection layer 410 (i.e., the interface between the semiconductive protection layer 410 and the gate dielectric layer 420 ), such that the interfacial layer 450 may further include a small amount of GeO x .
- the oxygen atoms in the interfacial layer 450 may be diffused from the gate dielectric layer 420 , such that an oxygen atomic concentration of the gate dielectric layer 420 decreases in a direction from the gate electrode GE toward the interfacial layer 450 .
- the thickness T 1 (see FIG. 20C ) of the semiconductive protection layer 410 is decreased to be the thickness T 1 ′.
- the thickness T 1 ′ of the semiconductive protection layer 410 is greater than the thickness T 3 of the interfacial layer 450 .
- FIGS. 24A-24C where FIG. 24B is a cross-sectional view taken along line B-B of FIG. 24A , and FIG. 24C is a cross-sectional view taken along line C-C of FIG. 24A .
- the ILD 395 is patterned to form trenches 397 on opposite sides of the gate structure MG, and then the CESL 390 is patterned to expose the epitaxial structures 380 .
- multiple etching processes are performed to pattern the ILD 395 and the CESL 390 .
- the etching processes include dry etching process, wet etching process, or combinations thereof.
- Contacts 460 are formed in the trenches 397 . As such, the contacts 460 are respectively in contact with the epitaxial structures 380 .
- the manufacturing processes and/or materials of the contacts 460 are similar to or the same as the contacts 260 shown in FIGS. 12A-12C , and, therefore, a description in this regard will not be repeated hereinafter.
- the second semiconductor layers 324 and/or the base portions 312 include germanium.
- the semiconductive protection layer 410 is in direct contact with the second semiconductor layers 324 and the base portions 312 .
- the semiconductive protection layer 410 is a pure silicon layer or a substantially pure silicon layer.
- the semiconductive protection layers 410 respectively surround the second semiconductor layers 324 and separated from each other.
- the sidewalls of the semiconductive protection layer 410 are in direct contact with gate spacers 370 or the inner spacers 375 and thus are spaced apart from the epitaxial structures 380 .
- the semiconductive protection layer 410 extends from an inner sidewall of one of the gate spacers 370 (or the inner spacers 375 ) to an inner sidewall of another one of the gate spacers 370 (or the inner spacers 375 ).
- the semiconductive protection layer 410 has a thickness T 1 ′ in a range of about 1.3125 angstroms to about 26.265 angstroms. That is, the semiconductive protection layer 410 includes one to about 20 monolayers of silicon layers. If thickness T 1 ′ of the semiconductive protection layer 410 is greater than about 26.265 angstroms (or greater than about 20 monolayers of silicon layers), the relaxation would occur, and misfit dislocation would result in defect formation in the semiconductive protection layer 410 .
- the interfacial layer 450 is on and in direct contact with the semiconductive protection layer 410 and the gate dielectric layer 420 . Since the interfacial layer 450 is formed by oxidizing a portion of the semiconductive protection layer 410 , the interfacial layer 450 and the semiconductive protection layer 410 include the same chemical element(s) (e.g., silicon and/or germanium in this case), and the semiconductive protection layer 410 and the interfacial layer 450 have substantially the same width (as shown in FIG. 24C ). The sidewalls of the interfacial layer 450 are in direct contact with the gate spacers 470 or the inner spacers 375 . In some embodiments, the thickness T 3 (see FIG. 23C ) of the interfacial layer 450 is in a range of about 1 angstrom to about 20 angstroms.
- the oxygen in the interfacial layer 450 may be diffused from the gate dielectric layer 420 .
- an oxygen concentration of the gate dielectric layer 420 decreases in a direction from the work function metal layer 430 toward the interfacial layer 450 .
- a portion of the gate dielectric layer 420 directly above the isolation structure 350 has a substantially uniform oxygen concentration.
- FIGS. 25-34 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- the semiconductor device shown in FIGS. 25-34 may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof.
- PFETs p-type field effect transistors
- NFETs n-type FETs
- MOSFETs metal-oxide semiconductor field effect transistors
- CMOS complementary metal-oxide semiconductor
- a substrate 510 is provided.
- a pad layer 520 is formed on the substrate 510 .
- a mask layer 530 is then formed on the pad layer 520 .
- a dummy mask layer 540 is then formed on the mask layer 530 .
- the manufacturing processes and/or materials of the substrate 510 , the pad layer 520 , the mask layer 530 , and the dummy mask layer 540 are similar to or the same as the substrate 110 , the pad layer 120 , the mask layer 130 , and the dummy mask layer 140 shown in FIG. 1 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- the dummy mask layer 140 is patterned, and then a plurality of trenches T are formed in the substrate 510 by patterning the mask layer 530 , the pad layer 520 , and the substrate 510 using the patterned dummy mask layer 540 as a mask.
- the trenches T define an active region 512 therebetween.
- Isolation structures 550 which may be shallow trench isolation (STI) regions, are formed in the trenches T.
- the formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing an etching process, e.g., a reactive ion etching process, to recess the dielectric material and remove the dummy mask layer 540 and the mask layer 530 , such that a top surface of the resulting isolation structures 550 is substantially level with the top surface of the pad layer 520 .
- the isolation structures 550 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiC x O y N z , or combinations thereof.
- At least one dummy gate layer 560 is formed above the active region 512 .
- the pad layer 520 is patterned by using the dummy gate layer 560 as an etching mask.
- gate spacers 570 are respectively formed on sidewalls of the dummy gate layer 560 .
- the manufacturing processes and/or materials of the dummy gate layer 560 and the gate spacers 570 are similar to or the same as the dummy gate layer 164 and the gate spacers 170 shown in FIGS. 4 and 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- the impurities may be n-type impurities or p-type impurities.
- the n-type impurities may be phosphorus, arsenic, or the like, and the p-type impurities may be boron, BF 2 , or the like.
- the source/drain regions 580 may be epitaxial structures, and manufacturing method and/or materials thereof may be the same as or similar to the epitaxial structures 180 shown in FIG. 6 .
- a contact etch stop layer (CESL) 590 is conformally formed over the source/drain regions 580 , and an interlayer dielectric (ILD) 595 is then formed on the CESL 590 .
- the manufacturing processes and/or materials of the CESL 590 and the ILD 595 are similar to or the same as the CESL 190 and the ILD 195 shown in FIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter.
- a replacement gate (RPG) process scheme is employed.
- the dummy gate layer 364 and the pad layer 520 are replaced with a metal gate structure MG (see FIG. 33 ).
- the dummy gate layer 164 and the dummy gate dielectric layer 162 are removed, thereby forming a gate trench 568 between the gate spacers 570 and exposing a channel portion of the substrate 510 (referred to as a semiconductive channel region).
- a semiconductive protection layer (e.g., silicon-containing protection layer) 610 is formed above the channel portion of the substrate 510 .
- the manufacturing processes and/or materials of the semiconductive protection layer 610 are similar to or the same as the semiconductive protection layer 210 shown in FIGS. 8A-8C . Therefore, a description in this regard will not be repeated hereinafter.
- a gate dielectric layer 620 is conformally formed in the gate trench 568 and above the semiconductive protection layer 610 .
- the manufacturing processes and/or materials of the gate dielectric layer 620 are similar to or the same as the gate dielectric layer 220 shown in FIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter.
- a gate electrode GE is formed above the gate dielectric layer 620 and fill the gate trench 568 (see FIG. 31 ).
- the gate electrode GE include at least one work function metal layer(s) 630 , a fill layer 640 , and/or other suitable layers that are desirable in a metal gate stack.
- the manufacturing processes and/or materials of the gate electrode GE are similar to or the same as the gate electrode GE shown in FIGS. 10A-10C . Therefore, a description in this regard will not be repeated hereinafter.
- a post-deposition annealing process may be performed on the gate dielectric layer 620 and the semiconductive protection layer 610 .
- the manufacturing processes of the post-deposition annealing process are similar to or the same as the post-deposition annealing process described in FIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter.
- An interfacial layer 650 is formed between the semiconductive protection layer 610 and the gate dielectric layer 620 .
- the interfacial layer 650 , the gate dielectric layer 620 , and the gate electrode GE are together referred to as a gate structure MG.
- the manufacturing processes and/or materials of the interfacial layer 650 are similar to or the same as the interfacial layer 250 shown in FIGS. 11A-11C . Therefore, a description in this regard will not be repeated hereinafter.
- the ILD 595 is patterned to form trenches 597 on opposite sides of the gate structure 600 , and then the CESL 590 is patterned to expose the source/drain regions 580 .
- Contacts 660 are formed in the trenches 597 . As such, the contacts 660 are respectively in contact with the source/drain regions 680 .
- the manufacturing processes and/or materials of the contacts 660 are similar to or the same as the contacts 260 shown in FIGS. 12A-12C , and, therefore, a description in this regard will not be repeated hereinafter.
- FIGS. 35-40 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure.
- the semiconductor device shown in FIGS. 35-40 may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof.
- PFETs p-type field effect transistors
- NFETs n-type FETs
- MOSFETs metal-oxide semiconductor field effect transistors
- CMOS complementary metal-oxide semiconductor
- a substrate 710 is provided.
- a plurality of trenches T are formed in the substrate 710 to define an active region 712 therebetween.
- Isolation structures 750 which may be shallow trench isolation (STI) regions, are formed in the trenches T.
- the manufacturing processes and/or materials of the substrate 710 , the trenches T, and the isolation structures 750 are similar to or the same as the substrate 110 , the trenches T, and the isolation structures 150 shown in FIGS. 1 and 3 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- a semiconductive protection layer 810 is formed above the active region 712 of the substrate 710 .
- the manufacturing processes and/or materials of the semiconductive protection layer 810 are similar to or the same as the semiconductive protection layer 210 shown in FIGS. 8A-8C . Therefore, a description in this regard will not be repeated hereinafter.
- a gate dielectric layer 820 is conformally formed above the semiconductive protection layer 810 .
- the manufacturing processes and/or materials of the gate dielectric layer 820 are similar to or the same as the gate dielectric layer 220 shown in FIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter.
- a post-deposition annealing process may be performed on the gate dielectric layer 820 and the semiconductive protection layer 810 .
- the manufacturing processes of the post-deposition annealing process are similar to or the same as the post-deposition annealing process described in FIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter.
- At least one work function metal layer(s) 830 is formed above the gate dielectric layer 820 .
- the manufacturing processes and/or materials of the work function metal layer 830 are similar to or the same as the work function metal layer 230 shown in FIGS. 10A-10C . Therefore, a description in this regard will not be repeated hereinafter.
- a hard mask layer 740 is formed above the work function metal layer 830 .
- the manufacturing processes and/or materials of the hard mask layer 740 are similar to or the same as the dummy mask layer 140 shown in FIG. 1 . Therefore, a description in this regard will not be repeated hereinafter.
- the hard mask layer 740 (see FIG. 36 ) is patterned, and the work function metal layer 830 , the gate dielectric layer 820 , and the semiconductive protection layer 810 are then patterned by using the hard mask layer 740 as an etching mask.
- the patterned hard mask layer 740 is then removed (or stripped).
- gate spacers 770 are formed on sidewalls of the patterned work function metal layer 830 , the patterned gate dielectric layer 820 , and the patterned semiconductive protection layer 810 .
- the manufacturing processes and/or materials of the gate spacers 770 are similar to or the same as the gate spacers 170 shown in FIG. 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- FIG. 38 An implantation process is performed to introduce impurities into the substrate 710 to form source/drain regions 780 .
- the work function metal layer 830 may be doped as well. That is, the source/drain regions 780 and the work function metal layer 830 may include same dopants.
- the manufacturing processes and/or materials of the source/drain regions 780 are similar to or the same as the source/drain regions 580 shown in FIG. 29 , respectively. Therefore, a description in this regard will not be repeated hereinafter.
- a contact etch stop layer (CESL) 790 is conformally formed over the source/drain regions 780 , and an interlayer dielectric (ILD) 795 is then formed on the CESL 790 .
- the manufacturing processes and/or materials of the source/drain regions 780 , the CESL 790 , and the ILD 795 are similar to or the same as the source/drain regions 580 , the CESL 190 , and the ILD 195 shown in FIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter.
- An interfacial layer 850 is formed between the semiconductive protection layer 810 and the gate dielectric layer 820 .
- the manufacturing processes and/or materials of the interfacial layer 850 are similar to or the same as the interfacial layer 250 shown in FIGS. 11A-11C . Therefore, a description in this regard will not be repeated hereinafter.
- a metal layer 840 is formed above the work function metal layer 830 .
- a mask layer (not shown) is formed above the structure of FIG. 39 , and an opening is formed in the mask layer to expose the work function metal layer 830 .
- a metal material is deposited in the opening, and a CMP process is performed to remove a portion of the metal material outside the opening. The mask layer is then removed, such that the metal layer 840 is formed above the work function metal layer 830 .
- the metal layer 840 may include tungsten (W) or other suitable conductive materials.
- the metal layer 840 may be deposited by ALD, PVD, CVD, or other suitable process.
- the interfacial layer 850 , the gate dielectric layer 820 , the work function metal layer 830 , and the metal layer 840 are together referred to as a gate structure MG.
- FIG. 41 is a plot of x-ray diffraction spectra (XRD) for as-deposited silicon protection layer on a germanium substrate as a function of two times of incident angles. For clarity, positions of Si(004) and Ge(004) are shown in FIG. 41 .
- Line 12 was a signal of as-deposited silicon protection layer
- line 14 was a signal of germanium substrate
- line 16 was a fitted curve of line 12 .
- the thickness of the silicon protection layer was about 1 nm fitted from the fringe signal of line 12 .
- FIG. 42 is a plot of C-V characteristics of semiconductor device with post-gate forming gas annealing (FGA) process at different frequencies.
- the curves represent the C-V characteristics at different frequencies.
- line 22 represents the C-V characteristic at 1 MHz
- line 34 represents the C-V characteristic at 500 Hz
- curves between the lines 22 and 24 represent the C-V characteristics at frequencies between 500 Hz and 1 MHz.
- the frequency dispersion was about 2.0% (0.7%/decade).
- FIG. 43 is a plot of interface state density (D it ) of semiconductor device with and without post-gate forming gas annealing (FGA) process. As shown in FIG. 43 , the interface state density between the silicon protection layer and the interfacial layer is reduced after the FGA process.
- D it interface state density
- FIG. 44 is a plot of effective oxide trap density ( ⁇ N eff ) of semiconductor device with/without post-gate forming gas annealing (FGA) process and/or post-deposition annealing (PDA) process. As shown in FIG. 44 , the effective oxide trap density is significantly reduced after the FGA process.
- the target was at ⁇ N eff about 3E10 cm ⁇ 2 and at E ox about 3.5 MV/cm.
- a semiconductor device includes a semiconductive channel region, a semiconductive protection layer, a gate structure, and a pair of gate spacers.
- the semiconductive protection layer is on and in contact with the channel.
- the gate structure is above the semiconductive protection layer and includes gate dielectric layer and a gate electrode.
- the gate dielectric layer is above the semiconductive protection layer.
- the gate electrode is above the gate dielectric layer.
- the gate spacers are on opposite sides of the gate structure.
- the semiconductive protection layer extends from an inner sidewall of a first one of the pair of gate spacers to an inner sidewall of a second one of the pair of gate spacers.
- a method for manufacturing a semiconductor device includes forming a semiconductive channel region on a substrate.
- a dummy gate is formed on the semiconductive channel region.
- Gate spacers are formed on opposite sides of the dummy gate. The dummy gate is removed to form a gate trench between the gate spacers, resulting in the semiconductor fin exposed in the gate trench.
- a semiconductive protection layer is formed in the gate trench and on the exposed semiconductive channel region.
- a gate structure is formed in the gate trench and above the semiconductive protection layer.
- a method for manufacturing a semiconductor device includes forming a fin structure above a substrate.
- the fin structure includes first semiconductor layers and second semiconductor layers stacked alternately.
- a dummy gate is formed over the fin structure.
- An interlayer dielectric is formed laterally surrounding the dummy gate.
- the dummy gate and the first semiconductor layers are removed to form a gate trench in the interlayer dielectric.
- a gate structure is formed to fill up the gate trench.
- An interfacial layer is formed between the gate structure and the second semiconductor layers after filling up the gate trench.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Nanotechnology (AREA)
- Crystallography & Structural Chemistry (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The speed of metal-oxide-semiconductor (MOS) transistors are closely related to the drive currents of the MOS transistors, which are further closely related to the mobility of charges in the channels of the MOS transistors. For example, NMOS transistors have high drive currents when the electron mobility in their channel regions is high, while PMOS transistors have high drive currents when the hole mobility in their channel regions is high. Germanium, silicon germanium, and compound semiconductor materials (referred to as III-V compound semiconductors hereinafter) comprising group III and group V elements are thus good candidates for forming their high electron mobility and/or hole mobility.
- Germanium, silicon germanium, germanium tin and III-V compound semiconductor regions are also promising materials for forming the channel regions of Fin Field-Effect transistors (FinFETs). Methods and structures for further improving the drive currents on the FinFETs are currently being studied.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1-12C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. -
FIGS. 13-24C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. -
FIGS. 25-34 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. -
FIGS. 35-40 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. -
FIG. 41 is a plot of x-ray diffraction spectra (XRD) for as-deposited silicon protection layer on a germanium substrate as a function of two times of incident angles. -
FIG. 42 is a plot of C-V characteristics of semiconductor device with post-gate forming gas annealing (FGA) process at different frequencies. -
FIG. 43 is a plot of interface state density (Dit) of semiconductor device with and without post-gate forming gas annealing (FGA) process. -
FIG. 44 is a plot of effective oxide trap density (ΔNeff) of semiconductor device with/without post-gate forming gas annealing (FGA) process and/or post-deposition annealing process. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- As used herein, “around,” “about,” “approximately,” or “substantially” shall generally mean within 20 percent, or within 10 percent, or within 5 percent of a given value or range. Numerical quantities given herein are approximate, meaning that the term “around,” “about,” “approximately,” or “substantially” can be inferred if not expressly stated.
- The fins may be patterned by any suitable method. For example, the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
- The gate all around (GAA) transistor structures may be patterned by any suitable method. For example, the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
- Some embodiments of the present disclosure relate to semiconductor devices including a semiconductive protection layer between a semiconductive channel region and an interfacial layer of the semiconductor devices to improve the interfacial problem between the semiconductive channel region and the interfacial layer. Although some implementations are illustrated below with regards to FinFETs, it will be appreciated that this concept is not limited to FinFETs, but is also applicable to other types of devices such as MOSFETs, HGAA devices, and the like.
-
FIGS. 1-12C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor device shown inFIGS. 1-12C may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof. - Reference is made to
FIG. 1 . Asubstrate 110 is provided. In some embodiments, thesubstrate 110 includes germanium (Ge), silicon germanium (Si1-xGex, where 0<x≤1), gallium arsenide (GaAs) or other appropriate semiconductor materials. In some embodiments, thesubstrate 110 may include a semiconductor-on-insulator (SOI) structure such as a buried dielectric layer. Also alternatively, thesubstrate 110 may include a buried dielectric layer such as a buried oxide (BOX) layer, such as that formed by a method referred to as separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or another appropriate method. In various embodiments, thesubstrate 110 may include any of a variety of substrate structures and materials. In various embodiments, thesubstrate 110 may be a high-voltage-annealed Ge(001) substrate. - Next, a
pad layer 120 is formed on thesubstrate 110. Thepad layer 120 can prevent thesubstrate 110 from being damaged by subsequent etching process. Thepad layer 120 can be formed by a deposition process, such as chemical vapor deposition (CVD) and/or atomic layer deposition (ALD). Variations of CVD processes include, but are not limited to, atmospheric pressure CVD (APCVD), low pressure CVD (LPCVD), plasma enhanced CVD (PECVD), metal-organic CVD (MOCVD) and combinations thereof, and such variations may also be employed. Alternatively, thepad layer 120 may be formed using a growth process, such as thermal oxidation or thermal nitridation. In some embodiments, thepad layer 120 is made of oxide, such as SiO2, that is formed by CVD. - A
mask layer 130 is then formed on thepad layer 120 to be used as an etching mask. In some embodiments, themask layer 130 is made of SiN. However, other materials, such as SiON, silicon carbide, or combinations thereof, may also be used. Themask layer 130 may be formed by a process such as CVD, plasma enhanced chemical vapor deposition (PECVD), or LPCVD. Alternatively, themask layer 130 may be first made of a silicon oxide and then converted to SiN by nitridation. - A
dummy mask layer 140 is then formed on themask layer 130. Thedummy mask layer 140 may include, but are not limited to, amorphous carbon, fluorinated amorphous carbon, or the like. Thedummy mask layer 140 may be formed by a process such as CVD, plasma enhanced chemical vapor deposition (PECVD), LPCVD, or physical vapor deposition (PVD). - Reference is made to
FIG. 2 . A plurality of trenches T are formed in thesubstrate 110 by patterning the dummy mask layer 140 (seeFIG. 1 ), themask layer 130, thepad layer 120, and thesubstrate 110 using thedummy mask layer 140 as a mask. Adjacent two of the trenches T define asemiconductor fin 112 therebetween. The trenches T may be formed by using etching process, such as reactive ion etching (RIE). It is noted that although there are twosemiconductor fins 112 inFIG. 2 , the claimed scope of the present disclosure is not limited in this respect. In some other embodiments, a person having ordinary skill in the art can manufacture suitable number of thesemiconductor fins 112 of the semiconductor device according to actual situations. After the formation of the trenches T and thesemiconductor fins 112, thedummy mask layer 140 is removed. - Reference is made to
FIG. 3 .Isolation structures 150, which may be shallow trench isolation (STI) regions, are formed in the trenches T. The formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing a chemical mechanical polish (CMP) to level the top surface of the dielectric material with the top surface of the pad layer 120 (seeFIG. 2 ). Theisolation structures 150 are then recessed, and thepad layer 120 is removed as well. Theisolation structures 150 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiCxOyNz, or combinations thereof. - Reference is made to
FIG. 4 . At least onedummy gate structure 160 is formed above thesemiconductor fins 112 and theisolation structures 150. Thedummy gate structure 160 includes a dummygate dielectric layer 162, adummy gate layer 164, and amask layer 166 formed over thedummy gate layer 164. Formation of thedummy gate structure 160 includes depositing in sequence a dielectric layer, a dummy gate layer, and a mask layer over thesubstrate 110, patterning the mask layer into the patternedmask layer 166 using suitable photolithography and etching techniques, followed by patterning the dummy gate layer using themask layer 166 as masks to form the patterneddummy gate layer 164. Subsequently, the dielectric layer is patterned to form the dummygate dielectric layer 162. As such, the dummygate dielectric layer 162, thedummy gate layer 164, and themask layer 166 are referred to as thedummy gate structure 160. In some embodiments, the dummygate dielectric layer 162 may be made of silicon dioxide, silicon nitride, a high-κdielectric material or other suitable material. Thedummy gate layer 164 may be made of polycrystalline-silicon (poly-Si), polycrystalline silicon-germanium (poly-SiGe), or other suitable materials. Themask layer 166 may be made of silicon dioxide or other suitable materials. - Reference is made to
FIG. 5 .Gate spacers 170 are respectively formed on sidewalls of thedummy gate structure 160. The gate spacers 170 may include a seal spacer and a main spacer (not shown). The gate spacers 170 include one or more dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiCxOyNz, or combinations thereof. The seal spacers are formed on sidewalls of thedummy gate structure 170 and the main spacers are formed on the seal spacers. The gate spacers 170 can be formed using a deposition method, such as plasma enhanced chemical vapor deposition (PECVD), low-pressure chemical vapor deposition (LPCVD), sub-atmospheric chemical vapor deposition (SACVD), or the like. The formation of thegate spacers 170 may include blanket forming spacer layers, and then performing etching operations to remove the horizontal portions of the spacer layers. The remaining vertical portions of the gate spacer layers form thegate spacers 170. - Reference is made to
FIG. 6 . A plurality of recesses is formed on opposite sides of thedummy gate structure 160 by etching thesemiconductor fins 112. Thedummy gate structure 160 and thegate spacers 170 act as etching masks in the formation of the recesses. The etching process includes a dry etching process, a wet etching process, or combinations thereof. - Semiconductor materials are then deposited in the recesses to form
epitaxial structures 180 which are referred to as source/drain regions. Theepitaxial structures 180 may alternatively be referred to as raised source and drain regions. The semiconductor materials include a single element semiconductor material, such as germanium (Ge) or silicon (Si), compound semiconductor materials, such as gallium arsenide (GaAs), silicon arsenide (SiAs), or aluminum gallium arsenide (AlGaAs), or a semiconductor alloy, such as silicon germanium (SiGe), silicon germanium boron (SiGeB), or gallium arsenide phosphide (GaAsP). Theepitaxial structures 180 have suitable crystallographic orientations (e.g., a (100), (110), or (111) crystallographic orientation). In some embodiments, theepitaxial structures 180 include source/drain epitaxial structures. In some embodiments, where an N-type device is desired, theepitaxial structures 180 may include an epitaxially grown silicon phosphorus (SiP) or silicon carbon (SiC). In some embodiments, where a P-type device is desired, theepitaxial structures 180 may include an epitaxially grown silicon germanium (SiGe). The epitaxial processes include CVD deposition techniques (e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)), molecular beam epitaxy, and/or other suitable processes. Desired p-type or n-type impurities may be, or may not be, doped while the epitaxial process. The doping may be achieved by an ion implantation process, plasma immersion ion implantation (PIII) process, gas and/or solid source diffusion process, other suitable process, or combinations thereof. - Reference is made to
FIG. 7 . A contact etch stop layer (CESL) 190 is conformally formed over the structure ofFIG. 6 . In some embodiments, theCESL 190 can be a stressed layer or layers. In some embodiments, theCESL 190 has a tensile stress and is formed of Si3N4. In some other embodiments, theCESL 190 includes materials such as oxynitrides. In yet some other embodiments, theCESL 190 may have a composite structure including a plurality of layers, such as a silicon nitride layer overlying a silicon oxide layer. TheCESL 190 can be formed using plasma enhanced CVD (PECVD), however, other suitable methods, such as low-pressure CVD (LPCVD), atomic layer deposition (ALD), and the like, can also be used. - An interlayer dielectric (ILD) 195 is then formed on the
CESL 190. TheILD 195 may be formed by chemical vapor deposition (CVD), high-density plasma CVD, spin-on, sputtering, or other suitable methods. In some embodiments, theILD 195 includes silicon oxide. In some other embodiments, theILD 195 may include silicon oxy-nitride, silicon nitride, compounds including Si, O, C and/or H (e.g., silicon oxide, SiCOH and SiOC), a low-κmaterial, or organic materials (e.g., polymers). After theILD 195 is formed, a planarization operation, such as CMP, is performed, so that the mask layer 166 (seeFIG. 6 ) is removed and thedummy gate layer 164 is exposed. - Reference is made to
FIGS. 8A-8C , whereFIG. 8B is a cross-sectional view taken along line B-B ofFIG. 8A , andFIG. 8C is a cross-sectional view taken along line C-C ofFIG. 8A . Thedummy gate layer 164 and the dummy gate dielectric layer 162 (seeFIG. 7 ) are then removed, thereby forming agate trench 168 between thegate spacers 170 and exposing channel portions of the semiconductor fins 112 (referred to as a semiconductive channel region). TheILD 195 protects theepitaxial structures 180 during the removal of thedummy gate layer 164 and the dummygate dielectric layer 162. Thedummy gate layer 164 and the dummygate dielectric layer 162 can be removed using plasma dry etching and/or wet etching. When thedummy gate layer 164 is polysilicon and theILD 195 is silicon oxide, a wet etchant such as a TMAH solution can be used to selectively remove thedummy gate layer 162. Thedummy gate layer 164 can be removed using plasma dry etching and/or wet etching. Subsequently, the dummygate dielectric layer 162 is removed as well. As such, the channel portions of thesemiconductor fins 112 are exposed. - A semiconductive protection layer (e.g., silicon-containing protection layer) 210 is formed above the channel portions of the
semiconductor fin 112. In some embodiments, thesemiconductive protection layer 210 is formed by a suitable process such as molecular beam epitaxy (MBE). MBE is a process in which a thin single crystal layer is deposited on a crystal substrate using atomic or molecular beams generated in a Knudsen cell contained in an ultra-high vacuum chamber. In some embodiments, thesemiconductive protection layer 210 is formed at a temperature lower than about 300° C., e.g., in a range of about −196° C. to about 300° C., in a range of room temperature to about 300° C., or in a range of about 100° C. to about 200° C. The low temperature MBE process (e.g., lower than about 300° C.) suppresses the diffusion of germanium atoms in the channel portions of thesemiconductor fins 112 toward the top surface of thesemiconductive protection layer 210. As such, the germanium atomic percentage in thesemiconductive protection layer 210 is relatively low. With the suppression of the germanium diffusion, GeOx is relatively low on the top surface of thesemiconductive protection layer 210 in the subsequence process. Without or relative low amount of GeOx on the top surface of thesemiconductive protection layer 210, the interface state density (Dit) is lower, such that electron mobility in thesemiconductive protection layer 210 and in the channel portions of thesemiconductor fins 112 can be improved. If thesemiconductive protection layer 210 is formed at a temperature lower than about −196° C., thesemiconductive protection layer 210 may be formed of amorphous silicon. In some embodiments, the MBE process processing at a temperature between about 100° C. to about 200° C. shows good suppression of the Ge diffusion. - The
semiconductive protection layer 210 includes semiconductive materials such as silicon, e.g., monocrystalline silicon. In some embodiments, thesemiconductive protection layer 210 may be a pure silicon layer. Thesemiconductive protection layer 210 may also be a substantially pure silicon layer, for example, with a germanium atomic percentage lower than about 10 percent due to the low temperature MBE process. For example, the germanium concentration decreases downwards in thesemiconductive protection layer 210. Other methods to form thesemiconductive protection layer 210 include chemical vapor deposition (CVD), atomic layer deposition (ALD), or other suitable processes. In some embodiments, thesemiconductive protection layer 210 has a thickness T1. - During the formation of the
semiconductive protection layer 210, thesemiconductive protection layer 210 is substantially non-oxidized. That is, there is substantially no oxide layer formed above thesemiconductive protection layer 210 during the formation of thesemiconductive protection layer 210. Or, thesemiconductive protection layer 210 is in direct contact with the following formed gate dielectric layer 220 (seeFIGS. 9A-9C ). With such configuration, the germanium in the semiconductive protection layer 210 (if germanium exists therein) would not be oxidized to form GeOx, which may raise bias temperature instability (BTI) of the resulting semiconductor device. - Reference is made to
FIGS. 9A-9C , whereFIG. 9B is a cross-sectional view taken along line B-B ofFIG. 9A , andFIG. 9C is a cross-sectional view taken along line C-C ofFIG. 9A . Agate dielectric layer 220 is conformally formed in thegate trench 168 and above thesemiconductive protection layer 210. Thegate dielectric layer 220 may be a high-κdielectric layer having a dielectric constant (κ) higher than the dielectric constant of SiO2, i.e. κ>3.9. Thegate dielectric layer 220 may include LaOx, AlOx, ZrOx, TiO, HfOx, TaOx, GdOx, YOx, SrTiO3 (STO), BaTiO3 (BTO), BaZrO, HfZrO, ZrSiOx, HfLaO, HfSiOx, HfSiON, LaSiOx, AlSiOx, GdSiOx, YSiOx, HfTaO, HfTiO, (Ba,Sr)TiO3 (BST), Al2O3, Si3N4, oxynitrides (SiON), or other suitable materials. In some embodiments, thegate dielectric layer 220 is a single layer. In some other embodiments, thegate dielectric layer 220 includes multiple layers, e.g., a HfO2 layer and an Al2O3 layer above the HfO2 layer. Thegate dielectric layer 220 is deposited by suitable techniques, such as ALD, CVD, PVD, thermal oxidation, combinations thereof, or other suitable techniques. In some embodiments, thegate dielectric layer 220 has a thickness T2 in a range of about 1 nm to about 2 nm when thegate dielectric layer 220 is a single layer. In some other embodiments, thegate dielectric layer 220 has a thickness T2 in a range of about 1 nm to about 10 nm when thegate dielectric layer 220 includes multiple layers. - After the deposition of the
gate dielectric layer 220, a post-deposition annealing (PDA) process may be performed on thegate dielectric layer 220 and thesemiconductive protection layer 210. The post-deposition annealing improves the interfacial and bulk properties of thegate dielectric layer 220. In some embodiments, the post-deposition annealing process is performed at a temperature in a range of about 200° C. to about 1000° C., e.g., about 600° C. In some embodiments, the post-deposition annealing process is carried out in air, or those gases with low reactivity such as N2, He, Ar, or highly reactive gas such as O2, H2 or mixture of the gases aforementioned. - Reference is made to
FIGS. 10A-10C , whereFIG. 10B is a cross-sectional view taken along line B-B ofFIG. 10A , andFIG. 10C is a cross-sectional view taken along line C-C ofFIG. 10A . A gate electrode GE is formed above thegate dielectric layer 220 and fill the gate trench 168 (seeFIGS. 9A-9C ). In some embodiments, the gate electrode GE include at least one work function metal layer(s) 230, afill layer 240, and/or other suitable layers that are desirable in a metal gate stack. The workfunction metal layer 230 may include n-type and/or p-type work function metal. Exemplary n-type work function metals include Ti, Ta, Ag, TiAl, TaAl, TaAlC, TiAlN, TaC, TiC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof. Exemplary p-type work function metals include TiN, TaN, Ru, Mo, Al, WN, ZrSi2, MoSi2, TaSi2, NiSi2, WN, other suitable p-type work function materials, or combinations thereof. The workfunction metal layer 230 may have multiple layers. The work function metal layer(s) 230 may be deposited by CVD, PVD, electroplating and/or other suitable process. In some embodiments, thefill layer 240 in the metal gate electrodes GE may include tungsten (W), Mo, Ru, or other suitable conductive materials. Thefill layer 240 may be deposited by ALD, PVD, CVD, or other suitable process. - Reference is made to
FIGS. 11A-11C , whereFIG. 11B is a cross-sectional view taken along line B-B ofFIG. 11A , andFIG. 11C is a cross-sectional view taken along line C-C ofFIG. 11A . Aninterfacial layer 250 is formed between thesemiconductive protection layer 210 and thegate dielectric layer 220. As such, theinterfacial layer 250, thegate dielectric layer 220, and the gate electrode GE are together referred to as a gate structure MG. For example, a post-gate forming gas annealing (FGA) process is performed on thesemiconductive protection layer 210, thegate dielectric layer 220, and the gate electrode GE. In some embodiments, the FGA process is performed at a temperature in a range of about 200° C. to about 500° C., e.g., about 400° C. In some embodiments, the FGA process is carried out processing gases of a mixture of hydrogen (H2) and an inert gas such as N2, He, and/or Ar. The H2 concentration of the processing gases can be about 0.1% to 100%. For example, the processing gases include about 15% H2 gas and about 85% N2 gas. In some embodiments, theinterfacial layer 250 has a thickness T3 in a range of about 1 angstrom to about 20 angstroms, which could provide low interfacial traps but suitable equivalent oxide thickness (EOT) in the range of thickness. - The
interfacial layer 250 is formed by oxidizing a portion of thesemiconductive protection layer 210 near thegate dielectric layer 220. As such, theinterfacial layer 250 and thesemiconductive protection layer 210 include the same chemical element(s), e.g., silicon in this case. That is, theinterfacial layer 250 includes SiOx. In some embodiments, rare or some germanium may diffuse to the top surface of the semiconductive protection layer 210 (i.e., the interface between thesemiconductive protection layer 210 and the gate dielectric layer 220), such that theinterfacial layer 250 may further include a small amount of GeOx. Further, the oxygen atoms in theinterfacial layer 250 may be diffused from thegate dielectric layer 220, such that an oxygen atomic concentration of thegate dielectric layer 220 decreases in a direction from the gate electrode GE toward theinterfacial layer 250. After the formation of theinterfacial layer 250, the thickness T1 (seeFIG. 8C ) of thesemiconductive protection layer 210 is decreased to be the thickness T1′. In some embodiments, the thickness T1′ of thesemiconductive protection layer 210 is greater than the thickness T3 of theinterfacial layer 250. In some embodiments, a ratio of T3/T1′ is in a range of about 0.1 to about 10. - Reference is made to
FIGS. 12A-12C , whereFIG. 12B is a cross-sectional view taken along line B-B ofFIG. 12A , andFIG. 12C is a cross-sectional view taken along line C-C ofFIG. 12A . TheILD 195 is patterned to formtrenches 197 on opposite sides of the gate structure MG, and then theCESL 190 is patterned to expose theepitaxial structures 180. In some embodiments, multiple etching processes are performed to pattern theILD 195 and theCESL 190. The etching processes include dry etching process, wet etching process, or combinations thereof. -
Contacts 260 are formed in thetrenches 197. As such, thecontacts 260 are respectively in contact with theepitaxial structures 180. In some embodiments, thecontacts 260 may be made of metal, such as W, Co, Ru, Al, Cu, or other suitable materials. After the deposition of thecontacts 260, a planarization process, such as a chemical mechanical planarization (CMP) process, may be then performed. As such, top surfaces of thecontacts 260 and the top surface of theILD 195 are substantially coplanar. In some embodiments, metal alloy layers (such as silicide) may be formed between thecontacts 260 and theepitaxial structures 180. Further, barrier layers may be formed in thetrenches 197 before the formation of thecontacts 260. The barrier layers may be made of TiN, TaN, or combinations thereof. - In
FIGS. 12A-12C , thesemiconductor fin 112 includes germanium. Thesemiconductive protection layer 210 is in direct contact with the channel portion of the semiconductor fin 112 (referred to as a semiconductive channel region). In some embodiments, thesemiconductive protection layer 210 is a pure silicon layer or a substantially pure silicon layer. As shown inFIG. 12B , the semiconductive protection layers 210 are respectively above thesemiconductor fins 112 and separated from each other. InFIG. 12C , the sidewalls of thesemiconductive protection layer 210 is in direct contact withgate spacers 170 and thus is spaced apart from theepitaxial structures 180. That is, thesemiconductive protection layer 210 and thegate spacers 170 are both in direct contact with the top surface of thesemiconductor fin 112. Or, a bottom surface of thegate spacer 170 is lower than a top surface of thesemiconductive protection layer 210. Further, thesemiconductive protection layer 210 extends from an inner sidewall of one of thegate spacers 170 to an inner sidewall of another one of thegate spacers 170. In some embodiments, thesemiconductive protection layer 210 has a thickness T1′ (seeFIG. 11C ) in a range of about 1.3125 angstroms to about 26.265 angstroms. That is, thesemiconductive protection layer 210 includes one to about 20 monolayers of silicon layers. If thickness T1′ of thesemiconductive protection layer 210 is greater than about 26.265 angstroms (or greater than about 20 monolayers of silicon layers), the relaxation would occur, and misfit dislocation would result in defect formation in thesemiconductive protection layer 210. - The
interfacial layer 250 is on and in direct contact with thesemiconductive protection layer 210 and thegate dielectric layer 220. Since theinterfacial layer 250 is formed by oxidizing a portion of thesemiconductive protection layer 210, theinterfacial layer 250 and thesemiconductive protection layer 210 include the same chemical element(s) (e.g., silicon and/or germanium in this case), and thesemiconductive protection layer 210 and theinterfacial layer 250 have substantially the same width (as shown inFIG. 12C ). The bottom surface of theinterfacial layer 250 is higher than the bottom surface of thegate spacer 170. The sidewalls of theinterfacial layer 250 are in direct contact with thegate spacers 170. In some embodiments, the thickness T3 (seeFIG. 11C ) of theinterfacial layer 250 is in a range of about 1 angstrom to about 20 angstroms. - The oxygen in the
interfacial layer 250 may be diffused from thegate dielectric layer 220. As such, an oxygen concentration of thegate dielectric layer 220 decreases in a direction from the workfunction metal layer 230 toward theinterfacial layer 250. By contrast, a portion of thegate dielectric layer 220 directly above the isolation structure 150 (seeFIG. 12B ) has a substantially uniform oxygen concentration. - With such configuration, the semiconductor device has good device reliability. For example, since the semiconductive protection layer is formed at low temperature (e.g., lower than about 300° C.), germanium atoms in the
semiconductor fins 112 are not easy to diffuse to the top surface of the semiconductive protection layer. As such, the top surface of the semiconductive protection layer is smooth, and the semiconductive protection layer has excellent interface quality and reliability. Further, since the germanium atoms are not easy to diffuse to the top surface of the semiconductive protection layer, the interfacial layer includes no or rare GeOx, and the bias temperature instability (BTI) of the semiconductor device is improved. -
FIGS. 13-24C illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor device shown inFIGS. 13-24C may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof. - Reference is made to
FIG. 13 . Asubstrate 310 is provided. In some embodiments, thesubstrate 310 includes germanium (Ge), silicon germanium (Si1-xGex, where 0<x≤1), gallium arsenide (GaAs) or other appropriate semiconductor materials. In some embodiments, thesubstrate 310 may include a semiconductor-on-insulator (SOI) structure such as a buried dielectric layer. Also alternatively, thesubstrate 310 may include a buried dielectric layer such as a buried oxide (BOX) layer, such as that formed by a method referred to as separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or another appropriate method. In various embodiments, thesubstrate 310 may include any of a variety of substrate structures and materials. In various embodiments, thesubstrate 310 may be an ultra-high-voltage-annealed Ge(001) substrate. - A
stacked structure 320 is formed on thesubstrate 310 through epitaxy, such that thestacked structure 320 forms crystalline layers. Thestacked structure 320 includes first semiconductor layers 322 and second semiconductor layers 324 stacked alternately. The first semiconductor layers 322 and the second semiconductor layers 324 are made of materials having different lattice constants, and may include one or more layers of Si, Ge, SiGe, GeSn, GaAs, InAs, InSb, GaP, GaSb, InALAs, InGaAs, GaSbP, GaAsSb or InP. In some embodiments, the first semiconductor layers 322 and the second semiconductor layers 324 are made of Si, a Si compound, SiGe, Ge or a Ge compound. InFIG. 14 , two layers of the first semiconductor layers 322 and two layers of the second semiconductor layers 324 are disposed. However, the numbers of the layers are not limited to one, and may be one or 3-10 layers of each of the first and second semiconductor layers are formed. By adjusting the numbers of the stacked layers, a driving current of the GAA FET device can be adjusted. - In some embodiments, the first semiconductor layers 322 are SiGe layers having a germanium atomic percentage greater than zero. In some embodiments, the second semiconductor layers 324 are SiGe layers having a germanium atomic percentage greater than zero. In some embodiments, the germanium atomic percentage of the second semiconductor layers 324 is higher than the germanium atomic percentage of the first semiconductor layers 322.
- Next, a
mask layer 340 is formed on thestacked structure 320. The manufacturing processes and/or materials of themask layer 340 are similar to or the same as themask layer 130 shown inFIG. 2 . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 14 . The stacked structure 320 (seeFIG. 13 ) is patterned intofin structures 326 and trenches T. Thefin structures 326 may serve as active regions (e.g., channels and source/drain features) of transistors. The number of thefin structures 326 is not limited to, and may be as small as one and three or more. In some embodiments, one or more dummy fin structures are formed on both sides of thefin structures 326 to improve pattern fidelity in the patterning operations. - The trenches T extend into the
substrate 310, and have lengthwise directions substantially parallel to each other. The trenches Tform base portions 312 in thesubstrate 310, where thebase portions 312 protrude from thesubstrate 310, and thefin structures 326 are respectively formed above thebase portions 312 of thesubstrate 310. - Reference is made to
FIG. 15 .Isolation structures 350, which may be shallow trench isolation (STI) regions, are formed in the trenches T. The formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing a chemical mechanical polish (CMP) to level the top surface of the dielectric material with the top surface of the topmostsecond semiconductor layer 324. Theisolation structures 350 are then recessed. The top surface of the resultingisolation structures 350 may be leveled with the bottom surface of thefirst semiconductor layer 322, or may be lower than the bottom surface of thefirst semiconductor layer 322. Theisolation structures 350 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiCxOyNz, or combinations thereof. - Reference is made to
FIG. 16 . At least onedummy gate structure 360 is formed above thefin structures 326 and theisolation structures 350. Thedummy gate structure 360 includes a dummygate dielectric layer 362, adummy gate layer 364, and amask layer 366 formed over thedummy gate layer 364. Subsequently,gate spacers 370 are respectively formed on sidewalls of thedummy gate structure 360. The manufacturing processes and/or materials of thedummy gate structure 360 and thegate spacers 370 are similar to or the same as thedummy gate structure 160 and thegate spacers 170 shown inFIGS. 4 and 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 17 . The exposed portions of thefin structures 326 are removed by using a strained source/drain (SSD) etching process. The SSD etching process may be performed in a variety of ways. In some embodiments, the SSD etching process may be performed by a dry chemical etch with a plasma source and a reaction gas. In some other embodiments, the SSD etching process may be performed by a wet chemical etch. In yet some other embodiments, the SSD etch step may be performed by a combination of a dry chemical etch and a wet chemical etch. - Subsequently, the first semiconductor layers 322 are horizontally recessed (etched) so that the second semiconductor layers 324 laterally extend past opposite end surfaces of the first semiconductor layers 322. In some embodiments, end surfaces of the first semiconductor layers 322 may be substantially vertically aligned with the side surfaces of the
gate spacer 370. - Reference is made to
FIG. 18 . After the first semiconductor layers 322 (seeFIG. 17 ) are horizontally recessed,inner spacers 375 are formed on the recessed surfaces of the first semiconductor layers 322, as shown inFIG. 18 . Formation of theinner spacer 375 includes depositing an inner spacer material layer (e.g., silicon nitride), followed by etching back the inner spacer material layer by an anisotropic etching process, to remove the inner spacer material layer from thesubstrate 310. In some embodiments, theinner spacers 375 include insulating material such as silicon nitride or the like. - Reference is made to
FIG. 19 .Epitaxial structures 380, which are referred to as source/drain regions, are epitaxially grown from the exposedbase portions 312. The manufacturing processes and/or materials of theepitaxial structures 380 are similar to or the same as theepitaxial structures 180 shown inFIG. 6 , and, therefore, a description in this regard will not be repeated hereinafter. - A contact etch stop layer (CESL) 390 is conformally formed over the
epitaxial structures 380, and an interlayer dielectric (ILD) 395 is then formed on theCESL 390. After a CMP process, the mask layer 366 (seeFIG. 18 ) is removed, and thedummy gate layer 364 is exposed. The manufacturing processes and/or materials of theCESL 390 and theILD 395 are similar to or the same as theCESL 190 and theILD 195 shown inFIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIGS. 20A-20C , whereFIG. 20B is a cross-sectional view taken along line B-B ofFIG. 20A , andFIG. 20C is a cross-sectional view taken along line C-C ofFIG. 20A . Thedummy gate layer 364 and the dummy gate dielectric layer 362 (seeFIG. 19 ) are then removed. Further, the first semiconductor layers 322 (seeFIG. 17 ) are also removed, thereby forming agate trench 368 between the gate spacers 370 (or between the inner spacers 375) and exposing the second semiconductor layers 324. TheILD 395 protects theepitaxial structures 380 during the removal of thedummy gate layer 364, the dummygate dielectric layer 362, and the first semiconductor layers 322. Thedummy gate layer 364, the dummygate dielectric layer 362, and the first semiconductor layers 322 can be removed using plasma dry etching and/or wet etching. - Semiconductive protection layers (e.g., silicon-containing protection layer) 410 are formed to surround the second semiconductor layers 324 and above the
base portions 312 of thesubstrate 310. In some embodiments, the semiconductive protection layers 410 are formed by a suitable process such as molecular beam epitaxy (MBE). In some embodiments, the semiconductive protection layers 410 are formed at a temperature lower than about 300° C., e.g., in a range of about −196° C. to about 300° C. or in a range of room temperature to about 300° C. The low temperature MBE process (e.g., lower than about 300° C.) suppresses the diffusion of germanium atoms in the second semiconductor layers 324 or thebase portions 312 toward outer surfaces of the semiconductive protection layers 410. As such, the germanium atomic percentage in thesemiconductive protection layer 410 is relatively low. With the suppression of the germanium diffusion, the outer surface of thesemiconductive protection layer 410 is smooth, such that electron mobility in thesemiconductive protection layer 410 and in the second semiconductor layers 324 can be improved. If thesemiconductive protection layer 410 is formed at a temperature lower than about −196° C., thesemiconductive protection layer 410 may be formed of amorphous silicon. - The
semiconductive protection layer 410 includes semiconductive materials such as silicon. In some embodiments, thesemiconductive protection layer 410 may be a pure silicon layer. Thesemiconductive protection layer 410 may also be a substantially pure silicon layer, for example, with a germanium atomic percentage lower than about 10 percent due to the low temperature MBE process. For example, the germanium concentration decreases in a direction from the outer surface toward the inner surface of thesemiconductive protection layer 410. Other methods to form the semiconductive protection layers 410 include chemical vapor deposition (CVD), atomic layer deposition (ALD), or other suitable processes. In some embodiments, thesemiconductive protection layer 410 has a thickness T1. - During the formation of the
semiconductive protection layer 410, thesemiconductive protection layer 410 is substantially non-oxidized. That is, there is substantially no oxide layer formed above thesemiconductive protection layer 410 during the formation of thesemiconductive protection layer 410. Or, thesemiconductive protection layer 410 is in direct contact with the following formed gate dielectric layer 420 (seeFIGS. 21A-21C ). With such configuration, the germanium in the semiconductive protection layer 410 (if germanium exists therein) would not be oxidized to form GeOx, which may raise bias temperature instability (BTI) of the resulting semiconductor device. - Reference is made to
FIGS. 21A-21C , whereFIG. 21B is a cross-sectional view taken along line B-B ofFIG. 21A , andFIG. 21C is a cross-sectional view taken along line C-C ofFIG. 21A . Agate dielectric layer 420 is conformally formed in thegate trench 368 and surrounds thesemiconductive protection layer 410. Thegate dielectric layer 420 may be a high-κdielectric layer having a dielectric constant (κ) higher than the dielectric constant of SiO2, i.e. κ>3.9. Thegate dielectric layer 420 may include LaOx, AlOx, ZrOx, TiO, HfOx, TaOx, GdOx, YOx, SrTiO3 (STO), BaTiO3 (BTO), BaZrO, HfZrO, ZrSiOx, HfLaO, HfSiOx, HfSiON, LaSiOx, AlSiOx, GdSiOx, YSiOx, HfTaO, HfTiO, (Ba,Sr)TiO3 (BST), Al2O3, Si3N4, oxynitrides (SiON), or other suitable materials. In some embodiments, thegate dielectric layer 420 is a single layer. In some other embodiments, thegate dielectric layer 420 includes multiple layers, e.g., a HfO2 layer and an Al2O3 layer above the HfO2 layer. Thegate dielectric layer 420 is deposited by suitable techniques, such as ALD, CVD, PVD, thermal oxidation, combinations thereof, or other suitable techniques. In some embodiments, thegate dielectric layer 420 has a thickness T2 in a range of about 1 nm to about 2 nm when thegate dielectric layer 420 is a single layer. In some other embodiments, thegate dielectric layer 420 has a thickness T2 in a range of about 1 nm to about 10 nm when thegate dielectric layer 220 includes multiple layers. - After the deposition of the
gate dielectric layer 420, a post-deposition annealing (PDA) process may be performed on thegate dielectric layer 420 and thesemiconductive protection layer 410. The post-deposition annealing improves the interfacial and bulk properties of thegate dielectric layer 420. In some embodiments, the post-deposition annealing process is performed at a temperature in a range of about 200° C. to about 1000° C., e.g., about 600° C. In some embodiments, the post-deposition annealing process is carried out in air, or those gases with low reactivity such as N2, He, Ar, or highly reactive gas such as O2, H2 or mixture of the gases aforementioned. - Reference is made to
FIGS. 22A-22C , whereFIG. 22B is a cross-sectional view taken along line B-B ofFIG. 22A , andFIG. 22C is a cross-sectional view taken along line C-C ofFIG. 22A . A gate electrode GE is formed above thegate dielectric layer 420 and fill the gate trench 368 (seeFIGS. 21A-21C ). In some embodiments, the gate electrode GE include at least one work function metal layer(s) 430, afill layer 440, and/or other suitable layers that are desirable in a metal gate stack. The workfunction metal layer 430 may include n-type and/or p-type work function metal. Exemplary n-type work function metals include Ti, Ta, Ag, TiAl, TaAl, TaAlC, TiAlN, TaC, TiC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, or combinations thereof. Exemplary p-type work function metals include TiN, TaN, Ru, Mo, Al, WN, ZrSi2, MoSi2, TaSi2, NiSi2, WN, other suitable p-type work function materials, or combinations thereof. The workfunction metal layer 430 may have multiple layers. The work function metal layer(s) 430 may be deposited by CVD, PVD, electroplating and/or other suitable process. In some embodiments, thefill layer 440 in the metal gate electrodes GE may include tungsten (W), Mo, Ru, or other suitable conductive materials. Thefill layer 440 may be deposited by ALD, PVD, CVD, or other suitable process. - Reference is made to
FIGS. 23A-23C , whereFIG. 23B is a cross-sectional view taken along line B-B ofFIG. 23A , andFIG. 23C is a cross-sectional view taken along line C-C ofFIG. 23A . Aninterfacial layer 450 is formed between thesemiconductive protection layer 410 and thegate dielectric layer 420. As such, theinterfacial layer 450, thegate dielectric layer 420, and the gate electrode GE are together referred to as a gate structure MG. For example, a post-gate forming gas annealing (FGA) process is performed on thesemiconductive protection layer 410, thegate dielectric layer 420, and the gate electrode GE. In some embodiments, the FGA process is performed at a temperature in a range of about 200° C. to about 500° C., e.g., about 400° C. In some embodiments, the FGA process is carried out processing gases of a mixture of hydrogen (H2) and an inert gas such as N2, He, and/or Ar. The H2 concentration of the processing gases can be about 0.1% to 100%. For example, the processing gases include about 15% H2 gas and about 85% N2 gas. In some embodiments, theinterfacial layer 450 has a thickness T3 in a range of about 1 angstrom to about 20 angstroms, which could provide low interfacial traps but suitable EOT in the range of thickness. - The
interfacial layer 450 is formed by oxidizing a portion of thesemiconductive protection layer 410 near thegate dielectric layer 420. As such, theinterfacial layer 450 and thesemiconductive protection layer 410 include the same chemical element(s), e.g., silicon in this case. That is, theinterfacial layer 450 includes SiOx. In some embodiments, rare or some germanium may diffuse to the top surface of the semiconductive protection layer 410 (i.e., the interface between thesemiconductive protection layer 410 and the gate dielectric layer 420), such that theinterfacial layer 450 may further include a small amount of GeOx. Further, the oxygen atoms in theinterfacial layer 450 may be diffused from thegate dielectric layer 420, such that an oxygen atomic concentration of thegate dielectric layer 420 decreases in a direction from the gate electrode GE toward theinterfacial layer 450. After the formation of theinterfacial layer 450, the thickness T1 (seeFIG. 20C ) of thesemiconductive protection layer 410 is decreased to be the thickness T1′. In some embodiments, the thickness T1′ of thesemiconductive protection layer 410 is greater than the thickness T3 of theinterfacial layer 450. - Reference is made to
FIGS. 24A-24C , whereFIG. 24B is a cross-sectional view taken along line B-B ofFIG. 24A , andFIG. 24C is a cross-sectional view taken along line C-C ofFIG. 24A . TheILD 395 is patterned to formtrenches 397 on opposite sides of the gate structure MG, and then theCESL 390 is patterned to expose theepitaxial structures 380. In some embodiments, multiple etching processes are performed to pattern theILD 395 and theCESL 390. The etching processes include dry etching process, wet etching process, or combinations thereof. -
Contacts 460 are formed in thetrenches 397. As such, thecontacts 460 are respectively in contact with theepitaxial structures 380. The manufacturing processes and/or materials of thecontacts 460 are similar to or the same as thecontacts 260 shown inFIGS. 12A-12C , and, therefore, a description in this regard will not be repeated hereinafter. - In
FIGS. 24A-24C , the second semiconductor layers 324 and/or thebase portions 312 include germanium. Thesemiconductive protection layer 410 is in direct contact with the second semiconductor layers 324 and thebase portions 312. In some embodiments, thesemiconductive protection layer 410 is a pure silicon layer or a substantially pure silicon layer. As shown inFIG. 24B , the semiconductive protection layers 410 respectively surround the second semiconductor layers 324 and separated from each other. InFIG. 24C , the sidewalls of thesemiconductive protection layer 410 are in direct contact withgate spacers 370 or theinner spacers 375 and thus are spaced apart from theepitaxial structures 380. Further, thesemiconductive protection layer 410 extends from an inner sidewall of one of the gate spacers 370 (or the inner spacers 375) to an inner sidewall of another one of the gate spacers 370 (or the inner spacers 375). In some embodiments, thesemiconductive protection layer 410 has a thickness T1′ in a range of about 1.3125 angstroms to about 26.265 angstroms. That is, thesemiconductive protection layer 410 includes one to about 20 monolayers of silicon layers. If thickness T1′ of thesemiconductive protection layer 410 is greater than about 26.265 angstroms (or greater than about 20 monolayers of silicon layers), the relaxation would occur, and misfit dislocation would result in defect formation in thesemiconductive protection layer 410. - The
interfacial layer 450 is on and in direct contact with thesemiconductive protection layer 410 and thegate dielectric layer 420. Since theinterfacial layer 450 is formed by oxidizing a portion of thesemiconductive protection layer 410, theinterfacial layer 450 and thesemiconductive protection layer 410 include the same chemical element(s) (e.g., silicon and/or germanium in this case), and thesemiconductive protection layer 410 and theinterfacial layer 450 have substantially the same width (as shown inFIG. 24C ). The sidewalls of theinterfacial layer 450 are in direct contact with the gate spacers 470 or theinner spacers 375. In some embodiments, the thickness T3 (seeFIG. 23C ) of theinterfacial layer 450 is in a range of about 1 angstrom to about 20 angstroms. - The oxygen in the
interfacial layer 450 may be diffused from thegate dielectric layer 420. As such, an oxygen concentration of thegate dielectric layer 420 decreases in a direction from the workfunction metal layer 430 toward theinterfacial layer 450. By contrast, a portion of thegate dielectric layer 420 directly above the isolation structure 350 (seeFIG. 24B ) has a substantially uniform oxygen concentration. -
FIGS. 25-34 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor device shown inFIGS. 25-34 may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof. - Reference is made to
FIG. 25 . Asubstrate 510 is provided. Apad layer 520 is formed on thesubstrate 510. Amask layer 530 is then formed on thepad layer 520. Adummy mask layer 540 is then formed on themask layer 530. The manufacturing processes and/or materials of thesubstrate 510, thepad layer 520, themask layer 530, and thedummy mask layer 540 are similar to or the same as thesubstrate 110, thepad layer 120, themask layer 130, and thedummy mask layer 140 shown inFIG. 1 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 26 . Thedummy mask layer 140 is patterned, and then a plurality of trenches T are formed in thesubstrate 510 by patterning themask layer 530, thepad layer 520, and thesubstrate 510 using the patterneddummy mask layer 540 as a mask. The trenches T define anactive region 512 therebetween. - Reference is made to
FIG. 27 .Isolation structures 550, which may be shallow trench isolation (STI) regions, are formed in the trenches T. The formation may include filling the trenches T with a dielectric layer(s), for example, using flowable chemical vapor deposition (FCVD), and performing an etching process, e.g., a reactive ion etching process, to recess the dielectric material and remove thedummy mask layer 540 and themask layer 530, such that a top surface of the resultingisolation structures 550 is substantially level with the top surface of thepad layer 520. Theisolation structures 550 may be a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, SiCN, SiCxOyNz, or combinations thereof. - Reference is made to
FIG. 28 . At least onedummy gate layer 560 is formed above theactive region 512. Thepad layer 520 is patterned by using thedummy gate layer 560 as an etching mask. Subsequently,gate spacers 570 are respectively formed on sidewalls of thedummy gate layer 560. The manufacturing processes and/or materials of thedummy gate layer 560 and thegate spacers 570 are similar to or the same as thedummy gate layer 164 and thegate spacers 170 shown inFIGS. 4 and 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 29 . An implantation process is performed to introduce impurities into thesubstrate 510 to form source/drain regions 580, and thedummy gate layer 560 and thegate spacers 570 may act as masks to substantially prevent the impurities from being implanted into other regions of thesubstrate 510. The impurities may be n-type impurities or p-type impurities. The n-type impurities may be phosphorus, arsenic, or the like, and the p-type impurities may be boron, BF2, or the like. In some other embodiments, the source/drain regions 580 may be epitaxial structures, and manufacturing method and/or materials thereof may be the same as or similar to theepitaxial structures 180 shown inFIG. 6 . - A contact etch stop layer (CESL) 590 is conformally formed over the source/
drain regions 580, and an interlayer dielectric (ILD) 595 is then formed on theCESL 590. The manufacturing processes and/or materials of theCESL 590 and theILD 595 are similar to or the same as theCESL 190 and theILD 195 shown inFIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 30 . Subsequently, a replacement gate (RPG) process scheme is employed. Thedummy gate layer 364 and thepad layer 520 are replaced with a metal gate structure MG (seeFIG. 33 ). Specifically, thedummy gate layer 164 and the dummy gate dielectric layer 162 (seeFIG. 29 ) are removed, thereby forming agate trench 568 between thegate spacers 570 and exposing a channel portion of the substrate 510 (referred to as a semiconductive channel region). - A semiconductive protection layer (e.g., silicon-containing protection layer) 610 is formed above the channel portion of the
substrate 510. The manufacturing processes and/or materials of thesemiconductive protection layer 610 are similar to or the same as thesemiconductive protection layer 210 shown inFIGS. 8A-8C . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 31 . Agate dielectric layer 620 is conformally formed in thegate trench 568 and above thesemiconductive protection layer 610. The manufacturing processes and/or materials of thegate dielectric layer 620 are similar to or the same as thegate dielectric layer 220 shown inFIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 32 . A gate electrode GE is formed above thegate dielectric layer 620 and fill the gate trench 568 (seeFIG. 31 ). In some embodiments, the gate electrode GE include at least one work function metal layer(s) 630, afill layer 640, and/or other suitable layers that are desirable in a metal gate stack. The manufacturing processes and/or materials of the gate electrode GE are similar to or the same as the gate electrode GE shown inFIGS. 10A-10C . Therefore, a description in this regard will not be repeated hereinafter. - After the deposition of the
gate dielectric layer 620, a post-deposition annealing process may be performed on thegate dielectric layer 620 and thesemiconductive protection layer 610. The manufacturing processes of the post-deposition annealing process are similar to or the same as the post-deposition annealing process described inFIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 33 . Aninterfacial layer 650 is formed between thesemiconductive protection layer 610 and thegate dielectric layer 620. As such, theinterfacial layer 650, thegate dielectric layer 620, and the gate electrode GE are together referred to as a gate structure MG. The manufacturing processes and/or materials of theinterfacial layer 650 are similar to or the same as theinterfacial layer 250 shown inFIGS. 11A-11C . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 34 . TheILD 595 is patterned to formtrenches 597 on opposite sides of the gate structure 600, and then theCESL 590 is patterned to expose the source/drain regions 580.Contacts 660 are formed in thetrenches 597. As such, thecontacts 660 are respectively in contact with the source/drain regions 680. The manufacturing processes and/or materials of thecontacts 660 are similar to or the same as thecontacts 260 shown inFIGS. 12A-12C , and, therefore, a description in this regard will not be repeated hereinafter. -
FIGS. 35-40 illustrate a method for manufacturing a semiconductor device at various stages in accordance with some embodiments of the present disclosure. In some embodiments, the semiconductor device shown inFIGS. 35-40 may be intermediate devices fabricated during processing of an integrated circuit (IC), or a portion thereof, that may include static random access memory (SRAM), logic circuits, passive components and/or active components, such as p-type field effect transistors (PFETs), n-type FETs (NFETs), multi-gate FETs, metal-oxide semiconductor field effect transistors (MOSFETs), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, other memory cells, and combinations thereof. - Reference is made to
FIG. 35 . Asubstrate 710 is provided. A plurality of trenches T are formed in thesubstrate 710 to define anactive region 712 therebetween.Isolation structures 750, which may be shallow trench isolation (STI) regions, are formed in the trenches T. The manufacturing processes and/or materials of thesubstrate 710, the trenches T, and theisolation structures 750 are similar to or the same as thesubstrate 110, the trenches T, and theisolation structures 150 shown inFIGS. 1 and 3 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 36 . Asemiconductive protection layer 810 is formed above theactive region 712 of thesubstrate 710. The manufacturing processes and/or materials of thesemiconductive protection layer 810 are similar to or the same as thesemiconductive protection layer 210 shown inFIGS. 8A-8C . Therefore, a description in this regard will not be repeated hereinafter. - A
gate dielectric layer 820 is conformally formed above thesemiconductive protection layer 810. The manufacturing processes and/or materials of thegate dielectric layer 820 are similar to or the same as thegate dielectric layer 220 shown inFIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter. - After the deposition of the
gate dielectric layer 820, a post-deposition annealing process may be performed on thegate dielectric layer 820 and thesemiconductive protection layer 810. The manufacturing processes of the post-deposition annealing process are similar to or the same as the post-deposition annealing process described inFIGS. 9A-9C . Therefore, a description in this regard will not be repeated hereinafter. - At least one work function metal layer(s) 830 is formed above the
gate dielectric layer 820. The manufacturing processes and/or materials of the workfunction metal layer 830 are similar to or the same as the workfunction metal layer 230 shown inFIGS. 10A-10C . Therefore, a description in this regard will not be repeated hereinafter. - A hard mask layer 740 is formed above the work
function metal layer 830. The manufacturing processes and/or materials of the hard mask layer 740 are similar to or the same as thedummy mask layer 140 shown inFIG. 1 . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 37 . The hard mask layer 740 (seeFIG. 36 ) is patterned, and the workfunction metal layer 830, thegate dielectric layer 820, and thesemiconductive protection layer 810 are then patterned by using the hard mask layer 740 as an etching mask. The patterned hard mask layer 740 is then removed (or stripped). Subsequently,gate spacers 770 are formed on sidewalls of the patterned workfunction metal layer 830, the patternedgate dielectric layer 820, and the patternedsemiconductive protection layer 810. The manufacturing processes and/or materials of thegate spacers 770 are similar to or the same as thegate spacers 170 shown inFIG. 5 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 38 . An implantation process is performed to introduce impurities into thesubstrate 710 to form source/drain regions 780. During the implantation process, the workfunction metal layer 830 may be doped as well. That is, the source/drain regions 780 and the workfunction metal layer 830 may include same dopants. The manufacturing processes and/or materials of the source/drain regions 780 are similar to or the same as the source/drain regions 580 shown inFIG. 29 , respectively. Therefore, a description in this regard will not be repeated hereinafter. - A contact etch stop layer (CESL) 790 is conformally formed over the source/
drain regions 780, and an interlayer dielectric (ILD) 795 is then formed on theCESL 790. The manufacturing processes and/or materials of the source/drain regions 780, theCESL 790, and theILD 795 are similar to or the same as the source/drain regions 580, theCESL 190, and theILD 195 shown inFIG. 7 , and, therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 39 . Aninterfacial layer 850 is formed between thesemiconductive protection layer 810 and thegate dielectric layer 820. The manufacturing processes and/or materials of theinterfacial layer 850 are similar to or the same as theinterfacial layer 250 shown inFIGS. 11A-11C . Therefore, a description in this regard will not be repeated hereinafter. - Reference is made to
FIG. 40 . Ametal layer 840 is formed above the workfunction metal layer 830. For example, a mask layer (not shown) is formed above the structure ofFIG. 39 , and an opening is formed in the mask layer to expose the workfunction metal layer 830. A metal material is deposited in the opening, and a CMP process is performed to remove a portion of the metal material outside the opening. The mask layer is then removed, such that themetal layer 840 is formed above the workfunction metal layer 830. In some embodiments, themetal layer 840 may include tungsten (W) or other suitable conductive materials. Themetal layer 840 may be deposited by ALD, PVD, CVD, or other suitable process. As such, theinterfacial layer 850, thegate dielectric layer 820, the workfunction metal layer 830, and themetal layer 840 are together referred to as a gate structure MG. -
FIG. 41 is a plot of x-ray diffraction spectra (XRD) for as-deposited silicon protection layer on a germanium substrate as a function of two times of incident angles. For clarity, positions of Si(004) and Ge(004) are shown inFIG. 41 .Line 12 was a signal of as-deposited silicon protection layer,line 14 was a signal of germanium substrate, andline 16 was a fitted curve ofline 12. Compared to the blanket Ge substrate (line 14), there are clear features from the silicon protection layer and the fringes indicate well-ordered high-quality Si layers. The thickness of the silicon protection layer was about 1 nm fitted from the fringe signal ofline 12. -
FIG. 42 is a plot of C-V characteristics of semiconductor device with post-gate forming gas annealing (FGA) process at different frequencies. The curves represent the C-V characteristics at different frequencies. For example,line 22 represents the C-V characteristic at 1 MHz, line 34 represents the C-V characteristic at 500 Hz, and curves between the 22 and 24 represent the C-V characteristics at frequencies between 500 Hz and 1 MHz. Inlines FIG. 42 , the frequency dispersion was about 2.0% (0.7%/decade). -
FIG. 43 is a plot of interface state density (Dit) of semiconductor device with and without post-gate forming gas annealing (FGA) process. As shown inFIG. 43 , the interface state density between the silicon protection layer and the interfacial layer is reduced after the FGA process. -
FIG. 44 is a plot of effective oxide trap density (ΔNeff) of semiconductor device with/without post-gate forming gas annealing (FGA) process and/or post-deposition annealing (PDA) process. As shown inFIG. 44 , the effective oxide trap density is significantly reduced after the FGA process. The target was at ΔNeff about 3E10 cm−2 and at Eox about 3.5 MV/cm. - According to some embodiments, a semiconductor device includes a semiconductive channel region, a semiconductive protection layer, a gate structure, and a pair of gate spacers. The semiconductive protection layer is on and in contact with the channel. The gate structure is above the semiconductive protection layer and includes gate dielectric layer and a gate electrode. The gate dielectric layer is above the semiconductive protection layer. The gate electrode is above the gate dielectric layer. The gate spacers are on opposite sides of the gate structure. The semiconductive protection layer extends from an inner sidewall of a first one of the pair of gate spacers to an inner sidewall of a second one of the pair of gate spacers.
- According to some embodiments, a method for manufacturing a semiconductor device includes forming a semiconductive channel region on a substrate. A dummy gate is formed on the semiconductive channel region. Gate spacers are formed on opposite sides of the dummy gate. The dummy gate is removed to form a gate trench between the gate spacers, resulting in the semiconductor fin exposed in the gate trench. A semiconductive protection layer is formed in the gate trench and on the exposed semiconductive channel region. A gate structure is formed in the gate trench and above the semiconductive protection layer.
- According to some embodiments, a method for manufacturing a semiconductor device includes forming a fin structure above a substrate. The fin structure includes first semiconductor layers and second semiconductor layers stacked alternately. A dummy gate is formed over the fin structure. An interlayer dielectric is formed laterally surrounding the dummy gate. The dummy gate and the first semiconductor layers are removed to form a gate trench in the interlayer dielectric. A gate structure is formed to fill up the gate trench. An interfacial layer is formed between the gate structure and the second semiconductor layers after filling up the gate trench.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (22)
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/945,199 US11245023B1 (en) | 2020-07-31 | 2020-07-31 | Semiconductor device and manufacturing method thereof |
| TW109141361A TW202207360A (en) | 2020-07-31 | 2020-11-25 | Semiconductor device |
| CN202011403793.3A CN113471199A (en) | 2020-07-31 | 2020-12-02 | Semiconductor device with a plurality of semiconductor chips |
| JP2021125568A JP2022027707A (en) | 2020-07-31 | 2021-07-30 | Semiconductor device and forming method of the same |
| EP21188777.3A EP3945594A1 (en) | 2020-07-31 | 2021-07-30 | Semiconductor device and manufacturing method thereof |
| US17/666,347 US11749738B2 (en) | 2020-07-31 | 2022-02-07 | Semiconductor device and manufacturing method thereof |
| US18/352,876 US12113116B2 (en) | 2020-07-31 | 2023-07-14 | Semiconductor device and manufacturing method thereof |
| US18/789,499 US20240387684A1 (en) | 2020-07-31 | 2024-07-30 | Semiconductor device and manufacturing method thereof |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/945,199 US11245023B1 (en) | 2020-07-31 | 2020-07-31 | Semiconductor device and manufacturing method thereof |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/666,347 Continuation US11749738B2 (en) | 2020-07-31 | 2022-02-07 | Semiconductor device and manufacturing method thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220037505A1 true US20220037505A1 (en) | 2022-02-03 |
| US11245023B1 US11245023B1 (en) | 2022-02-08 |
Family
ID=77155666
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/945,199 Active US11245023B1 (en) | 2020-07-31 | 2020-07-31 | Semiconductor device and manufacturing method thereof |
| US17/666,347 Active 2040-08-10 US11749738B2 (en) | 2020-07-31 | 2022-02-07 | Semiconductor device and manufacturing method thereof |
| US18/352,876 Active US12113116B2 (en) | 2020-07-31 | 2023-07-14 | Semiconductor device and manufacturing method thereof |
| US18/789,499 Pending US20240387684A1 (en) | 2020-07-31 | 2024-07-30 | Semiconductor device and manufacturing method thereof |
Family Applications After (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/666,347 Active 2040-08-10 US11749738B2 (en) | 2020-07-31 | 2022-02-07 | Semiconductor device and manufacturing method thereof |
| US18/352,876 Active US12113116B2 (en) | 2020-07-31 | 2023-07-14 | Semiconductor device and manufacturing method thereof |
| US18/789,499 Pending US20240387684A1 (en) | 2020-07-31 | 2024-07-30 | Semiconductor device and manufacturing method thereof |
Country Status (5)
| Country | Link |
|---|---|
| US (4) | US11245023B1 (en) |
| EP (1) | EP3945594A1 (en) |
| JP (1) | JP2022027707A (en) |
| CN (1) | CN113471199A (en) |
| TW (1) | TW202207360A (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20240145543A1 (en) * | 2021-08-30 | 2024-05-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
| WO2025151417A1 (en) * | 2024-01-08 | 2025-07-17 | Applied Materials, Inc. | Complementary field-effect transistors |
| US12543346B2 (en) | 2022-05-31 | 2026-02-03 | Samsung Electronics Co., Ltd. | Semiconductor devices |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11245023B1 (en) | 2020-07-31 | 2022-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20230361203A1 (en) * | 2022-05-06 | 2023-11-09 | Micron Technology, Inc. | Finfet isolation device and method |
| US20240321739A1 (en) * | 2023-03-24 | 2024-09-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Tunable w-shaped profile for structures |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130119473A1 (en) * | 2011-11-10 | 2013-05-16 | International Business Machines Corporation | Gate structures and methods of manufacture |
| US20160359043A1 (en) * | 2015-06-03 | 2016-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
| US20160380056A1 (en) * | 2015-06-29 | 2016-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multiple gate field-effect transistors having oxygen-scavenged gate stack |
| US20190035923A1 (en) * | 2017-07-28 | 2019-01-31 | International Business Machines Corporation | Interface Charge Reduction for SiGe Surface |
Family Cites Families (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9236267B2 (en) | 2012-02-09 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cut-mask patterning process for fin-like field effect transistor (FinFET) device |
| US9171929B2 (en) | 2012-04-25 | 2015-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained structure of semiconductor device and method of making the strained structure |
| US9006829B2 (en) | 2012-08-24 | 2015-04-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Aligned gate-all-around structure |
| US9093530B2 (en) | 2012-12-28 | 2015-07-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin structure of FinFET |
| US9159824B2 (en) | 2013-02-27 | 2015-10-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs with strained well regions |
| US9214555B2 (en) | 2013-03-12 | 2015-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier layer for FinFET channels |
| US9209247B2 (en) | 2013-05-10 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned wrapped-around structure |
| US9136332B2 (en) | 2013-12-10 | 2015-09-15 | Taiwan Semiconductor Manufacturing Company Limited | Method for forming a nanowire field effect transistor device having a replacement gate |
| US9136106B2 (en) | 2013-12-19 | 2015-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for integrated circuit patterning |
| US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
| US9263586B2 (en) * | 2014-06-06 | 2016-02-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Quantum well fin-like field effect transistor (QWFinFET) having a two-section combo QW structure |
| US9608116B2 (en) | 2014-06-27 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFETs with wrap-around silicide and method forming the same |
| US9412817B2 (en) | 2014-12-19 | 2016-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide regions in vertical gate all around (VGAA) devices and methods of forming same |
| US9536738B2 (en) | 2015-02-13 | 2017-01-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Vertical gate all around (VGAA) devices and methods of manufacturing the same |
| US9502265B1 (en) | 2015-11-04 | 2016-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Vertical gate all around (VGAA) transistors and methods of forming the same |
| US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
| US10867862B2 (en) * | 2018-08-31 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor method and device |
| US11245023B1 (en) * | 2020-07-31 | 2022-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
-
2020
- 2020-07-31 US US16/945,199 patent/US11245023B1/en active Active
- 2020-11-25 TW TW109141361A patent/TW202207360A/en unknown
- 2020-12-02 CN CN202011403793.3A patent/CN113471199A/en active Pending
-
2021
- 2021-07-30 JP JP2021125568A patent/JP2022027707A/en active Pending
- 2021-07-30 EP EP21188777.3A patent/EP3945594A1/en not_active Withdrawn
-
2022
- 2022-02-07 US US17/666,347 patent/US11749738B2/en active Active
-
2023
- 2023-07-14 US US18/352,876 patent/US12113116B2/en active Active
-
2024
- 2024-07-30 US US18/789,499 patent/US20240387684A1/en active Pending
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130119473A1 (en) * | 2011-11-10 | 2013-05-16 | International Business Machines Corporation | Gate structures and methods of manufacture |
| US20160359043A1 (en) * | 2015-06-03 | 2016-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
| US20160380056A1 (en) * | 2015-06-29 | 2016-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multiple gate field-effect transistors having oxygen-scavenged gate stack |
| US20190035923A1 (en) * | 2017-07-28 | 2019-01-31 | International Business Machines Corporation | Interface Charge Reduction for SiGe Surface |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20240145543A1 (en) * | 2021-08-30 | 2024-05-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
| US12513956B2 (en) * | 2021-08-30 | 2025-12-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
| US12543346B2 (en) | 2022-05-31 | 2026-02-03 | Samsung Electronics Co., Ltd. | Semiconductor devices |
| WO2025151417A1 (en) * | 2024-01-08 | 2025-07-17 | Applied Materials, Inc. | Complementary field-effect transistors |
Also Published As
| Publication number | Publication date |
|---|---|
| US12113116B2 (en) | 2024-10-08 |
| CN113471199A (en) | 2021-10-01 |
| JP2022027707A (en) | 2022-02-14 |
| EP3945594A1 (en) | 2022-02-02 |
| TW202207360A (en) | 2022-02-16 |
| US20240387684A1 (en) | 2024-11-21 |
| US11749738B2 (en) | 2023-09-05 |
| US11245023B1 (en) | 2022-02-08 |
| US20240021698A1 (en) | 2024-01-18 |
| US20220157965A1 (en) | 2022-05-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10700064B1 (en) | Multi-threshold voltage gate-all-around field-effect transistor devices with common gates | |
| US10957698B2 (en) | Reduction of multi-threshold voltage patterning damage in nanosheet device structure | |
| US10622464B2 (en) | Integrated circuit structure with substrate isolation and un-doped channel | |
| US11563118B2 (en) | Structure and method for SRAM FinFET device | |
| US12336217B2 (en) | Flat STI surface for gate oxide uniformity in Fin FET devices | |
| US12113116B2 (en) | Semiconductor device and manufacturing method thereof | |
| US12249604B2 (en) | Semiconductor device having doped work function metal layer | |
| US11757023B2 (en) | Semiconductor device and method of manufacturing a semiconductor device | |
| US11411107B2 (en) | FinFET structure and method with reduced fin buckling | |
| US20240334671A1 (en) | Semiconductor device structure | |
| US11688625B2 (en) | Method for manufacturing semiconductor device | |
| US12191205B2 (en) | Semiconductor device and manufacturing method thereof | |
| US12057506B2 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: NATIONAL TAIWAN UNIVERSITY, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WAN, HSIEN-WEN;CHENG, YI-TING;HONG, MING-HWEI;AND OTHERS;REEL/FRAME:053531/0476 Effective date: 20200806 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WAN, HSIEN-WEN;CHENG, YI-TING;HONG, MING-HWEI;AND OTHERS;REEL/FRAME:053531/0476 Effective date: 20200806 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |