US20220028835A1 - Interlayer connection of stacked microelectronic components - Google Patents
Interlayer connection of stacked microelectronic components Download PDFInfo
- Publication number
- US20220028835A1 US20220028835A1 US17/449,975 US202117449975A US2022028835A1 US 20220028835 A1 US20220028835 A1 US 20220028835A1 US 202117449975 A US202117449975 A US 202117449975A US 2022028835 A1 US2022028835 A1 US 2022028835A1
- Authority
- US
- United States
- Prior art keywords
- microelectronic
- substrates
- conductive pad
- microelectronic substrates
- assembly
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H10W20/40—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/89—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using at least one connector not provided for in any of the groups H01L24/81 - H01L24/86
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H10W20/023—
-
- H10W20/0238—
-
- H10W20/056—
-
- H10W20/081—
-
- H10W20/20—
-
- H10W20/2125—
-
- H10W46/00—
-
- H10W70/635—
-
- H10W70/65—
-
- H10W70/685—
-
- H10W72/00—
-
- H10W72/20—
-
- H10W72/90—
-
- H10W90/00—
-
- H10W99/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
- H01L2224/03616—Chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/08146—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a via connection in the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80895—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80894—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
- H01L2224/80896—Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically insulating surfaces, e.g. oxide or nitride layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
- H01L2225/06544—Design considerations for via connections, e.g. geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06562—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H10W46/101—
-
- H10W46/301—
-
- H10W70/093—
-
- H10W70/60—
-
- H10W72/01953—
-
- H10W72/0198—
-
- H10W72/853—
-
- H10W72/874—
-
- H10W72/932—
-
- H10W72/942—
-
- H10W72/952—
-
- H10W80/163—
-
- H10W80/312—
-
- H10W80/327—
-
- H10W90/22—
-
- H10W90/24—
-
- H10W90/297—
-
- H10W90/792—
Definitions
- the following description relates to integrated circuits (“ICs”). More particularly, the following description relates to manufacturing IC dies and wafers.
- Microelectronic elements often comprise a thin slab of a semiconductor material, such as silicon or gallium arsenide, commonly called a semiconductor wafer.
- a wafer can be formed to include multiple integrated chips or dies on a surface of the wafer and/or partly embedded within the wafer. Dies that are separated from a wafer are commonly provided as individual, prepackaged units. In some package designs, the die is mounted to a substrate or a chip carrier, which is in turn mounted on a circuit panel, such as a printed circuit board (PCB). For example, many dies are provided in packages suitable for surface mounting.
- PCB printed circuit board
- Packaged semiconductor dies can also be provided in “stacked” arrangements, wherein one package is provided, for example, on a circuit board or other carrier, and another package is mounted on top of the first package. These arrangements can allow a number of different dies or devices to be mounted within a single footprint on a circuit board and can further facilitate high-speed operation by providing a short interconnection between the packages. Often, this interconnect distance can be only slightly larger than the thickness of the die itself.
- interconnection structures for mechanical and electrical connection may be provided on both sides (e.g., faces) of each die package (except for the topmost package).
- dies or wafers may be stacked in a three-dimensional arrangement as part of various microelectronic packaging schemes. This can include stacking a layer of one or more dies, devices, and/or wafers on a larger base die, device, wafer, substrate, or the like, stacking multiple dies or wafers in a vertical or horizontal arrangement, and various combinations of both.
- Dies or wafers may be bonded in a stacked arrangement using various bonding techniques, including direct dielectric bonding, non-adhesive techniques, such as ZiBond® or a hybrid bonding technique, such as DBI®, both available from Invensas Bonding Technologies, Inc. (formerly Ziptronix, Inc.), an Xperi company.
- the bonding includes a spontaneous process that takes place at ambient conditions when two prepared surfaces are brought together (see for example, U.S. Pat. Nos. 6,864,585 and 7,485,968, which are incorporated herein in their entirety).
- Respective mating surfaces of the bonded dies or wafers often include embedded conductive interconnect structures (which may be metal), or the like.
- the bonding surfaces are arranged and aligned so that the conductive interconnect structures from the respective surfaces are joined during the bonding.
- the joined interconnect structures form continuous conductive interconnects (for signals, power, etc.) between stacked dies or wafers.
- the surfaces of the dies to be bonded can be extremely flat, smooth, and clean.
- the surfaces should have a very low variance in surface topology (i.e., nanometer scale variance), so that the surfaces can be closely mated to form a lasting bond.
- Double-sided dies can be formed and prepared for stacking and bonding, where both sides of the dies will be bonded to other substrates or dies, such as with multiple die-to-die or die-to-wafer applications. Preparing both sides of the die includes finishing both surfaces to meet dielectric roughness specifications and metallic layer (e.g., copper, etc.) recess specifications.
- the bonding surfaces may be prepared for bonding with another die, wafer, or other substrate using a chemical mechanical polishing (CMP) process, or the like.
- CMP chemical mechanical polishing
- some conductive interconnect structures may comprise metal through-silicon vias (TSVs) or the like, that extend partially or fully through each die or wafer, electrically coupling stacked dies or wafers, sometimes in conjunction with conductive layers or traces.
- TSV metal through-silicon vias
- an example TSV may extend about 50 microns, depending on the thickness of the substrate.
- a stacked die or wafer may include at least two TSVs, including one TSV that electrically connects to the die above and one TSV that electrically connects to the die below.
- this scheme can become impractical, as additional TSVs are used for the connections.
- the devices and systems illustrated in the figures are shown as having a multiplicity of components.
- Various implementations of devices and/or systems, as described herein, may include fewer components and remain within the scope of the disclosure.
- other implementations of devices and/or systems may include additional components, or various combinations of the described components, and remain within the scope of the disclosure.
- FIG. 1A shows a cross-section of an example substrate having conductive pads with interior areas.
- FIG. 1B shows a top view of the example substrate of FIG. 1A .
- FIG. 2 shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to an embodiment.
- FIG. 3 shows a cross-section of several example misaligned bonded substrates having conductive pads with interior areas, and having a TSV formed through some of the substrates at the interior areas of the conductive pads.
- FIG. 4A shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to various embodiments.
- FIG. 4B shows a top view of example conductive pads with interior areas, the conductive pads increasing in diameter, according to an embodiment.
- FIG. 4C shows a top view of example conductive pads with interior areas, the interior areas of the conductive pads increasing in diameter, according to an embodiment.
- FIG. 5 shows a top view of an example die or wafer, with various conductive pads having interior areas of different shapes, according to various embodiments.
- FIG. 6 shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to an embodiment.
- FIG. 7 is a text flow diagram illustrating an example process of forming a common interconnection of a multi-die or multi-wafer stack, according to an embodiment.
- Each device of the stack includes a conductive pad disposed at a predetermined relative position on a surface of the device.
- the devices are stacked to vertically align the conductive pads.
- a cavity is etched through the devices, and a through-silicon via (TSV) is formed in the cavity that electrically couples the conductive pads of each device of the stack.
- TSV through-silicon via
- the conductive pads may be formed or etched to include an interior area free of conductive material within a perimeter of the pads.
- the interior area may be formed prior to stacking the devices, which can reduce process steps after stacking.
- the interior area may have various shapes and/or dimensions to facilitate formation of the TSV and ensure that the TSV contacts all of the desired devices of the stack.
- the interior area has progressively larger dimensions from the bottom device to the top device of the stack.
- the interior area may have various shapes, including geometric shapes, irregular shapes, or the like.
- the various shapes and dimensions of the interior areas can mitigate an overshadowing effect that can result from die placement inaccuracies.
- An alternate technique for mitigating the overshadowing effect can include an intentional offset of the devices when stacking.
- an example microelectronic assembly comprises a plurality of microelectronic substrates stacked to form a vertical stack.
- a conductive pad is disposed at a first relative position on a surface of each of the microelectronic substrates. Conductive pads of each of the microelectronic substrates are vertically aligned while the plurality of microelectronic substrates form the vertical stack.
- a cavity extends through at least all but one of the microelectronic substrates, with the cavity adjacent to a portion of the conductive pad of each of the microelectronic substrates.
- a conductive material is disposed within the cavity forming a through silicon via (TSV) common to each of the microelectronic substrates of the vertical stack.
- TSV through silicon via
- techniques and devices may be employed to simplify a common electrical connection of all desired dies and/or wafers in a die-to-die, die-to-wafer, or wafer-to-wafer stack, particularly when more than 2 or 3 dies and/or wafers are stacked.
- Discussion herein relating to dies also refers to wafers or other substrates in such stacks.
- patterned metal and oxide layers are frequently provided on a die, wafer, or other microelectronic substrate (hereinafter “die 102 ”) as a hybrid bonding, or DBI®, surface layer.
- a representative device die 102 may be formed using various techniques, to include a base substrate 104 and one or more insulating or dielectric layers 106 .
- the base substrate 104 may be comprised of silicon, germanium, glass, quartz, a dielectric surface, direct or indirect gap semiconductor materials or layers or another suitable material.
- the insulating layer 106 is deposited or formed over the substrate 104 , and may be comprised of an inorganic dielectric material layer such as an oxide, nitride, oxynitride, oxycarbide, carbides, carbonitrides, diamond, diamond like materials, glasses, ceramics, glass-ceramics, and the like.
- an inorganic dielectric material layer such as an oxide, nitride, oxynitride, oxycarbide, carbides, carbonitrides, diamond, diamond like materials, glasses, ceramics, glass-ceramics, and the like.
- Forming a bonding surface 108 includes finishing the surface 108 of the insulating layer 106 to meet dielectric roughness specifications and any metallic layers (e.g., copper traces, structures, pads, etc.) to meet recess specifications, to prepare the surface 108 for direct bonding.
- the bonding surface 108 is formed to be as flat and smooth as possible, with very minimal surface topology variance.
- Various conventional processes such as chemical mechanical polishing (CMP), dry or wet etching, and so forth, may be used to achieve the low surface roughness. This process provides the flat, smooth surface 108 that results in a reliable bond.
- a patterned metal and insulating layer 106 with prepared bonding surfaces 108 may be provided on both sides of the die 102 .
- the insulating layers 106 are typically highly planar (usually to nm-level roughness) with a metal layer (e.g., embedded conductive features) at or recessed just below the bonding surface 108 .
- the amount of recess below the surface 108 of the insulating layer 106 is typically determined by a dimensional tolerance, specification, or physical limitation.
- the bonding surfaces 108 are often prepared for direct bonding with another die, wafer, or other substrate using a chemical-mechanical polishing (CMP) step and/or other preparation steps.
- CMP chemical-mechanical polishing
- a bonding surface 108 of the device wafer 102 can include conductive pads 110 or other conductive features, such as traces, interconnect structures, or the like, embedded into the insulating layer 106 (e.g., extending partially into the dielectric substrate 106 below the prepared surface 108 ).
- the pads 110 may be arranged so that conductive features from other devices can be mated and joined to the pads 110 during bonding, if desired.
- the joined conductive features can form continuous conductive interconnects (for signals, power, etc.) between stacked devices.
- a damascene process may be used to form the pads 110 or other conductive features in the insulating layer 106 .
- some patterned metal pads 110 or other conductive features may be about 0.5-2 microns thick, and extend below the bonding surface 108 .
- the pads 110 or conductive features may be comprised of metals (e.g., copper, etc.) or other conductive materials, or combinations of materials, and so forth.
- a barrier layer (not shown) may be deposited in the cavities for the pads 110 prior to depositing the material of the pads 110 , such that the barrier layer is disposed between the pads 110 and the insulating layer 106 .
- a barrier layer may be comprised of tantalum, for example, or other conductive materials, to prevent or reduce diffusion of the material of the pads 110 into the insulating layer 106 .
- conductive pads 110 may be formed to have an interior area 112 free of conductive material within a perimeter of the pad 110 to accommodate various applications, as further discussed below.
- the pads 110 may be formed to have various shapes, such as “O,” “U,” “C,” “G,” “D,” and other shapes that include an inner area free of conductive material (similar to the interior area 112 ) and an outer conductive area surrounding the inner interior area (which may partially or fully enclose the inner nonconductive area).
- the interior area 112 comprises or exposes an insulating material, such as the insulating layer 106 , and in other embodiments, the interior area 112 may comprise a recess, a cavity, an orifice, or other hole partially or fully through the die 102 .
- the pads 110 may be formed without an interior area 112 .
- pads 110 formed without an interior area 112 may be etched or otherwise processed to have an interior area 112 during manufacture and/or device assembly, as discussed further below.
- dies 102 may be stacked and bonded, including direct bonded, for instance, without adhesive to other dies 102 with conductive pads 110 .
- each of the dies 102 of the stack 200 e.g., microelectronic assembly
- each of the dies 102 of the stack 200 includes a conductive pad 110 disposed at the same relative location on a surface of the die 102 . Having the conductive pad 110 at the same location on each die 102 allows the conductive pads 110 on each die 102 to line up vertically when the dies 102 are stacked in a vertical configuration.
- a TSV 202 may be formed between the conductive pads 110 , with the TSV 202 running through one or both dies 102 , electrically coupling conductive pads 110 together.
- the TSV 202 may be electrically coupled to the conductive pads 110 on each of the dies 102 that the TSV 202 contacts, forming an electrical connection between the contacted dies 102 .
- a single TSV 202 may be used to connect all of the dies 102 in a stack 200 , where the TSV 202 extends to all of the dies 102 in the stack 200 .
- the TSV 202 may or may not extend all the way through the top and/or bottom dies 102 of the stack 200 , but may extend through each of the dies 102 between the top and bottom dies 102 , and connect to the top and bottom dies 102 .
- the TSV 202 can extend through the top or bottom dies 102 if electrical connection to another microelectronic component is desired at the exterior surface of the top or bottom dies 102 , for example.
- the conductive pads 110 are formed of a metal (such as copper or a copper alloy, for instance) on at least one surface of each of the dies 102 .
- a process can be used to form a cavity 204 through all of the desired dies 102 at the conductive pads 110 .
- the cavity 202 is formed at the interior area 112 of each conductive pad 110 of each die 102 .
- the cavity 202 is formed at a location within the perimeter of each of the conductive pads 110 as it extends through the dies 102 of the stack 200 .
- the process can include alternating a metal etch (to etch an interior area 112 in a metal conductive pad 110 , for example), an oxide etch (to etch through the insulating layer 106 of each die 102 , for example), and a silicon etch (to etch through the base layer 104 of each die 102 , for example) for each of the dies 102 in the stack 200 to form the cavity 204 .
- a metal etch to etch an interior area 112 in a metal conductive pad 110 , for example
- an oxide etch to etch through the insulating layer 106 of each die 102 , for example
- a silicon etch to etch through the base layer 104 of each die 102 , for example
- the cavity 204 can be filled with a conductive material (a metal such as copper, for example) using a deposition process (or other process) to electrically couple all of the dies 102 in the stack 200 with a common TSV 202 (e.g., to form an interlayer electrical connection to all of the dies 102 in the stack 200 with the TSV 202 ).
- a conductive material a metal such as copper, for example
- the conductive pad 110 of the bottom-most die 102 need not be etched to have an interior area 112 to form the interlayer connection.
- the cavity 204 and TSV 202 need not be extended through the bottom-most die 102 .
- the cavity 204 and the TSV 202 may be extended to the outer surface of the bottom-most die 102 and the stack 200 (by etching and filling at the bottom-most die 102 ).
- a TSV 202 may comprise a conductive material such as a metal (e.g., copper) or the like, and extend normal to the bonding surface 108 of each die, partly or fully through one or more dies 102 (depending on which dies 102 of the stack 200 are desired to be electrically coupled at the interlayer connection node of the TSV 202 ). For instance, a TSV 202 may extend about 50 microns through a die 102 , depending on the thickness of the die 102 .
- a conductive material such as a metal (e.g., copper) or the like
- the conductive pad 110 may be pre-patterned on one or more of the dies 102 prior to stacking to reduce process steps in forming the interlayer connection (e.g., the TSV 202 ).
- each of the conductive pads 110 may be pre-patterned (formed or etched) with an interior area 112 free of conductive material, having a predetermined size, shape, etc. to eliminate the metal etch portion of the process after the dies 102 are stacked.
- the oxide 106 and silicon 104 layers of the dies 102 can be etched within the interior area 112 (at the interior portion of the conductive pad 110 and directly adjacent to a conductive portion of the conductive pad 110 ) to form the cavity 204 after the dies 102 are stacked.
- the conductive material contacts each of the conductive pads 110 at each of the stacked dies 102 to form the interlayer connection (e.g., the TSV 202 ).
- the conductive pads 110 may be formed (deposited or etched) in the shape of an “O,” a “C,” a “U,” a “G,” a “D,” or any geometric or preselected shape with an interior open area (e.g., opening 112 ).
- the width or diameter of the interior nonconductive area 112 is approximately 5 to 10 microns.
- the conductive pad 110 of the bottom-most die 102 may or may not be formed with the interior area 112 as there may not be a need to connect pad 110 to the other side of die 102 .
- the size of the conductive pads 110 and/or the size of the interior area 112 of each of the conductive pads 110 on various dies 102 of the stack 200 may not be uniform.
- Such a non-uniform sizing arrangement can allow for the cavity 204 to be etched through to the conductive pad 110 of the bottom-most die 102 , while accounting for random misalignments between the stacked dies 102 .
- FIG. 2 represents a die stack 200 with an ideal die 102 placement, perfectly aligned dies 102 may not be practical or likely in a high volume manufacturing setting.
- FIG. 3 shows a die stack 200 that may be more likely, with an average misalignment between dies 102 of “m.”
- random misalignments of the dies 102 can cause the metallic portions of pre-patterned conductive pads 110 to overlap or overshadow the interior areas 112 (including the insulating layer 106 and silicon base layer 104 ) on lower dies 102 in the stack 200 .
- This can be an issue when the conductive pads 110 and the interior areas 112 are uniform or close to uniform among each of the dies 102 .
- the overshadowing can result in the lower dies 102 being missed during oxide and silicon etching steps. In that case, the cavity 204 and the resulting TSV 202 may not extend to the “missed” dies 102 , which can prevent their inclusion with the interlayer connection.
- This “missed die” effect can be worse with a greater number of dies 102 in the stack 200 , since the likelihood of missed dies 102 at the bottom of the stack 200 may increase with additional misaligned dies 102 .
- forming the conductive pads 110 and/or the interior areas 112 in a non-uniform arrangement can mitigate the “missed die” effect in the stack 200 by reducing overshadowing.
- the conductive pads 110 are formed and the dies 102 are stacked such that the interior areas 112 of the conductive pads 110 becomes increasingly larger with each die 102 , progressing from the bottom die 102 (or the second from the bottom die 102 ) to the top die 102 of the stack 200 .
- a predetermined incremental up-sizing of the interior areas 112 of the conductive pads 110 can be arranged to be greater than the potential error of misalignment “m.”
- misalignment “m” any overlapping or overshadowing of the lower conductive pads 110 by the upper conductive pads 110 is not a total overshadowing of the interior areas 112 of the lower conductive pads 110 , and is not enough to prevent the interior areas 112 of the lower dies 102 from being etched to form the cavity 204 in the lower dies 102 (including the second to last die 102 and/or the bottom-most die 102 if desired).
- FIGS. 4B and 4C each show a set of conductive pads 110 in an order that the pads 110 may be arranged in a die stack 200 , according to an implementation. Note that in the die stack 200 , the conductive pads 110 would be arranged over one another, as shown in FIG. 4A . As shown in FIGS. 4B and 4C , the inner interior areas 112 become increasingly larger in diameter, from a diameter “d 1 ” at the bottom-most pad 110 to a diameter “d 2 ” at the top pad 110 (where d 1 ⁇ d 2 ).
- the interior areas 112 of conductive pads 110 can be formed to have a predetermined pattern or shape. Based on the pattern or shape selected, stacking the patterned conductive pads 110 can avoid a total overshadow effect on the interior areas 112 at lower dies 102 in the stack 200 (due to random misalignments), even when the pattern is uniform on each of the dies 102 of the stack 200 (for a given cavity 204 and TSV 202 ).
- the example conductive pads 110 of FIG. 5 show some non-limiting example patterns and shapes for interior areas 112 .
- the pattern or shape of the interior areas 112 of the conductive pads 110 can include polygons, geometric shapes, eccentric or irregular shapes, multi-faceted shapes, and so forth.
- the overall shape of the conductive pad 110 may also include polygons, geometric shapes, eccentric or irregular shapes, multi-faceted shapes, and so forth.
- the size, pattern, and shape of the areas 112 may be selected for a highest probability of success (e.g., full interlayer electrical connection without etching conductive pads), in light of die 102 placement accuracy.
- the effects of overshadowing can be mitigated by an intentional predetermined offset in the placement of the dies 102 on the stack 200 .
- the sizing and shape of the interior areas 112 as well as the overall diameter and shape of the conductive pads 110 can be as discussed above with regard to any of FIGS. 1B, 4B, 4C, and 5 .
- the conductive pads 110 and interior areas 112 may be uniform in size and shape for each of the dies 102 in the stack 200 .
- the dies 102 are stacked with a predetermined offset “o.”
- each die 102 added to the stack is offset in a predetermined direction and to a predetermined extent “o.”
- each die 102 may be intentionally offset 0.5 microns in a 180 degree direction (for instance).
- the intentional offset “o” is selected to be slightly larger than the average error of placement “m” by the die placement tools.
- the cumulative effect of the intentional offsets “o” results in reduced overshadowing of areas 112 on lower dies 102 and therefore a high likelihood that the cavity 204 will extend to the conductive pad 110 of the bottom-most die 102 when the insulating layer 106 and silicon base layer 104 of the stacked dies 102 are etched (e.g., without etching any of the conductive pads 110 ).
- the sizing and shape of the interior areas 112 of the conductive pads 110 and the arrangement of the dies 102 may have alternate configurations to account for the random misalignments. Further, any combination of the disclosed techniques may be employed together to account for the random misalignments.
- FIG. 7 illustrates a representative process 700 of forming a common interconnection of a multi-die or multi-wafer stack (such as stack 200 , for example), according to various embodiments.
- a through-silicon via may be formed in a cavity disposed through each of the dies of the stack, at similarly situated contact pads at each of the dies.
- the TSV comprises an interlayer connection that electrically couples the similarly situated contact pads at each of the dies.
- FIGS. 1-6 refers to FIGS. 1-6 .
- the process 700 includes forming a conductive pad (such as conductive pad 110 , for example) at a first relative position on a surface of each of a plurality of microelectronic substrates (such as dies 102 , for example).
- a conductive pad such as conductive pad 110 , for example
- the process includes forming the conductive pad on the surface of at least all but one of the microelectronic substrates to include an interior area free of the conductive material of the conductive pad.
- the process includes forming the interior area of the conductive pad of each microelectronic substrate of the stack to have a different maximum dimension. In one embodiment, the process includes forming the interior area of the conductive pad of each subsequent microelectronic substrate of the stack to have a larger maximum dimension than a maximum dimension of the interior area of the conductive pad of a previously placed microelectronic substrate.
- the process includes patterning the conductive pad to have an “O,” a “C,” a “D,” a “G,” or a “U” shape.
- the process includes patterning an exterior perimeter of the conductive pad to have a first predetermined size and shape and patterning the interior portion of the conductive pad to have a second predetermined size and shape.
- the process includes forming the second predetermined size and shape to comprise a polygon, a geometric shape, an eccentric shape, an irregular shape, or a multi-faceted shape.
- the process includes stacking the plurality of microelectronic substrates to form a vertical stack of microelectronic substrates while vertically aligning the conductive pad at each microelectronic substrate.
- the microelectronic substrates (which may be thicker prior to bonding) may be thinned as desired after bonding. For instance, each microelectronic substrate may be thinned after bonding the microelectronic substrate to another microelectronic substrate or to the stack.
- the process includes etching one or more layers of at least all but one of the microelectronic substrates to form a cavity extending through the at least all but one of the microelectronic substrates.
- the cavity is adjacent to a portion of the conductive pad on each of the microelectronic substrates.
- the process includes forming the cavity within the interior or open area of the conductive pad.
- the process includes reducing at least one iterative etching step to form the cavity due to forming the conductive pad on the surface of each of the plurality of microelectronic substrates to include the open area.
- the process includes filling the cavity with a conductive material to form a through silicon via (TSV) common to each of the microelectronic substrates of the vertical stack.
- TSV through silicon via
- the TSV comprises an interlayer connection electrically coupling the conductive pad at each microelectronic substrate.
- the process includes bonding the plurality of microelectronic substrates in the stack to each other using an ambient temperature direct bonding technique without adhesives prior to forming the cavity.
- a size of the interior area of the conductive pad is not uniform throughout the microelectronic substrates. In one example, the size of the interior area of the conductive pads progressively increases with each of the microelectronic substrates of the stack, from a microelectronic substrate at a bottom of the stack to a microelectronic substrate at a top of the stack.
- the process includes forming the vertical stack by intentionally offsetting each subsequent microelectronic substrate a predetermined distance in a first offset direction relative to a previously placed microelectronic substrate.
- the predetermined distance is larger than an average die placement error of die placement tools used to stack the plurality of microelectronic substrates to form the vertical stack.
- the microelectronic substrates may each be thinned from the side opposite the conductive pad to reduce the extent to which the TSV must extend. Such thinning may be done as each microelectronic substrate is stacked on the previous die or support substrate. Moreover, while the microelectronic substrates are shown stacked with a face-to-back orientation, the microelectronic substrates may be placed in a face-to-face or back-to-back orientation.
- process steps may be modified or eliminated, in comparison to the process steps described herein.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a continuation of U.S. patent application Ser. No. 16/438,714, filed Jun. 12, 2019, which claims the benefit under 35 U.S.C. § 119(e)(1) of U.S. Provisional Application No. 62/683,857, filed Jun. 12, 2018, all of which are hereby incorporated by reference in their entirety.
- The following description relates to integrated circuits (“ICs”). More particularly, the following description relates to manufacturing IC dies and wafers.
- Microelectronic elements often comprise a thin slab of a semiconductor material, such as silicon or gallium arsenide, commonly called a semiconductor wafer. A wafer can be formed to include multiple integrated chips or dies on a surface of the wafer and/or partly embedded within the wafer. Dies that are separated from a wafer are commonly provided as individual, prepackaged units. In some package designs, the die is mounted to a substrate or a chip carrier, which is in turn mounted on a circuit panel, such as a printed circuit board (PCB). For example, many dies are provided in packages suitable for surface mounting.
- Packaged semiconductor dies can also be provided in “stacked” arrangements, wherein one package is provided, for example, on a circuit board or other carrier, and another package is mounted on top of the first package. These arrangements can allow a number of different dies or devices to be mounted within a single footprint on a circuit board and can further facilitate high-speed operation by providing a short interconnection between the packages. Often, this interconnect distance can be only slightly larger than the thickness of the die itself. For interconnection to be achieved within a stack of die packages, interconnection structures for mechanical and electrical connection may be provided on both sides (e.g., faces) of each die package (except for the topmost package).
- Additionally, dies or wafers may be stacked in a three-dimensional arrangement as part of various microelectronic packaging schemes. This can include stacking a layer of one or more dies, devices, and/or wafers on a larger base die, device, wafer, substrate, or the like, stacking multiple dies or wafers in a vertical or horizontal arrangement, and various combinations of both.
- Dies or wafers may be bonded in a stacked arrangement using various bonding techniques, including direct dielectric bonding, non-adhesive techniques, such as ZiBond® or a hybrid bonding technique, such as DBI®, both available from Invensas Bonding Technologies, Inc. (formerly Ziptronix, Inc.), an Xperi company. The bonding includes a spontaneous process that takes place at ambient conditions when two prepared surfaces are brought together (see for example, U.S. Pat. Nos. 6,864,585 and 7,485,968, which are incorporated herein in their entirety).
- Respective mating surfaces of the bonded dies or wafers often include embedded conductive interconnect structures (which may be metal), or the like. In some examples, the bonding surfaces are arranged and aligned so that the conductive interconnect structures from the respective surfaces are joined during the bonding. The joined interconnect structures form continuous conductive interconnects (for signals, power, etc.) between stacked dies or wafers.
- There can be a variety of challenges to implementing stacked die and wafer arrangements. When bonding stacked dies using a direct bonding or hybrid bonding technique, it is usually desirable that the surfaces of the dies to be bonded be extremely flat, smooth, and clean. For instance, in general, the surfaces should have a very low variance in surface topology (i.e., nanometer scale variance), so that the surfaces can be closely mated to form a lasting bond.
- Double-sided dies can be formed and prepared for stacking and bonding, where both sides of the dies will be bonded to other substrates or dies, such as with multiple die-to-die or die-to-wafer applications. Preparing both sides of the die includes finishing both surfaces to meet dielectric roughness specifications and metallic layer (e.g., copper, etc.) recess specifications. The bonding surfaces may be prepared for bonding with another die, wafer, or other substrate using a chemical mechanical polishing (CMP) process, or the like.
- Regarding multiple die-to-die or die-to-wafer stacks, some conductive interconnect structures may comprise metal through-silicon vias (TSVs) or the like, that extend partially or fully through each die or wafer, electrically coupling stacked dies or wafers, sometimes in conjunction with conductive layers or traces. For instance, an example TSV may extend about 50 microns, depending on the thickness of the substrate. In some cases, a stacked die or wafer may include at least two TSVs, including one TSV that electrically connects to the die above and one TSV that electrically connects to the die below. However, if more than 2 or 3 dies are stacked, this scheme can become impractical, as additional TSVs are used for the connections.
- The detailed description is set forth with reference to the accompanying figures. In the figures, the left-most digit(s) of a reference number identifies the figure in which the reference number first appears. The use of the same reference numbers in different figures indicates similar or identical items.
- For this discussion, the devices and systems illustrated in the figures are shown as having a multiplicity of components. Various implementations of devices and/or systems, as described herein, may include fewer components and remain within the scope of the disclosure. Alternatively, other implementations of devices and/or systems may include additional components, or various combinations of the described components, and remain within the scope of the disclosure.
-
FIG. 1A shows a cross-section of an example substrate having conductive pads with interior areas. -
FIG. 1B shows a top view of the example substrate ofFIG. 1A . -
FIG. 2 shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to an embodiment. -
FIG. 3 shows a cross-section of several example misaligned bonded substrates having conductive pads with interior areas, and having a TSV formed through some of the substrates at the interior areas of the conductive pads. -
FIG. 4A shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to various embodiments. -
FIG. 4B shows a top view of example conductive pads with interior areas, the conductive pads increasing in diameter, according to an embodiment. -
FIG. 4C shows a top view of example conductive pads with interior areas, the interior areas of the conductive pads increasing in diameter, according to an embodiment. -
FIG. 5 shows a top view of an example die or wafer, with various conductive pads having interior areas of different shapes, according to various embodiments. -
FIG. 6 shows a cross-section of several example bonded substrates having conductive pads with interior areas, and having a TSV formed through the substrates at the interior areas of the conductive pads, according to an embodiment. -
FIG. 7 is a text flow diagram illustrating an example process of forming a common interconnection of a multi-die or multi-wafer stack, according to an embodiment. - Representative techniques and devices including process steps may be employed to form a common interconnection of a multi-die or multi-wafer stack. Each device of the stack includes a conductive pad disposed at a predetermined relative position on a surface of the device. The devices are stacked to vertically align the conductive pads. A cavity is etched through the devices, and a through-silicon via (TSV) is formed in the cavity that electrically couples the conductive pads of each device of the stack.
- In various implementations, the conductive pads may be formed or etched to include an interior area free of conductive material within a perimeter of the pads. The interior area may be formed prior to stacking the devices, which can reduce process steps after stacking. The interior area may have various shapes and/or dimensions to facilitate formation of the TSV and ensure that the TSV contacts all of the desired devices of the stack.
- In various examples, the interior area has progressively larger dimensions from the bottom device to the top device of the stack. Alternately or additionally, the interior area may have various shapes, including geometric shapes, irregular shapes, or the like. The various shapes and dimensions of the interior areas can mitigate an overshadowing effect that can result from die placement inaccuracies. An alternate technique for mitigating the overshadowing effect can include an intentional offset of the devices when stacking.
- In an embodiment, an example microelectronic assembly comprises a plurality of microelectronic substrates stacked to form a vertical stack. A conductive pad is disposed at a first relative position on a surface of each of the microelectronic substrates. Conductive pads of each of the microelectronic substrates are vertically aligned while the plurality of microelectronic substrates form the vertical stack. A cavity extends through at least all but one of the microelectronic substrates, with the cavity adjacent to a portion of the conductive pad of each of the microelectronic substrates. A conductive material is disposed within the cavity forming a through silicon via (TSV) common to each of the microelectronic substrates of the vertical stack. The TSV comprises an interlayer connection electrically coupled to the conductive pad of each of the microelectronic substrates.
- Various implementations and arrangements are discussed with reference to electrical and electronics components and varied carriers. While specific components (i.e., dies, wafers, integrated circuit (IC) chip dies, substrates, etc.) are mentioned, this is not intended to be limiting, and is for ease of discussion and illustrative convenience. The techniques and devices discussed with reference to a wafer, die, substrate, or the like, are applicable to any type or number of electrical components, circuits (e.g., integrated circuits (IC), mixed circuits, ASICS, memory devices, processors, etc.), groups of components, packaged components, structures (e.g., wafers, panels, boards, PCBs, etc.), and the like, that may be coupled to interface with each other, with external circuits, systems, carriers, and the like. Each of these different components, circuits, groups, packages, structures, and the like, can be generically referred to as a “microelectronic component.” For simplicity, unless otherwise specified, components being bonded to another component will be referred to herein as a “die.”
- This summary is not intended to give a full description. Implementations are explained in more detail below using a plurality of examples. Although various implementations and examples are discussed here and below, further implementations and examples may be possible by combining the features and elements of individual implementations and examples.
- In various embodiments, techniques and devices may be employed to simplify a common electrical connection of all desired dies and/or wafers in a die-to-die, die-to-wafer, or wafer-to-wafer stack, particularly when more than 2 or 3 dies and/or wafers are stacked. Discussion herein relating to dies also refers to wafers or other substrates in such stacks.
- Referring to
FIG. 1A (showing a cross-sectional profile view) andFIG. 1B (showing a top view), patterned metal and oxide layers are frequently provided on a die, wafer, or other microelectronic substrate (hereinafter “die 102”) as a hybrid bonding, or DBI®, surface layer. A representative device die 102 may be formed using various techniques, to include abase substrate 104 and one or more insulating ordielectric layers 106. Thebase substrate 104 may be comprised of silicon, germanium, glass, quartz, a dielectric surface, direct or indirect gap semiconductor materials or layers or another suitable material. The insulatinglayer 106 is deposited or formed over thesubstrate 104, and may be comprised of an inorganic dielectric material layer such as an oxide, nitride, oxynitride, oxycarbide, carbides, carbonitrides, diamond, diamond like materials, glasses, ceramics, glass-ceramics, and the like. - Forming a
bonding surface 108 includes finishing thesurface 108 of the insulatinglayer 106 to meet dielectric roughness specifications and any metallic layers (e.g., copper traces, structures, pads, etc.) to meet recess specifications, to prepare thesurface 108 for direct bonding. In other words, thebonding surface 108 is formed to be as flat and smooth as possible, with very minimal surface topology variance. Various conventional processes, such as chemical mechanical polishing (CMP), dry or wet etching, and so forth, may be used to achieve the low surface roughness. This process provides the flat,smooth surface 108 that results in a reliable bond. - In the case of double-sided dies 102 (not shown), a patterned metal and insulating
layer 106 with prepared bonding surfaces 108 may be provided on both sides of thedie 102. The insulatinglayers 106 are typically highly planar (usually to nm-level roughness) with a metal layer (e.g., embedded conductive features) at or recessed just below thebonding surface 108. The amount of recess below thesurface 108 of the insulatinglayer 106 is typically determined by a dimensional tolerance, specification, or physical limitation. The bonding surfaces 108 are often prepared for direct bonding with another die, wafer, or other substrate using a chemical-mechanical polishing (CMP) step and/or other preparation steps. - As shown in
FIGS. 1A and 1B , abonding surface 108 of thedevice wafer 102 can includeconductive pads 110 or other conductive features, such as traces, interconnect structures, or the like, embedded into the insulating layer 106 (e.g., extending partially into thedielectric substrate 106 below the prepared surface 108). Thepads 110 may be arranged so that conductive features from other devices can be mated and joined to thepads 110 during bonding, if desired. The joined conductive features can form continuous conductive interconnects (for signals, power, etc.) between stacked devices. - A damascene process (or other processes) may be used to form the
pads 110 or other conductive features in the insulatinglayer 106. For instance, some patternedmetal pads 110 or other conductive features may be about 0.5-2 microns thick, and extend below thebonding surface 108. Thepads 110 or conductive features may be comprised of metals (e.g., copper, etc.) or other conductive materials, or combinations of materials, and so forth. - In some examples, a barrier layer (not shown) may be deposited in the cavities for the
pads 110 prior to depositing the material of thepads 110, such that the barrier layer is disposed between thepads 110 and the insulatinglayer 106. A barrier layer may be comprised of tantalum, for example, or other conductive materials, to prevent or reduce diffusion of the material of thepads 110 into the insulatinglayer 106. After thepads 110 are formed, the exposed surface of thedevice wafer 102, including the insulatinglayer 106 and thepads 110 or other conductive features can be planarized (e.g., via CMP) to form aflat bonding surface 108. - As shown in
FIGS. 1A and 1B ,conductive pads 110 may be formed to have aninterior area 112 free of conductive material within a perimeter of thepad 110 to accommodate various applications, as further discussed below. For instance, thepads 110 may be formed to have various shapes, such as “O,” “U,” “C,” “G,” “D,” and other shapes that include an inner area free of conductive material (similar to the interior area 112) and an outer conductive area surrounding the inner interior area (which may partially or fully enclose the inner nonconductive area). In some embodiments, theinterior area 112 comprises or exposes an insulating material, such as the insulatinglayer 106, and in other embodiments, theinterior area 112 may comprise a recess, a cavity, an orifice, or other hole partially or fully through thedie 102. - Alternately, the
pads 110 may be formed without aninterior area 112. In some embodiments,pads 110 formed without aninterior area 112 may be etched or otherwise processed to have aninterior area 112 during manufacture and/or device assembly, as discussed further below. - Referring to
FIG. 2 , dies 102 may be stacked and bonded, including direct bonded, for instance, without adhesive to other dies 102 withconductive pads 110. In an embodiment, each of the dies 102 of the stack 200 (e.g., microelectronic assembly) includes aconductive pad 110 disposed at the same relative location on a surface of thedie 102. Having theconductive pad 110 at the same location on each die 102 allows theconductive pads 110 on each die 102 to line up vertically when the dies 102 are stacked in a vertical configuration. - When a
conductive pad 110 of onedie 102 is positioned over aconductive pad 110 of anotherdie 102, aTSV 202 may be formed between theconductive pads 110, with theTSV 202 running through one or both dies 102, electrically couplingconductive pads 110 together. In other words, theTSV 202 may be electrically coupled to theconductive pads 110 on each of the dies 102 that theTSV 202 contacts, forming an electrical connection between the contacted dies 102. - In various implementations, as shown in
FIG. 2 , asingle TSV 202 may be used to connect all of the dies 102 in astack 200, where theTSV 202 extends to all of the dies 102 in thestack 200. In the implementation, theTSV 202 may or may not extend all the way through the top and/or bottom dies 102 of thestack 200, but may extend through each of the dies 102 between the top and bottom dies 102, and connect to the top and bottom dies 102. TheTSV 202 can extend through the top or bottom dies 102 if electrical connection to another microelectronic component is desired at the exterior surface of the top or bottom dies 102, for example. - In one example, the
conductive pads 110 are formed of a metal (such as copper or a copper alloy, for instance) on at least one surface of each of the dies 102. When the dies 102 are stacked with theconductive pads 110 aligned, a process can be used to form acavity 204 through all of the desired dies 102 at theconductive pads 110. In one implementation, thecavity 202 is formed at theinterior area 112 of eachconductive pad 110 of each die 102. In another implementation where theconductive pads 110 do not have aninterior area 112, thecavity 202 is formed at a location within the perimeter of each of theconductive pads 110 as it extends through the dies 102 of thestack 200. - For instance, the process can include alternating a metal etch (to etch an
interior area 112 in a metalconductive pad 110, for example), an oxide etch (to etch through the insulatinglayer 106 of each die 102, for example), and a silicon etch (to etch through thebase layer 104 of each die 102, for example) for each of the dies 102 in thestack 200 to form thecavity 204. These steps may be alternated as each die 102 of thestack 200 is etched through. In alternate embodiments, additional etch steps may be used to etch through other layers, if present on one or more of the dies 102. Further, the metal etch may not be needed when aninterior area 112 is pre-formed on theconductive pads 110 of the dies 102 of thestack 200. - The
cavity 204 can be filled with a conductive material (a metal such as copper, for example) using a deposition process (or other process) to electrically couple all of the dies 102 in thestack 200 with a common TSV 202 (e.g., to form an interlayer electrical connection to all of the dies 102 in thestack 200 with the TSV 202). Note that theconductive pad 110 of thebottom-most die 102 need not be etched to have aninterior area 112 to form the interlayer connection. Further, if no electrical connection is desired below theTSV 202, thecavity 204 andTSV 202 need not be extended through thebottom-most die 102. However, if electrical connection is desired below theTSV 202, thecavity 204 and theTSV 202 may be extended to the outer surface of thebottom-most die 102 and the stack 200 (by etching and filling at the bottom-most die 102). - A
TSV 202 may comprise a conductive material such as a metal (e.g., copper) or the like, and extend normal to thebonding surface 108 of each die, partly or fully through one or more dies 102 (depending on which dies 102 of thestack 200 are desired to be electrically coupled at the interlayer connection node of the TSV 202). For instance, aTSV 202 may extend about 50 microns through adie 102, depending on the thickness of thedie 102. - In various embodiments, as shown at
FIG. 1B for example, theconductive pad 110 may be pre-patterned on one or more of the dies 102 prior to stacking to reduce process steps in forming the interlayer connection (e.g., the TSV 202). For instance, each of theconductive pads 110 may be pre-patterned (formed or etched) with aninterior area 112 free of conductive material, having a predetermined size, shape, etc. to eliminate the metal etch portion of the process after the dies 102 are stacked. When theconductive pad 110 is pre-formed with anonconductive portion 112 at an interior portion of thepad 110, theoxide 106 andsilicon 104 layers of the dies 102 can be etched within the interior area 112 (at the interior portion of theconductive pad 110 and directly adjacent to a conductive portion of the conductive pad 110) to form thecavity 204 after the dies 102 are stacked. - When the
cavity 204 is filled with conductive material (e.g., metal), the conductive material contacts each of theconductive pads 110 at each of the stacked dies 102 to form the interlayer connection (e.g., the TSV 202). In various implementations, theconductive pads 110 may be formed (deposited or etched) in the shape of an “O,” a “C,” a “U,” a “G,” a “D,” or any geometric or preselected shape with an interior open area (e.g., opening 112). In one example, the width or diameter of the interiornonconductive area 112 is approximately 5 to 10 microns. In some embodiments, theconductive pad 110 of thebottom-most die 102 may or may not be formed with theinterior area 112 as there may not be a need to connectpad 110 to the other side ofdie 102. - In another embodiment, the size of the
conductive pads 110 and/or the size of theinterior area 112 of each of theconductive pads 110 on various dies 102 of thestack 200 may not be uniform. Such a non-uniform sizing arrangement can allow for thecavity 204 to be etched through to theconductive pad 110 of thebottom-most die 102, while accounting for random misalignments between the stacked dies 102. For instance, whileFIG. 2 represents adie stack 200 with anideal die 102 placement, perfectly aligned dies 102 may not be practical or likely in a high volume manufacturing setting.FIG. 3 shows adie stack 200 that may be more likely, with an average misalignment between dies 102 of “m.” - As shown in
FIG. 3 , random misalignments of the dies 102 (based on error ofdie 102 placement during stacking) can cause the metallic portions of pre-patternedconductive pads 110 to overlap or overshadow the interior areas 112 (including the insulatinglayer 106 and silicon base layer 104) on lower dies 102 in thestack 200. This can be an issue when theconductive pads 110 and theinterior areas 112 are uniform or close to uniform among each of the dies 102. The overshadowing can result in the lower dies 102 being missed during oxide and silicon etching steps. In that case, thecavity 204 and the resultingTSV 202 may not extend to the “missed” dies 102, which can prevent their inclusion with the interlayer connection. This “missed die” effect can be worse with a greater number of dies 102 in thestack 200, since the likelihood of missed dies 102 at the bottom of thestack 200 may increase with additional misaligned dies 102. - In various embodiments, forming the
conductive pads 110 and/or theinterior areas 112 in a non-uniform arrangement can mitigate the “missed die” effect in thestack 200 by reducing overshadowing. For instance, in an embodiment as shown inFIG. 4A , theconductive pads 110 are formed and the dies 102 are stacked such that theinterior areas 112 of theconductive pads 110 becomes increasingly larger with each die 102, progressing from the bottom die 102 (or the second from the bottom die 102) to the top die 102 of thestack 200. - In the embodiment, a predetermined incremental up-sizing of the
interior areas 112 of theconductive pads 110 can be arranged to be greater than the potential error of misalignment “m.” As a result, any overlapping or overshadowing of the lowerconductive pads 110 by the upperconductive pads 110 is not a total overshadowing of theinterior areas 112 of the lowerconductive pads 110, and is not enough to prevent theinterior areas 112 of the lower dies 102 from being etched to form thecavity 204 in the lower dies 102 (including the second tolast die 102 and/or thebottom-most die 102 if desired). Thus, there are no “missed dies 102” in thestack 200 since thecavity 204 and the resultingTSV 202 are extended to the second tolast die 102 and/or thebottom-most die 102, if desired. - As an example,
FIGS. 4B and 4C each show a set ofconductive pads 110 in an order that thepads 110 may be arranged in adie stack 200, according to an implementation. Note that in thedie stack 200, theconductive pads 110 would be arranged over one another, as shown inFIG. 4A . As shown inFIGS. 4B and 4C , the innerinterior areas 112 become increasingly larger in diameter, from a diameter “d1” at thebottom-most pad 110 to a diameter “d2” at the top pad 110 (where d1<d2). - As shown in
FIG. 4B , the overall diameter of theconductive pads 110 may also increase, from a diameter “d3” at thebottom-most pad 110 to a diameter “d4” at the top pad 110 (where d3<d4). Increasing the overall diameter of theconductive pads 110 can allow the conductive outer “ring” of thepads 110 to have the same or a similar thickness (e.g., d3−d1=d4−d2) if desired. Otherwise, as shown inFIG. 4C , the outer diameter of theconductive pads 110 may be uniform (where d3=d4). In some cases, having the outer diameter of theconductive pads 110 be uniform can simplify manufacturing. - Referring to
FIG. 5 , in another embodiment, theinterior areas 112 ofconductive pads 110 can be formed to have a predetermined pattern or shape. Based on the pattern or shape selected, stacking the patternedconductive pads 110 can avoid a total overshadow effect on theinterior areas 112 at lower dies 102 in the stack 200 (due to random misalignments), even when the pattern is uniform on each of the dies 102 of the stack 200 (for a givencavity 204 and TSV 202). - The example
conductive pads 110 ofFIG. 5 show some non-limiting example patterns and shapes forinterior areas 112. In various implementations, the pattern or shape of theinterior areas 112 of theconductive pads 110 can include polygons, geometric shapes, eccentric or irregular shapes, multi-faceted shapes, and so forth. In some implementations, the overall shape of theconductive pad 110 may also include polygons, geometric shapes, eccentric or irregular shapes, multi-faceted shapes, and so forth. In various implementations, the size, pattern, and shape of theareas 112 may be selected for a highest probability of success (e.g., full interlayer electrical connection without etching conductive pads), in light ofdie 102 placement accuracy. - Referring to
FIG. 6 , in a further embodiment, the effects of overshadowing can be mitigated by an intentional predetermined offset in the placement of the dies 102 on thestack 200. In the embodiment, the sizing and shape of theinterior areas 112 as well as the overall diameter and shape of theconductive pads 110 can be as discussed above with regard to any ofFIGS. 1B, 4B, 4C, and 5 . As shown atFIG. 6 , theconductive pads 110 andinterior areas 112 may be uniform in size and shape for each of the dies 102 in thestack 200. In the embodiment, the dies 102 are stacked with a predetermined offset “o.” - As shown at
FIG. 6 , a stacking arrangement with an intentional offset can allow for thecavity 204 to be etched through to theconductive pad 110 of the bottom die 102 of thestack 200, while accounting for random misalignments between the stacked dies 102. In an embodiment, each die 102 added to the stack is offset in a predetermined direction and to a predetermined extent “o.” For example, each die 102 may be intentionally offset 0.5 microns in a 180 degree direction (for instance). - In the embodiment, the intentional offset “o” is selected to be slightly larger than the average error of placement “m” by the die placement tools. The cumulative effect of the intentional offsets “o” results in reduced overshadowing of
areas 112 on lower dies 102 and therefore a high likelihood that thecavity 204 will extend to theconductive pad 110 of thebottom-most die 102 when the insulatinglayer 106 andsilicon base layer 104 of the stacked dies 102 are etched (e.g., without etching any of the conductive pads 110). - In alternative embodiments, the sizing and shape of the
interior areas 112 of theconductive pads 110 and the arrangement of the dies 102 may have alternate configurations to account for the random misalignments. Further, any combination of the disclosed techniques may be employed together to account for the random misalignments. -
FIG. 7 illustrates arepresentative process 700 of forming a common interconnection of a multi-die or multi-wafer stack (such asstack 200, for example), according to various embodiments. For instance, a through-silicon via (TSV) may be formed in a cavity disposed through each of the dies of the stack, at similarly situated contact pads at each of the dies. The TSV comprises an interlayer connection that electrically couples the similarly situated contact pads at each of the dies. The process refers toFIGS. 1-6 . - The order in which the process is described is not intended to be construed as limiting, and any number of the described process blocks in the process can be combined in any order to implement the process, or alternate processes. Additionally, individual blocks may be deleted from the process without departing from the spirit and scope of the subject matter described herein. Furthermore, the process can be implemented in any suitable hardware, software, firmware, or a combination thereof, without departing from the scope of the subject matter described herein. In alternate implementations, other techniques may be included in the process in various combinations and remain within the scope of the disclosure.
- In an implementation, at
block 702, theprocess 700 includes forming a conductive pad (such asconductive pad 110, for example) at a first relative position on a surface of each of a plurality of microelectronic substrates (such as dies 102, for example). - In an implementation, the process includes forming the conductive pad on the surface of at least all but one of the microelectronic substrates to include an interior area free of the conductive material of the conductive pad.
- In an implementation, the process includes forming the interior area of the conductive pad of each microelectronic substrate of the stack to have a different maximum dimension. In one embodiment, the process includes forming the interior area of the conductive pad of each subsequent microelectronic substrate of the stack to have a larger maximum dimension than a maximum dimension of the interior area of the conductive pad of a previously placed microelectronic substrate.
- In an implementation, the process includes patterning the conductive pad to have an “O,” a “C,” a “D,” a “G,” or a “U” shape.
- In one example, the process includes patterning an exterior perimeter of the conductive pad to have a first predetermined size and shape and patterning the interior portion of the conductive pad to have a second predetermined size and shape. In one implementation, the process includes forming the second predetermined size and shape to comprise a polygon, a geometric shape, an eccentric shape, an irregular shape, or a multi-faceted shape.
- At
block 704, the process includes stacking the plurality of microelectronic substrates to form a vertical stack of microelectronic substrates while vertically aligning the conductive pad at each microelectronic substrate. In some embodiments, the microelectronic substrates (which may be thicker prior to bonding) may be thinned as desired after bonding. For instance, each microelectronic substrate may be thinned after bonding the microelectronic substrate to another microelectronic substrate or to the stack. - At
block 706, the process includes etching one or more layers of at least all but one of the microelectronic substrates to form a cavity extending through the at least all but one of the microelectronic substrates. In the implementation, the cavity is adjacent to a portion of the conductive pad on each of the microelectronic substrates. In one example, the process includes forming the cavity within the interior or open area of the conductive pad. In another implementation, the process includes reducing at least one iterative etching step to form the cavity due to forming the conductive pad on the surface of each of the plurality of microelectronic substrates to include the open area. - At
block 708, the process includes filling the cavity with a conductive material to form a through silicon via (TSV) common to each of the microelectronic substrates of the vertical stack. In the implementation, the TSV comprises an interlayer connection electrically coupling the conductive pad at each microelectronic substrate. - In an implementation, the process includes bonding the plurality of microelectronic substrates in the stack to each other using an ambient temperature direct bonding technique without adhesives prior to forming the cavity.
- In an implementation, a size of the interior area of the conductive pad is not uniform throughout the microelectronic substrates. In one example, the size of the interior area of the conductive pads progressively increases with each of the microelectronic substrates of the stack, from a microelectronic substrate at a bottom of the stack to a microelectronic substrate at a top of the stack.
- In an implementation, the process includes forming the vertical stack by intentionally offsetting each subsequent microelectronic substrate a predetermined distance in a first offset direction relative to a previously placed microelectronic substrate. In one example, the predetermined distance is larger than an average die placement error of die placement tools used to stack the plurality of microelectronic substrates to form the vertical stack.
- In an implementation, the microelectronic substrates may each be thinned from the side opposite the conductive pad to reduce the extent to which the TSV must extend. Such thinning may be done as each microelectronic substrate is stacked on the previous die or support substrate. Moreover, while the microelectronic substrates are shown stacked with a face-to-back orientation, the microelectronic substrates may be placed in a face-to-face or back-to-back orientation.
- In various embodiments, some process steps may be modified or eliminated, in comparison to the process steps described herein.
- The techniques, components, and devices described herein are not limited to the illustrations of
FIGS. 1-7 , and may be applied to other designs, types, arrangements, and constructions including with other electrical components without departing from the scope of the disclosure. In some cases, additional or alternative components, techniques, sequences, or processes may be used to implement the techniques described herein. Further, the components and/or techniques may be arranged and/or combined in various combinations, while resulting in similar or approximately identical results. - Although the implementations of the disclosure have been described in language specific to structural features and/or methodological acts, it is to be understood that the implementations are not necessarily limited to the specific features or acts described. Rather, the specific features and acts are disclosed as representative forms of implementing example devices and techniques.
Claims (23)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/449,975 US20220028835A1 (en) | 2018-06-12 | 2021-10-05 | Interlayer connection of stacked microelectronic components |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201862683857P | 2018-06-12 | 2018-06-12 | |
| US16/438,714 US11171117B2 (en) | 2018-06-12 | 2019-06-12 | Interlayer connection of stacked microelectronic components |
| US17/449,975 US20220028835A1 (en) | 2018-06-12 | 2021-10-05 | Interlayer connection of stacked microelectronic components |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/438,714 Continuation US11171117B2 (en) | 2018-06-12 | 2019-06-12 | Interlayer connection of stacked microelectronic components |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20220028835A1 true US20220028835A1 (en) | 2022-01-27 |
Family
ID=68765270
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/438,714 Active US11171117B2 (en) | 2018-06-12 | 2019-06-12 | Interlayer connection of stacked microelectronic components |
| US17/449,975 Pending US20220028835A1 (en) | 2018-06-12 | 2021-10-05 | Interlayer connection of stacked microelectronic components |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/438,714 Active US11171117B2 (en) | 2018-06-12 | 2019-06-12 | Interlayer connection of stacked microelectronic components |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US11171117B2 (en) |
| CN (2) | CN112514059B (en) |
| WO (1) | WO2019241367A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12381168B2 (en) | 2015-08-25 | 2025-08-05 | Adeia Semiconductor Bonding Technologies Inc. | Conductive barrier direct hybrid bonding |
Families Citing this family (86)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7109092B2 (en) | 2003-05-19 | 2006-09-19 | Ziptronix, Inc. | Method of room temperature covalent bonding |
| US7485968B2 (en) | 2005-08-11 | 2009-02-03 | Ziptronix, Inc. | 3D IC method and device |
| US8735219B2 (en) | 2012-08-30 | 2014-05-27 | Ziptronix, Inc. | Heterogeneous annealing method and device |
| US10886250B2 (en) | 2015-07-10 | 2021-01-05 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
| US10204893B2 (en) | 2016-05-19 | 2019-02-12 | Invensas Bonding Technologies, Inc. | Stacked dies and methods for forming bonded structures |
| US10672663B2 (en) | 2016-10-07 | 2020-06-02 | Xcelsis Corporation | 3D chip sharing power circuit |
| US10580735B2 (en) | 2016-10-07 | 2020-03-03 | Xcelsis Corporation | Stacked IC structure with system level wiring on multiple sides of the IC die |
| US10762420B2 (en) | 2017-08-03 | 2020-09-01 | Xcelsis Corporation | Self repairing neural network |
| TWI892323B (en) | 2016-10-27 | 2025-08-01 | 美商艾德亞半導體科技有限責任公司 | Structures and methods for low temperature bonding |
| US10002844B1 (en) | 2016-12-21 | 2018-06-19 | Invensas Bonding Technologies, Inc. | Bonded structures |
| US20180182665A1 (en) | 2016-12-28 | 2018-06-28 | Invensas Bonding Technologies, Inc. | Processed Substrate |
| CN117878055A (en) | 2016-12-28 | 2024-04-12 | 艾德亚半导体接合科技有限公司 | Stacking substrate processing |
| US11626363B2 (en) | 2016-12-29 | 2023-04-11 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
| US10629577B2 (en) | 2017-03-16 | 2020-04-21 | Invensas Corporation | Direct-bonded LED arrays and applications |
| US10515913B2 (en) | 2017-03-17 | 2019-12-24 | Invensas Bonding Technologies, Inc. | Multi-metal contact structure |
| US10508030B2 (en) | 2017-03-21 | 2019-12-17 | Invensas Bonding Technologies, Inc. | Seal for microelectronic assembly |
| US10269756B2 (en) | 2017-04-21 | 2019-04-23 | Invensas Bonding Technologies, Inc. | Die processing |
| US10879212B2 (en) | 2017-05-11 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Processed stacked dies |
| US10446441B2 (en) | 2017-06-05 | 2019-10-15 | Invensas Corporation | Flat metal features for microelectronics applications |
| US10217720B2 (en) | 2017-06-15 | 2019-02-26 | Invensas Corporation | Multi-chip modules formed using wafer-level processing of a reconstitute wafer |
| US10840205B2 (en) | 2017-09-24 | 2020-11-17 | Invensas Bonding Technologies, Inc. | Chemical mechanical polishing for hybrid bonding |
| US11031285B2 (en) | 2017-10-06 | 2021-06-08 | Invensas Bonding Technologies, Inc. | Diffusion barrier collar for interconnects |
| US11380597B2 (en) | 2017-12-22 | 2022-07-05 | Invensas Bonding Technologies, Inc. | Bonded structures |
| US10923408B2 (en) | 2017-12-22 | 2021-02-16 | Invensas Bonding Technologies, Inc. | Cavity packages |
| US10727219B2 (en) | 2018-02-15 | 2020-07-28 | Invensas Bonding Technologies, Inc. | Techniques for processing devices |
| US11169326B2 (en) | 2018-02-26 | 2021-11-09 | Invensas Bonding Technologies, Inc. | Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects |
| US11256004B2 (en) | 2018-03-20 | 2022-02-22 | Invensas Bonding Technologies, Inc. | Direct-bonded lamination for improved image clarity in optical devices |
| US10991804B2 (en) | 2018-03-29 | 2021-04-27 | Xcelsis Corporation | Transistor level interconnection methodologies utilizing 3D interconnects |
| US11056348B2 (en) | 2018-04-05 | 2021-07-06 | Invensas Bonding Technologies, Inc. | Bonding surfaces for microelectronics |
| US11244916B2 (en) | 2018-04-11 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
| US10790262B2 (en) | 2018-04-11 | 2020-09-29 | Invensas Bonding Technologies, Inc. | Low temperature bonded structures |
| US10964664B2 (en) | 2018-04-20 | 2021-03-30 | Invensas Bonding Technologies, Inc. | DBI to Si bonding for simplified handle wafer |
| US11004757B2 (en) | 2018-05-14 | 2021-05-11 | Invensas Bonding Technologies, Inc. | Bonded structures |
| US11276676B2 (en) | 2018-05-15 | 2022-03-15 | Invensas Bonding Technologies, Inc. | Stacked devices and methods of fabrication |
| US10923413B2 (en) | 2018-05-30 | 2021-02-16 | Xcelsis Corporation | Hard IP blocks with physically bidirectional passageways |
| CN112585740B (en) | 2018-06-13 | 2025-05-13 | 隔热半导体粘合技术公司 | TSV as a pad |
| US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
| US10910344B2 (en) | 2018-06-22 | 2021-02-02 | Xcelsis Corporation | Systems and methods for releveled bump planes for chiplets |
| WO2020010056A1 (en) | 2018-07-03 | 2020-01-09 | Invensas Bonding Technologies, Inc. | Techniques for joining dissimilar materials in microelectronics |
| US11158606B2 (en) | 2018-07-06 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Molded direct bonded and interconnected stack |
| US11462419B2 (en) | 2018-07-06 | 2022-10-04 | Invensas Bonding Technologies, Inc. | Microelectronic assemblies |
| US12406959B2 (en) | 2018-07-26 | 2025-09-02 | Adeia Semiconductor Bonding Technologies Inc. | Post CMP processing for hybrid bonding |
| US11515291B2 (en) | 2018-08-28 | 2022-11-29 | Adeia Semiconductor Inc. | Integrated voltage regulator and passive components |
| US20200075533A1 (en) | 2018-08-29 | 2020-03-05 | Invensas Bonding Technologies, Inc. | Bond enhancement in microelectronics by trapping contaminants and arresting cracks during direct-bonding processes |
| WO2020043171A1 (en) * | 2018-08-31 | 2020-03-05 | Changxin Memory Technologies, Inc. | Memory device, semiconductor device and method for manufacturing the same |
| US11011494B2 (en) | 2018-08-31 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics |
| US11158573B2 (en) | 2018-10-22 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Interconnect structures |
| US11244920B2 (en) | 2018-12-18 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Method and structures for low temperature device bonding |
| US11476213B2 (en) | 2019-01-14 | 2022-10-18 | Invensas Bonding Technologies, Inc. | Bonded structures without intervening adhesive |
| US11387202B2 (en) | 2019-03-01 | 2022-07-12 | Invensas Llc | Nanowire bonding interconnect for fine-pitch microelectronics |
| US11901281B2 (en) | 2019-03-11 | 2024-02-13 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structures with integrated passive component |
| US10854578B2 (en) | 2019-03-29 | 2020-12-01 | Invensas Corporation | Diffused bitline replacement in stacked wafer memory |
| US11610846B2 (en) | 2019-04-12 | 2023-03-21 | Adeia Semiconductor Bonding Technologies Inc. | Protective elements for bonded structures including an obstructive element |
| US11373963B2 (en) | 2019-04-12 | 2022-06-28 | Invensas Bonding Technologies, Inc. | Protective elements for bonded structures |
| US11205625B2 (en) | 2019-04-12 | 2021-12-21 | Invensas Bonding Technologies, Inc. | Wafer-level bonding of obstructive elements |
| US11355404B2 (en) | 2019-04-22 | 2022-06-07 | Invensas Bonding Technologies, Inc. | Mitigating surface damage of probe pads in preparation for direct bonding of a substrate |
| US11385278B2 (en) | 2019-05-23 | 2022-07-12 | Invensas Bonding Technologies, Inc. | Security circuitry for bonded structures |
| US12374641B2 (en) | 2019-06-12 | 2025-07-29 | Adeia Semiconductor Bonding Technologies Inc. | Sealed bonded structures and methods for forming the same |
| US11296053B2 (en) | 2019-06-26 | 2022-04-05 | Invensas Bonding Technologies, Inc. | Direct bonded stack structures for increased reliability and improved yield in microelectronics |
| US12080672B2 (en) | 2019-09-26 | 2024-09-03 | Adeia Semiconductor Bonding Technologies Inc. | Direct gang bonding methods including directly bonding first element to second element to form bonded structure without adhesive |
| US12113054B2 (en) | 2019-10-21 | 2024-10-08 | Adeia Semiconductor Technologies Llc | Non-volatile dynamic random access memory |
| US11862602B2 (en) | 2019-11-07 | 2024-01-02 | Adeia Semiconductor Technologies Llc | Scalable architecture for reduced cycles across SOC |
| US11762200B2 (en) | 2019-12-17 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded optical devices |
| US11876076B2 (en) | 2019-12-20 | 2024-01-16 | Adeia Semiconductor Technologies Llc | Apparatus for non-volatile random access memory stacks |
| US11721653B2 (en) | 2019-12-23 | 2023-08-08 | Adeia Semiconductor Bonding Technologies Inc. | Circuitry for electrical redundancy in bonded structures |
| KR102910967B1 (en) | 2019-12-23 | 2026-01-09 | 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 | Electrical redundancy for coupled structures |
| US11417629B2 (en) * | 2020-02-11 | 2022-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Three-dimensional stacking structure and manufacturing method thereof |
| KR20230003471A (en) | 2020-03-19 | 2023-01-06 | 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 | Dimensional Compensation Control for Directly Coupled Structures |
| US11742314B2 (en) | 2020-03-31 | 2023-08-29 | Adeia Semiconductor Bonding Technologies Inc. | Reliable hybrid bonded apparatus |
| WO2021236361A1 (en) | 2020-05-19 | 2021-11-25 | Invensas Bonding Technologies, Inc. | Laterally unconfined structure |
| US11631647B2 (en) | 2020-06-30 | 2023-04-18 | Adeia Semiconductor Bonding Technologies Inc. | Integrated device packages with integrated device die and dummy element |
| US11728273B2 (en) | 2020-09-04 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
| US11764177B2 (en) | 2020-09-04 | 2023-09-19 | Adeia Semiconductor Bonding Technologies Inc. | Bonded structure with interconnect structure |
| US11264357B1 (en) | 2020-10-20 | 2022-03-01 | Invensas Corporation | Mixed exposure for large die |
| WO2022094587A1 (en) | 2020-10-29 | 2022-05-05 | Invensas Bonding Technologies, Inc. | Direct bonding methods and structures |
| KR20220060915A (en) * | 2020-11-05 | 2022-05-12 | 삼성전자주식회사 | TSV(Through Silicon Via) key for measuring overlay, and semiconductor device and semiconductor package comprising the TSV key |
| US12456662B2 (en) | 2020-12-28 | 2025-10-28 | Adeia Semiconductor Bonding Technologies Inc. | Structures with through-substrate vias and methods for forming the same |
| EP4268274A4 (en) | 2020-12-28 | 2024-10-30 | Adeia Semiconductor Bonding Technologies Inc. | STRUCTURES WITH SUBSTRATE PASSAGES AND METHODS FOR FORMING THE SAME |
| JP7783896B2 (en) | 2020-12-30 | 2025-12-10 | アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド | Structures with conductive features and methods of forming same - Patents.com |
| KR20230164153A (en) | 2021-03-31 | 2023-12-01 | 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 | Direct coupling and separation of carriers |
| CN118103972A (en) | 2021-08-02 | 2024-05-28 | 美商艾德亚半导体接合科技有限公司 | Protective semiconductor components for bonded structures |
| US20230078099A1 (en) * | 2021-09-13 | 2023-03-16 | Intel Corporation | Patch packaging architecture implementing hybrid bonds and self-aligned template |
| US12512425B2 (en) | 2022-04-25 | 2025-12-30 | Adeia Semiconductor Bonding Technologies Inc. | Expansion controlled structure for direct bonding and method of forming same |
| US12506114B2 (en) | 2022-12-29 | 2025-12-23 | Adeia Semiconductor Bonding Technologies Inc. | Directly bonded metal structures having aluminum features and methods of preparing same |
| WO2024160459A1 (en) | 2023-01-31 | 2024-08-08 | Ams-Osram Ag | Wafer structure, optical sensor, and corresponding method of production |
| US12341083B2 (en) | 2023-02-08 | 2025-06-24 | Adeia Semiconductor Bonding Technologies Inc. | Electronic device cooling structures bonded to semiconductor elements |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070037379A1 (en) * | 2005-08-11 | 2007-02-15 | Ziptronix | 3D IC method and device |
| US20080029850A1 (en) * | 2006-08-01 | 2008-02-07 | Qimonda Ag | Electrical through contact |
| US20150348917A1 (en) * | 2014-05-29 | 2015-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC Interconnect Devices and Methods of Forming Same |
| US20180068984A1 (en) * | 2016-09-07 | 2018-03-08 | Imec Vzw | Method for bonding and interconnecting integrated circuit devices |
| CN109087901A (en) * | 2018-08-31 | 2018-12-25 | 长鑫存储技术有限公司 | Storage device, semiconductor devices and its manufacturing method |
| US20190019741A1 (en) * | 2017-07-11 | 2019-01-17 | United Microelectronics Corp. | Semiconductor device and method for manufacturing the same |
Family Cites Families (83)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0651449B1 (en) | 1993-11-01 | 2002-02-13 | Matsushita Electric Industrial Co., Ltd. | Electronic component and method for producing the same |
| KR960009074A (en) | 1994-08-29 | 1996-03-22 | 모리시다 요이치 | Semiconductor device and manufacturing method thereof |
| US6097096A (en) | 1997-07-11 | 2000-08-01 | Advanced Micro Devices | Metal attachment method and structure for attaching substrates at low temperatures |
| JP3532788B2 (en) | 1999-04-13 | 2004-05-31 | 唯知 須賀 | Semiconductor device and manufacturing method thereof |
| US6423640B1 (en) | 2000-08-09 | 2002-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Headless CMP process for oxide planarization |
| US6887769B2 (en) | 2002-02-06 | 2005-05-03 | Intel Corporation | Dielectric recess for wafer-to-wafer and die-to-die metal bonding and method of fabricating the same |
| US6762076B2 (en) | 2002-02-20 | 2004-07-13 | Intel Corporation | Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices |
| US7105980B2 (en) | 2002-07-03 | 2006-09-12 | Sawtek, Inc. | Saw filter device and method employing normal temperature bonding for producing desirable filter production and performance characteristics |
| JP4083502B2 (en) | 2002-08-19 | 2008-04-30 | 株式会社フジミインコーポレーテッド | Polishing method and polishing composition used therefor |
| US7023093B2 (en) | 2002-10-24 | 2006-04-04 | International Business Machines Corporation | Very low effective dielectric constant interconnect Structures and methods for fabricating the same |
| US6962835B2 (en) | 2003-02-07 | 2005-11-08 | Ziptronix, Inc. | Method for room temperature metal direct bonding |
| US6908027B2 (en) | 2003-03-31 | 2005-06-21 | Intel Corporation | Complete device layer transfer without edge exclusion via direct wafer bonding and constrained bond-strengthening process |
| US7109092B2 (en) | 2003-05-19 | 2006-09-19 | Ziptronix, Inc. | Method of room temperature covalent bonding |
| US6867073B1 (en) | 2003-10-21 | 2005-03-15 | Ziptronix, Inc. | Single mask via method and device |
| US20060057945A1 (en) | 2004-09-16 | 2006-03-16 | Chia-Lin Hsu | Chemical mechanical polishing process |
| US7193423B1 (en) | 2005-12-12 | 2007-03-20 | International Business Machines Corporation | Wafer-to-wafer alignments |
| US7750488B2 (en) | 2006-07-10 | 2010-07-06 | Tezzaron Semiconductor, Inc. | Method for bonding wafers to produce stacked integrated circuits |
| US7803693B2 (en) | 2007-02-15 | 2010-09-28 | John Trezza | Bowed wafer hybridization compensation |
| KR101588723B1 (en) * | 2007-07-31 | 2016-01-26 | 인벤사스 코포레이션 | Semiconductor packaging process using through silicon vias |
| US8349635B1 (en) | 2008-05-20 | 2013-01-08 | Silicon Laboratories Inc. | Encapsulated MEMS device and method to form the same |
| US9893004B2 (en) | 2011-07-27 | 2018-02-13 | Broadpak Corporation | Semiconductor interposer integration |
| US7872332B2 (en) * | 2008-09-11 | 2011-01-18 | Micron Technology, Inc. | Interconnect structures for stacked dies, including penetrating structures for through-silicon vias, and associated systems and methods |
| US8130527B2 (en) * | 2008-09-11 | 2012-03-06 | Micron Technology, Inc. | Stacked device identification assignment |
| US7825024B2 (en) * | 2008-11-25 | 2010-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming through-silicon vias |
| US8476165B2 (en) | 2009-04-01 | 2013-07-02 | Tokyo Electron Limited | Method for thinning a bonding wafer |
| US8482132B2 (en) | 2009-10-08 | 2013-07-09 | International Business Machines Corporation | Pad bonding employing a self-aligned plated liner for adhesion enhancement |
| US8258619B2 (en) * | 2009-11-12 | 2012-09-04 | International Business Machines Corporation | Integrated circuit die stacks with translationally compatible vias |
| JP5517800B2 (en) | 2010-07-09 | 2014-06-11 | キヤノン株式会社 | Member for solid-state imaging device and method for manufacturing solid-state imaging device |
| CN102024782B (en) * | 2010-10-12 | 2012-07-25 | 北京大学 | Three-dimensional vertical interconnecting structure and manufacturing method thereof |
| FR2966283B1 (en) | 2010-10-14 | 2012-11-30 | Soi Tec Silicon On Insulator Tech Sa | METHOD FOR PRODUCING A COLLAGE STRUCTURE |
| US8377798B2 (en) | 2010-11-10 | 2013-02-19 | Taiwan Semiconductor Manufacturing Co., Ltd | Method and structure for wafer to wafer bonding in semiconductor packaging |
| US8620164B2 (en) | 2011-01-20 | 2013-12-31 | Intel Corporation | Hybrid III-V silicon laser formed by direct bonding |
| US8716105B2 (en) | 2011-03-31 | 2014-05-06 | Soitec | Methods for bonding semiconductor structures involving annealing processes, and bonded semiconductor structures and intermediate structures formed using such methods |
| US8501537B2 (en) | 2011-03-31 | 2013-08-06 | Soitec | Methods for bonding semiconductor structures involving annealing processes, and bonded semiconductor structures formed using such methods |
| KR102378636B1 (en) | 2011-05-24 | 2022-03-25 | 소니그룹주식회사 | Semiconductor device |
| JP5982748B2 (en) | 2011-08-01 | 2016-08-31 | ソニー株式会社 | SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND ELECTRONIC DEVICE |
| US8697493B2 (en) | 2011-07-18 | 2014-04-15 | Soitec | Bonding surfaces for direct bonding of semiconductor structures |
| US8441131B2 (en) | 2011-09-12 | 2013-05-14 | Globalfoundries Inc. | Strain-compensating fill patterns for controlling semiconductor chip package interactions |
| CN103377911B (en) | 2012-04-16 | 2016-09-21 | 中国科学院微电子研究所 | Method for Improving Uniformity of Chemical Mechanical Planarization Process |
| US9214435B2 (en) * | 2012-05-21 | 2015-12-15 | Globalfoundries Inc. | Via structure for three-dimensional circuit integration |
| US8809123B2 (en) | 2012-06-05 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Three dimensional integrated circuit structures and hybrid bonding methods for semiconductor wafers |
| US9142517B2 (en) | 2012-06-05 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid bonding mechanisms for semiconductor wafers |
| US20140175655A1 (en) | 2012-12-22 | 2014-06-26 | Industrial Technology Research Institute | Chip bonding structure and manufacturing method thereof |
| US8946784B2 (en) | 2013-02-18 | 2015-02-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for image sensor packaging |
| US8802538B1 (en) | 2013-03-15 | 2014-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for hybrid wafer bonding |
| US9443796B2 (en) | 2013-03-15 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Air trench in packages incorporating hybrid bonding |
| US9064937B2 (en) | 2013-05-30 | 2015-06-23 | International Business Machines Corporation | Substrate bonding with diffusion barrier structures |
| US9929050B2 (en) | 2013-07-16 | 2018-03-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming three-dimensional integrated circuit (3DIC) stacking structure |
| US9723716B2 (en) | 2013-09-27 | 2017-08-01 | Infineon Technologies Ag | Contact pad structure, an electronic component, and a method for manufacturing a contact pad structure |
| US9257399B2 (en) | 2013-10-17 | 2016-02-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D integrated circuit and methods of forming the same |
| JP2015115446A (en) | 2013-12-11 | 2015-06-22 | 株式会社東芝 | Manufacturing method of semiconductor device |
| US9437572B2 (en) | 2013-12-18 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conductive pad structure for hybrid bonding and methods of forming same |
| US9230941B2 (en) | 2014-03-28 | 2016-01-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonding structure for stacked semiconductor devices |
| US9299736B2 (en) | 2014-03-28 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid bonding with uniform pattern density |
| US9472458B2 (en) | 2014-06-04 | 2016-10-18 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| KR102301573B1 (en) * | 2014-06-05 | 2021-09-10 | 삼성전자주식회사 | Semiconductor device |
| KR102275705B1 (en) | 2014-07-11 | 2021-07-09 | 삼성전자주식회사 | Wafer-to-wafer bonding structure |
| US9536848B2 (en) | 2014-10-16 | 2017-01-03 | Globalfoundries Inc. | Bond pad structure for low temperature flip chip bonding |
| US9394161B2 (en) | 2014-11-14 | 2016-07-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | MEMS and CMOS integration with low-temperature bonding |
| EP3113216B1 (en) * | 2015-07-01 | 2021-05-19 | IMEC vzw | A method for bonding and interconnecting integrated circuit devices |
| US9656852B2 (en) | 2015-07-06 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company Ltd. | CMOS-MEMS device structure, bonding mesa structure and associated method |
| US10075657B2 (en) | 2015-07-21 | 2018-09-11 | Fermi Research Alliance, Llc | Edgeless large area camera system |
| US9728521B2 (en) | 2015-07-23 | 2017-08-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid bond using a copper alloy for yield improvement |
| KR102379165B1 (en) * | 2015-08-17 | 2022-03-25 | 삼성전자주식회사 | Integrated circuit device having through silicon via structure and method of manufacturing the same |
| US9559081B1 (en) | 2015-08-21 | 2017-01-31 | Apple Inc. | Independent 3D stacking |
| US9953941B2 (en) | 2015-08-25 | 2018-04-24 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
| US9496239B1 (en) | 2015-12-11 | 2016-11-15 | International Business Machines Corporation | Nitride-enriched oxide-to-oxide 3D wafer bonding |
| US9923011B2 (en) | 2016-01-12 | 2018-03-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with stacked semiconductor dies |
| US10026716B2 (en) | 2016-04-15 | 2018-07-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC formation with dies bonded to formed RDLs |
| CN107305861B (en) * | 2016-04-25 | 2019-09-03 | 晟碟信息科技(上海)有限公司 | Semiconductor device and manufacturing method thereof |
| KR102505856B1 (en) | 2016-06-09 | 2023-03-03 | 삼성전자 주식회사 | wafer-to-wafer bonding structure |
| US9941241B2 (en) | 2016-06-30 | 2018-04-10 | International Business Machines Corporation | Method for wafer-wafer bonding |
| US10163750B2 (en) | 2016-12-05 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure for heat dissipation |
| US10453832B2 (en) | 2016-12-15 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Seal ring structures and methods of forming same |
| CN117878055A (en) | 2016-12-28 | 2024-04-12 | 艾德亚半导体接合科技有限公司 | Stacking substrate processing |
| US20180182665A1 (en) | 2016-12-28 | 2018-06-28 | Invensas Bonding Technologies, Inc. | Processed Substrate |
| US10431614B2 (en) | 2017-02-01 | 2019-10-01 | Semiconductor Components Industries, Llc | Edge seals for semiconductor packages |
| JP6640780B2 (en) | 2017-03-22 | 2020-02-05 | キオクシア株式会社 | Semiconductor device manufacturing method and semiconductor device |
| US10269756B2 (en) | 2017-04-21 | 2019-04-23 | Invensas Bonding Technologies, Inc. | Die processing |
| US10580823B2 (en) | 2017-05-03 | 2020-03-03 | United Microelectronics Corp. | Wafer level packaging method |
| US10879212B2 (en) | 2017-05-11 | 2020-12-29 | Invensas Bonding Technologies, Inc. | Processed stacked dies |
| US11251157B2 (en) | 2017-11-01 | 2022-02-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die stack structure with hybrid bonding structure and method of fabricating the same and package |
| US10811392B2 (en) * | 2019-02-27 | 2020-10-20 | Western Digital Technologies, Inc. | TSV semiconductor device including two-dimensional shift |
-
2019
- 2019-06-12 CN CN201980049050.XA patent/CN112514059B/en active Active
- 2019-06-12 US US16/438,714 patent/US11171117B2/en active Active
- 2019-06-12 CN CN202410541116.XA patent/CN118448377A/en active Pending
- 2019-06-12 WO PCT/US2019/036741 patent/WO2019241367A1/en not_active Ceased
-
2021
- 2021-10-05 US US17/449,975 patent/US20220028835A1/en active Pending
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070037379A1 (en) * | 2005-08-11 | 2007-02-15 | Ziptronix | 3D IC method and device |
| US20080029850A1 (en) * | 2006-08-01 | 2008-02-07 | Qimonda Ag | Electrical through contact |
| US20150348917A1 (en) * | 2014-05-29 | 2015-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC Interconnect Devices and Methods of Forming Same |
| US20180068984A1 (en) * | 2016-09-07 | 2018-03-08 | Imec Vzw | Method for bonding and interconnecting integrated circuit devices |
| US20190019741A1 (en) * | 2017-07-11 | 2019-01-17 | United Microelectronics Corp. | Semiconductor device and method for manufacturing the same |
| CN109087901A (en) * | 2018-08-31 | 2018-12-25 | 长鑫存储技术有限公司 | Storage device, semiconductor devices and its manufacturing method |
Non-Patent Citations (1)
| Title |
|---|
| CN-109087901-A the translation (Year: 2018) * |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12381168B2 (en) | 2015-08-25 | 2025-08-05 | Adeia Semiconductor Bonding Technologies Inc. | Conductive barrier direct hybrid bonding |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2019241367A1 (en) | 2019-12-19 |
| CN112514059A (en) | 2021-03-16 |
| US11171117B2 (en) | 2021-11-09 |
| CN118448377A (en) | 2024-08-06 |
| US20190378820A1 (en) | 2019-12-12 |
| CN112514059B (en) | 2024-05-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11171117B2 (en) | Interlayer connection of stacked microelectronic components | |
| US12243851B2 (en) | Offset pads over TSV | |
| US20250364481A1 (en) | Post cmp processing for hybrid bonding | |
| US12266640B2 (en) | Molded direct bonded and interconnected stack | |
| US11735523B2 (en) | Laterally unconfined structure | |
| CN101752270B (en) | Method for forming semiconductor dies of stacked integrated circuits | |
| EP4468345A2 (en) | Large metal pads over tsv | |
| CN112385036A (en) | Molded direct bond and interconnect stack | |
| TWI891605B (en) | Interlayer connection of stacked microelectronic components |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INVENSAS BONDING TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GAO, GUILIAN;HABA, BELGACEM;REEL/FRAME:057701/0684 Effective date: 20190917 Owner name: INVENSAS BONDING TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNORS:GAO, GUILIAN;HABA, BELGACEM;REEL/FRAME:057701/0684 Effective date: 20190917 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: SECURITY INTEREST;ASSIGNORS:ADEIA GUIDES INC.;ADEIA MEDIA HOLDINGS LLC;ADEIA MEDIA SOLUTIONS INC.;AND OTHERS;REEL/FRAME:063707/0884 Effective date: 20230519 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| AS | Assignment |
Owner name: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES INC., CALIFORNIA Free format text: CHANGE OF NAME;ASSIGNOR:INVENSAS BONDING TECHNOLOGIES, INC.;REEL/FRAME:065414/0093 Effective date: 20220815 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |