US20200243454A1 - Package structure - Google Patents
Package structure Download PDFInfo
- Publication number
- US20200243454A1 US20200243454A1 US16/848,863 US202016848863A US2020243454A1 US 20200243454 A1 US20200243454 A1 US 20200243454A1 US 202016848863 A US202016848863 A US 202016848863A US 2020243454 A1 US2020243454 A1 US 2020243454A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor die
- conductive pattern
- attach film
- die
- structure according
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W70/60—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q1/00—Details of, or arrangements associated with, antennas
- H01Q1/12—Supports; Mounting means
- H01Q1/22—Supports; Mounting means by structural association with other equipment or articles
- H01Q1/2283—Supports; Mounting means by structural association with other equipment or articles mounted in or on the surface of a semiconductor substrate as a chip-type antenna or integrated with other components into an IC package
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q21/00—Antenna arrays or systems
- H01Q21/0087—Apparatus or processes specially adapted for manufacturing antenna arrays
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q21/00—Antenna arrays or systems
- H01Q21/06—Arrays of individually energised antenna units similarly polarised and spaced apart
- H01Q21/061—Two dimensional planar arrays
- H01Q21/065—Patch antenna array
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q21/00—Antenna arrays or systems
- H01Q21/28—Combinations of substantially independent non-interacting antenna units or systems
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q25/00—Antennas or antenna systems providing at least two radiating patterns
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q9/00—Electrically-short antennas having dimensions not more than twice the operating wavelength and consisting of conductive active radiating elements
- H01Q9/04—Resonant antennas
- H01Q9/16—Resonant antennas with feed intermediate between the extremities of the antenna, e.g. centre-fed dipole
- H01Q9/18—Vertical disposition of the antenna
-
- H10P72/74—
-
- H10W44/20—
-
- H10W70/05—
-
- H10W70/09—
-
- H10W70/093—
-
- H10W70/095—
-
- H10W70/611—
-
- H10W70/614—
-
- H10W70/635—
-
- H10W70/65—
-
- H10W70/685—
-
- H10W72/30—
-
- H10W74/016—
-
- H10W74/019—
-
- H10W74/129—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68372—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to support a device or wafer when forming electrical connections thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
- H01L2221/68386—Separation by peeling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6661—High-frequency adaptations for passive devices
- H01L2223/6677—High-frequency adaptations for passive devices for antenna, e.g. antenna included within housing of semiconductor device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/214—Connecting portions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83191—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/19011—Structure including integrated passive components
-
- H10P72/7424—
-
- H10P72/743—
-
- H10P72/7436—
-
- H10P72/7442—
-
- H10W44/248—
-
- H10W70/099—
-
- H10W70/6528—
-
- H10W72/0198—
-
- H10W72/073—
-
- H10W72/241—
-
- H10W72/874—
-
- H10W72/9413—
-
- H10W74/117—
-
- H10W90/701—
Definitions
- Semiconductor devices and integrated circuits used in a variety of electronic applications are typically manufactured on a single semiconductor wafer.
- the dies of the wafer may be processed and packaged with other semiconductor devices (e.g. antenna) or dies at the wafer level, and various technologies have been developed for the wafer level packaging.
- FIG. 1A to FIG. 10 are schematic sectional views of various stages in a method of fabricating a package structure according to some exemplary embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices.
- the testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like.
- the verification testing may be performed on intermediate structures as well as the final structure.
- the structures and methods disclosed herein may be used in conjunction with testing 0 methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
- FIG. 1A to FIG. 10 are schematic sectional views of various stages in a method of fabricating a package structure according to some exemplary embodiments of the present disclosure.
- a semiconductor wafer 110 including a plurality of semiconductor dies (not shown) is provided.
- the semiconductor wafer 110 is a silicon bulk wafer.
- the semiconductor wafer 110 is a reconstituted wafer.
- the semiconductor wafer 110 may further include active components, passive components, conductive elements or doped regions therein, but for illustration purposes, these components or elements are omitted in the figures.
- the semiconductor wafer 110 has an active surface 110 A, and a backside surface 110 B opposite to the active surface 110 A.
- a die attach film 200 is disposed on the backside surface 110 B of the semiconductor wafer 110 .
- the semiconductor wafer 110 is backside thinned to a desirable thickness before disposing the die attach film 200 .
- the die attach film 200 comprises a plurality of fillers 220 dispersed within a film material 210 .
- the film material 210 may be a polymer-based glue material or a thermal-plastic resin material that can be hardened when heated or cured.
- the plurality of fillers 220 for example, may be inorganic particles, such as Al 2 O 3 particles, metal oxide particles or the like. In some embodiments, the fillers 220 may be particles of spherical shapes.
- the fillers 220 included in the die attach film 200 are arranged in a single layer. That is, the thickness of the die attach film 200 is principally decided by the largest dimension of the particles or the particle diameter of the fillers 220 . In one embodiment, the fillers 220 included in the die attach film 200 are uniformly arranged beside one another as a monolayer layer. In some embodiments, the die attach film 200 is obtained through a press rolling process. For instance, as shown in FIG. 1B , the mixture including the film material 210 and the fillers 220 is pressed by the rollers 205 with a specific distance 205 D apart.
- the press rolling process makes sure spreading out the fillers 220 evenly in the die attach film 200 of a specific thickness 200 D so that the fillers 220 are dispersed in the film material 210 side-by-side as a monolayer, and the fillers 220 are not stacked on each other.
- the plurality of fillers 220 may have an average dimeter 220 D, and the fillers 220 are preferably particles of a substantially uniform size or diameter.
- the average thickness (or the height) 200 D of the die attach film 200 is substantially equal to the average diameter 220 D of the plurality of fillers 220 .
- the diameter 220 D of the plurality of fillers 220 is at least larger than 100 ⁇ m.
- the diameter 220 D of the plurality of fillers 220 is in a range from 100 ⁇ m to 150 ⁇ m.
- the content of the plurality of fillers 220 in the die attach film 200 is in the range of 20% by volume to 40% by volume.
- the average thickness 200 D of the die attach film 200 is in a range from 100 ⁇ m to 150 ⁇ m.
- semiconductor dies 110 ′ are provided and each semiconductor die 100 ′ has a die attach film 200 attached to its backside 110 B.
- the semiconductor dies 110 ′ may be obtained by performing a wafer dicing process to the semiconductor wafer 110 and the die attach film 200 as depicted in FIG. 1A and FIG. 1B , such that the semiconductor wafer 110 is singulated into a plurality of semiconductor dies 110 ′ (along with the diced die attach film 200 thereon).
- the wafer dicing process is performed at the dicing line(s) DL as shown in FIG. 1A to separate the semiconductor dies 110 ′.
- FIG. 1A the dicing line(s) DL
- each of the semiconductor die 110 ′ includes a semiconductor substrate 110 - 1 , a plurality of conductive pads 110 - 2 formed on the semiconductor substrate 110 - 1 , and a passivation layer 110 - 3 .
- the passivation layer 110 - 3 is formed over the substrate 110 - 1 and has a plurality of opening so as to partially expose the conductive pads 110 - 2 .
- the semiconductor substrate 110 - 1 is a silicon substrate including active components (e.g., transistors, diodes, optoelectronic devices or the like) and passive components (e.g., resistors, capacitors, inductors, transducers or the like) formed therein.
- the conductive pads 110 - 2 are aluminum pads, copper pads or other suitable metallic pads.
- the passivation layer 110 - 3 includes a silicon oxide layer, a silicon nitride layer, a silicon oxy-nitride layer or a dielectric layer formed by other suitable dielectric materials.
- conductive pillars 110 - 4 are formed on the exposed conductive pads 110 - 2 of the semiconductor die 110 ′, and a protection layer 110 - 5 is formed on the passivation layer 110 - 3 but exposes the conductive pillars 110 - 4 .
- the conductive pillars 110 - 4 are copper pillars or copper alloy pillars.
- the protection layer 110 - 5 includes a polymer layer having sufficient thickness to protect the conductive pillars 110 - 4 .
- the protection layer 110 - 5 includes a polybenzoxazole (PBO) layer, a polyimide (PI) layer or layers of other suitable polymer materials.
- the protection layer 110 - 5 may be made of inorganic materials.
- the die attach film 200 attached to each of the semiconductor dies 110 ′ for example, includes a first side surface 200 A and a second side surface 200 B opposite to the first side surface 200 A, and the first side surface 200 A and the second side surface 200 B of the die attach film 200 are respectively aligned with the two opposite side surfaces 1105 of the semiconductor die 110 ′.
- the die attach film 200 at the first side surface 200 A has a first height H 1
- the die attach film 200 at the second side surface 200 B has a second height H 2 .
- a height variation between the first height H 1 , the second height H 2 and the average height H 3 of the die attach film 200 is within 10 ⁇ m. In certain embodiments, the height variation between the first height H 1 , the second height H 2 and the average height H 3 of the die attach film 200 is within 2.5 ⁇ m. Alternatively, the height variation between the first height H 1 , the second height H 2 and the average height H 3 is very small or nearly zero. In some embodiments, the die attach film 200 has a substantially uniform height or thickness over the whole area of the semiconductor die 100 ′.
- the height variation in each portion of the die attach film 200 may be controlled within 10 ⁇ m.
- the height 200 D of the die attach film 200 may be defined and controlled through the plurality of fillers 220 . Therefore, a height variation of the semiconductor die 110 ′ formed on the die attach film 200 may also be minimized.
- a height variation of the die attach film 200 will become more prominent with the increase in thickness of the die attach film 200 , which may eventually affect the die height and process yield of the package.
- a debond layer 112 , a buffer layer 114 and a conductive pattern 116 are formed on a carrier CR.
- the carrier CR may be a glass carrier or any suitable carrier used in the method of fabricating the package structure.
- the conductive pattern 116 is formed on the buffer layer 114 , and includes a first portion 116 A and a second portion 116 B surrounding the first portion 116 A.
- the buffer layer 114 is located between the debond layer 112 and the conductive pattern 116
- the debond layer 112 is located between the carrier CR and the buffer layer 114 .
- a portion of the buffer layer 114 is exposed by the conductive pattern 116 .
- the buffer layer 114 may be omitted; in other words, merely the debond layer 112 is formed over the carrier CR.
- the conductive pattern 116 may be a single-layer structure without separate portions.
- the material of the debond layer 112 may be any material suitable for debonding the carrier CR from the above layers disposed thereon.
- the debond layer 112 may include a release layer (such as a light-to-heat conversion (“LTHC”) layer) and an adhesive layer (such as an ultra-violet curable adhesive or a heat curable adhesive layer).
- the buffer layer 114 may be a dielectric material layer.
- the buffer layer 114 may be a polymer layer which is made of polyimide, polybenzoxazole (PBO), benzocyclobutene (BCB), or any other suitable polymer-based dielectric material.
- the debond layer 112 and the buffer layer 114 may be formed by a suitable fabrication technique such as spin-coating, lamination, deposition, or the like.
- a material of the conductive pattern 116 for example, includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof.
- the conductive pattern 116 may be formed by a suitable fabrication technique such as plating process, photolithography and etching processes, or the like.
- the patterning process includes performing a dry etching process, a wet etching process, or a combination thereof.
- the conductive pattern 116 may serve as a ground plate for the later-formed antenna patterns.
- a plurality of through insulator vias 118 and antennas 120 are formed on the buffer layer 114 .
- the through insulator vias 118 and antennas 120 are formed by photolithography, plating, photoresist stripping processes or any other suitable methods.
- the through insulator vias 118 may be formed by forming a mask pattern (not shown) covering the conductive pattern 116 and the buffer layer 114 with openings exposing a portion of the conductive pattern 116 , then forming a metallic material filling the openings to form the through insulator vias 118 by electroplating or deposition and then removing the mask pattern.
- the disclosure is not limited thereto.
- a material of the through insulator vias 118 may include a metal material such as copper or copper alloys, or the like.
- the antennas 120 may be dipole antennas.
- the through insulator vias 118 are for example formed on the second portion 116 B of the conductive pattern 116 , while the antennas 120 are formed on the buffer layer 114 adjacent to the through insulator vias 118 .
- the number of the through insulator vias 118 and antennas 120 can be selected based on product demand.
- the semiconductor die 110 ′ may be picked and placed on the first portion 116 A of the conductive pattern 116 , and attached (or adhered) to the conductive pattern 116 through the die attach film 200 .
- the semiconductor die 110 ′ is for example surrounded by the through insulator vias 118 .
- each of the fillers 220 in the die attach film 200 is in contact with the backside surface 110 B of the semiconductor die 110 ′ and in contact with the conductive pattern 116 (first portion 116 A of conductive pattern 116 ).
- the number of semiconductor dies 110 ′ are not limited thereto.
- more than one of the semiconductor die 110 ′ may be picked and placed on the conductive pattern 116 , wherein the semiconductor die 110 ′ placed on the conductive pattern 116 may be arranged in an array.
- the through insulator vias 118 may be classified into groups. The number of the semiconductor die 110 ′ may correspond to the number of the groups of the through insulator vias 118 .
- one or more of the semiconductor die 110 ′ is picked and placed on the conductive pattern 116 after the formation of the through insulator vias 118 and antennas 120 .
- the disclosure is not limited thereto.
- one or more of the semiconductor die 110 ′ may be picked and placed on the conductive pattern 116 before the formation of the through insulator vias 118 and antennas 120 .
- an insulating material 130 is formed on the buffer layer 114 , the conductive pattern 116 and over the semiconductor die 110 ′.
- the insulating material 106 is formed through, for example, a compression molding process, filling up the gaps between the semiconductor die 110 ′, the die attach film 200 , the through insulator vias 118 and the antennas 120 .
- the insulating material 130 for example encapsulates the semiconductor die 110 ′, the die attach film 200 , the plurality of fillers 220 , the conductive pattern 116 , the through insulator vias 118 and the antennas 120 .
- the conductive pillars 110 - 4 and the protection layer 110 - 5 of the semiconductor die 110 ′ are encapsulated and well protected by the insulating material 130 .
- the conductive pillars 110 - 4 and the protection layer 110 - 5 of the semiconductor die 110 ′ are not revealed and are well protected by the insulating material 130 .
- the insulating material 130 includes epoxy resins or other suitable resins.
- the insulating material 130 has low permittivity (Dk) and low loss tangent (DO properties. Depending on the frequency range of the high-speed applications, suitable materials of the insulating material 130 may be selected based on the required electrical properties of the package structure.
- the insulating material 130 is partially removed to expose the conductive pillars 110 - 4 and the through insulator vias 118 .
- the insulating material 130 and the protection layer 110 - 5 are ground or polished by a mechanical grinding process, fly cutting process, and/or a chemical mechanical polishing (CMP) process to reveal the top surfaces 110 - 4 a of the conductive pillars 110 - 4 .
- the through insulator vias 118 may be partially polished so that the top surfaces 118 a of the through insulator vias 118 are levelled with the top surfaces 110 - 4 a of the conductive pillars 110 - 4 .
- the insulating material 130 is polished to form an insulating encapsulant 130 ′.
- the top surface 130 a of the insulating encapsulant 130 ′, the top surfaces 118 a of the through insulator vias 118 , the top surfaces 120 a of the antennas 120 , and the active surface 110 A of the semiconductor die 110 ′ are substantially coplanar and levelled with one another.
- a cleaning step may be optionally performed, for example to clean and remove the residue generated from the grinding or polishing step.
- a redistribution layer 140 is formed on the semiconductor die 110 ′, the through insulator vias 118 , the antennas 120 and on the insulating encapsulant 130 ′. As shown in FIG. 7 , the redistribution layer 140 is formed on the top surface 130 a of the insulating encapsulant 130 ′. In some embodiments, the redistribution layer 150 is electrically connected to the second portion 116 B of the conductive pattern 116 through the through insulator vias 118 , and is electrically connected to the semiconductor die 110 ′ through the conductive pillars 110 - 4 . In some embodiments, as shown in FIG.
- the semiconductor die 110 ′ is located between the redistribution layer 140 and the die attach film 200 .
- the insulating encapsulant 130 is located between the redistribution layer 140 and the buffer layer 114 , and located between the redistribution layer 140 and the conductive pattern 116 .
- the formation of the redistribution layer 140 includes sequentially forming one or more polymer dielectric layers 140 A and one or more metallization layers 140 B in alternation.
- the metallization layers 140 B are sandwiched between the polymer dielectric layers 140 A.
- the top surface of the topmost layer of the metallization layers 140 B is exposed by the topmost layer of the polymer dielectric layers 140 A and the lowest layer of the metallization layers 140 B is exposed by the lowest layer of the polymer dielectric layers 152 to connect the through insulator vias 118 and the conductive pillars 110 - 4 of the semiconductor die 110 ′.
- the material of the metallization layers 140 B includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof, and the metallization layers 140 B may be formed by electroplating or deposition.
- the material of the polymer dielectric layers 140 A includes polyimide, epoxy resin, acrylic resin, phenol resin, benzocyclobutene (BCB), polybenzooxazole (PBO), or any other suitable polymer-based dielectric material.
- a plurality of under-ball metallurgy (UBM) patterns 140 C is formed on the exposed top surface of the topmost layer of the metallization layers 140 B for electrically connecting with conductive elements (e.g. conductive balls) and/or semiconductor elements (e.g., passive components or active components).
- conductive elements e.g. conductive balls
- semiconductor elements e.g., passive components or active components
- the material of the under-ball metallurgy patterns 140 C may include copper, nickel, titanium, tungsten, or alloys thereof or the like, and may be formed by an electroplating process.
- conductive elements 145 are formed on the redistribution layer 140 .
- the conductive elements 145 are formed on the redistribution layer 140 through the under-ball metallurgy patterns 140 C. In some embodiments, some of the conductive elements 145 are electrically connected to the semiconductor die 110 ′ through the under-ball metallurgy patterns 140 C and the redistribution layer 140 , and some of the conductive elements 145 are electrically connected to the conductive pattern 116 through the under-ball metallurgy patterns 140 C, the redistribution layer 140 , and the through insulator vias 118 . In some embodiments, the conductive elements 145 are, for example, solder balls or ball grid array (BGA) balls. In some embodiments, the conductive elements 145 may be disposed on the under-ball metallurgy patterns 140 C by a ball placement process or a reflow process.
- BGA ball grid array
- the structure shown in FIG. 7 is turned upside down and attached to a tape 310 (e.g., a dicing tape 310 ) supported by a frame 320 .
- a tape 310 e.g., a dicing tape 310
- the carrier CR is debonded and is separated from the semiconductor die 110 ′ and the buffer layer 114 .
- the debonding process includes projecting a light such as a laser light or an UV light on the debond layer 112 so that the carrier CR can be easily removed along with the debond layer 112 .
- the buffer layer 114 may be peeled from the carrier CR by irradiating laser onto the debond layer 112 (e.g., the LTHC release layer). In alternative embodiments, the buffer layer 114 may be removed along with the debond layer 112 and the carrier CR, so that surfaces of the insulating encapsulant 130 and the conductive patterns 106 are exposed.
- a molding compound 150 is formed on the buffer layer 114 and over the semiconductor die 110 ′ and the conductive pattern 116 .
- the buffer layer 114 is sandwiched between the molding compound 150 and the insulating encapsulant 130 ′.
- the buffer layer 114 may be optionally removed prior to forming the molding compound 150 .
- the molding compound 150 includes, for example, epoxy resins or any other suitable type of molding materials.
- the material of the molding compound 150 has low permittivity (Dk) and low loss tangent (DO properties.
- suitable materials of the encapsulant may be selected based on the required electrical properties of the package.
- the material of the molding compound 150 can be the same as the material of the insulating encapsulant 130 ′.
- the material of the molding compound 150 can be different from the material of the insulating encapsulant 130 ′, but the disclosure is not limited thereto.
- a plurality of antenna patterns 160 are formed on the molding compound 150 , and over the buffer layer 114 .
- the molding compound 150 is for example located between the antenna patterns 160 and the buffer layer 114 .
- the antenna patterns 160 are formed on a surface of the molding compound 150 opposite to a side where the buffer layer 114 is located.
- the antenna patterns 160 are electrically coupled with the conductive patterns (first portion 116 A), wherein the conductive patterns (first portion 116 A) may serve as ground plates.
- the antenna patterns 160 are formed by forming a metallization layer (not shown) by electroplating or deposition over the molding compound 150 and then patterning the metallization layer by photolithographic and etching processes. In an alternative embodiment, the antenna patterns 160 are formed by forming a metallization layer (not shown) by a plating process. In some embodiments, the antenna patterns 160 may include patch antennas, which are arranged in form of a matrix to surround the semiconductor die 110 ′. As more clearly shown from a top view of the structure presented in FIG.
- the antenna patterns 160 are arrange around the semiconductor die 110 ′ and at locations near four corners of the semiconductor die 110 ′ and partially overlapped with the corners of the semiconductor die 110 ′ from the top view.
- the antenna patterns 160 may be fully overlapped with the semiconductor die 110 ′ from the top view.
- the semiconductor die 110 ′ are surrounded by the through insulator vias 118 , while locations of the antenna patterns 160 partially overlap with the locations of the through insulator vias.
- the disclosure is not limited by the embodiments of the disclosure, and in alternative embodiments, the arrangement of the antenna patterns 160 may be adjusted based on product requirement.
- a dicing process is performed along the dicing lines DL (shown in FIG. 9A ) to cut the whole wafer structure (cutting through the molding compound 150 , the insulating encapsulant 130 ′ and the redistribution layer 140 ) into a plurality of packages 10 .
- the dicing process is a wafer dicing process including mechanical blade sawing or laser cutting.
- the separated packages 10 may for example, be disposed onto a circuit substrate or onto other components based on requirements.
- the plurality of fillers is uniformly arranged as a monolayer in the die attach film, and the diameter of the plurality of fillers is substantially equal to the height of the die attach film.
- a height variation between each portion of the die attach film may be reduced to a minimum, and the height of the semiconductor die formed thereon may be appropriately controlled.
- the thick die attach film having aligned fillers may be used to increase a distance between the semiconductor die and the antenna patterns formed on the molding compound. As such, an interference to the performance of the antenna patterns can be reduced, and the process yield of the package may be improved.
- a package structure including a semiconductor die, a redistribution layer, a plurality of antenna patterns, a die attach film and an insulating encapsulant.
- the semiconductor die have an active surface and a backside surface opposite to the active surface.
- the redistribution layer is located on the active surface of the semiconductor die and electrically connected to the semiconductor die.
- the plurality of antenna patterns is located over the backside surface of the semiconductor die.
- the die attach film is located in between the semiconductor die and the plurality of antenna patterns, wherein the die attach film includes a plurality of fillers, and an average height of the die attach film is substantially equal to an average diameter of the plurality of fillers.
- the insulating encapsulant is located in between the redistribution layer and the plurality of antenna patterns, wherein the insulating encapsulant encapsulates the semiconductor die and the die attach film.
- a package structure including a semiconductor die, a redistribution layer, a conductive pattern, a die attach film, a plurality of fillers, an insulating encapsulant and a plurality of antenna patterns.
- the semiconductor die have an active surface and a backside surface opposite to the active surface.
- the redistribution layer is located on the active surface of the semiconductor die and electrically connected to the semiconductor die.
- the conductive pattern is located on the backside surface of the semiconductor die.
- the die attach film is located in between the semiconductor die and the conductive pattern, wherein the die attach film has a first side surface with a first height H 1 , a second side surface opposite to the first side surface with a second height H 2 , and an average height of the die attach film being H 3 , wherein a height variation between any two of the first height H 1 , the second height H 2 and the average height H 3 is within 10 ⁇ m.
- the plurality of fillers is dispersed in the die attach film, wherein the plurality of fillers is arranged as a monolayer within the die attach film.
- the insulating encapsulant is located in between the redistribution layer and the conductive pattern, wherein the insulating encapsulant encapsulates the semiconductor die and the die attach film.
- the plurality of antenna patterns is located on the backside surface of the semiconductor die and on the conductive pattern.
- a method of fabricating a package structure comprises the following steps.
- a semiconductor die is provided having an active surface and a backside surface opposite to the active surface.
- a die attach film is formed on the backside surface of the semiconductor die, wherein the die attach film comprises a plurality of fillers therein and an average height of the die attach film is substantially equal to an average diameter of the plurality of fillers.
- a conductive pattern is formed on a carrier.
- the semiconductor die is bonded on the conductive pattern through the die attach film.
- the insulating encapsulant is formed to encapsulate the semiconductor die and the die attach film.
- a redistribution layer is formed on the active surface of the semiconductor die and on the insulating encapsulant.
- the carrier is debonded.
- a plurality of antenna patterns is formed over the backside surface of the semiconductor die and over the conductive pattern.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
- This application is a continuation application of U.S. application Ser. No. 15/841,331, filed on Dec. 14, 2017, now allowed. The prior application Ser. No. 15/841,331 claims the priority benefit of U.S. provisional application Ser. No. 62/582,330, filed on Nov. 7, 2017. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
- Semiconductor devices and integrated circuits used in a variety of electronic applications, such as cell phones and other mobile electronic equipment, are typically manufactured on a single semiconductor wafer. The dies of the wafer may be processed and packaged with other semiconductor devices (e.g. antenna) or dies at the wafer level, and various technologies have been developed for the wafer level packaging.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1A toFIG. 10 are schematic sectional views of various stages in a method of fabricating a package structure according to some exemplary embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components, values, operations, materials, arrangements, or the like, are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. Other components, values, operations, materials, arrangements, or the like, are contemplated. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing0 methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
-
FIG. 1A toFIG. 10 are schematic sectional views of various stages in a method of fabricating a package structure according to some exemplary embodiments of the present disclosure. As shown inFIG. 1A andFIG. 1B , asemiconductor wafer 110 including a plurality of semiconductor dies (not shown) is provided. In some embodiments, thesemiconductor wafer 110 is a silicon bulk wafer. In some embodiments, thesemiconductor wafer 110 is a reconstituted wafer. Thesemiconductor wafer 110 may further include active components, passive components, conductive elements or doped regions therein, but for illustration purposes, these components or elements are omitted in the figures. Thesemiconductor wafer 110 has anactive surface 110A, and abackside surface 110B opposite to theactive surface 110A. In some embodiments, a dieattach film 200 is disposed on thebackside surface 110B of thesemiconductor wafer 110. In one embodiment, thesemiconductor wafer 110 is backside thinned to a desirable thickness before disposing thedie attach film 200. In some embodiments, the dieattach film 200 comprises a plurality offillers 220 dispersed within afilm material 210. Thefilm material 210, for example, may be a polymer-based glue material or a thermal-plastic resin material that can be hardened when heated or cured. The plurality offillers 220 for example, may be inorganic particles, such as Al2O3 particles, metal oxide particles or the like. In some embodiments, thefillers 220 may be particles of spherical shapes. - In the exemplary embodiments, the
fillers 220 included in the dieattach film 200 are arranged in a single layer. That is, the thickness of thedie attach film 200 is principally decided by the largest dimension of the particles or the particle diameter of thefillers 220. In one embodiment, thefillers 220 included in thedie attach film 200 are uniformly arranged beside one another as a monolayer layer. In some embodiments, the dieattach film 200 is obtained through a press rolling process. For instance, as shown inFIG. 1B , the mixture including thefilm material 210 and thefillers 220 is pressed by therollers 205 with aspecific distance 205D apart. Through controlling thespecific distance 205D to be slightly larger or about equivalent to the largest dimension of the particles or the particle diameter of thefillers 220, the press rolling process makes sure spreading out thefillers 220 evenly in thedie attach film 200 of aspecific thickness 200D so that thefillers 220 are dispersed in thefilm material 210 side-by-side as a monolayer, and thefillers 220 are not stacked on each other. In certain embodiments, the plurality offillers 220 may have anaverage dimeter 220D, and thefillers 220 are preferably particles of a substantially uniform size or diameter. In some embodiments, after the press rolling process, the average thickness (or the height) 200D of thedie attach film 200 is substantially equal to theaverage diameter 220D of the plurality offillers 220. In some embodiments, thediameter 220D of the plurality offillers 220 is at least larger than 100 μm. In some embodiments, thediameter 220D of the plurality offillers 220 is in a range from 100 μm to 150 μm. In some embodiments, the content of the plurality offillers 220 in the dieattach film 200 is in the range of 20% by volume to 40% by volume. In some embodiments, theaverage thickness 200D of thedie attach film 200 is in a range from 100 μm to 150 μm. - Next, referring to
FIG. 2 ,semiconductor dies 110′ are provided and each semiconductor die 100′ has adie attach film 200 attached to itsbackside 110B. In some embodiments, the semiconductor dies 110′ may be obtained by performing a wafer dicing process to thesemiconductor wafer 110 and thedie attach film 200 as depicted inFIG. 1A andFIG. 1B , such that thesemiconductor wafer 110 is singulated into a plurality of semiconductor dies 110′ (along with the diceddie attach film 200 thereon). In certain embodiments, the wafer dicing process is performed at the dicing line(s) DL as shown inFIG. 1A to separate the semiconductor dies 110′. In certain embodiments, as shown inFIG. 2 , each of the semiconductor die 110′ includes a semiconductor substrate 110-1, a plurality of conductive pads 110-2 formed on the semiconductor substrate 110-1, and a passivation layer 110-3. In one embodiment, the passivation layer 110-3 is formed over the substrate 110-1 and has a plurality of opening so as to partially expose the conductive pads 110-2. In some embodiments, the semiconductor substrate 110-1 is a silicon substrate including active components (e.g., transistors, diodes, optoelectronic devices or the like) and passive components (e.g., resistors, capacitors, inductors, transducers or the like) formed therein. In certain embodiments, the conductive pads 110-2 are aluminum pads, copper pads or other suitable metallic pads. In some embodiments, the passivation layer 110-3 includes a silicon oxide layer, a silicon nitride layer, a silicon oxy-nitride layer or a dielectric layer formed by other suitable dielectric materials. - Furthermore, in some embodiments, conductive pillars 110-4 are formed on the exposed conductive pads 110-2 of the semiconductor die 110′, and a protection layer 110-5 is formed on the passivation layer 110-3 but exposes the conductive pillars 110-4. In some embodiments, the conductive pillars 110-4 are copper pillars or copper alloy pillars. In certain embodiments, the protection layer 110-5 includes a polymer layer having sufficient thickness to protect the conductive pillars 110-4. For example, the protection layer 110-5 includes a polybenzoxazole (PBO) layer, a polyimide (PI) layer or layers of other suitable polymer materials. In some alternative embodiments, the protection layer 110-5 may be made of inorganic materials.
- In the exemplary embodiment, as shown in
FIG. 2 , the die attachfilm 200 attached to each of the semiconductor dies 110′ for example, includes afirst side surface 200A and asecond side surface 200B opposite to thefirst side surface 200A, and thefirst side surface 200A and thesecond side surface 200B of the die attachfilm 200 are respectively aligned with the two opposite side surfaces 1105 of the semiconductor die 110′. In certain embodiments, the die attachfilm 200 at thefirst side surface 200A has a first height H1, and the die attachfilm 200 at thesecond side surface 200B has a second height H2. In some embodiments, compared with an average height H3 of the die attachfilm 200, a height variation between the first height H1, the second height H2 and the average height H3 of the die attachfilm 200 is within 10 μm. In certain embodiments, the height variation between the first height H1, the second height H2 and the average height H3 of the die attachfilm 200 is within 2.5 μm. Alternatively, the height variation between the first height H1, the second height H2 and the average height H3 is very small or nearly zero. In some embodiments, the die attachfilm 200 has a substantially uniform height or thickness over the whole area of the semiconductor die 100′. - In the exemplary embodiment, since the plurality of
fillers 220 is uniformly arranged in a single layer in the die attachfilm 200, and that thediameter 220D of the plurality offillers 220 is substantially equal to theheight 200D of the die attachfilm 200, the height variation in each portion of the die attachfilm 200 may be controlled within 10 μm. In other words, theheight 200D of the die attachfilm 200 may be defined and controlled through the plurality offillers 220. Therefore, a height variation of the semiconductor die 110′ formed on the die attachfilm 200 may also be minimized. In other embodiments, whenfillers 220 are not used in the die attachfilm 200, a height variation of the die attachfilm 200 will become more prominent with the increase in thickness of the die attachfilm 200, which may eventually affect the die height and process yield of the package. - Next, as shown in
FIG. 3 , in some embodiments, adebond layer 112, abuffer layer 114 and aconductive pattern 116 are formed on a carrier CR. The carrier CR may be a glass carrier or any suitable carrier used in the method of fabricating the package structure. In some embodiments, theconductive pattern 116 is formed on thebuffer layer 114, and includes afirst portion 116A and asecond portion 116B surrounding thefirst portion 116A. As shown inFIG. 1 , thebuffer layer 114 is located between thedebond layer 112 and theconductive pattern 116, and thedebond layer 112 is located between the carrier CR and thebuffer layer 114. In certain embodiments, a portion of thebuffer layer 114 is exposed by theconductive pattern 116. In some alternative embodiments, thebuffer layer 114 may be omitted; in other words, merely thedebond layer 112 is formed over the carrier CR. In some alternative embodiments, theconductive pattern 116 may be a single-layer structure without separate portions. - In the exemplary embodiment, the material of the
debond layer 112 may be any material suitable for debonding the carrier CR from the above layers disposed thereon. In some embodiments, for example, thedebond layer 112 may include a release layer (such as a light-to-heat conversion (“LTHC”) layer) and an adhesive layer (such as an ultra-violet curable adhesive or a heat curable adhesive layer). In some embodiments, thebuffer layer 114 may be a dielectric material layer. In some embodiments, thebuffer layer 114 may be a polymer layer which is made of polyimide, polybenzoxazole (PBO), benzocyclobutene (BCB), or any other suitable polymer-based dielectric material. Thedebond layer 112 and thebuffer layer 114 may be formed by a suitable fabrication technique such as spin-coating, lamination, deposition, or the like. In some embodiments, a material of theconductive pattern 116 for example, includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof. In one embodiment, theconductive pattern 116 may be formed by a suitable fabrication technique such as plating process, photolithography and etching processes, or the like. In some embodiments, the patterning process includes performing a dry etching process, a wet etching process, or a combination thereof. In some embodiments, theconductive pattern 116 may serve as a ground plate for the later-formed antenna patterns. - Referring to
FIG. 4 , after forming theconductive pattern 116, a plurality of throughinsulator vias 118 andantennas 120 are formed on thebuffer layer 114. In some embodiments, the throughinsulator vias 118 andantennas 120 are formed by photolithography, plating, photoresist stripping processes or any other suitable methods. In one embodiment, the throughinsulator vias 118 may be formed by forming a mask pattern (not shown) covering theconductive pattern 116 and thebuffer layer 114 with openings exposing a portion of theconductive pattern 116, then forming a metallic material filling the openings to form the throughinsulator vias 118 by electroplating or deposition and then removing the mask pattern. However, the disclosure is not limited thereto. In some embodiments, a material of the throughinsulator vias 118 may include a metal material such as copper or copper alloys, or the like. In some embodiments, theantennas 120 may be dipole antennas. In certain embodiments, the throughinsulator vias 118 are for example formed on thesecond portion 116B of theconductive pattern 116, while theantennas 120 are formed on thebuffer layer 114 adjacent to the throughinsulator vias 118. For simplification, only two throughinsulator vias 118 and twoantennas 120 are presented inFIG. 4 for illustrative purposes, however, it should be noted that more than two throughinsulator vias 118 andantennas 120 may be formed. In some embodiments, the number of the throughinsulator vias 118 andantennas 120 can be selected based on product demand. - Referring to
FIG. 5 , after forming the throughinsulator vias 118 andantennas 120, the semiconductor die 110′ may be picked and placed on thefirst portion 116A of theconductive pattern 116, and attached (or adhered) to theconductive pattern 116 through the die attachfilm 200. The semiconductor die 110′ is for example surrounded by the throughinsulator vias 118. In addition, each of thefillers 220 in the die attachfilm 200 is in contact with thebackside surface 110B of the semiconductor die 110′ and in contact with the conductive pattern 116 (first portion 116A of conductive pattern 116). Although only one semiconductor die 110′ is shown inFIG. 5 , however, the number of semiconductor dies 110′ are not limited thereto. In some alternative embodiments, more than one of the semiconductor die 110′ may be picked and placed on theconductive pattern 116, wherein the semiconductor die 110′ placed on theconductive pattern 116 may be arranged in an array. When the semiconductor dies 110′ placed on theconductive pattern 116 are arranged in an array, the throughinsulator vias 118 may be classified into groups. The number of the semiconductor die 110′ may correspond to the number of the groups of the throughinsulator vias 118. In the illustrated embodiment, one or more of the semiconductor die 110′ is picked and placed on theconductive pattern 116 after the formation of the throughinsulator vias 118 andantennas 120. However, the disclosure is not limited thereto. In some alternative embodiments, one or more of the semiconductor die 110′ may be picked and placed on theconductive pattern 116 before the formation of the throughinsulator vias 118 andantennas 120. - Furthermore, referring to
FIG. 5 , an insulatingmaterial 130 is formed on thebuffer layer 114, theconductive pattern 116 and over the semiconductor die 110′. In some embodiments, the insulating material 106 is formed through, for example, a compression molding process, filling up the gaps between the semiconductor die 110′, the die attachfilm 200, the throughinsulator vias 118 and theantennas 120. In certain embodiments, the insulatingmaterial 130 for example encapsulates the semiconductor die 110′, the die attachfilm 200, the plurality offillers 220, theconductive pattern 116, the throughinsulator vias 118 and theantennas 120. At this stage, the conductive pillars 110-4 and the protection layer 110-5 of the semiconductor die 110′ are encapsulated and well protected by the insulatingmaterial 130. In other words, the conductive pillars 110-4 and the protection layer 110-5 of the semiconductor die 110′ are not revealed and are well protected by the insulatingmaterial 130. In some embodiments, the insulatingmaterial 130 includes epoxy resins or other suitable resins. In some embodiments, the insulatingmaterial 130 has low permittivity (Dk) and low loss tangent (DO properties. Depending on the frequency range of the high-speed applications, suitable materials of the insulatingmaterial 130 may be selected based on the required electrical properties of the package structure. - Referring to
FIG. 6 , in some embodiments, the insulatingmaterial 130 is partially removed to expose the conductive pillars 110-4 and the throughinsulator vias 118. In some embodiments, the insulatingmaterial 130 and the protection layer 110-5 are ground or polished by a mechanical grinding process, fly cutting process, and/or a chemical mechanical polishing (CMP) process to reveal the top surfaces 110-4 a of the conductive pillars 110-4. In some embodiments, the throughinsulator vias 118 may be partially polished so that thetop surfaces 118 a of the throughinsulator vias 118 are levelled with the top surfaces 110-4 a of the conductive pillars 110-4. The insulatingmaterial 130 is polished to form an insulatingencapsulant 130′. In some embodiments, thetop surface 130 a of the insulatingencapsulant 130′, thetop surfaces 118 a of the throughinsulator vias 118, thetop surfaces 120 a of theantennas 120, and theactive surface 110A of the semiconductor die 110′ are substantially coplanar and levelled with one another. After the grinding or polishing steps, a cleaning step may be optionally performed, for example to clean and remove the residue generated from the grinding or polishing step. - Referring to
FIG. 7 , in some embodiments, aredistribution layer 140 is formed on the semiconductor die 110′, the throughinsulator vias 118, theantennas 120 and on the insulatingencapsulant 130′. As shown inFIG. 7 , theredistribution layer 140 is formed on thetop surface 130 a of the insulatingencapsulant 130′. In some embodiments, theredistribution layer 150 is electrically connected to thesecond portion 116B of theconductive pattern 116 through the throughinsulator vias 118, and is electrically connected to the semiconductor die 110′ through the conductive pillars 110-4. In some embodiments, as shown inFIG. 7 , the semiconductor die 110′ is located between theredistribution layer 140 and the die attachfilm 200. In certain embodiments, the insulatingencapsulant 130 is located between theredistribution layer 140 and thebuffer layer 114, and located between theredistribution layer 140 and theconductive pattern 116. - In some embodiments, the formation of the
redistribution layer 140 includes sequentially forming one or more polymerdielectric layers 140A and one or more metallization layers 140B in alternation. In some embodiments, as shown inFIG. 7 , the metallization layers 140B are sandwiched between the polymer dielectric layers 140A. In certain embodiments, the top surface of the topmost layer of the metallization layers 140B is exposed by the topmost layer of thepolymer dielectric layers 140A and the lowest layer of the metallization layers 140B is exposed by the lowest layer of the polymer dielectric layers 152 to connect the throughinsulator vias 118 and the conductive pillars 110-4 of the semiconductor die 110′. In some embodiments, the material of the metallization layers 140B includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof, and the metallization layers 140B may be formed by electroplating or deposition. In some embodiments, the material of thepolymer dielectric layers 140A includes polyimide, epoxy resin, acrylic resin, phenol resin, benzocyclobutene (BCB), polybenzooxazole (PBO), or any other suitable polymer-based dielectric material. Although only two layers of the metallization layers 140B and three layers of polymerdielectric layers 140A are illustrated herein, however, the scope of the disclose is not limited by the embodiments of the disclosure. - After forming the
polymer dielectric layers 140A and the metallization layers 140B, a plurality of under-ball metallurgy (UBM)patterns 140C is formed on the exposed top surface of the topmost layer of the metallization layers 140B for electrically connecting with conductive elements (e.g. conductive balls) and/or semiconductor elements (e.g., passive components or active components). In some embodiments, the material of the under-ball metallurgy patterns 140C, for example, may include copper, nickel, titanium, tungsten, or alloys thereof or the like, and may be formed by an electroplating process. Subsequently, in some embodiments,conductive elements 145 are formed on theredistribution layer 140. In one embodiment, theconductive elements 145 are formed on theredistribution layer 140 through the under-ball metallurgy patterns 140C. In some embodiments, some of theconductive elements 145 are electrically connected to the semiconductor die 110′ through the under-ball metallurgy patterns 140C and theredistribution layer 140, and some of theconductive elements 145 are electrically connected to theconductive pattern 116 through the under-ball metallurgy patterns 140C, theredistribution layer 140, and the throughinsulator vias 118. In some embodiments, theconductive elements 145 are, for example, solder balls or ball grid array (BGA) balls. In some embodiments, theconductive elements 145 may be disposed on the under-ball metallurgy patterns 140C by a ball placement process or a reflow process. - Referring to
FIG. 8 , after forming theredistribution layer 140 and theconductive elements 145, the structure shown inFIG. 7 is turned upside down and attached to a tape 310 (e.g., a dicing tape 310) supported by aframe 320. As illustrated inFIG. 8 , the carrier CR is debonded and is separated from the semiconductor die 110′ and thebuffer layer 114. In accordance with some embodiments, the debonding process includes projecting a light such as a laser light or an UV light on thedebond layer 112 so that the carrier CR can be easily removed along with thedebond layer 112. In some embodiments, thebuffer layer 114 may be peeled from the carrier CR by irradiating laser onto the debond layer 112 (e.g., the LTHC release layer). In alternative embodiments, thebuffer layer 114 may be removed along with thedebond layer 112 and the carrier CR, so that surfaces of the insulatingencapsulant 130 and the conductive patterns 106 are exposed. - Referring to
FIG. 9A , in some embodiments, after debonding the carrier CR, amolding compound 150 is formed on thebuffer layer 114 and over the semiconductor die 110′ and theconductive pattern 116. In some embodiments, thebuffer layer 114 is sandwiched between themolding compound 150 and the insulatingencapsulant 130′. In an alternative embodiment, prior to forming themolding compound 150, thebuffer layer 114 may be optionally removed. In some embodiments, themolding compound 150 includes, for example, epoxy resins or any other suitable type of molding materials. In some embodiments, the material of themolding compound 150 has low permittivity (Dk) and low loss tangent (DO properties. Depending on the frequency range of the high-speed applications, suitable materials of the encapsulant may be selected based on the required electrical properties of the package. In some embodiments, the material of themolding compound 150 can be the same as the material of the insulatingencapsulant 130′. In an alternative embodiment, the material of themolding compound 150 can be different from the material of the insulatingencapsulant 130′, but the disclosure is not limited thereto. - Referring still to
FIG. 9A , in some embodiments, a plurality ofantenna patterns 160 are formed on themolding compound 150, and over thebuffer layer 114. Themolding compound 150 is for example located between theantenna patterns 160 and thebuffer layer 114. As shown inFIG. 9A , theantenna patterns 160 are formed on a surface of themolding compound 150 opposite to a side where thebuffer layer 114 is located. In some embodiments, theantenna patterns 160 are electrically coupled with the conductive patterns (first portion 116A), wherein the conductive patterns (first portion 116A) may serve as ground plates. In some embodiments, theantenna patterns 160 are formed by forming a metallization layer (not shown) by electroplating or deposition over themolding compound 150 and then patterning the metallization layer by photolithographic and etching processes. In an alternative embodiment, theantenna patterns 160 are formed by forming a metallization layer (not shown) by a plating process. In some embodiments, theantenna patterns 160 may include patch antennas, which are arranged in form of a matrix to surround the semiconductor die 110′. As more clearly shown from a top view of the structure presented inFIG. 9B , in some embodiments, theantenna patterns 160, for example, are arrange around the semiconductor die 110′ and at locations near four corners of the semiconductor die 110′ and partially overlapped with the corners of the semiconductor die 110′ from the top view. However, the present disclosure is not limited thereto. In some other embodiments, theantenna patterns 160 may be fully overlapped with the semiconductor die 110′ from the top view. In certain embodiments, the semiconductor die 110′ are surrounded by the throughinsulator vias 118, while locations of theantenna patterns 160 partially overlap with the locations of the through insulator vias. However, the disclosure is not limited by the embodiments of the disclosure, and in alternative embodiments, the arrangement of theantenna patterns 160 may be adjusted based on product requirement. - Referring to
FIG. 10 , after forming theantenna patterns 160, a dicing process is performed along the dicing lines DL (shown inFIG. 9A ) to cut the whole wafer structure (cutting through themolding compound 150, the insulatingencapsulant 130′ and the redistribution layer 140) into a plurality ofpackages 10. In the exemplary embodiment, the dicing process is a wafer dicing process including mechanical blade sawing or laser cutting. In a subsequent process, the separatedpackages 10 may for example, be disposed onto a circuit substrate or onto other components based on requirements. - According to the above embodiments, the plurality of fillers is uniformly arranged as a monolayer in the die attach film, and the diameter of the plurality of fillers is substantially equal to the height of the die attach film. As such, a height variation between each portion of the die attach film may be reduced to a minimum, and the height of the semiconductor die formed thereon may be appropriately controlled. By having such configuration, the thick die attach film having aligned fillers may be used to increase a distance between the semiconductor die and the antenna patterns formed on the molding compound. As such, an interference to the performance of the antenna patterns can be reduced, and the process yield of the package may be improved.
- In accordance with some embodiments of the disclosure, a package structure including a semiconductor die, a redistribution layer, a plurality of antenna patterns, a die attach film and an insulating encapsulant is provided. The semiconductor die have an active surface and a backside surface opposite to the active surface. The redistribution layer is located on the active surface of the semiconductor die and electrically connected to the semiconductor die. The plurality of antenna patterns is located over the backside surface of the semiconductor die. The die attach film is located in between the semiconductor die and the plurality of antenna patterns, wherein the die attach film includes a plurality of fillers, and an average height of the die attach film is substantially equal to an average diameter of the plurality of fillers. The insulating encapsulant is located in between the redistribution layer and the plurality of antenna patterns, wherein the insulating encapsulant encapsulates the semiconductor die and the die attach film.
- In accordance with another embodiment of the disclosure, a package structure including a semiconductor die, a redistribution layer, a conductive pattern, a die attach film, a plurality of fillers, an insulating encapsulant and a plurality of antenna patterns is provided. The semiconductor die have an active surface and a backside surface opposite to the active surface. The redistribution layer is located on the active surface of the semiconductor die and electrically connected to the semiconductor die. The conductive pattern is located on the backside surface of the semiconductor die. The die attach film is located in between the semiconductor die and the conductive pattern, wherein the die attach film has a first side surface with a first height H1, a second side surface opposite to the first side surface with a second height H2, and an average height of the die attach film being H3, wherein a height variation between any two of the first height H1, the second height H2 and the average height H3 is within 10 μm. The plurality of fillers is dispersed in the die attach film, wherein the plurality of fillers is arranged as a monolayer within the die attach film. The insulating encapsulant is located in between the redistribution layer and the conductive pattern, wherein the insulating encapsulant encapsulates the semiconductor die and the die attach film. The plurality of antenna patterns is located on the backside surface of the semiconductor die and on the conductive pattern.
- In accordance with yet another embodiment of the disclosure, a method of fabricating a package structure is described. The method comprises the following steps. A semiconductor die is provided having an active surface and a backside surface opposite to the active surface. A die attach film is formed on the backside surface of the semiconductor die, wherein the die attach film comprises a plurality of fillers therein and an average height of the die attach film is substantially equal to an average diameter of the plurality of fillers. A conductive pattern is formed on a carrier. The semiconductor die is bonded on the conductive pattern through the die attach film. The insulating encapsulant is formed to encapsulate the semiconductor die and the die attach film. A redistribution layer is formed on the active surface of the semiconductor die and on the insulating encapsulant. The carrier is debonded. A plurality of antenna patterns is formed over the backside surface of the semiconductor die and over the conductive pattern.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/848,863 US11094642B2 (en) | 2017-11-07 | 2020-04-15 | Package structure |
| US17/402,593 US11973038B2 (en) | 2017-11-07 | 2021-08-15 | Package structure with improved antenna patterns performance |
| US18/616,212 US20240234329A1 (en) | 2017-11-07 | 2024-03-26 | Method of forming package structure |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201762582330P | 2017-11-07 | 2017-11-07 | |
| US15/841,331 US10629539B2 (en) | 2017-11-07 | 2017-12-14 | Package structure and method of fabricating the same |
| US16/848,863 US11094642B2 (en) | 2017-11-07 | 2020-04-15 | Package structure |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/841,331 Continuation US10629539B2 (en) | 2017-11-07 | 2017-12-14 | Package structure and method of fabricating the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/402,593 Continuation US11973038B2 (en) | 2017-11-07 | 2021-08-15 | Package structure with improved antenna patterns performance |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200243454A1 true US20200243454A1 (en) | 2020-07-30 |
| US11094642B2 US11094642B2 (en) | 2021-08-17 |
Family
ID=66328846
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/841,331 Active US10629539B2 (en) | 2017-11-07 | 2017-12-14 | Package structure and method of fabricating the same |
| US16/848,863 Active US11094642B2 (en) | 2017-11-07 | 2020-04-15 | Package structure |
| US17/402,593 Active 2038-07-10 US11973038B2 (en) | 2017-11-07 | 2021-08-15 | Package structure with improved antenna patterns performance |
| US18/616,212 Pending US20240234329A1 (en) | 2017-11-07 | 2024-03-26 | Method of forming package structure |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/841,331 Active US10629539B2 (en) | 2017-11-07 | 2017-12-14 | Package structure and method of fabricating the same |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/402,593 Active 2038-07-10 US11973038B2 (en) | 2017-11-07 | 2021-08-15 | Package structure with improved antenna patterns performance |
| US18/616,212 Pending US20240234329A1 (en) | 2017-11-07 | 2024-03-26 | Method of forming package structure |
Country Status (1)
| Country | Link |
|---|---|
| US (4) | US10629539B2 (en) |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI663701B (en) * | 2017-04-28 | 2019-06-21 | Siliconware Precision Industries Co., Ltd. | Electronic package and method for fabricating the same |
| US10411752B1 (en) * | 2018-10-29 | 2019-09-10 | Globalfoundries Inc. | Methods, apparatus, and system for high-bandwidth on-mold antennas |
| US11031342B2 (en) | 2017-11-15 | 2021-06-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and method |
| US11043730B2 (en) | 2018-05-14 | 2021-06-22 | Mediatek Inc. | Fan-out package structure with integrated antenna |
| US11024954B2 (en) | 2018-05-14 | 2021-06-01 | Mediatek Inc. | Semiconductor package with antenna and fabrication method thereof |
| US20190348747A1 (en) | 2018-05-14 | 2019-11-14 | Mediatek Inc. | Innovative air gap for antenna fan out package |
| KR102582422B1 (en) * | 2018-06-29 | 2023-09-25 | 삼성전자주식회사 | Semiconductor Package having Redistribution layer |
| US10818588B2 (en) * | 2019-01-31 | 2020-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, package structure and method of fabricating the same |
| US10879170B2 (en) * | 2019-04-21 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method thereof |
| CN110429068A (en) * | 2019-08-09 | 2019-11-08 | 芯光科技新加坡有限公司 | Antenna packaging structure, preparation method thereof, and communication equipment |
| KR102731798B1 (en) * | 2019-12-10 | 2024-11-19 | 삼성전기주식회사 | Antenna substrate and antenna module comprising the same |
| US11205627B2 (en) * | 2020-02-12 | 2021-12-21 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package including emitting devices and method of manufacturing the same |
| CN113078455B (en) * | 2021-04-13 | 2022-10-14 | 长沙新雷半导体科技有限公司 | Manufacturing method of packaged antenna, packaged antenna and electronic equipment |
| CN114284242A (en) * | 2021-11-30 | 2022-04-05 | 日月光半导体制造股份有限公司 | Semiconductor package device and method of manufacturing the same |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180205134A1 (en) * | 2017-01-17 | 2018-07-19 | Sony Corporation | Microwave antenna coupling apparatus, microwave antenna apparatus and microwave antenna package |
| US20180277485A1 (en) * | 2017-03-21 | 2018-09-27 | Amkor Technology, Inc. | Semiconductor device and method of manufacturing thereof |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7116002B2 (en) * | 2004-05-10 | 2006-10-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Overhang support for a stacked semiconductor device, and method of forming thereof |
| US20100317155A1 (en) * | 2007-02-09 | 2010-12-16 | Byoung-Un Kang | Multifunctional die attachment film and semiconductor packaging using the same |
| US9048233B2 (en) | 2010-05-26 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
| US8797057B2 (en) | 2011-02-11 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Testing of semiconductor chips with microbumps |
| US9000584B2 (en) | 2011-12-28 | 2015-04-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device with a molding compound and a method of forming the same |
| US9613830B2 (en) * | 2011-12-30 | 2017-04-04 | Deca Technologies Inc. | Fully molded peripheral package on package device |
| US9589862B2 (en) * | 2013-03-11 | 2017-03-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structures and methods of forming same |
| US9111949B2 (en) | 2012-04-09 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and apparatus of wafer level package for heterogeneous integration technology |
| US20130307153A1 (en) | 2012-05-18 | 2013-11-21 | International Business Machines Corporation | Interconnect with titanium-oxide diffusion barrier |
| US9431369B2 (en) * | 2012-12-13 | 2016-08-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Antenna apparatus and method |
| US9263511B2 (en) | 2013-02-11 | 2016-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package with metal-insulator-metal capacitor and method of manufacturing the same |
| US9048222B2 (en) * | 2013-03-06 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating interconnect structure for package-on-package devices |
| US9368460B2 (en) | 2013-03-15 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out interconnect structure and method for forming same |
| US9281254B2 (en) | 2014-02-13 | 2016-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming integrated circuit package |
| US9496189B2 (en) | 2014-06-13 | 2016-11-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked semiconductor devices and methods of forming same |
| US9633934B2 (en) * | 2014-11-26 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semicondutor device and method of manufacture |
| US10872868B2 (en) * | 2017-10-25 | 2020-12-22 | Sj Semiconductor (Jiangyin) Corporation | Fan-out antenna packaging structure and preparation method thereof |
-
2017
- 2017-12-14 US US15/841,331 patent/US10629539B2/en active Active
-
2020
- 2020-04-15 US US16/848,863 patent/US11094642B2/en active Active
-
2021
- 2021-08-15 US US17/402,593 patent/US11973038B2/en active Active
-
2024
- 2024-03-26 US US18/616,212 patent/US20240234329A1/en active Pending
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180205134A1 (en) * | 2017-01-17 | 2018-07-19 | Sony Corporation | Microwave antenna coupling apparatus, microwave antenna apparatus and microwave antenna package |
| US20180277485A1 (en) * | 2017-03-21 | 2018-09-27 | Amkor Technology, Inc. | Semiconductor device and method of manufacturing thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| US11094642B2 (en) | 2021-08-17 |
| US20210375774A1 (en) | 2021-12-02 |
| US20190139897A1 (en) | 2019-05-09 |
| US20240234329A1 (en) | 2024-07-11 |
| US10629539B2 (en) | 2020-04-21 |
| US11973038B2 (en) | 2024-04-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11973038B2 (en) | Package structure with improved antenna patterns performance | |
| US11282796B2 (en) | Integrated fan-out package and method of fabricating the same | |
| US10872862B2 (en) | Package structure having bridge structure for connection between semiconductor dies and method of fabricating the same | |
| US20220336386A1 (en) | Package structure and manufacturing method thereof | |
| US12074066B2 (en) | Integrated circuit component with conductive terminals of different dimensions and package structure having the same | |
| US10276506B2 (en) | Integrated fan-out package | |
| US11502040B2 (en) | Package structure and semiconductor pacakge | |
| US10854569B2 (en) | Package structure, semiconductor device and method of fabricating the same | |
| US11776838B2 (en) | Semiconductor package and manufacturing method thereof | |
| US10553533B2 (en) | Integrated fan-out package and manufacturing method thereof | |
| US11289418B2 (en) | Package structure and manufacturing method thereof | |
| US10074615B1 (en) | Package structure and method of fabricating the same | |
| US20210257227A1 (en) | Semiconductor package and manufacturing method thereof | |
| US11374303B2 (en) | Package structure and method of fabricating the same | |
| US20230115449A1 (en) | Package structure and method of fabricating the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |