US20190386132A1 - Semiconductor devices and methods for forming the same - Google Patents
Semiconductor devices and methods for forming the same Download PDFInfo
- Publication number
- US20190386132A1 US20190386132A1 US16/007,169 US201816007169A US2019386132A1 US 20190386132 A1 US20190386132 A1 US 20190386132A1 US 201816007169 A US201816007169 A US 201816007169A US 2019386132 A1 US2019386132 A1 US 2019386132A1
- Authority
- US
- United States
- Prior art keywords
- oxide layer
- top surface
- isolation oxide
- inter
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H01L29/7813—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
- H01L21/3212—Planarisation by chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/765—Making of isolation regions between components by field effect
-
- H01L29/407—
-
- H01L29/66734—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H10D64/01306—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H10P50/264—
-
- H10P52/403—
-
- H10W10/051—
-
- H10W10/50—
Definitions
- the present invention relates to a semiconductor device and a method for forming the same, and in particular it relates to a semiconductor device which is able to reduce gate-to-drain capacitance (Cgd) and suppress gate leakage current and a method for forming the same.
- Cgd gate-to-drain capacitance
- gate-to-drain capacitance can be reduced by applying a shield gate trench (SGT) structure to increase the switching speed of the element.
- SGT shield gate trench
- the shield polysilicon in the shield gate trench is electrically connected to the source, so that the trench gate polysilicon is electrically insulated from the drain.
- the gate polysilicon and the shield polysilicon are electrically insulated from each other by the inter-poly oxide (IPO) located therebetween.
- inter-layer oxides are used as inter-layer oxides (IPOs) to insulate the gate polysilicon and the shield polysilicon during the manufacturing process of the split-gate trench MOSFET devices. Due to the limited aspect ratio of the trenches during backfilling the oxide, the ability to control the thickness and quality of inter-poly oxides is limited, resulting in problems of high gate-to-source leakage current. In addition, the ability of the shield gate trench (SGT) structures to reduce the gate-to-drain capacitance (Cgd) is also limited.
- SGT shield gate trench
- An embodiment of the present invention provides a method for forming a semiconductor device.
- the method includes providing a substrate, forming a plurality of trenches in the substrate, forming an isolation oxide layer in the trenches and on the substrate, depositing a shield polysilicon in the trenches and on the isolation oxide layer on the substrate, performing a first etching process to remove a first portion of the shield polysilicon and expose a portion of the surface of the isolation oxide layer in the trenches, performing a first removal process to remove a first portion of the isolation oxide layer, performing a second etching process to remove a second portion of the shield polysilicon and expose another portion of the surface of the isolation oxide layer in the trenches; performing a second removal process to remove a second portion of the isolation oxide layer; and forming an inter-poly oxide layer on the remaining shield polysilicon and the remaining isolation oxide layer, wherein the inter-poly oxide layer has a concave top surface.
- the semiconductor device includes a substrate, including a plurality of trenches; an isolation oxide layer, disposed in the trenches; a shield polysilicon, disposed in the trenches and partially surrounded by the isolation oxide layer; and an inter-poly oxide layer, disposed on the isolation oxide layer and the shield polysilicon; wherein the inter-poly oxide layer has a concave top surface.
- FIG. 1 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 2 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 3 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 4 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 5 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 6 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 7 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 8 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention
- FIG. 9 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention.
- FIG. 10 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention.
- first and second components are formed in direct contact
- additional components may be formed between the first and second components, such that the first and second components may not be in direct contact
- present invention may repeat reference numerals and/or letters in the various examples. However, it does not in itself dictate a specific relationship between the various embodiments and/or configurations discussed. It should be emphasized that according to industrial standard operations, each component may not be drawn to scale. In fact, the dimensions of the various elements may be arbitrarily expanded or reduced for clarity of discussion.
- FIG. 1 to FIG. 10 are schematic cross-sectional views of a semiconductor device 10 during various stages in the process according to some embodiments of the present invention. Additional operations can be provided before, during, and/or after the stages described in FIG. 1 to FIG. 10 . In various embodiments, some of the foregoing operations may be moved, deleted, or replaced. Additional features can be added to the semiconductor device. In different embodiments, some of the features described below may be moved, deleted, or replaced.
- the embodiments of the invention provide a semiconductor device and a method for forming the same.
- the above semiconductor device is a split-gate trench MOSFET device.
- the present invention improves the process, performs a two-step etching process on a shield polysilicon, and performs a two-stage removal process on an isolation oxide layer to mitigate the degree of recess of the isolation oxides generated between the trench sidewalls and the shield polysilicon sidewalls during the past processes, such that the inter-layer oxide (inter-poly oxide) filled in the subsequent process does not generate (or substantially does not generate) voids, thereby enhancing the control ability to the thickness and quality of the inter-layer oxide layer to achieve the purpose of suppressing the gate leakage current.
- a substrate 100 is provided.
- the substrate 100 may be a bulk semiconductor substrate, such as a semiconductor wafer.
- substrate 100 is a silicon wafer.
- the substrate 100 may include silicon or other elemental semiconductor material, such as germanium.
- the substrate 100 may include a sapphire substrate, a silicon substrate, or a silicon carbide substrate.
- the substrate 100 may include one or more layers of a semiconductor material, an insulator material, a conductive material, or a combination thereof.
- the substrate 100 may be formed of at least one semiconductor material selected from the group consisting of Si, Ge, SiGe, GaP, GaAs, SiC, SiGeC, InAs, and InP.
- the substrate 100 may also include a silicon on insulator (SOI).
- SOI substrate may be formed using an oxygen implanted isolation (SIMOX) process, a wafer bonding process, other applicable methods, or a combination thereof
- the substrate 100 may also be composed of multiple layers of materials, such as Si/SiGe, Si/SiC.
- the substrate 100 may include an insulator material such as an organic insulator, an inorganic insulator, or a combination thereof to form one or more layers.
- the substrate 100 may also include a conductive material, such as a polysilicon, a metal, an alloy, or a combination thereof to form one or more layers.
- a plurality of trenches (or grooves) 102 are formed in the substrate 100 .
- the trenches 102 may be formed using, for example, one or more lithography and etching processes. It should be understood that the size, shape, and location of the trench 102 shown in FIG. 1 are only illustrative and not intended to limit the present invention.
- an isolation oxide layer 104 is formed in the trenches 102 and on the substrate 100 .
- the isolation oxide layer 104 may be conformally formed on the sidewalls and bottom of the trenches 102 and on the top surface of the substrate 100 using, for example, a thermal oxidation process, or other suitable deposition processes.
- the thickness T 1 of the isolation oxide layer 104 may be adjusted according to the device size and design requirements of the semiconductor device. In some embodiments, the thickness T 1 of the isolation oxide layer 104 on the sidewalls and the bottom of the trenches 102 and the top surface of the substrate 100 may be, for example, between 70 nm and 150 nm.
- a shield polysilicon 106 is deposited in the trenches 102 and on the isolation oxide layer 104 on the substrate 100 .
- the shield polysilicon 106 may be filled in the trenches 102 and deposited on the isolation oxide layer 104 on the substrate 100 using, for example, chemical vapor deposition (CVD) or other suitable polysilicon deposition techniques.
- the shield polysilicon 106 may be formed of undoped polysilicon or in-situ doped polysilicon.
- a first etching process is performed to remove the first portion of the shield polysilicon 106 and expose a portion of the surface 104 a of the isolation oxide layer 104 in the trenches 102 .
- the first etching process may include, for example, an etchback process.
- the shield polysilicon 106 may be recessed into the trench 102 until the desired depth is reached.
- the top surface of the shield polysilicon 106 ′ may be lower than the top surface of the substrate 100 .
- the surface 104 a is a portion of the surface of the isolation oxide layer 104 formed on the sidewall of the trenches 102 , exposed by removing the first portion of the shield polysilicon 106 .
- the shield polysilicon 106 ′ removed by a first portion in the trench has a depth D 1 , as shown in FIG. 3 . It should be noted that in some embodiments, the depth D 1 of the shield polysilicon 106 ′ is not the depth required for the shield polysilicon in the final semiconductor device. In some embodiments, the depth D 1 of the shield polysilicon 106 ′ is greater than the depth required for the shield polysilicon in the final semiconductor device.
- a chemical planarization process such as chemical mechanical planarization polishing (CMP) may be performed on the shield polysilicon 106 before the first etching process is performed to remove the first portion of the shield polysilicon 106 until the isolation oxide layer 104 is exposed.
- CMP chemical mechanical planarization polishing
- the step of the chemical mechanical planarization polishing (CMP) process described above may be omitted, and the aforementioned first etching process may be directly performed, so that the shield polysilicon 106 is recessed into the trench 102 until the desired depth is reached.
- a first removal process is performed to remove the first portion of the isolation oxide layer 104 .
- the first removal process may include, for example, a wet etching process, an oxidative etching process, or other suitable processes.
- the first portion-removed isolation oxide layer 104 ′ exposed by the trenches 102 (corresponding to the portion having the surface 104 a shown in FIG. 3 ) has a thinner thickness T 2 , as shown in FIG. 4 .
- the isolation oxide layer 104 ′ on the substrate 100 also has a thinner thickness T 2 .
- the thickness T 2 is less than the thickness T 1 .
- the first portion-removed isolation oxide layer 104 ′ forms a recessed portion W 1 adjacent to the shield polysilicon 106 ′, and a portion of the sidewall 106 ′S of the shield polysilicon 106 ′ is exposed. As shown in FIG. 4 , in some embodiments, the recessed portion W 1 extends between the sidewalls of the shield polysilicon 106 ′ and the isolation oxide layer 104 ′ having a thickness T 2 .
- recessed portion W 1 shown in FIG. 4 has a flat upper surface, it can be understood that the drawing shown in FIG. 4 is only an example. In some embodiments, upper surface of the recessed portion W 1 of the isolation oxide layer 104 ′ may have a concave radian.
- a second etching process is performed to remove the second portion of the shield polysilicon 106 and expose another portion of the surface 104 b of the isolation oxide layer 104 in the trenches 102 .
- the first etching process may include, for example, an etchback process.
- the shield polysilicon 106 may be further recessed into the trenches 102 until the desired depth is reached.
- the top surface of the shield polysilicon 106 ′′ may be lower than the top surface of the recessed portion W 1 of the isolation oxide layer 104 ′′.
- the surface 104 b is another portion of the surface of the isolation oxide layer 104 formed on the sidewall of the trenches 102 and is exposed by the second portion-removed shield polysilicon 106 .
- the second portion-removed shield polysilicon 106 has a depth D 2 in the trench 102 , as shown in FIG. 5 . It should be noted that, in some embodiments, the depth D 2 of the shield polysilicon 106 ′′ is the depth needed by the shield polysilicon in the final semiconductor device. In some embodiments, depth D 2 is less than depth D 1 .
- the portion of the isolation oxide layer 104 that is exposed in the trenches 102 through the second etching process i.e., the portion having the surface 104 b
- the shield polysilicon 106 ′ is protected by the shield polysilicon 106 ′ during the first removal process and therefore is not removed. Therefore, after the second etching process, the portion of the isolation oxide layer 104 ′ having the surface 104 b still has the same thickness as the thickness T 1 .
- the shield polysilicon 106 is subjected to a two-step etching process (a first etching process and a second etching process) in the embodiment of the present invention
- a portion of the isolation oxide layer 104 may be protected by the shield polysilicon 106 ′ having a depth D 1 after the first etching process, so that the original thickness T 1 is retained. Therefore, after the second etching process, the isolation oxide layer 104 ′ exposed in the trenches 102 has different thicknesses (T 1 and T 2 ), and in this state (as shown in FIG. 5 ), the subsequent second removal process is performed.
- a second removal process is performed to remove the second portion of the isolation oxide layer 104 .
- the second removal process may include, for example, a wet etching process, an oxidative etching process, or other suitable processes.
- the second removal process may be the same as the first removal process.
- the second removal process may be different from the first removal process.
- the first removal process and the second removal process used may be selected and adjusted according to different process conditions such as the device size of the semiconductor device and the depth of the polysilicon in the two-step etching process or other process conditions. It should be noted that the final top surface profile of the isolation oxide layer can be determined by controlling the conditions of the first removal process and the second removal process, thereby affecting the top surface profile of the inter-poly oxide layer 108 ′ in the final semiconductor device 10 .
- the second portion-removed isolation oxide layer 104 ′′ (sometimes referred in the present specification as the remaining isolation oxide layer 104 ′′) exposed by trenches 102 (substantially corresponding to the portion having the surface 104 a shown in FIG. 3 ) has a thinner thickness T 3 .
- the remaining isolation oxide layer 104 ′′ on the substrate 100 also has a thinner thickness T 3 .
- thickness T 3 is less than thickness T 2 .
- the portion of the isolation oxide layer 104 ′ corresponding to the portion having the surface 104 a shown in FIG. 3 may also be completely removed, and the isolation oxide layer 104 ′ on the substrate 100 may be also be completely removed.
- the second portion-removed isolation oxide layer 104 ′′ further forms another recessed portion W 2 in the region adjacent to the shield polysilicon 106 ′′ and exposes a portion of sidewall 106 ′′S of the shield polysilicon 106 ′′.
- the recessed portion W 2 extends between the sidewalls of the shield polysilicon 106 ′′ and the isolation oxide layer 104 ′′ having the thickness T 3 .
- the degree of recess of the isolation oxide layer 104 ′′caused by the second removal process will be reduced.
- the top surface of the remaining isolation oxide layer 104 ′′ is substantially extends gently upwards from the sidewall of the shield polysilicon 106 to the sidewall of the trench 102 .
- the recessed portion W 2 formed after the second removal process has a top surface that is not smooth (or is discontinuous).
- the top surface 104 S of the recessed portion W 2 formed after the second removal process may be formed by first top surface portion 104 S- 1 and the second top surface portion 104 S- 2 .
- first top surface portion 104 S- 1 and the second top surface portion 104 S- 2 of the recessed portion W 2 shown in FIG. 6 are flat surfaces, it can be understood that the figure shown in FIG. 6 is only an example, in some embodiments, the first top surface portion 104 S- 1 and the second top surface portion 104 S- 2 of the recessed portion W 2 of the isolation oxide layer 104 ′′ may have a concave curvature, respectively.
- the first top surface portion 104 S- 1 of the remaining isolation oxide layer 104 ′′ adjacent to the sidewall of the shield polysilicon 106 ′′ has a first curvature
- the second top surface portion 104 S- 2 of the remaining isolation oxide layer 104 ′′ adjacent to the sidewall of the trench 102 has a second curvature.
- the first curvature is different from the second curvature.
- the first curvature is greater than the second curvature.
- the first curvature may be, for example, between 0.06 and 0.1 nm ⁇ 1 .
- the second curvature may be, for example, between 0.02 and 0.025 nm ⁇ 1 .
- the height difference H between the lowest point of the top surface portion 104 S- 1 of the remaining isolation oxide layer 104 ′′ adjacent to the shield polysilicon 106 ′ and the top surface 106 S of the remaining shield polysilicon 106 ′′ may be less than the thickness T 1 of the isolation oxide layer 104 over the substrate 100 as shown in FIG. 2 .
- the embodiment of the present invention performs a two-step etching process on the shield polysilicon and performs a two-stage removal process on the isolation oxide layer, the degree of recess of the isolation oxide generated between the sidewall of the shield polysilicon and the sidewall of the trench can be reduced. Also, the height difference between the isolation oxide layer and the top surface of the shield polysilicon is also reduced. As a result, the inter-poly oxide that are filled into trenches 102 in the subsequent processes does not generate (or substantially does not generate) voids. Since the inter-poly oxide can be well deposited, the formation of the inter-poly oxide layer can be better controlled and the performance of the final semiconductor device can be improved.
- the first top surface portion 104 S- 1 and the second top surface portion 104 S- 2 of the remaining isolation oxide layer 104 ′′ and the top surface 106 S of the shield polysilicon 106 ′′ constitute the profile P 1 .
- the profile P 1 can be substantially regarded as a concave curve.
- an inter-poly oxide 108 is deposited in the trench 102 and over the substrate 100 .
- the inter-poly oxide 108 may be deposited using, for example, high density plasma chemical vapor deposition (HDPCVD) or other suitable deposition processes.
- HDPCVD high density plasma chemical vapor deposition
- the inter-poly oxide 108 may completely cover the isolation oxide layer 104 and the shield polysilicon 106 without producing (or substantially not producing) voids.
- Such result is advantageous to improve the control of the thickness and quality of the inter-layer oxide layer and the performance of the final semiconductor device, for example, reducing the gate-to-drain capacitance (Cgd) and suppressing the gate-to-source leakage current.
- Cgd gate-to-drain capacitance
- a third etching process is performed to remove a portion of the inter-poly oxide 108 and expose a portion of the sidewall of the trench 102 .
- the third etching process may include, for example, a dry etching process, a wet etching process, an etchback process, other suitable etching processes, or a combination thereof.
- the inter-poly oxide 108 may be etched to a target depth using, for example, an etchback process to form an inter-poly oxide layer 108 ′ on the remaining shield polysilicon 106 ′′ and on the remaining isolation oxide layer 104 ′′. For example, as shown in FIG.
- the top surface 108 S of the inter-poly oxide layer 108 ′ may be lower than the top surface of the substrate 100 .
- the remaining isolation oxide layer 104 ′′ disposed on the sidewall of the trench 102 and on the substrate 100 can be completely removed together.
- the inter-poly oxide layer 108 ′ can be used to electrically insulate the shield polysilicon 106 ′′ from the subsequently formed gate polysilicon.
- the average thickness of the inter-poly oxide layer 108 ′ may be, for example, between 90 nm and 170 nm.
- FIG. 8 shows a cross-sectional view of the semiconductor device, in which the portion of the isolation oxide layer 104 ′ exposed to the trench 102 (substantially corresponding to the portion having the surface 104 a shown in FIG. 3 ) and the isolation oxide layer 104 ′ disposed on the substrate 100 are completely removed after the second removal process shown in FIG. 6 .
- FIG. 8 also shows a cross-sectional view of the semiconductor device, in which the portion of the remaining isolation oxide layer 104 ′′ exposed to the trench 102 (substantially corresponding to the portion having the surface 104 a shown in FIG. 3 ) having a thinner thickness T 3 (shown by a dashed line) after the second removal process shown in FIG. 6 .
- the dotted line is omitted in the description of FIG. 9 and FIG. 10 .
- the top surface of inter-poly oxide layer 108 ′ is a concave top surface 108 S.
- the concave top surface 108 S has a profile P 2 .
- the profile P 2 may be regarded as having a concave curve and exhibit an upwardly curved arc near the sidewall of the trench 102 . As shown in FIG. 8 , according to some embodiments, the top surface of inter-poly oxide layer 108 ′ is a concave top surface 108 S.
- the concave top surface 108 S has a profile P 2 .
- the profile P 2 may be regarded as having a concave curve and exhibit an upwardly curved arc near the sidewall of the trench 102 .
- the profile P 2 of the concave top surface 108 S of the inter-poly oxide layer 108 ′ and the profile P 2 formed by the first top surface portion 104 S- 1 , the second top surface portion 104 S- 2 , and the top surface 106 S of the remaining isolation oxide layer 104 ′′ is substantially the same. That is, in some embodiments, the profile P 2 and the profile P 1 are substantially the same, and can be regarded as having substantially the same concave curve.
- the angle between the concave top surface 108 S of the inter-poly oxide layer 108 ′ and the sidewall of the trench 102 may be, for example, between 110° and 120°.
- the curvature of the concave top surface 108 S of the inter-poly oxide layer 108 ′ may be, for example, between 0.045 and 0.055 nm ⁇ 1 .
- the curvature of the concave top surface 108 S is the curvature of the profile P 2 .
- the curvature of profile P 2 is substantially equal to the curvature of profile P 1 .
- the gate-to-drain capacitance (Cgd) of the semiconductor device 10 is between 2.5E-9 and 3E-9 coulomb.
- the concave top surface 108 S of the inter-poly oxide layer 108 ′ exhibits an upwardly curved arc near the sidewall of the trench 102 , it corresponds to an increase of the thickness of the oxide layer (for example, the inter-poly oxide layer 108 ′ and the remaining isolation oxide layer 104 ′′) subsequently formed between the gate polysilicon and the drain. Therefore, the gate-to-drain capacitance (Cgd) of the final semiconductor device can be reduced.
- the height difference between the highest point of the second top surface portion 104 S- 2 of the remaining isolation oxide layer 104 ′′ adjacent to the trench 102 and the lowest point of the first top surface portion 104 S- 1 of the remaining isolation oxide layer 104 ′′ adjacent to the shield polysilicon 106 ′′ may be, for example, between 30 nm and 40 nm. In some embodiments, the height difference between the highest point of the concave top surface 108 S of the inter-poly oxide layer 108 ′ and the lowest point of the concave top surface 108 S of the inter-poly oxide layer 108 ′ may be, for example, between 32 nm and 38 nm.
- a gate oxide layer 110 is formed on the inter-poly oxide layer 108 ′.
- a chemical vapor deposition (CVD) process for example, a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a thermal oxidation process, a physical vapor deposition (PVD) process, a lithography patterning process, an etching process, others applicable process, or a combination thereof may be used to form the gate oxide layer 110 .
- CVD chemical vapor deposition
- ALD atomic layer deposition
- PVD physical vapor deposition
- the gate oxide layer 110 may be formed of silicon oxide (SiO 2 ), hafnium oxide (HfO 2 ), zirconium oxide (ZrO 2 ), aluminum oxide (Al 2 O 3 ), alloy of aluminium oxide and hafnium, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, other suitable high-k dielectric materials, or a combination thereof.
- a gate polysilicon 112 is formed on the gate oxide layer 110 .
- the gate polysilicon 112 may be formed using, for example, chemical vapor deposition (CVD) process or other suitable polysilicon deposition techniques.
- insulating layers such as boron phosphosilicate glass (BPSG), phosphosilicate glass (PSG), or borosilicate glass (BSG) may be formed over the semiconductor device 10 by using, for example, chemical vapor deposition (CVD) or other suitable deposition process. Also, a process such as forming a metal layer may be performed. For the purpose of simplicity and clarity, it is not described again.
- the semiconductor device 10 includes a substrate 100 having a plurality of trenches 102 , and an isolation oxide layer 104 ′′ disposed in the trenches 102 .
- the material of the substrate 100 can be referred to the aforementioned related paragraphs, and will not be repeated again.
- the isolation oxide layer 104 ′′ may be conformally formed on the sidewalls and bottom of the trenches 102 and on the top surface of the substrate 100 .
- the semiconductor device 10 also includes a shield polysilicon 106 ′′.
- the shield polysilicon 106 ′′ may be formed of an undoped polysilicon or an in-situ doped polysilicon.
- the shield polysilicon 106 ′′ is disposed in the trench 102 and partially surrounded by the isolation oxide layer 104 ′′.
- a top surface of the isolation oxide layer 104 ′′ extends upwardly from the sidewall 106 ′′S of the shield polysilicon 106 ′′ to the sidewall of the trench 102 .
- a top surface of isolation oxide layer 104 ′′ has two different curvatures.
- the first top surface portion 104 S- 1 of the isolation oxide layer 104 ′′ adjacent to the sidewall 106 ′′S of the shield polysilicon 106 ′′ has a first curvature
- the second top surface portion 104 S- 2 of the isolation oxide layer 104 ′′ adjacent to the sidewall of the trench 102 has a second curvature.
- the first curvature is greater than the second curvature.
- the isolation oxide layer 104 ′′ has a top surface that is not smooth (or is discontinuous).
- the height difference between the first top surface portion 104 S- 1 of the isolation oxide layer 104 ′′ adjacent to the shield polysilicon 106 ′′ and the top surface 106 S of the shield polysilicon 106 ′′ is less than 50 nm.
- the inter-poly oxide filled into trenches 102 in the subsequent process does not generate (or substantially does not generate) voids. Since the inter-poly oxide can be well deposited, the formation of the inter-poly oxide layer can be better controlled and the performance of the final semiconductor device can be improved, such as reducing the gate-to-drain capacitance (Cgd) and suppressing the gate-to-source leakage current.
- Cgd gate-to-drain capacitance
- the height difference between the highest point of the second top surface portion 104 S- 2 of the isolation oxide layer 104 ′′ adjacent to the trench 102 and the lowest of the first top surface portion 104 S- 1 of the isolation oxide layer 104 ′′ adjacent to the shield polysilicon 106 ′′ may be, for example, between 30 nm and 40 nm.
- the semiconductor device 10 further includes an inter-poly oxide layer 108 ′.
- the inter-poly oxide layer 108 ′ may be, for example, a high density plasma chemical vapor deposition (HDPCVD) oxide.
- the inter-poly oxide layer 108 ′′ is disposed on the isolation oxide layer 104 ′′ and the shield polysilicon 106 ′′.
- the inter-poly oxide layer 108 ′ completely covers the isolation oxide layer 104 ′′ and the shield polysilicon 106 ′′ without (or substantially without) having voids.
- the inter-poly oxide layer 108 ′ has a concave top surface 108 S.
- the profile of the concave top surface 108 S of the inter-poly oxide layer 108 ′ is substantially the same as the profile P 1 formed by the top surface of the isolation oxide layer 104 ′′ (the first top surface portion 104 S- 1 and the second top surface portion 104 S- 2 ) and a top surface 106 S of the shield polysilicon 106 ′′.
- the concave top surface 108 S of the inter-poly oxide layer 108 ′ exhibits an upwardly curved arc near the sidewall of the trench 102 , it corresponds to an increase of the thickness of the oxide layer (for example, the inter-poly oxide layer 108 ′ and the remaining isolation oxide layer 104 ′′) subsequently formed between the gate polysilicon and the drain. Therefore, the gate-to-drain capacitance (Cgd) of the final semiconductor device can be reduced.
- the average thickness of the inter-poly oxide layer 108 ′ may be, for example, between 90 nm and 170 nm.
- the angle between the concave top surface 108 S of the inter-poly oxide layer 108 ′ and the sidewall of the trench 102 may be, for example, between 110° and 120°. In some embodiments, the curvature of the concave top surface 108 S of the inter-poly oxide layer 108 ′ may be, for example, between 0.045 and 0.055 nm ⁇ 1 .
- the semiconductor device 10 further includes a gate oxide layer 110 disposed on the inter-poly oxide layer 108 ′, and a gate polysilicon 112 disposed on the gate oxide layer 110 .
- the materials of the gate oxide layer 110 and the gate polysilicon 112 may refer to the aforementioned related paragraphs, and will not be repeated again.
- the semiconductor device 10 may also include other elements not shown in the figures, for example, insulating layers (such as borophosphosilicate glass (BPSG), phosphosilicate glass (PSG), or borosilicate glass (BSG)) disposed over the semiconductor device 10 and structures such as metal layers. Since the above structures are well known to those skilled in the art, they are not described again for the purpose of simplicity and clarity.
- BPSG borophosphosilicate glass
- PSG phosphosilicate glass
- BSG borosilicate glass
- the method for forming a semiconductor device performs a two-step etching process on the shield oxide and performs a two-stage removal process on the isolation oxide layer to reduce the degree of recess of the isolation oxide generated between the sidewall of trench and the sidewall of shield oxide in the past process, so that the inter-poly oxide filled in the subsequent process can be well deposited on the shield polysilicon and the isolation oxide layer without generating voids.
- the semiconductor device obtained by the method provided by the embodiments of the present invention has the following advantages. Compared to the semiconductor device provided in the past, the semiconductor device provided by the embodiments of the present invention can reduce the degree of recess of the isolation oxide layer generated between the sidewall of the trench and the sidewall of the shield polysilicon, and the inter-poly oxide (IPO) layer filled in the subsequent process does not have voids. Therefore, the inter-poly oxide (IPO) layer of the semiconductor device in the embodiments of the present invention can provide good electrical insulation between the gate polysilicon and the shield polysilicon. Also, since there is no void, the inter-poly oxide (IPO) layer can provide excellent isolation to inhibit gate-to-source leakage current, improving the performance of the semiconductor device.
- the recess portion of the isolation oxide layer between the sidewall of the trench and the sidewall of the shield polysilicon of the semiconductor device provided by the embodiments of the present invention has an improved profile.
- the profile of the inter-poly oxide (IPO) layer is substantially the same as the profile of the recessed portion of the aforementioned isolation oxide layer of the semiconductor device provided by the embodiments of the present invention, the inter-poly oxide (IPO) layer of the semiconductor device provided by the embodiments of the present invention has a concave top surface.
- the concave top surface of the inter-poly oxide (IPO) layer exhibits an upwardly curved arc near the sidewall of the trench, which corresponds to an increase in the thickness of the oxide layer between the gate polysilicon and the drain, thereby reducing the gate-to-drain capacitance (Cgd).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Element Separation (AREA)
Abstract
Description
- The present invention relates to a semiconductor device and a method for forming the same, and in particular it relates to a semiconductor device which is able to reduce gate-to-drain capacitance (Cgd) and suppress gate leakage current and a method for forming the same.
- The semiconductor integrated circuit (IC) industry has undergone a period of rapid development. Technological advances in integrated circuit materials and designs have produced many generations of integrated circuits. Each generation of integrated circuits has smaller and more complex circuits than previous generations of integrated circuits.
- In a split-gate trench metal-oxide-semiconductor field-effect transistor (MOSFET) device, gate-to-drain capacitance (Cgd) can be reduced by applying a shield gate trench (SGT) structure to increase the switching speed of the element. The shield polysilicon in the shield gate trench is electrically connected to the source, so that the trench gate polysilicon is electrically insulated from the drain. The gate polysilicon and the shield polysilicon are electrically insulated from each other by the inter-poly oxide (IPO) located therebetween.
- However, as component sizes continue to shrink, backfill oxides are used as inter-layer oxides (IPOs) to insulate the gate polysilicon and the shield polysilicon during the manufacturing process of the split-gate trench MOSFET devices. Due to the limited aspect ratio of the trenches during backfilling the oxide, the ability to control the thickness and quality of inter-poly oxides is limited, resulting in problems of high gate-to-source leakage current. In addition, the ability of the shield gate trench (SGT) structures to reduce the gate-to-drain capacitance (Cgd) is also limited.
- Therefore, in this technical field, an improved split-gate trench MOSFET and a method for forming the same is needed.
- An embodiment of the present invention provides a method for forming a semiconductor device. The method includes providing a substrate, forming a plurality of trenches in the substrate, forming an isolation oxide layer in the trenches and on the substrate, depositing a shield polysilicon in the trenches and on the isolation oxide layer on the substrate, performing a first etching process to remove a first portion of the shield polysilicon and expose a portion of the surface of the isolation oxide layer in the trenches, performing a first removal process to remove a first portion of the isolation oxide layer, performing a second etching process to remove a second portion of the shield polysilicon and expose another portion of the surface of the isolation oxide layer in the trenches; performing a second removal process to remove a second portion of the isolation oxide layer; and forming an inter-poly oxide layer on the remaining shield polysilicon and the remaining isolation oxide layer, wherein the inter-poly oxide layer has a concave top surface.
- Another embodiment of the present invention provides a semiconductor device. The semiconductor device includes a substrate, including a plurality of trenches; an isolation oxide layer, disposed in the trenches; a shield polysilicon, disposed in the trenches and partially surrounded by the isolation oxide layer; and an inter-poly oxide layer, disposed on the isolation oxide layer and the shield polysilicon; wherein the inter-poly oxide layer has a concave top surface.
- A detailed description is given in the following embodiments with reference to the accompanying drawings.
- The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
-
FIG. 1 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 2 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 3 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 4 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 5 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 6 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 7 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 8 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; -
FIG. 9 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention; and -
FIG. 10 illustrates a schematic cross-sectional view of a semiconductor device during the process according to one embodiment of the present invention. - The invention provides various embodiments to illustrate the technical features of the present invention. In the present invention, specific components and arrangements are described for simplicity. However, the present invention is not limited to these embodiments. For example, the formation of a first component on a second component in the description may include embodiments in which the first and second components are formed in direct contact, and may also include embodiments in which additional components may be formed between the first and second components, such that the first and second components may not be in direct contact. In addition, for the purpose of simplicity and clarity, the present invention may repeat reference numerals and/or letters in the various examples. However, it does not in itself dictate a specific relationship between the various embodiments and/or configurations discussed. It should be emphasized that according to industrial standard operations, each component may not be drawn to scale. In fact, the dimensions of the various elements may be arbitrarily expanded or reduced for clarity of discussion.
- As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,”—when used in this specification, specify the presence of stated features, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, steps, operations, elements, components, and/or groups thereof.
- Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.
- The following describes some embodiments of the present invention.
FIG. 1 toFIG. 10 are schematic cross-sectional views of asemiconductor device 10 during various stages in the process according to some embodiments of the present invention. Additional operations can be provided before, during, and/or after the stages described inFIG. 1 toFIG. 10 . In various embodiments, some of the foregoing operations may be moved, deleted, or replaced. Additional features can be added to the semiconductor device. In different embodiments, some of the features described below may be moved, deleted, or replaced. - The embodiments of the invention provide a semiconductor device and a method for forming the same. In some embodiments of the present invention, the above semiconductor device is a split-gate trench MOSFET device. The present invention improves the process, performs a two-step etching process on a shield polysilicon, and performs a two-stage removal process on an isolation oxide layer to mitigate the degree of recess of the isolation oxides generated between the trench sidewalls and the shield polysilicon sidewalls during the past processes, such that the inter-layer oxide (inter-poly oxide) filled in the subsequent process does not generate (or substantially does not generate) voids, thereby enhancing the control ability to the thickness and quality of the inter-layer oxide layer to achieve the purpose of suppressing the gate leakage current.
- One embodiment of the present invention provides a method of manufacturing a semiconductor device. As shown in
FIG. 1 , according to some embodiments, asubstrate 100 is provided. In some embodiments, thesubstrate 100 may be a bulk semiconductor substrate, such as a semiconductor wafer. For example,substrate 100 is a silicon wafer. Thesubstrate 100 may include silicon or other elemental semiconductor material, such as germanium. In some embodiments, thesubstrate 100 may include a sapphire substrate, a silicon substrate, or a silicon carbide substrate. In some embodiments, thesubstrate 100 may include one or more layers of a semiconductor material, an insulator material, a conductive material, or a combination thereof. For example, thesubstrate 100 may be formed of at least one semiconductor material selected from the group consisting of Si, Ge, SiGe, GaP, GaAs, SiC, SiGeC, InAs, and InP. In another embodiment, thesubstrate 100 may also include a silicon on insulator (SOI). The SOI substrate may be formed using an oxygen implanted isolation (SIMOX) process, a wafer bonding process, other applicable methods, or a combination thereof In another embodiment, thesubstrate 100 may also be composed of multiple layers of materials, such as Si/SiGe, Si/SiC. In another embodiment, thesubstrate 100 may include an insulator material such as an organic insulator, an inorganic insulator, or a combination thereof to form one or more layers. In another embodiment, thesubstrate 100 may also include a conductive material, such as a polysilicon, a metal, an alloy, or a combination thereof to form one or more layers. - As shown in
FIG. 1 , according to some embodiments, a plurality of trenches (or grooves) 102 are formed in thesubstrate 100. In some embodiments, thetrenches 102 may be formed using, for example, one or more lithography and etching processes. It should be understood that the size, shape, and location of thetrench 102 shown inFIG. 1 are only illustrative and not intended to limit the present invention. - Next, as shown in
FIG. 2 , according to some embodiments, anisolation oxide layer 104 is formed in thetrenches 102 and on thesubstrate 100. In some embodiments, theisolation oxide layer 104 may be conformally formed on the sidewalls and bottom of thetrenches 102 and on the top surface of thesubstrate 100 using, for example, a thermal oxidation process, or other suitable deposition processes. The thickness T1 of theisolation oxide layer 104 may be adjusted according to the device size and design requirements of the semiconductor device. In some embodiments, the thickness T1 of theisolation oxide layer 104 on the sidewalls and the bottom of thetrenches 102 and the top surface of thesubstrate 100 may be, for example, between 70 nm and 150 nm. - As shown in
FIG. 2 , according to some embodiments, ashield polysilicon 106 is deposited in thetrenches 102 and on theisolation oxide layer 104 on thesubstrate 100. In some embodiments, theshield polysilicon 106 may be filled in thetrenches 102 and deposited on theisolation oxide layer 104 on thesubstrate 100 using, for example, chemical vapor deposition (CVD) or other suitable polysilicon deposition techniques. In some embodiments, theshield polysilicon 106 may be formed of undoped polysilicon or in-situ doped polysilicon. - As shown in
FIG. 3 , according to some embodiments, a first etching process is performed to remove the first portion of theshield polysilicon 106 and expose a portion of thesurface 104 a of theisolation oxide layer 104 in thetrenches 102. In some embodiments, the first etching process may include, for example, an etchback process. In some embodiments, by removing the first portion of theshield polysilicon 106, theshield polysilicon 106 may be recessed into thetrench 102 until the desired depth is reached. For example, as shown inFIG. 3 , in an embodiment, the top surface of theshield polysilicon 106′ may be lower than the top surface of thesubstrate 100. Thesurface 104 a is a portion of the surface of theisolation oxide layer 104 formed on the sidewall of thetrenches 102, exposed by removing the first portion of theshield polysilicon 106. In some embodiments, theshield polysilicon 106′ removed by a first portion in the trench has a depth D1, as shown inFIG. 3 . It should be noted that in some embodiments, the depth D1 of theshield polysilicon 106′ is not the depth required for the shield polysilicon in the final semiconductor device. In some embodiments, the depth D1 of theshield polysilicon 106′ is greater than the depth required for the shield polysilicon in the final semiconductor device. - In some embodiments, a chemical planarization process, such as chemical mechanical planarization polishing (CMP), may be performed on the
shield polysilicon 106 before the first etching process is performed to remove the first portion of theshield polysilicon 106 until theisolation oxide layer 104 is exposed. Alternatively, in some embodiments, the step of the chemical mechanical planarization polishing (CMP) process described above may be omitted, and the aforementioned first etching process may be directly performed, so that theshield polysilicon 106 is recessed into thetrench 102 until the desired depth is reached. - As shown in
FIG. 4 , according to some embodiments, a first removal process is performed to remove the first portion of theisolation oxide layer 104. In some embodiments, the first removal process may include, for example, a wet etching process, an oxidative etching process, or other suitable processes. In some embodiments, after the first removal process, the first portion-removedisolation oxide layer 104′ exposed by the trenches 102 (corresponding to the portion having thesurface 104 a shown inFIG. 3 ) has a thinner thickness T2, as shown inFIG. 4 . In some embodiments, after the first removal process, theisolation oxide layer 104′ on thesubstrate 100 also has a thinner thickness T2. In some embodiments, the thickness T2 is less than the thickness T1. In some embodiments, after the first removal process, the first portion-removedisolation oxide layer 104′ forms a recessed portion W1 adjacent to theshield polysilicon 106′, and a portion of thesidewall 106′S of theshield polysilicon 106′ is exposed. As shown inFIG. 4 , in some embodiments, the recessed portion W1 extends between the sidewalls of theshield polysilicon 106′ and theisolation oxide layer 104′ having a thickness T2. - Although the recessed portion W1 shown in
FIG. 4 has a flat upper surface, it can be understood that the drawing shown inFIG. 4 is only an example. In some embodiments, upper surface of the recessed portion W1 of theisolation oxide layer 104′ may have a concave radian. - As shown in
FIG. 5 , according to some embodiments, a second etching process is performed to remove the second portion of theshield polysilicon 106 and expose another portion of thesurface 104 b of theisolation oxide layer 104 in thetrenches 102. In some embodiments, the first etching process may include, for example, an etchback process. In some embodiments, by removing the second portion of theshield polysilicon 106, theshield polysilicon 106 may be further recessed into thetrenches 102 until the desired depth is reached. For example, as shown inFIG. 5 , in one embodiment, the top surface of theshield polysilicon 106″ may be lower than the top surface of the recessed portion W1 of theisolation oxide layer 104″. Thesurface 104 b is another portion of the surface of theisolation oxide layer 104 formed on the sidewall of thetrenches 102 and is exposed by the second portion-removedshield polysilicon 106. In some embodiments, the second portion-removedshield polysilicon 106 has a depth D2 in thetrench 102, as shown inFIG. 5 . It should be noted that, in some embodiments, the depth D2 of theshield polysilicon 106″ is the depth needed by the shield polysilicon in the final semiconductor device. In some embodiments, depth D2 is less than depth D1. - As shown in
FIG. 5 , the portion of theisolation oxide layer 104 that is exposed in thetrenches 102 through the second etching process (i.e., the portion having thesurface 104 b) is protected by theshield polysilicon 106′ during the first removal process and therefore is not removed. Therefore, after the second etching process, the portion of theisolation oxide layer 104′ having thesurface 104 b still has the same thickness as the thickness T1. That is, because theshield polysilicon 106 is subjected to a two-step etching process (a first etching process and a second etching process) in the embodiment of the present invention, during the first removal process of theisolation oxide layer 104, a portion of theisolation oxide layer 104 may be protected by theshield polysilicon 106′ having a depth D1 after the first etching process, so that the original thickness T1 is retained. Therefore, after the second etching process, theisolation oxide layer 104′ exposed in thetrenches 102 has different thicknesses (T1 and T2), and in this state (as shown inFIG. 5 ), the subsequent second removal process is performed. - As shown in
FIG. 6 , according to some embodiments, a second removal process is performed to remove the second portion of theisolation oxide layer 104. In some embodiments, the second removal process may include, for example, a wet etching process, an oxidative etching process, or other suitable processes. In some embodiments, the second removal process may be the same as the first removal process. In some embodiments, the second removal process may be different from the first removal process. The first removal process and the second removal process used may be selected and adjusted according to different process conditions such as the device size of the semiconductor device and the depth of the polysilicon in the two-step etching process or other process conditions. It should be noted that the final top surface profile of the isolation oxide layer can be determined by controlling the conditions of the first removal process and the second removal process, thereby affecting the top surface profile of theinter-poly oxide layer 108′ in thefinal semiconductor device 10. - As shown in
FIG. 6 , in some embodiments, after the second removal process, the second portion-removedisolation oxide layer 104″ (sometimes referred in the present specification as the remainingisolation oxide layer 104″) exposed by trenches 102 (substantially corresponding to the portion having thesurface 104 a shown inFIG. 3 ) has a thinner thickness T3. In some embodiments, after the second removal process, the remainingisolation oxide layer 104″ on thesubstrate 100 also has a thinner thickness T3. In some embodiments, thickness T3 is less than thickness T2. In other embodiments, after the second removal process, the portion of theisolation oxide layer 104′ corresponding to the portion having thesurface 104 a shown inFIG. 3 may also be completely removed, and theisolation oxide layer 104′ on thesubstrate 100 may be also be completely removed. - As shown in
FIG. 6 , in some embodiments, after the second removal process, the second portion-removedisolation oxide layer 104″ further forms another recessed portion W2 in the region adjacent to theshield polysilicon 106″ and exposes a portion ofsidewall 106″S of theshield polysilicon 106″. As shown inFIG. 6 , in some embodiments, the recessed portion W2 extends between the sidewalls of theshield polysilicon 106″ and theisolation oxide layer 104″ having the thickness T3. - It should be noted that, during the second removal process, since the protected isolated
isolation oxide layer 104″ described inFIG. 5 (the portion having thesurface 104 b) still has the same thickness as the thickness T1, the degree of recess of theisolation oxide layer 104″caused by the second removal process will be reduced. As shown inFIG. 6 , in some embodiments, after the second removal process is performed to remove the second portion of theisolation oxide layer 104, the top surface of the remainingisolation oxide layer 104″ is substantially extends gently upwards from the sidewall of theshield polysilicon 106 to the sidewall of thetrench 102. In some embodiments, the recessed portion W2 formed after the second removal process has a top surface that is not smooth (or is discontinuous). - As shown in
FIG. 6 , in some embodiments, thetop surface 104S of the recessed portion W2 formed after the second removal process may be formed by firsttop surface portion 104S-1 and the secondtop surface portion 104S-2. Although the firsttop surface portion 104S-1 and the secondtop surface portion 104S-2 of the recessed portion W2 shown inFIG. 6 are flat surfaces, it can be understood that the figure shown inFIG. 6 is only an example, in some embodiments, the firsttop surface portion 104S-1 and the secondtop surface portion 104S-2 of the recessed portion W2 of theisolation oxide layer 104″ may have a concave curvature, respectively. - More specifically, as shown in
FIG. 6 , in some embodiments, after the second removal process is performed to remove the second portion of theisolation oxide layer 104, the firsttop surface portion 104S-1 of the remainingisolation oxide layer 104″ adjacent to the sidewall of theshield polysilicon 106″ has a first curvature, while the secondtop surface portion 104S-2 of the remainingisolation oxide layer 104″ adjacent to the sidewall of thetrench 102 has a second curvature. In some embodiments, the first curvature is different from the second curvature. In some embodiments, the first curvature is greater than the second curvature. In some embodiments, the first curvature may be, for example, between 0.06 and 0.1 nm−1. In some embodiments, the second curvature may be, for example, between 0.02 and 0.025 nm−1. - As shown in
FIG. 6 , in some embodiments, after the second removal process is performed to remove the second portion of theisolation oxide layer 104, the height difference H between the lowest point of thetop surface portion 104S-1 of the remainingisolation oxide layer 104″ adjacent to theshield polysilicon 106′ and thetop surface 106S of the remainingshield polysilicon 106″ may be less than the thickness T1 of theisolation oxide layer 104 over thesubstrate 100 as shown inFIG. 2 . - It is worth mentioning that such a small height difference comes from the results of the improvement of the process provided by the present invention. In the past, in order to remove the isolation oxide layer disposed on the sidewall of the trench and on the substrate, the isolation oxide layer is usually over-etched in the past process, thereby forming a significant recess in the isolation oxide layer between the sidewall of the shield polysilicon and the sidewall of the trench. As a result, a significant difference height is formed between the isolation oxide layer and the top surface of the shield polysilicon. However, because the embodiment of the present invention performs a two-step etching process on the shield polysilicon and performs a two-stage removal process on the isolation oxide layer, the degree of recess of the isolation oxide generated between the sidewall of the shield polysilicon and the sidewall of the trench can be reduced. Also, the height difference between the isolation oxide layer and the top surface of the shield polysilicon is also reduced. As a result, the inter-poly oxide that are filled into
trenches 102 in the subsequent processes does not generate (or substantially does not generate) voids. Since the inter-poly oxide can be well deposited, the formation of the inter-poly oxide layer can be better controlled and the performance of the final semiconductor device can be improved. - As shown in
FIG. 6 , in some embodiments, after a second removal process is performed to remove the second portion of theisolation oxide layer 104, the firsttop surface portion 104S-1 and the secondtop surface portion 104S-2 of the remainingisolation oxide layer 104″ and thetop surface 106S of theshield polysilicon 106″ constitute the profile P1. In some embodiments, the profile P1 can be substantially regarded as a concave curve. - As shown in
FIG. 7 , according to some embodiments, aninter-poly oxide 108 is deposited in thetrench 102 and over thesubstrate 100. In some embodiments, theinter-poly oxide 108 may be deposited using, for example, high density plasma chemical vapor deposition (HDPCVD) or other suitable deposition processes. As described above, in some embodiments, theinter-poly oxide 108 may completely cover theisolation oxide layer 104 and theshield polysilicon 106 without producing (or substantially not producing) voids. Such result is advantageous to improve the control of the thickness and quality of the inter-layer oxide layer and the performance of the final semiconductor device, for example, reducing the gate-to-drain capacitance (Cgd) and suppressing the gate-to-source leakage current. - As shown in
FIG. 8 , according to some embodiments, a third etching process is performed to remove a portion of theinter-poly oxide 108 and expose a portion of the sidewall of thetrench 102. In some embodiments, the third etching process may include, for example, a dry etching process, a wet etching process, an etchback process, other suitable etching processes, or a combination thereof. As shown inFIG. 8 , in some embodiments, theinter-poly oxide 108 may be etched to a target depth using, for example, an etchback process to form aninter-poly oxide layer 108′ on the remainingshield polysilicon 106″ and on the remainingisolation oxide layer 104″. For example, as shown inFIG. 8 , in one embodiment, thetop surface 108S of theinter-poly oxide layer 108′ may be lower than the top surface of thesubstrate 100. In some embodiments, after the third etching process, the remainingisolation oxide layer 104″ disposed on the sidewall of thetrench 102 and on thesubstrate 100 can be completely removed together. In some embodiments, theinter-poly oxide layer 108′ can be used to electrically insulate theshield polysilicon 106″ from the subsequently formed gate polysilicon. In some embodiments, the average thickness of theinter-poly oxide layer 108′ may be, for example, between 90 nm and 170 nm. - According to some embodiments,
FIG. 8 shows a cross-sectional view of the semiconductor device, in which the portion of theisolation oxide layer 104′ exposed to the trench 102 (substantially corresponding to the portion having thesurface 104 a shown inFIG. 3 ) and theisolation oxide layer 104′ disposed on thesubstrate 100 are completely removed after the second removal process shown inFIG. 6 . In other embodiments,FIG. 8 also shows a cross-sectional view of the semiconductor device, in which the portion of the remainingisolation oxide layer 104″ exposed to the trench 102 (substantially corresponding to the portion having thesurface 104 a shown inFIG. 3 ) having a thinner thickness T3 (shown by a dashed line) after the second removal process shown inFIG. 6 . However, for the purpose of simplicity and clarity, the dotted line is omitted in the description ofFIG. 9 andFIG. 10 . - It should be noted that, as shown in
FIG. 8 , according to some embodiments, the top surface ofinter-poly oxide layer 108′ is a concavetop surface 108S. The concavetop surface 108S has a profile P2. In some embodiments, the profile P2 may be regarded as having a concave curve and exhibit an upwardly curved arc near the sidewall of thetrench 102. As shown inFIG. 8 , in some embodiments, the profile P2 of the concavetop surface 108S of theinter-poly oxide layer 108′ and the profile P2 formed by the firsttop surface portion 104S-1, the secondtop surface portion 104S-2, and thetop surface 106S of the remainingisolation oxide layer 104″ is substantially the same. That is, in some embodiments, the profile P2 and the profile P1 are substantially the same, and can be regarded as having substantially the same concave curve. - In some embodiments, the angle between the concave
top surface 108S of theinter-poly oxide layer 108′ and the sidewall of thetrench 102 may be, for example, between 110° and 120°. In some embodiments, the curvature of the concavetop surface 108S of theinter-poly oxide layer 108′ may be, for example, between 0.045 and 0.055 nm−1. In some embodiments, the curvature of the concavetop surface 108S is the curvature of the profile P2. In some embodiments, the curvature of profile P2 is substantially equal to the curvature of profile P1. In some embodiments, the larger the angle between the concavetop surface 108S of theinter-poly oxide layer 108′ and the sidewall of thetrench 102, the greater the curvature of the concavetop surface 108S of theinter-poly oxide layer 108′ and the larger the gate-to-drain capacitance (Cgd) of the semiconductor device is reduced. - According to an embodiment, in the case that the angle between the concave
top surface 108S of theinter-poly oxide layer 108′ and the sidewall of thetrench 102 of thesemiconductor device 10 provided by the disclosed embodiment is 120°, and the curvature of thetop surface 108S of theinter-poly oxide layer 108′ (i.e. the curvature of the profile P2) is 120°, the gate-to-drain capacitance (Cgd) of thesemiconductor device 10 is between 2.5E-9 and 3E-9 coulomb. - It is worth mentioning that since the concave
top surface 108S of theinter-poly oxide layer 108′ exhibits an upwardly curved arc near the sidewall of thetrench 102, it corresponds to an increase of the thickness of the oxide layer (for example, theinter-poly oxide layer 108′ and the remainingisolation oxide layer 104″) subsequently formed between the gate polysilicon and the drain. Therefore, the gate-to-drain capacitance (Cgd) of the final semiconductor device can be reduced. - In some embodiments, the height difference between the highest point of the second
top surface portion 104S-2 of the remainingisolation oxide layer 104″ adjacent to thetrench 102 and the lowest point of the firsttop surface portion 104S-1 of the remainingisolation oxide layer 104″ adjacent to theshield polysilicon 106″ may be, for example, between 30 nm and 40 nm. In some embodiments, the height difference between the highest point of the concavetop surface 108S of theinter-poly oxide layer 108′ and the lowest point of the concavetop surface 108S of theinter-poly oxide layer 108′may be, for example, between 32 nm and 38 nm. - As shown in
FIG. 9 , according to some embodiments, agate oxide layer 110 is formed on theinter-poly oxide layer 108′. In some embodiments, for example, a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a thermal oxidation process, a physical vapor deposition (PVD) process, a lithography patterning process, an etching process, others applicable process, or a combination thereof may be used to form thegate oxide layer 110. In some embodiments, thegate oxide layer 110 may be formed of silicon oxide (SiO2), hafnium oxide (HfO2), zirconium oxide (ZrO2), aluminum oxide (Al2O3), alloy of aluminium oxide and hafnium, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, other suitable high-k dielectric materials, or a combination thereof. - As shown in
FIG. 10 , according to some embodiments, agate polysilicon 112 is formed on thegate oxide layer 110. In some embodiments, thegate polysilicon 112 may be formed using, for example, chemical vapor deposition (CVD) process or other suitable polysilicon deposition techniques. - Next, the subsequent steps may be performed according to techniques well known to those skilled in the art. For example, insulating layers such as boron phosphosilicate glass (BPSG), phosphosilicate glass (PSG), or borosilicate glass (BSG) may be formed over the
semiconductor device 10 by using, for example, chemical vapor deposition (CVD) or other suitable deposition process. Also, a process such as forming a metal layer may be performed. For the purpose of simplicity and clarity, it is not described again. - Another embodiment of the present invention provides a semiconductor device formed by the aforementioned method for forming the semiconductor device. As shown in
FIG. 10 , thesemiconductor device 10 includes asubstrate 100 having a plurality oftrenches 102, and anisolation oxide layer 104″ disposed in thetrenches 102. The material of thesubstrate 100 can be referred to the aforementioned related paragraphs, and will not be repeated again. In some embodiments, theisolation oxide layer 104″ may be conformally formed on the sidewalls and bottom of thetrenches 102 and on the top surface of thesubstrate 100. - In some embodiments, the
semiconductor device 10 also includes ashield polysilicon 106″. In some embodiments, theshield polysilicon 106″ may be formed of an undoped polysilicon or an in-situ doped polysilicon. In some embodiments, theshield polysilicon 106″ is disposed in thetrench 102 and partially surrounded by theisolation oxide layer 104″. - In some embodiments, a top surface of the
isolation oxide layer 104″ extends upwardly from thesidewall 106″S of theshield polysilicon 106″ to the sidewall of thetrench 102. In some embodiments, a top surface ofisolation oxide layer 104″ has two different curvatures. In some embodiments, the firsttop surface portion 104S-1 of theisolation oxide layer 104″ adjacent to thesidewall 106″S of theshield polysilicon 106″ has a first curvature, and the secondtop surface portion 104S-2 of theisolation oxide layer 104″ adjacent to the sidewall of thetrench 102 has a second curvature. In some embodiments, the first curvature is greater than the second curvature. In some embodiments, theisolation oxide layer 104″ has a top surface that is not smooth (or is discontinuous). - In some embodiments, the height difference between the first
top surface portion 104S-1 of theisolation oxide layer 104″ adjacent to theshield polysilicon 106″ and thetop surface 106S of theshield polysilicon 106″ is less than 50 nm. As a result, the inter-poly oxide filled intotrenches 102 in the subsequent process does not generate (or substantially does not generate) voids. Since the inter-poly oxide can be well deposited, the formation of the inter-poly oxide layer can be better controlled and the performance of the final semiconductor device can be improved, such as reducing the gate-to-drain capacitance (Cgd) and suppressing the gate-to-source leakage current. - In some embodiments, the height difference between the highest point of the second
top surface portion 104S-2 of theisolation oxide layer 104″ adjacent to thetrench 102 and the lowest of the firsttop surface portion 104S-1 of theisolation oxide layer 104″ adjacent to theshield polysilicon 106″ may be, for example, between 30 nm and 40 nm. - In some embodiments, the
semiconductor device 10 further includes aninter-poly oxide layer 108′. In some embodiments, theinter-poly oxide layer 108′ may be, for example, a high density plasma chemical vapor deposition (HDPCVD) oxide. Theinter-poly oxide layer 108″ is disposed on theisolation oxide layer 104″ and theshield polysilicon 106″. In some embodiments, theinter-poly oxide layer 108′ completely covers theisolation oxide layer 104″ and theshield polysilicon 106″ without (or substantially without) having voids. Theinter-poly oxide layer 108′ has a concavetop surface 108S. - In some embodiments, the profile of the concave
top surface 108S of theinter-poly oxide layer 108′ is substantially the same as the profile P1 formed by the top surface of theisolation oxide layer 104″ (the firsttop surface portion 104S-1 and the secondtop surface portion 104S-2) and atop surface 106S of theshield polysilicon 106″. - It should be noted that since the concave
top surface 108S of theinter-poly oxide layer 108′ exhibits an upwardly curved arc near the sidewall of thetrench 102, it corresponds to an increase of the thickness of the oxide layer (for example, theinter-poly oxide layer 108′ and the remainingisolation oxide layer 104″) subsequently formed between the gate polysilicon and the drain. Therefore, the gate-to-drain capacitance (Cgd) of the final semiconductor device can be reduced. In some embodiments, the average thickness of theinter-poly oxide layer 108′ may be, for example, between 90 nm and 170 nm. - In some embodiments, the angle between the concave
top surface 108S of theinter-poly oxide layer 108′ and the sidewall of thetrench 102 may be, for example, between 110° and 120°. In some embodiments, the curvature of the concavetop surface 108S of theinter-poly oxide layer 108′ may be, for example, between 0.045 and 0.055 nm−1. In some embodiments, the greater the angle between the concavetop surface 108S of theinter-poly oxide layer 108′ and the sidewall of thetrench 102, the greater the curvature of the concavetop surface 108S of theinter-poly oxide layer 108′ and the larger the gate-to-drain capacitance (Cgd) of the semiconductor device is reduced. - In some embodiments, the
semiconductor device 10 further includes agate oxide layer 110 disposed on theinter-poly oxide layer 108′, and agate polysilicon 112 disposed on thegate oxide layer 110. The materials of thegate oxide layer 110 and thegate polysilicon 112 may refer to the aforementioned related paragraphs, and will not be repeated again. It can be understood that thesemiconductor device 10 may also include other elements not shown in the figures, for example, insulating layers (such as borophosphosilicate glass (BPSG), phosphosilicate glass (PSG), or borosilicate glass (BSG)) disposed over thesemiconductor device 10 and structures such as metal layers. Since the above structures are well known to those skilled in the art, they are not described again for the purpose of simplicity and clarity. - The method for forming a semiconductor device provided by the embodiments of the present invention performs a two-step etching process on the shield oxide and performs a two-stage removal process on the isolation oxide layer to reduce the degree of recess of the isolation oxide generated between the sidewall of trench and the sidewall of shield oxide in the past process, so that the inter-poly oxide filled in the subsequent process can be well deposited on the shield polysilicon and the isolation oxide layer without generating voids.
- The semiconductor device obtained by the method provided by the embodiments of the present invention has the following advantages. Compared to the semiconductor device provided in the past, the semiconductor device provided by the embodiments of the present invention can reduce the degree of recess of the isolation oxide layer generated between the sidewall of the trench and the sidewall of the shield polysilicon, and the inter-poly oxide (IPO) layer filled in the subsequent process does not have voids. Therefore, the inter-poly oxide (IPO) layer of the semiconductor device in the embodiments of the present invention can provide good electrical insulation between the gate polysilicon and the shield polysilicon. Also, since there is no void, the inter-poly oxide (IPO) layer can provide excellent isolation to inhibit gate-to-source leakage current, improving the performance of the semiconductor device.
- In addition, since the two-step etching process is performed on the shield oxide and the two-step removal process is performed on the isolation oxide layer, the recess portion of the isolation oxide layer between the sidewall of the trench and the sidewall of the shield polysilicon of the semiconductor device provided by the embodiments of the present invention has an improved profile. Furthermore, since the profile of the inter-poly oxide (IPO) layer is substantially the same as the profile of the recessed portion of the aforementioned isolation oxide layer of the semiconductor device provided by the embodiments of the present invention, the inter-poly oxide (IPO) layer of the semiconductor device provided by the embodiments of the present invention has a concave top surface. The concave top surface of the inter-poly oxide (IPO) layer exhibits an upwardly curved arc near the sidewall of the trench, which corresponds to an increase in the thickness of the oxide layer between the gate polysilicon and the drain, thereby reducing the gate-to-drain capacitance (Cgd).
- While the invention has been described by way of example and in terms of the preferred embodiments, it should be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (21)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/007,169 US10510878B1 (en) | 2018-06-13 | 2018-06-13 | Semiconductor devices and methods for forming the same |
| US16/676,755 US10600906B1 (en) | 2018-06-13 | 2019-11-07 | Semiconductor devices and methods for forming the same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/007,169 US10510878B1 (en) | 2018-06-13 | 2018-06-13 | Semiconductor devices and methods for forming the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/676,755 Division US10600906B1 (en) | 2018-06-13 | 2019-11-07 | Semiconductor devices and methods for forming the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US10510878B1 US10510878B1 (en) | 2019-12-17 |
| US20190386132A1 true US20190386132A1 (en) | 2019-12-19 |
Family
ID=68840331
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/007,169 Active US10510878B1 (en) | 2018-06-13 | 2018-06-13 | Semiconductor devices and methods for forming the same |
| US16/676,755 Active US10600906B1 (en) | 2018-06-13 | 2019-11-07 | Semiconductor devices and methods for forming the same |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/676,755 Active US10600906B1 (en) | 2018-06-13 | 2019-11-07 | Semiconductor devices and methods for forming the same |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US10510878B1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2024109192A1 (en) * | 2022-11-22 | 2024-05-30 | 华润微电子(重庆)有限公司 | Shielded gate power mosfet and manufacturing method therefor |
| US20240274692A1 (en) * | 2023-02-09 | 2024-08-15 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN113035715B (en) * | 2019-12-25 | 2022-11-22 | 华润微电子(重庆)有限公司 | Shielded gate trench field effect transistor and method of making same |
| CN110993502A (en) * | 2019-12-30 | 2020-04-10 | 广州粤芯半导体技术有限公司 | Manufacturing method of shielded gate trench power device |
| JP7446119B2 (en) * | 2020-02-07 | 2024-03-08 | ローム株式会社 | semiconductor equipment |
| EP4197026B1 (en) | 2020-08-13 | 2025-07-02 | Texas Instruments Incorporated | Method of fabricating semiconductor device including lateral insulator |
| CN113013028A (en) * | 2021-03-24 | 2021-06-22 | 上海华虹宏力半导体制造有限公司 | Method for forming inter-gate oxide layer and method for forming shielded gate trench type device |
| CN113013027A (en) * | 2021-03-24 | 2021-06-22 | 上海华虹宏力半导体制造有限公司 | Method for forming inter-gate oxide layer and method for forming shielded gate trench type device |
| KR102417431B1 (en) * | 2021-06-28 | 2022-07-06 | 주식회사 한화 | Substrate processing device and method with inhibiting void or seam |
| US12400910B2 (en) * | 2022-04-12 | 2025-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming semiconductor device with monoclinic crystalline metal oxide capping layer |
| CN114864680B (en) * | 2022-05-19 | 2025-06-13 | 捷捷微电(南通)科技有限公司 | Shielded gate trench device and manufacturing method thereof |
| CN115172150A (en) * | 2022-09-01 | 2022-10-11 | 杭州芯迈半导体技术有限公司 | Groove type MOSFET and manufacturing method thereof |
| TWI835444B (en) * | 2022-12-01 | 2024-03-11 | 富鼎先進電子股份有限公司 | Semiconductor structure and manufacturing method thereof |
| CN116093133A (en) * | 2023-01-28 | 2023-05-09 | 上海鼎泰匠芯科技有限公司 | Semiconductor structure and preparation method thereof |
| CN116053315A (en) * | 2023-02-16 | 2023-05-02 | 捷捷微电(南通)科技有限公司 | SGT device manufacturing method |
| CN116013784A (en) * | 2023-02-28 | 2023-04-25 | 绍兴中芯集成电路制造股份有限公司 | Manufacturing method of trench type MOS device |
| CN119486171A (en) * | 2024-10-31 | 2025-02-18 | 上海华虹宏力半导体制造有限公司 | Methods for improving source and gate leakage of trench gate products |
| CN119486181B (en) * | 2025-01-15 | 2025-04-01 | 合肥晶合集成电路股份有限公司 | Semiconductor device and manufacturing method thereof |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7345342B2 (en) * | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
| US7091573B2 (en) * | 2002-03-19 | 2006-08-15 | Infineon Technologies Ag | Power transistor |
| US20080150013A1 (en) * | 2006-12-22 | 2008-06-26 | Alpha & Omega Semiconductor, Ltd | Split gate formation with high density plasma (HDP) oxide layer as inter-polysilicon insulation layer |
| US7936009B2 (en) * | 2008-07-09 | 2011-05-03 | Fairchild Semiconductor Corporation | Shielded gate trench FET with an inter-electrode dielectric having a low-k dielectric therein |
| US8252647B2 (en) * | 2009-08-31 | 2012-08-28 | Alpha & Omega Semiconductor Incorporated | Fabrication of trench DMOS device having thick bottom shielding oxide |
| US9425305B2 (en) * | 2009-10-20 | 2016-08-23 | Vishay-Siliconix | Structures of and methods of fabricating split gate MIS devices |
| US8610205B2 (en) * | 2011-03-16 | 2013-12-17 | Fairchild Semiconductor Corporation | Inter-poly dielectric in a shielded gate MOSFET device |
| US8889532B2 (en) * | 2011-06-27 | 2014-11-18 | Semiconductor Components Industries, Llc | Method of making an insulated gate semiconductor device and structure |
| US10038089B2 (en) * | 2015-12-02 | 2018-07-31 | HUNTECK SEMICONDUCTOR (SHANGHAI) CO., Ltd | SGT MOSFET with adjustable CRSS and CISS |
| CN105895516B (en) | 2016-04-29 | 2018-08-31 | 深圳尚阳通科技有限公司 | The manufacturing method of trench gate mosfet with shield grid |
| US20190067427A1 (en) * | 2017-08-24 | 2019-02-28 | Semiconductor Components Industries, Llc | Inter-poly oxide in field effect transistors |
-
2018
- 2018-06-13 US US16/007,169 patent/US10510878B1/en active Active
-
2019
- 2019-11-07 US US16/676,755 patent/US10600906B1/en active Active
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2024109192A1 (en) * | 2022-11-22 | 2024-05-30 | 华润微电子(重庆)有限公司 | Shielded gate power mosfet and manufacturing method therefor |
| US20240274692A1 (en) * | 2023-02-09 | 2024-08-15 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US20200075758A1 (en) | 2020-03-05 |
| US10600906B1 (en) | 2020-03-24 |
| US10510878B1 (en) | 2019-12-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10600906B1 (en) | Semiconductor devices and methods for forming the same | |
| KR102164061B1 (en) | Integrated circuits with gate stacks | |
| CN110164967B (en) | Semiconductor device and method of manufacturing the same | |
| US20190006484A1 (en) | Manufacturing method of semiconductor device | |
| KR102903089B1 (en) | Semiconductor device and manufacturing method thereof | |
| CN111933529B (en) | A kind of manufacturing method and structure of trench MOSFET | |
| US12328904B2 (en) | Semiconductor structure and forming method thereof | |
| CN111384160B (en) | Manufacturing method of field effect transistor, field effect transistor and gate structure | |
| CN109087892B (en) | Semiconductor structure, forming method thereof and forming method of fin field effect transistor | |
| CN119730309A (en) | Semiconductor structure and forming method thereof | |
| CN117410334A (en) | Semiconductor structures and methods of forming them | |
| CN110875390B (en) | Semiconductor structure and forming method thereof | |
| CN109309125B (en) | Integrated circuit with gate stack and method of forming an integrated circuit | |
| TWI646605B (en) | Semiconductor devices and methods for forming the same | |
| CN119650509B (en) | Semiconductor structure and its formation method | |
| TWI866264B (en) | Integrated circuit and method of forming the same | |
| US20240332400A1 (en) | Semiconductor structure and forming method thereof | |
| US20240120239A1 (en) | Multi-gate device fabrication methods and related structures | |
| CN114530501B (en) | Semiconductor structure and method for forming the same | |
| US20260006879A1 (en) | Semiconductor structure and manufacturing method thereof | |
| CN119008526A (en) | Method for forming semiconductor structure | |
| CN115602725A (en) | GAA transistor and method of forming same | |
| CN119521732A (en) | Semiconductor structure and method for forming the same | |
| CN120321999A (en) | Semiconductor structure and method for forming the same | |
| CN117012820A (en) | Semiconductor structure and forming method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: VANGUARD INTERNATIONAL SEMICONDUCTOR CORPORATION, Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHIEN, CHUNG-YEN;FU, SHENG-WEI;LEE, CHUNG-YEH;REEL/FRAME:046087/0698 Effective date: 20180529 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |