US20190333807A1 - Metal-Based Etch-Stop Layer - Google Patents
Metal-Based Etch-Stop Layer Download PDFInfo
- Publication number
- US20190333807A1 US20190333807A1 US15/964,306 US201815964306A US2019333807A1 US 20190333807 A1 US20190333807 A1 US 20190333807A1 US 201815964306 A US201815964306 A US 201815964306A US 2019333807 A1 US2019333807 A1 US 2019333807A1
- Authority
- US
- United States
- Prior art keywords
- metal
- layer
- etch
- stop layer
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W20/069—
-
- H10W20/075—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
- H01L23/53223—Additional layers associated with aluminium layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
- H01L23/53266—Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H10P50/283—
-
- H10W20/062—
-
- H10W20/086—
-
- H10W20/088—
-
- H10W20/089—
-
- H10W20/425—
-
- H10W20/48—
-
- H10W70/611—
-
- H10W70/635—
-
- H10W70/65—
Definitions
- FIGS. 1A and 1B illustrate a flowchart of an exemplary method for fabricating a semiconductor device according to various aspects of the present disclosure.
- FIG. 2 illustrates a flowchart of an exemplary method for fabricating a semiconductor device according to various aspects of the present disclosure.
- FIGS. 3A and 3B are fragmentary cross-sectional views of an exemplary semiconductor device according to various aspects of the present disclosure.
- FIGS. 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, and 16 are fragmentary cross-sectional views of an exemplary semiconductor device at intermediate stages of an embodiment of the method illustrated in FIGS. 1A and 1B according to various aspects of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact.
- spatially relative terms for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “over,” “below,” “beneath,” “up,” “down,” “top,” “bottom,” etc.
- the present disclosure is generally related to methods of semiconductor device fabrication, and more particularly to methods of forming conductive interconnect features in semiconductor devices.
- conductive features e.g., source/drain features and metal gates
- vertical interconnect features e.g., contacts and/or vias
- horizontal interconnect features e.g., metal lines
- multilayer interconnect features e.g., metallization layers and interlayer dielectric layers
- etch-stop layers may be implemented to protect underlying layers from being etched unintentionally.
- CMOS complementary metal-oxide-semiconductor
- PMOS p-type metal-oxide-semiconductor
- NMOS n-type metal-oxide-semiconductor
- the devices may be two-dimensional, planar MOS field-effect transistor (MOSFET) devices or three-dimensional, non-planar fin-like field effect transistor (FinFET) devices. It is understood, however, that the present disclosure should not be limited to a particular type of device.
- MOSFET planar MOS field-effect transistor
- FinFET fin-like field effect transistor
- FIGS. 1A-1B illustrate a flowchart of a method 100 for fabricating a workpiece 300 according to some aspects of the present disclosure.
- FIG. 2 illustrates a flowchart of a method 200 for fabricating a portion of the workpiece 300 according to some aspects of the present disclosure.
- the methods 100 and 200 are merely examples, and are not intended to limit the present disclosure beyond what is explicitly recited in the claims. Additional operations can be provided before, during, and after the methods 100 and 200 , and some operations described can be replaced, eliminated, or moved around for additional embodiments of the process. Intermediate steps of the method 100 are described with reference to cross-sectional views of the workpiece 300 as shown in FIGS. 3A, 3B, and 4-16 . Fragmentary cross-sectional views of the workpiece 300 processed using the method 200 are illustrated in FIGS. 3A and 3B . For clarity and ease of explanation, some elements of the figures have been simplified.
- the method 100 provides an underlying structure 300 A or 310 B at operation 102 .
- the underlying structures 300 A and 310 B may each include any portion of a semiconductor device (e.g., a CMOS device).
- the underlying structures 300 A and 300 B each includes at least one conductive feature (e.g., 330 in FIG. 3A ; 344 , 346 , 354 , and 356 in FIG. 3B ).
- the underlying structures 300 A and 300 B illustrated in FIGS. 3A and 3B are planar device, the present disclosure may also provide three-dimensional devices such as FinFET devices according to some embodiments.
- Subsequent operations of the method 100 may be implemented on the underlying structure 300 A or 300 B.
- the subsequent operations of the method 100 illustrated in FIGS. 4-16 are described using a portion of the underlying structure 300 A as an example, though the present disclosure is by no means limited thereto.
- the method 100 forms a lower etch-stop layer 362 over the underlying structure 300 A at operation 104 .
- the lower etch-stop layer 362 may include a metal-based dielectric material such as a metal oxide, a metal nitride, a metal carbide, a metal oxynitride, or other suitable dielectric material.
- the lower etch-stop layer 362 includes multiple dielectric materials as described above.
- the lower etch-stop layer 362 includes one or more metallic component such as aluminum (Al), tantalum (Ta), titanium (Ti), hafnium (Hf), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), other suitable metallic components, or combinations thereof.
- the lower etch-stop layer 362 may include aluminum oxide.
- the lower etch-stop layer 362 may include aluminum oxide, aluminum nitride, aluminum oxynitride, other aluminum-containing dielectric materials, or combinations thereof.
- the lower etch-stop layer 362 may include titanium oxide, hafnium oxide, other dielectric materials, or combinations thereof.
- the lower etch-stop layer 362 is substantially free of silicon (i.e., elementary silicon and/or silicon-containing compounds).
- the term “substantially free” denotes a level of concentration below about 0.1 atomic percent.
- the lower etch-stop layer 362 may be formed by any suitable method such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), plating, other suitable methods, or combinations thereof.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- plating other suitable methods, or combinations thereof.
- the lower etch-stop layer 362 is formed to a thickness of about 10 angstrom to about 100 angstrom.
- the method 100 forms a middle etch-stop layer 364 over the lower etch-stop layer 362 at operation 106 .
- the middle etch-stop layer 364 is substantially free of any metallic component in the form of a pure metal, a metal compound (e.g., a metal oxide, a metal nitride, a metal oxynitride, a metal silicide, a metal carbide, etc.), a metal alloy (e.g., a combination of multiple metallic components), other metallic components, or combinations thereof.
- the middle etch-stop layer 364 may alternatively be referred to as a metal-free etch stop layer.
- the middle etch-stop layer 364 includes a dielectric material such as an oxide, a nitride, a carbide, an oxynitride, other suitable dielectric material, or combinations thereof.
- the middle etch-stop layer 364 includes silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, other suitable silicon-containing materials, or combinations thereof.
- the middle etch-stop layer 364 may be formed using any suitable method such as spin-on coating, flowable CVD, CVD, PVD, other suitable methods, or combinations thereof.
- the middle etch-stop layer 364 is formed by spin-on coating a metal-free dielectric material such as spin-on-glass (SOG).
- the middle etch-stop layer 364 is formed to a thickness of about 150 nm to about 500 nm.
- the method 100 forms an upper etch-stop layer 366 over the middle etch-stop layer 364 at operation 108 .
- the upper etch-stop layer 366 is similar to the lower etch-stop layer 362 in that it also includes a metal-based dielectric material such as a metal oxide, a metal nitride, a metal carbide, a metal oxynitride, or other suitable dielectric material.
- the upper etch-stop layer 366 includes multiple dielectric materials.
- the upper etch-stop layer 366 includes one or more metallic component such as aluminum (Al), tantalum (Ta), titanium (Ti), hafnium (Hf), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), other suitable metallic components, or combinations thereof.
- the upper etch-stop layer 366 may include aluminum oxide.
- the upper etch-stop layer 366 may include aluminum nitride, aluminum oxide, aluminum oxynitride, other aluminum-containing dielectric materials, or combinations thereof.
- the upper etch-stop layer 366 may include tantalum oxide, zirconium oxide, other dielectric materials, or combinations thereof.
- the lower etch-stop layer 362 and the upper etch-stop layer 366 include a common metallic component.
- the upper etch-stop layer 366 is substantially free of silicon (i.e., elementary silicon and/or silicon-containing compounds).
- the upper etch-stop layer 366 may be formed by any suitable method such as CVD, PVD, ALD, plating, other suitable methods, or combinations thereof.
- the upper etch-stop layer 366 is formed to a thickness of about 10 angstrom to about 100 angstrom. In some embodiments, the method 100 omits forming the upper etch-stop layer 366 .
- the forming of the upper etch-stop layer 366 or the forming of the lower etch-stop layer 362 is optional. Furthermore, an order in which the lower etch-stop layer 362 , the middle etch-stop layer 364 , and the upper etch-stop layer 366 are formed is not limited to the embodiments described herein and may be altered based on design requirements of the device.
- the thickness of the metal-free etch-stop layer (e.g., the middle etch-stop layer 364 ) is at least 1.5 times that of the metal-based etch-stop layer (e.g., the lower etch-stop layer 362 or the upper etch-stop layer 366 ).
- the metal-based etch-stop layers generally possess greater resistance to chemical etching (dry and/or wet etching) than the metal-free layer and may therefore be formed to a lesser thickness to achieve a desired level of etching selectivity without affecting resolution of an etched feature (e.g., affecting line width roughness and/or line edge roughness of a line pattern).
- the metal-based etch-stop layers are generally formed by a deposition method (e.g., ALD, CVD, etc.), they may be formed to a lesser thickness than the metal-free etch-stop layer, which is generally formed by spin-coating.
- a deposition method e.g., ALD, CVD, etc.
- the method 100 forms an interlayer dielectric (ILD) layer 368 over the upper etch-stop layer 366 at operation 110 .
- the ILD layer 368 may include any suitable material, such as tetraethylorthosilicate (TEOS), un-doped silicate glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fused silica glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), low-k dielectric material and/or other suitable dielectric materials.
- TEOS tetraethylorthosilicate
- BPSG borophosphosilicate glass
- FSG fused silica glass
- PSG phosphosilicate glass
- BSG boron doped silicon glass
- low-k dielectric material low-k dielectric material and/or other suitable dielectric materials.
- the ILD layer 368 is similar to the ILD layer 326 , the ILD layer 328 , the ILD layer 342 ,
- the method 100 at operations 112 through 122 forms a conductive feature that extends through the ILD layer 368 , the upper etch-stop layer 366 , the middle etch-stop layer 364 , and the lower etch-stop layer 362 to contact the underlying conductive feature 330 (or 356 ).
- the method 100 forms an opening 372 ( FIG. 10 ) in the ILD layer 368 at operation 112 .
- the method 100 implements a dual-damascene process, details of which are described below, to form the opening 372 ; however, the other methods, such as a series of single-damascene processes, may also be implemented.
- the opening 372 may be formed by a series of patterning processes.
- the patterning processes may include forming a resist layer (e.g., a photoresist layer; not shown), which may further include one or more underlying layers (e.g., hard mask layer and/or a bottom anti-reflective coating (BARC) layer), exposing the photoresist layer, baking the exposed resist layer, developing the exposed resist layer, and subsequently etching the underlying layers using the patterned resist layer as an etch mask.
- the etching process may include wet etching, dry etching, reactive ion etching (RIE), or other suitable etching methods.
- the method 100 forms a patterned photoresist layer 370 A over the ILD layer 368 .
- the patterned photoresist layer 370 A may then be used as an etch mask to form a top portion 372 A (e.g., a trench) of the opening 372 .
- a hard mask layer is formed over a top surface of the ILD layer 368 prior to forming the patterned photoresist layer 370 A.
- the hard mask layer may be a nitride-containing layer such as titanium nitride.
- the etching process may include wet etching, dry etching, RIE, or other suitable etching methods.
- the patterned photoresist layer 370 A may be subsequently removed using any suitable method such as plasma ashing. Referring to FIG.
- the method 100 then forms another patterned photoresist layer 370 B over portions of the ILD layer 368 and repeats the etching process to form a bottom portion 372 B (e.g., a hole) of the opening 372 ( FIG. 10 ).
- the method 100 may form the bottom portion 372 B in a first patterning process similar to the process described above, followed by forming the top portion 372 A in a second patterning process.
- the forming of the opening 372 does not substantially remove portions of the upper etch-stop layer 366 as the etching process implemented during the operation 112 demonstrates etch selectivity of the ILD layer 368 .
- the method 100 etches the upper etch-stop layer 366 at operation 114 .
- the method 100 implements a wet etching process to remove a portion of the upper etch-stop layer 366 , which includes a metal-based dielectric material.
- the wet etching process implements an etching solution 374 that includes hydrofluoric acid (HF), ammonium hydroxide (NH 4 OH), nitric acid (HNO 3 ), hydrogen peroxide (H 2 O 2 ), hydrogen chloride (HCl), sulfuric acid (H 2 SO 4 ), tetramethylammonium hydroxide (TMAH), other suitable wet etching solution, or combinations thereof.
- HF hydrofluoric acid
- NH 4 OH ammonium hydroxide
- HNO 3 nitric acid
- H 2 O 2 hydrogen peroxide
- HCl hydrogen chloride
- sulfuric acid H 2 SO 4
- TMAH tetramethylammonium hydroxide
- the etching solution 374 may utilize an HCl/H 2 O 2 /H 2 O solution, an HNO 3 /H 2 O 2 /HF solution, an HNO 3 /H 3 PO 4 /H 2 O solution, an NH 4 OH/H 2 O 2 /H 2 O solution (known as an ammonia-peroxide mixture (APM)), an H 2 SO 4 /H 2 O 2 solution, an HF/H 2 O 2 /H 2 O solution, other etching solutions, or combinations thereof.
- APM ammonia-peroxide mixture
- the method 100 implements an APM solution (for etching, for example, an aluminum-based dielectric material), an HNO 3 /H 3 PO 4 /H 2 O solution (for etching, for example, an aluminum-based dielectric material), an HF/H 2 O 2 /H 2 O solution (for etching, for example, a titanium-based dielectric material), and/or H 2 SO 4 (for etching, for example, a titanium-based dielectric material).
- the method 100 etches through the upper etch-stop layer 366 and exposes a portion of the middle etch-stop layer 364 at operation 114 .
- the wet etching process selectively etches through the upper etch-stop layer 366 without substantially removing portions of the underlying middle etch-stop layer 364 .
- the method 100 etches the middle etch-stop layer 364 at operation 116 .
- the method 100 implements a dry etching process to remove a portion of the middle etch-stop layer 364 , which is substantially free of any metallic component.
- the dry etching process employs an etchant gas 376 that includes a fluorine-containing etchant gas (e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 2 F 6 ), an oxygen-containing gas, a chlorine-containing gas (e.g., Cl 2 , CHCl 3 , CCl 4 , and/or BCl 3 ), a bromine-containing gas (e.g., HBr and/or CHBR 3 ), an iodine-containing gas, helium, other suitable gases and/or plasmas, or combinations thereof.
- a fluorine-containing etchant gas e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 2 F 6
- an oxygen-containing gas e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 2 F 6
- the dry etching process employs a fluorine-containing etchant gas such as CF x or CHF x , where x is an integer greater than 1.
- a fluorine-containing etchant gas such as CF x or CHF x , where x is an integer greater than 1.
- the method 100 etches through the middle etch-stop layer 364 and exposes a portion of the lower etch-stop layer 362 at operation 116 .
- the dry etching process selectively etches through the middle etch-stop layer 364 without substantially removing portions of the underlying lower etch-stop layer 362 .
- the method 100 etches the lower etch-stop layer 362 at operation 118 .
- the method 100 implements a wet etching process to remove a portion of the lower etch-stop layer 362 , which includes a metal-based dielectric material.
- the wet etching process implements an etching solution 378 that includes ammonium hydroxide (NH 4 OH), nitric acid (HNO 3 ), hydrofluoric acid (HF), hydrogen peroxide (H 2 O 2 ), hydrogen chloride (HCl), sulfuric acid (H 2 SO 4 ), tetramethylammonium hydroxide (TMAH), other suitable wet etching solution, or combinations thereof.
- the etching solution 374 may utilize an HCl/H 2 O 2 /H 2 O solution, an HNO 3 /H 2 O 2 /HF solution, an HNO 3 /H 3 PO 4 /H 2 O solution, an NH 4 OH/H 2 O 2 /H 2 O solution (known as an ammonia-peroxide mixture (APM)), an H 2 SO 4 /H 2 O 2 solution, an HF/H 2 O 2 /H 2 O solution, other etching solutions, or combinations thereof.
- APM ammonia-peroxide mixture
- the method 100 implements an APM solution (for etching, for example, an aluminum-based dielectric material), an HNO 3 /H 3 PO 4 /H 2 O solution (for etching, for example, an aluminum-based dielectric material), an HF/H 2 O 2 /H 2 O solution (for etching, for example, a titanium-based dielectric material), and/or H 2 SO 4 (for etching, for example, a titanium-based dielectric material).
- APM solution for etching, for example, an aluminum-based dielectric material
- HNO 3 /H 3 PO 4 /H 2 O solution for etching, for example, an aluminum-based dielectric material
- an HF/H 2 O 2 /H 2 O solution for etching, for example, a titanium-based dielectric material
- H 2 SO 4 for etching, for example, a titanium-based dielectric material
- the method 100 etches through the lower etch-stop layer 362 and exposes a portion of the conductive feature 330 at operation 118 such that the opening 372 extends through the ILD layer 368 , the upper etch-stop layer 366 , the middle etch-stop layer 364 , and the lower etch-stop layer 362 .
- the wet etching process selectively etches through the lower etch-stop layer 362 without substantially removing portions of the conductive feature 330 or the ILD layer 328 .
- alternating metal-based and metal-free etch-stop layers provide features that would otherwise be difficult to obtain using a single metal-free (e.g., silicon-based) etch-stop layer.
- metal-free etch-stop layers e.g., silicon-based
- the metal-based etch-stop layers are thinner than the metal-free etch-stop layer (e.g., the middle etch-stop layer 364 )
- wet etching which possesses greater lateral bias, may lead to a more efficient layer removal process without causing extensive lateral damage and sacrificing pattern line width resolution.
- the metal-free etch-stop layer has less etch resistance and greater thickness than the metal-based etch-stop layers, using dry etching, which has greater directional bias, may improve pattern line width resolution without sacrificing layer removal efficiency.
- the metal-based etch-stop layers described herein may possess a lower etch rate when etched by a dry etching plasma than the metal-free etch-stop layer due to a reaction by-product of such dry etching having a high boiling point. Accordingly, alternating metal-based and metal-free etch-stop layers with their respective etching methods may provide enhanced etch selectivity and improved pattern line width resolution when the two etch-stop layers are etched in sequence.
- the method 100 forms a barrier layer 380 in the opening 372 at operation 120 .
- the barrier layer 380 may include any suitable material such as titanium nitride, tantalum nitride, other materials, or combinations thereof.
- the barrier layer 380 may be formed by any suitable method such as CVD, PVD, ALD, or other methods.
- the method 100 forms a conductive feature 384 over the barrier layer 380 at operation 122 .
- the method 100 deposits a conductive material 382 in the opening 372 such that the conductive material 382 extends through the ILD layer 368 , the upper etch-stop layer 366 , the middle etch-stop layer 364 , and the lower etch-stop layer 362 .
- the conductive material 382 may include any suitable material such as copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), other conductive materials, or combinations thereof.
- the method 100 may first form a copper seed layer (not shown) in the opening 372 before depositing the conductive material 382 . Referring to FIG.
- the method 100 may then perform a chemical-mechanical polishing/planarizing (CMP) process to remove any excess material from a top surface of the ILD layer 368 to form the conductive feature 384 .
- CMP chemical-mechanical polishing/planarizing
- the CMP process also removes the barrier layer 380 disposed on the top surface of the ILD layer 368 .
- the method 100 may perform additional steps to complete fabrication at operation 124 .
- additional vertical interconnect features such as contacts and/or vias, and/or horizontal interconnect features such as lines, and multilayer interconnect features such as metal layers and interlayer dielectrics can be formed over the workpiece 300 .
- the various interconnect features may implement various conductive materials including copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), their respective alloys, metal silicides, other suitable materials, or combinations thereof.
- the metal silicides may include nickel silicide, cobalt silicide, tungsten silicide, tantalum silicide, titanium silicide, platinum silicide, erbium silicide, palladium silicide, or combinations thereof.
- the workpiece 300 may be included in a microprocessor, a memory, and/or other integrated circuit device.
- the workpiece 300 may be a portion of an IC chip, a system on chip (SoC), or portion thereof, that includes various passive and active microelectronic devices such as resistors, capacitors, inductors, diodes, MOSFET, complementary metal-oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJTs), laterally diffused MOS (LDMOS) transistors, high voltage transistors, high frequency transistors, other suitable components, or combinations thereof.
- CMOS complementary metal-oxide semiconductor
- BJTs bipolar junction transistors
- LDMOS laterally diffused MOS
- the underlying structures 300 A and 300 B may be formed by an exemplary method described with reference to FIGS. 2, 3A, and 3B .
- the method 200 provides a substrate 312 at operation 202 .
- the substrate 312 may comprise an elementary (single element) semiconductor, such as germanium and/or silicon; a compound semiconductor, such as silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor such as SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; a non-semiconductor material, such as soda-lime glass, fused silica, fused quartz, and/or calcium fluoride (CaF 2 ); and/or combinations thereof.
- the substrate 312 may be a single-layer material having a uniform composition; alternatively, the substrate 312 may include multiple material layers having similar or different compositions suitable for IC device manufacturing.
- the method 200 forms isolation features (not shown) on the substrate 312 .
- the isolation features may include, for example, silicon oxide, silicon nitride, silicon oxynitride, fluorine-doped silicate glass (FSG), a low-k dielectric material, other suitable dielectric materials, or combinations thereof.
- the isolation features can include structures such as shallow trench isolation (STI) structures, deep trench isolation (DTI) structures, and/or local oxidation of silicon (LOCOS) structures.
- STI shallow trench isolation
- DTI deep trench isolation
- LOC local oxidation of silicon
- the method 200 forms a dummy gate structure (not shown)—portions of which are replaced in a subsequent step—over the substrate 312 .
- the dummy gate structure may include a dummy interfacial layer comprising silicon oxide or silicon oxynitride and a dummy gate electrode comprising polysilicon.
- the dummy gate structure may be formed by a series of deposition and patterning processes. Thereafter, still referring to FIGS. 2 and 3A , the method 200 at operation 206 forms gate spacers 324 along sidewalls of the dummy gate structure.
- the gate spacers 324 may include a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, other dielectric material, or combinations thereof, and may be formed by a deposition process followed by an anisotropic etching process.
- a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, other dielectric material, or combinations thereof.
- the method 200 at operation 208 forms source/drain features 316 adjacent to the dummy gate structure, thereby forming a channel region 318 below the dummy gate structure and between the source/drain features 316 .
- the source/drain features 316 may be n-type features for forming NMOS devices or p-type features for forming PMOS devices.
- the source/drain features 316 may be formed by doping source/drain regions in the substrate 312 adjacent to the dummy gate structure with one or more n-type dopants or p-type dopants, depending on the nature of the devices desired, by a method such as ion implantation.
- the method 200 at operation 208 forms the source/drain features 316 by epitaxially growing doped semiconductor material layer(s) in the source/drain regions.
- the method 200 at operation 208 forms the source/drain features 316 by first recessing portions of the source/drain regions to form trenches and subsequently epitaxially growing semiconductor layer(s) in the trenches.
- the epitaxially grown semiconductor material may be silicon germanium while the epitaxially grown semiconductor material for an n-type FET may be silicon or silicon carbide.
- the dopants are introduced into the source/drain features 316 by in-situ doping.
- the method 200 at operation 208 subsequently forms an etch-stop layer (not shown) over the source/drain features 316 , the dummy gate structure, and the isolation features.
- the method 200 forms an ILD layer 326 over the source/drain features 316 , the dummy gate structure, and the isolation features.
- the ILD layer 326 may be similar to the ILD layer 368 described with respect to FIG. 7 and may be formed by a deposition process, such as spin-on coating, CVD, other suitable methods, or combinations thereof.
- the method 200 at operation 210 further implements a planarization process, such as CMP, to remove excess ILD material from a top surface of the ILD layer 326 and to expose a top surface of the dummy gate structure.
- the method 200 at operation 210 forms the ILD layer 326
- the method 200 replaces the dummy gate structure with a high-k metal gate (HK MG) structure 314 .
- the method 200 at operation 212 removes portions of the dummy gate structure to form a gate trench (not shown) and subsequently forms the HK MG structure 314 in the gate trench by a series of patterning and deposition processes.
- formed gate material layers e.g., the gate dielectric layer 322 and the gate electrode 320 described below
- a planarization process such as CMP, is performed to remove excessive metal gate and/or high-k materials from a top surface of the HK MG structure 314 .
- the HK MG structure 314 may include at least a gate dielectric layer 322 and a gate electrode 320 .
- the gate dielectric layer 322 may include one or more high-k dielectric materials (or one or more layers of high-k dielectric materials), such as hafnium silicon oxide (HfSiO), hafnium oxide (HfO 2 ), alumina (Al 2 O 3 ), zirconium oxide (ZrO 2 ), lanthanum oxide (La 2 O 3 ), titanium oxide (TiO 2 ), yttrium oxide (Y 2 O 3 ), strontium titanate (SrTiO 3 ), or a combination thereof.
- the gate electrode 320 may include multiple metal layers such as, for example, work-function metal layer(s) and bulk conductive layer(s).
- the gate dielectric layer 322 and the gate electrode 320 may each be formed by a suitable deposition process such as CVD, PVD, and/or ALD.
- the HK MG structure 314 includes additional metal layers such as, for example, interfacial layers, capping layers, diffusion layers, barrier layers, and other suitable layers.
- the method 200 forms another ILD layer 328 over the ILD layer 326 and the HK MG structure 314 .
- the ILD layer 328 may comprise a material that is similar to that of the ILD layer 326 and may be formed by a deposition process, such as spin-on coating, CVD, other suitable methods, or combinations thereof.
- the method 200 at operation 214 may further implement a CMP process to remove excess material from the top surface of the ILD layer 328 .
- the method 200 at operation 216 forms conductive features 330 .
- the conductive features 330 are formed by a single-damascene process that includes a series of patterning, deposition, a CMP processes.
- the method 200 may first perform a patterning process (including lithography process and etching) to form an opening (not shown) in the ILD layer 238 and the ILD layer 236 .
- the opening is formed directly above the top surface of the source/drain features 316 .
- the patterning process at operation 216 is similar to that described with respect to operation 112 of the method 100 ( FIG. 1A ).
- the method 200 deposits a conductive material in the opening to form the conductive features 330 .
- the conductive material may include copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), other suitable conductive materials, or combinations thereof.
- the conductive material may be deposited by any suitable process such as ALD, CVD, PVD, plating, other suitable methods, or combinations thereof. Subsequently, a CMP process may be performed to remove excess conductive material from a top surface of the conductive features 330 .
- the method 200 may form additional conductive features at operation 218 .
- the method 200 may form conductive features 344 and 346 in an ILD layer 342 , which together form a metallization layer 340 , over the ILD layer 328 and the conductive features 330 .
- the method 200 may additionally form another metallization layer 350 over the metallization layer 340 .
- the metallization layer 350 may include conductive features 356 and 354 formed in another ILD layer 352 .
- the conductive feature 354 is a via that establishes an electrical connection between the conductive feature 346 (i.e., a metal line) and the conductive feature 356 .
- the conductive features 344 , 346 , 354 , and 356 may each include any suitable conductive material and may be formed by any suitable methods.
- the conductive features within each metallization layer may be formed in multiple single-damascene process or collectively in a dual-damascene process as described in detail with respect to operation 112 of the method 100 ( FIG. 1A ).
- embodiments of the present disclosure offer improvements for semiconductor devices and methods of fabricating the same.
- embodiments of the present disclosure provide methods of forming conductive interconnect structures in IC devices.
- etch selectivity and pattern line width resolution may be improved during multiple patterning processes, leading to greater control of critical dimension and depth of profile of the features thus formed.
- the present disclosure provides many different embodiments for fabricating a semiconductor device.
- the present disclosure provides a semiconductor structure that includes a conductive feature, a composite etch-stop layer including a first metal-based etch-stop, a metal-free etch-stop layer, and a second metal-based etch-stop layer, an interlayer dielectric layer over the composite etch-stop layer, and a conductive interconnect structure extending through the interlayer dielectric layer and the composite etch-stop layer.
- the first metal-based etch-stop layer includes a first metallic component
- the second metal-based etch-stop layer includes a second metallic component.
- a bottom portion of the conductive interconnect structure directly contacts the conductive feature.
- the first metallic component includes aluminum, tantalum, titanium, hafnium, or combinations thereof.
- the second metallic component is the same as the first metallic component.
- the metal-free etch-stop layer includes a silicon-containing dielectric material.
- the first metal-based etch-stop layer and the second metal-based etch-stop layer are both free of silicon.
- the conductive interconnect structure includes a metal layer and a barrier layer, the barrier layer being disposed between the metal layer and the dielectric layer.
- a thickness of the first metal-based etch-stop layer is similar to that of the second metal-based etch-stop layer, and wherein a thickness of the metal-free etch-stop layer is at least 1.5 times that of the first metal-based etch-stop layer.
- the present disclosure provides a method that includes forming an underlying conductive structure, depositing a metal-containing etch-stop layer over the underlying conductive structure, forming a silicon-containing etch-stop layer over the first metal-containing etch-stop layer, forming an interlayer dielectric layer over the silicon-containing etch-stop layer, patterning the interlayer dielectric layer to form an opening in the interlayer dielectric layer, etching the silicon-containing etch-stop layer in a first etching process, etching the metal-containing etch-stop layer in a second etching process, and forming a conductive feature in the opening of the interlayer dielectric layer, wherein the conductive feature directly contacts the underlying conductive structure.
- the first etching process includes a dry etching process implemented using a carbon- and fluorine-containing etchant gas and the second etching process includes a wet etching process implemented using a solution including HNO 3 , H 3 PO 4 , H 2 SO 4 , H 2 O, or combinations thereof.
- forming the conductive feature in the opening of the interlayer dielectric layer includes depositing a barrier layer in the opening and depositing a layering of conductive material over the barrier layer. In further embodiments, forming the conductive feature in the opening of the interlayer dielectric layer further includes performing a chemical-mechanical polishing process to remove excess conductive material.
- the method further includes forming a nitride-containing hard mask layer over the interlayer dielectric layer before patterning the interlayer dielectric layer.
- the metal-containing etch-stop layer is a first metal-containing etch-stop layer
- the method further includes forming a second metal-containing etch-stop layer over the silicon-containing etch-stop layer.
- the method further includes etching the second metal-containing etch-stop layer in a third etching process before etching the silicon-containing etch-stop layer.
- the first etching process includes a dry etching process implemented using a carbon-, hydrogen-, and fluorine-containing etchant gas
- the second etching process and the third etching process each includes a wet etching process implemented using a solution including HNO 3 , H 3 PO 4 , NH 4 OH, H 2 O 2 , HF, H 2 SO 4 , H 2 O, or combinations thereof.
- the present disclosure provides a method that includes forming a first conductive feature, forming an etch-stop layer over the first conductive feature, forming a dielectric layer over the etch-stop layer, patterning the dielectric layer to form an opening , performing a first wet etching process to remove portions of the second metal-containing sub-layer in the opening, performing a dry etching process to remove portions of the metal-free sub-layer in the opening, performing a second wet etching process to remove portions of the first metal-containing sub-layer in the opening, forming a barrier layer in the opening, and forming a second conductive feature in the opening such that the second conductive feature contacts the barrier layer.
- the etch-stop layer includes a first metal-containing sub-layer formed over the first conductive feature, a metal-free sub-layer formed over the first metal-containing sub-layer, and a second metal-containing sub-layer formed over the metal-free sub-layer.
- the metal-free sub-layer includes a silicon-based material.
- the first metal-containing sub-layer and the second metal-containing sub-layer each includes aluminum, tantalum, titanium, hafnium, or combinations thereof. In further embodiments, the first metal-containing sub-layer includes an aluminum-based material.
- the forming of the etch-stop layer includes forming the first metal-containing sub-layer by a first deposition process, forming the metal-free sub-layer over the first metal-containing sub-layer by a spin-coating process, and forming the second metal-containing sub-layer over the metal-free sub-layer by a second deposition process similar to the first deposition process, the first and the second deposition process each including one of chemical vapor deposition, physical vapor deposition, and atomic layer deposition.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
Abstract
Description
- The integrated circuit (IC) industry has experienced exponential growth. Technological advances in IC materials and design have produced generations of ICs, where each generation has smaller and more complex circuits than the previous generation. In the course of IC evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased. This scaling down process generally provides benefits by increasing production efficiency and lowering associated costs.
- Such scaling down has also increased the complexity of processing and manufacturing ICs and, for these advances to be realized, similar developments in IC processing and manufacturing are needed. For example, formation of conductive interconnect features in IC devices may be affected by performance of an etch-stop layer implemented during multiple patterning processes when length scales of the devices continue to decrease. As a result, improvements in this area are desired.
- The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1A and 1B illustrate a flowchart of an exemplary method for fabricating a semiconductor device according to various aspects of the present disclosure. -
FIG. 2 illustrates a flowchart of an exemplary method for fabricating a semiconductor device according to various aspects of the present disclosure. -
FIGS. 3A and 3B are fragmentary cross-sectional views of an exemplary semiconductor device according to various aspects of the present disclosure. -
FIGS. 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, and 16 are fragmentary cross-sectional views of an exemplary semiconductor device at intermediate stages of an embodiment of the method illustrated inFIGS. 1A and 1B according to various aspects of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact.
- In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “over,” “below,” “beneath,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features. Still further, when a number or a range of numbers is described with “about,” “approximate,” and the like, the term is intended to encompass numbers that are within +/−10% of the number described, unless otherwise specified. For example, the term “about 5 nm” encompasses the dimension range from 4.5 nm to 5.5 nm.
- The present disclosure is generally related to methods of semiconductor device fabrication, and more particularly to methods of forming conductive interconnect features in semiconductor devices. Upon forming conductive features (e.g., source/drain features and metal gates), vertical interconnect features (e.g., contacts and/or vias), horizontal interconnect features (e.g., metal lines), and/or multilayer interconnect features (e.g., metallization layers and interlayer dielectric layers) can be formed by multiple patterning and etching processes to further device fabrication. During these processes, etch-stop layers may be implemented to protect underlying layers from being etched unintentionally. However, as features sizes continue to decrease, etchant loading effect becomes more pronounced, leading to incomplete formation of patterned features (e.g., an under-etching effect) or unintentional punch-through of an etch-top layer during patterning. Accordingly, the present disclosure provides methods and materials for improving multiple patterning processes associated with forming conductive interconnect features during IC device fabrication. The semiconductor devices disclosed herein may be, for example, complementary metal-oxide-semiconductor (CMOS) devices comprising a p-type metal-oxide-semiconductor (PMOS) device and an n-type metal-oxide-semiconductor (NMOS) device. With respect to structures, the devices may be two-dimensional, planar MOS field-effect transistor (MOSFET) devices or three-dimensional, non-planar fin-like field effect transistor (FinFET) devices. It is understood, however, that the present disclosure should not be limited to a particular type of device.
-
FIGS. 1A-1B illustrate a flowchart of amethod 100 for fabricating a workpiece 300 according to some aspects of the present disclosure.FIG. 2 illustrates a flowchart of amethod 200 for fabricating a portion of the workpiece 300 according to some aspects of the present disclosure. The 100 and 200 are merely examples, and are not intended to limit the present disclosure beyond what is explicitly recited in the claims. Additional operations can be provided before, during, and after themethods 100 and 200, and some operations described can be replaced, eliminated, or moved around for additional embodiments of the process. Intermediate steps of themethods method 100 are described with reference to cross-sectional views of the workpiece 300 as shown inFIGS. 3A, 3B, and 4-16 . Fragmentary cross-sectional views of the workpiece 300 processed using themethod 200 are illustrated inFIGS. 3A and 3B . For clarity and ease of explanation, some elements of the figures have been simplified. - Referring to
FIGS. 1A, 3A, and 3B , themethod 100 provides anunderlying structure 300A or 310B atoperation 102. Theunderlying structures 300A and 310B may each include any portion of a semiconductor device (e.g., a CMOS device). In many embodiments, the 300A and 300B each includes at least one conductive feature (e.g., 330 inunderlying structures FIG. 3A ; 344, 346, 354, and 356 inFIG. 3B ). Although the 300A and 300B illustrated inunderlying structures FIGS. 3A and 3B are planar device, the present disclosure may also provide three-dimensional devices such as FinFET devices according to some embodiments. Subsequent operations of themethod 100 may be implemented on the 300A or 300B. For purposes of clarity and simplicity, the subsequent operations of theunderlying structure method 100 illustrated inFIGS. 4-16 are described using a portion of theunderlying structure 300A as an example, though the present disclosure is by no means limited thereto. - Referring back to
FIGS. 1A and 4 , themethod 100 forms a lower etch-stop layer 362 over theunderlying structure 300A atoperation 104. The lower etch-stop layer 362 may include a metal-based dielectric material such as a metal oxide, a metal nitride, a metal carbide, a metal oxynitride, or other suitable dielectric material. In some embodiments, the lower etch-stop layer 362 includes multiple dielectric materials as described above. In many embodiments, the lower etch-stop layer 362 includes one or more metallic component such as aluminum (Al), tantalum (Ta), titanium (Ti), hafnium (Hf), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), other suitable metallic components, or combinations thereof. In one such example, the lower etch-stop layer 362 may include aluminum oxide. In another example, the lower etch-stop layer 362 may include aluminum oxide, aluminum nitride, aluminum oxynitride, other aluminum-containing dielectric materials, or combinations thereof. In yet another example, the lower etch-stop layer 362 may include titanium oxide, hafnium oxide, other dielectric materials, or combinations thereof. Notably, the lower etch-stop layer 362 is substantially free of silicon (i.e., elementary silicon and/or silicon-containing compounds). In the present disclosure, the term “substantially free” denotes a level of concentration below about 0.1 atomic percent. The lower etch-stop layer 362 may be formed by any suitable method such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), plating, other suitable methods, or combinations thereof. In the depicted embodiments, the lower etch-stop layer 362 is formed to a thickness of about 10 angstrom to about 100 angstrom. - Referring to
FIGS. 1A and 5 , themethod 100 forms a middle etch-stop layer 364 over the lower etch-stop layer 362 atoperation 106. In many embodiments, the middle etch-stop layer 364 is substantially free of any metallic component in the form of a pure metal, a metal compound (e.g., a metal oxide, a metal nitride, a metal oxynitride, a metal silicide, a metal carbide, etc.), a metal alloy (e.g., a combination of multiple metallic components), other metallic components, or combinations thereof. In the present disclosure, the middle etch-stop layer 364 may alternatively be referred to as a metal-free etch stop layer. In some embodiments, the middle etch-stop layer 364 includes a dielectric material such as an oxide, a nitride, a carbide, an oxynitride, other suitable dielectric material, or combinations thereof. In the depicted embodiment, the middle etch-stop layer 364 includes silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, other suitable silicon-containing materials, or combinations thereof. The middle etch-stop layer 364 may be formed using any suitable method such as spin-on coating, flowable CVD, CVD, PVD, other suitable methods, or combinations thereof. In the depicted embodiment, the middle etch-stop layer 364 is formed by spin-on coating a metal-free dielectric material such as spin-on-glass (SOG). In many embodiments, the middle etch-stop layer 364 is formed to a thickness of about 150 nm to about 500 nm. - Referring to
FIGS. 1A and 6 , themethod 100 forms an upper etch-stop layer 366 over the middle etch-stop layer 364 atoperation 108. In many embodiments, the upper etch-stop layer 366 is similar to the lower etch-stop layer 362 in that it also includes a metal-based dielectric material such as a metal oxide, a metal nitride, a metal carbide, a metal oxynitride, or other suitable dielectric material. In some embodiments, the upper etch-stop layer 366 includes multiple dielectric materials. In many embodiments, the upper etch-stop layer 366 includes one or more metallic component such as aluminum (Al), tantalum (Ta), titanium (Ti), hafnium (Hf), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), other suitable metallic components, or combinations thereof. In one such example, the upper etch-stop layer 366 may include aluminum oxide. In another example, the upper etch-stop layer 366 may include aluminum nitride, aluminum oxide, aluminum oxynitride, other aluminum-containing dielectric materials, or combinations thereof. In yet another example, the upper etch-stop layer 366 may include tantalum oxide, zirconium oxide, other dielectric materials, or combinations thereof. In some embodiments, the lower etch-stop layer 362 and the upper etch-stop layer 366 include a common metallic component. Notably, also, similar to the lower etch-stop layer 362, the upper etch-stop layer 366 is substantially free of silicon (i.e., elementary silicon and/or silicon-containing compounds). The upper etch-stop layer 366 may be formed by any suitable method such as CVD, PVD, ALD, plating, other suitable methods, or combinations thereof. In the depicted embodiments, the upper etch-stop layer 366 is formed to a thickness of about 10 angstrom to about 100 angstrom. In some embodiments, themethod 100 omits forming the upper etch-stop layer 366. In some embodiments, the forming of the upper etch-stop layer 366 or the forming of the lower etch-stop layer 362 is optional. Furthermore, an order in which the lower etch-stop layer 362, the middle etch-stop layer 364, and the upper etch-stop layer 366 are formed is not limited to the embodiments described herein and may be altered based on design requirements of the device. - In many embodiments, the thickness of the metal-free etch-stop layer (e.g., the middle etch-stop layer 364) is at least 1.5 times that of the metal-based etch-stop layer (e.g., the lower etch-
stop layer 362 or the upper etch-stop layer 366). Such difference in layer thickness may be attributed to at least two factors. First, the metal-based etch-stop layers generally possess greater resistance to chemical etching (dry and/or wet etching) than the metal-free layer and may therefore be formed to a lesser thickness to achieve a desired level of etching selectivity without affecting resolution of an etched feature (e.g., affecting line width roughness and/or line edge roughness of a line pattern). Second, because the metal-based etch-stop layers are generally formed by a deposition method (e.g., ALD, CVD, etc.), they may be formed to a lesser thickness than the metal-free etch-stop layer, which is generally formed by spin-coating. - Referring to
FIGS. 1A and 7 , themethod 100 forms an interlayer dielectric (ILD)layer 368 over the upper etch-stop layer 366 atoperation 110. TheILD layer 368 may include any suitable material, such as tetraethylorthosilicate (TEOS), un-doped silicate glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fused silica glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), low-k dielectric material and/or other suitable dielectric materials. In some embodiments, theILD layer 368 is similar to theILD layer 326, theILD layer 328, theILD layer 342, or the ILD layer 352 (seeFIG. 3B ). - As will be described in details below, the
method 100 atoperations 112 through 122 forms a conductive feature that extends through theILD layer 368, the upper etch-stop layer 366, the middle etch-stop layer 364, and the lower etch-stop layer 362 to contact the underlying conductive feature 330 (or 356). - Referring to
FIGS. 1A andFIGS. 8-10 , themethod 100 forms an opening 372 (FIG. 10 ) in theILD layer 368 atoperation 112. In the depicted embodiment, themethod 100 implements a dual-damascene process, details of which are described below, to form theopening 372; however, the other methods, such as a series of single-damascene processes, may also be implemented. Theopening 372 may be formed by a series of patterning processes. The patterning processes may include forming a resist layer (e.g., a photoresist layer; not shown), which may further include one or more underlying layers (e.g., hard mask layer and/or a bottom anti-reflective coating (BARC) layer), exposing the photoresist layer, baking the exposed resist layer, developing the exposed resist layer, and subsequently etching the underlying layers using the patterned resist layer as an etch mask. The etching process may include wet etching, dry etching, reactive ion etching (RIE), or other suitable etching methods. In the depicted embodiment, referring toFIG. 8 , themethod 100 forms a patternedphotoresist layer 370A over theILD layer 368. The patternedphotoresist layer 370A may then be used as an etch mask to form atop portion 372A (e.g., a trench) of theopening 372. In some embodiments, a hard mask layer is formed over a top surface of theILD layer 368 prior to forming the patternedphotoresist layer 370A. In one example, the hard mask layer may be a nitride-containing layer such as titanium nitride. The etching process may include wet etching, dry etching, RIE, or other suitable etching methods. The patternedphotoresist layer 370A may be subsequently removed using any suitable method such as plasma ashing. Referring toFIG. 9 , themethod 100 then forms another patternedphotoresist layer 370B over portions of theILD layer 368 and repeats the etching process to form abottom portion 372B (e.g., a hole) of the opening 372 (FIG. 10 ). Alternatively, themethod 100 may form thebottom portion 372B in a first patterning process similar to the process described above, followed by forming thetop portion 372A in a second patterning process. In the depicted embodiment, the forming of theopening 372 does not substantially remove portions of the upper etch-stop layer 366 as the etching process implemented during theoperation 112 demonstrates etch selectivity of theILD layer 368. - Referring to
FIGS. 1A and 11 , themethod 100 etches the upper etch-stop layer 366 atoperation 114. In the depicted embodiment, themethod 100 implements a wet etching process to remove a portion of the upper etch-stop layer 366, which includes a metal-based dielectric material. In some embodiments, the wet etching process implements anetching solution 374 that includes hydrofluoric acid (HF), ammonium hydroxide (NH4OH), nitric acid (HNO3), hydrogen peroxide (H2O2), hydrogen chloride (HCl), sulfuric acid (H2SO4), tetramethylammonium hydroxide (TMAH), other suitable wet etching solution, or combinations thereof. For example, theetching solution 374 may utilize an HCl/H2O2/H2O solution, an HNO3/H2O2/HF solution, an HNO3/H3PO4/H2O solution, an NH4OH/H2O2/H2O solution (known as an ammonia-peroxide mixture (APM)), an H2SO4/H2O2 solution, an HF/H2O2/H2O solution, other etching solutions, or combinations thereof. In the depicted embodiment, themethod 100 implements an APM solution (for etching, for example, an aluminum-based dielectric material), an HNO3/H3PO4/H2O solution (for etching, for example, an aluminum-based dielectric material), an HF/H2O2/H2O solution (for etching, for example, a titanium-based dielectric material), and/or H2SO4 (for etching, for example, a titanium-based dielectric material). As a result, themethod 100 etches through the upper etch-stop layer 366 and exposes a portion of the middle etch-stop layer 364 atoperation 114. In many embodiments, the wet etching process selectively etches through the upper etch-stop layer 366 without substantially removing portions of the underlying middle etch-stop layer 364. - Referring to
FIGS. 1A and 12 , themethod 100 etches the middle etch-stop layer 364 atoperation 116. In the depicted embodiment, themethod 100 implements a dry etching process to remove a portion of the middle etch-stop layer 364, which is substantially free of any metallic component. In some embodiments, the dry etching process employs anetchant gas 376 that includes a fluorine-containing etchant gas (e.g., CF4, SF6, CH2F2, CHF3, and/or C2F6), an oxygen-containing gas, a chlorine-containing gas (e.g., Cl2, CHCl3, CCl4, and/or BCl3), a bromine-containing gas (e.g., HBr and/or CHBR3), an iodine-containing gas, helium, other suitable gases and/or plasmas, or combinations thereof. In the depicted embodiment, the dry etching process employs a fluorine-containing etchant gas such as CFx or CHFx, where x is an integer greater than 1. As a result, themethod 100 etches through the middle etch-stop layer 364 and exposes a portion of the lower etch-stop layer 362 atoperation 116. In many embodiments, the dry etching process selectively etches through the middle etch-stop layer 364 without substantially removing portions of the underlying lower etch-stop layer 362. - Referring to
FIGS. 1B and 13 , themethod 100 etches the lower etch-stop layer 362 atoperation 118. In the depicted embodiment, themethod 100 implements a wet etching process to remove a portion of the lower etch-stop layer 362, which includes a metal-based dielectric material. In some embodiments, the wet etching process implements anetching solution 378 that includes ammonium hydroxide (NH4OH), nitric acid (HNO3), hydrofluoric acid (HF), hydrogen peroxide (H2O2), hydrogen chloride (HCl), sulfuric acid (H2SO4), tetramethylammonium hydroxide (TMAH), other suitable wet etching solution, or combinations thereof. For example, theetching solution 374 may utilize an HCl/H2O2/H2O solution, an HNO3/H2O2/HF solution, an HNO3/H3PO4/H2O solution, an NH4OH/H2O2/H2O solution (known as an ammonia-peroxide mixture (APM)), an H2SO4/H2O2 solution, an HF/H2O2/H2O solution, other etching solutions, or combinations thereof. In the depicted embodiment, themethod 100 implements an APM solution (for etching, for example, an aluminum-based dielectric material), an HNO3/H3PO4/H2O solution (for etching, for example, an aluminum-based dielectric material), an HF/H2O2/H2O solution (for etching, for example, a titanium-based dielectric material), and/or H2SO4 (for etching, for example, a titanium-based dielectric material). As a result, themethod 100 etches through the lower etch-stop layer 362 and exposes a portion of theconductive feature 330 atoperation 118 such that theopening 372 extends through theILD layer 368, the upper etch-stop layer 366, the middle etch-stop layer 364, and the lower etch-stop layer 362. In many embodiments, the wet etching process selectively etches through the lower etch-stop layer 362 without substantially removing portions of theconductive feature 330 or theILD layer 328. - In the depicted embodiment, alternating metal-based and metal-free etch-stop layers provide features that would otherwise be difficult to obtain using a single metal-free (e.g., silicon-based) etch-stop layer. For example, because the metal-based etch-stop layers (e.g., the upper etch-
stop layer 366 and the lower etch-stop layer 362) are thinner than the metal-free etch-stop layer (e.g., the middle etch-stop layer 364), using wet etching, which possesses greater lateral bias, may lead to a more efficient layer removal process without causing extensive lateral damage and sacrificing pattern line width resolution. On the other hand, because the metal-free etch-stop layer has less etch resistance and greater thickness than the metal-based etch-stop layers, using dry etching, which has greater directional bias, may improve pattern line width resolution without sacrificing layer removal efficiency. Additionally, the metal-based etch-stop layers described herein may possess a lower etch rate when etched by a dry etching plasma than the metal-free etch-stop layer due to a reaction by-product of such dry etching having a high boiling point. Accordingly, alternating metal-based and metal-free etch-stop layers with their respective etching methods may provide enhanced etch selectivity and improved pattern line width resolution when the two etch-stop layers are etched in sequence. - Referring to
FIGS. 1B and 14 , themethod 100 forms abarrier layer 380 in theopening 372 atoperation 120. Thebarrier layer 380 may include any suitable material such as titanium nitride, tantalum nitride, other materials, or combinations thereof. Thebarrier layer 380 may be formed by any suitable method such as CVD, PVD, ALD, or other methods. - Referring to
FIGS. 1B, 15, and 16 , themethod 100 forms aconductive feature 384 over thebarrier layer 380 atoperation 122. In the depicted embodiment, referring toFIG. 15 , themethod 100 deposits aconductive material 382 in theopening 372 such that theconductive material 382 extends through theILD layer 368, the upper etch-stop layer 366, the middle etch-stop layer 364, and the lower etch-stop layer 362. Theconductive material 382 may include any suitable material such as copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), other conductive materials, or combinations thereof. For embodiments in which theconductive material 382 is copper, themethod 100 may first form a copper seed layer (not shown) in theopening 372 before depositing theconductive material 382. Referring toFIG. 16 , themethod 100 may then perform a chemical-mechanical polishing/planarizing (CMP) process to remove any excess material from a top surface of theILD layer 368 to form theconductive feature 384. In the depicted embodiment, the CMP process also removes thebarrier layer 380 disposed on the top surface of theILD layer 368. - Referring to
FIG. 1B , themethod 100 may perform additional steps to complete fabrication atoperation 124. For example, additional vertical interconnect features such as contacts and/or vias, and/or horizontal interconnect features such as lines, and multilayer interconnect features such as metal layers and interlayer dielectrics can be formed over the workpiece 300. The various interconnect features may implement various conductive materials including copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), their respective alloys, metal silicides, other suitable materials, or combinations thereof. The metal silicides may include nickel silicide, cobalt silicide, tungsten silicide, tantalum silicide, titanium silicide, platinum silicide, erbium silicide, palladium silicide, or combinations thereof. The workpiece 300 may be included in a microprocessor, a memory, and/or other integrated circuit device. The workpiece 300 may be a portion of an IC chip, a system on chip (SoC), or portion thereof, that includes various passive and active microelectronic devices such as resistors, capacitors, inductors, diodes, MOSFET, complementary metal-oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJTs), laterally diffused MOS (LDMOS) transistors, high voltage transistors, high frequency transistors, other suitable components, or combinations thereof. - In some embodiments, the
300A and 300B may be formed by an exemplary method described with reference tounderlying structures FIGS. 2, 3A, and 3B . Referring toFIGS. 2 and 3A , themethod 200 provides asubstrate 312 atoperation 202. Thesubstrate 312 may comprise an elementary (single element) semiconductor, such as germanium and/or silicon; a compound semiconductor, such as silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor such as SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; a non-semiconductor material, such as soda-lime glass, fused silica, fused quartz, and/or calcium fluoride (CaF2); and/or combinations thereof. Thesubstrate 312 may be a single-layer material having a uniform composition; alternatively, thesubstrate 312 may include multiple material layers having similar or different compositions suitable for IC device manufacturing. - At
operation 204, themethod 200 forms isolation features (not shown) on thesubstrate 312. The isolation features may include, for example, silicon oxide, silicon nitride, silicon oxynitride, fluorine-doped silicate glass (FSG), a low-k dielectric material, other suitable dielectric materials, or combinations thereof. The isolation features can include structures such as shallow trench isolation (STI) structures, deep trench isolation (DTI) structures, and/or local oxidation of silicon (LOCOS) structures. - At
operation 206, themethod 200 forms a dummy gate structure (not shown)—portions of which are replaced in a subsequent step—over thesubstrate 312. The dummy gate structure may include a dummy interfacial layer comprising silicon oxide or silicon oxynitride and a dummy gate electrode comprising polysilicon. The dummy gate structure may be formed by a series of deposition and patterning processes. Thereafter, still referring toFIGS. 2 and 3A , themethod 200 atoperation 206forms gate spacers 324 along sidewalls of the dummy gate structure. The gate spacers 324 may include a dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, other dielectric material, or combinations thereof, and may be formed by a deposition process followed by an anisotropic etching process. - The
method 200 atoperation 208 forms source/drain features 316 adjacent to the dummy gate structure, thereby forming achannel region 318 below the dummy gate structure and between the source/drain features 316. The source/drain features 316 may be n-type features for forming NMOS devices or p-type features for forming PMOS devices. In some embodiments, the source/drain features 316 may be formed by doping source/drain regions in thesubstrate 312 adjacent to the dummy gate structure with one or more n-type dopants or p-type dopants, depending on the nature of the devices desired, by a method such as ion implantation. In alternative embodiments, themethod 200 atoperation 208 forms the source/drain features 316 by epitaxially growing doped semiconductor material layer(s) in the source/drain regions. In further embodiments, themethod 200 atoperation 208 forms the source/drain features 316 by first recessing portions of the source/drain regions to form trenches and subsequently epitaxially growing semiconductor layer(s) in the trenches. For a p-type field-effect transistor (FET), the epitaxially grown semiconductor material may be silicon germanium while the epitaxially grown semiconductor material for an n-type FET may be silicon or silicon carbide. In some embodiments, the dopants are introduced into the source/drain features 316 by in-situ doping. In some embodiments, themethod 200 atoperation 208 subsequently forms an etch-stop layer (not shown) over the source/drain features 316, the dummy gate structure, and the isolation features. - Thereafter, at
operation 210, themethod 200 forms anILD layer 326 over the source/drain features 316, the dummy gate structure, and the isolation features. TheILD layer 326 may be similar to theILD layer 368 described with respect toFIG. 7 and may be formed by a deposition process, such as spin-on coating, CVD, other suitable methods, or combinations thereof. Themethod 200 atoperation 210 further implements a planarization process, such as CMP, to remove excess ILD material from a top surface of theILD layer 326 and to expose a top surface of the dummy gate structure. -
- At
operation 212, still referring toFIGS. 2 and 3A , themethod 200 replaces the dummy gate structure with a high-k metal gate (HK MG)structure 314. Themethod 200 atoperation 212 removes portions of the dummy gate structure to form a gate trench (not shown) and subsequently forms theHK MG structure 314 in the gate trench by a series of patterning and deposition processes. Thus formed gate material layers (e.g., thegate dielectric layer 322 and thegate electrode 320 described below) may be U-shaped. Thereafter, a planarization process, such as CMP, is performed to remove excessive metal gate and/or high-k materials from a top surface of theHK MG structure 314. - The
HK MG structure 314 may include at least agate dielectric layer 322 and agate electrode 320. Thegate dielectric layer 322 may include one or more high-k dielectric materials (or one or more layers of high-k dielectric materials), such as hafnium silicon oxide (HfSiO), hafnium oxide (HfO2), alumina (Al2O3), zirconium oxide (ZrO2), lanthanum oxide (La2O3), titanium oxide (TiO2), yttrium oxide (Y2O3), strontium titanate (SrTiO3), or a combination thereof. Thegate electrode 320 may include multiple metal layers such as, for example, work-function metal layer(s) and bulk conductive layer(s). Thegate dielectric layer 322 and thegate electrode 320 may each be formed by a suitable deposition process such as CVD, PVD, and/or ALD. In many embodiments, theHK MG structure 314 includes additional metal layers such as, for example, interfacial layers, capping layers, diffusion layers, barrier layers, and other suitable layers. - At
operation 214, themethod 200 forms anotherILD layer 328 over theILD layer 326 and theHK MG structure 314. TheILD layer 328 may comprise a material that is similar to that of theILD layer 326 and may be formed by a deposition process, such as spin-on coating, CVD, other suitable methods, or combinations thereof. Themethod 200 atoperation 214 may further implement a CMP process to remove excess material from the top surface of theILD layer 328. - Still referring to
FIGS. 2 and 3A , themethod 200 atoperation 216 forms conductive features 330. In some embodiments, theconductive features 330 are formed by a single-damascene process that includes a series of patterning, deposition, a CMP processes. For example, themethod 200 may first perform a patterning process (including lithography process and etching) to form an opening (not shown) in the ILD layer 238 and the ILD layer 236. In the depicted embodiment, the opening is formed directly above the top surface of the source/drain features 316. The patterning process atoperation 216 is similar to that described with respect tooperation 112 of the method 100 (FIG. 1A ). Thereafter, themethod 200 deposits a conductive material in the opening to form the conductive features 330. The conductive material may include copper (Cu), tungsten (W), cobalt (Co), aluminum (Al), titanium (Ti), tantalum (Ta), platinum (Pt), molybdenum (Mo), silver (Ag), gold (Au), manganese (Mn), zirconium (Zr), ruthenium (Ru), other suitable conductive materials, or combinations thereof. The conductive material may be deposited by any suitable process such as ALD, CVD, PVD, plating, other suitable methods, or combinations thereof. Subsequently, a CMP process may be performed to remove excess conductive material from a top surface of the conductive features 330. - Referring to
FIGS. 2 and 3B , themethod 200 may form additional conductive features atoperation 218. Themethod 200 may form 344 and 346 in anconductive features ILD layer 342, which together form ametallization layer 340, over theILD layer 328 and the conductive features 330. Themethod 200 may additionally form anothermetallization layer 350 over themetallization layer 340. Themetallization layer 350 may include 356 and 354 formed in anotherconductive features ILD layer 352. In some embodiments, theconductive feature 354 is a via that establishes an electrical connection between the conductive feature 346 (i.e., a metal line) and theconductive feature 356. The conductive features 344, 346, 354, and 356 may each include any suitable conductive material and may be formed by any suitable methods. In one example, the conductive features within each metallization layer may be formed in multiple single-damascene process or collectively in a dual-damascene process as described in detail with respect tooperation 112 of the method 100 (FIG. 1A ). - Although not limiting, one or more embodiments of the present disclosure offer improvements for semiconductor devices and methods of fabricating the same. For example, embodiments of the present disclosure provide methods of forming conductive interconnect structures in IC devices. By incorporating alternating layers of metal-based and metal-free etch-stop layers having different layer thicknesses, as well as alternating wet and dry etching methods, etch selectivity and pattern line width resolution may be improved during multiple patterning processes, leading to greater control of critical dimension and depth of profile of the features thus formed.
- Accordingly, the present disclosure provides many different embodiments for fabricating a semiconductor device. In one aspect, the present disclosure provides a semiconductor structure that includes a conductive feature, a composite etch-stop layer including a first metal-based etch-stop, a metal-free etch-stop layer, and a second metal-based etch-stop layer, an interlayer dielectric layer over the composite etch-stop layer, and a conductive interconnect structure extending through the interlayer dielectric layer and the composite etch-stop layer. In some embodiments, the first metal-based etch-stop layer includes a first metallic component, while the second metal-based etch-stop layer includes a second metallic component. In some embodiments, a bottom portion of the conductive interconnect structure directly contacts the conductive feature.
- In some embodiments, the first metallic component includes aluminum, tantalum, titanium, hafnium, or combinations thereof. In further embodiments, the second metallic component is the same as the first metallic component.
- In some embodiments, the metal-free etch-stop layer includes a silicon-containing dielectric material. In further embodiments, the first metal-based etch-stop layer and the second metal-based etch-stop layer are both free of silicon.
- In some embodiments, the conductive interconnect structure includes a metal layer and a barrier layer, the barrier layer being disposed between the metal layer and the dielectric layer.
- In some embodiments, a thickness of the first metal-based etch-stop layer is similar to that of the second metal-based etch-stop layer, and wherein a thickness of the metal-free etch-stop layer is at least 1.5 times that of the first metal-based etch-stop layer.
- In another aspect, the present disclosure provides a method that includes forming an underlying conductive structure, depositing a metal-containing etch-stop layer over the underlying conductive structure, forming a silicon-containing etch-stop layer over the first metal-containing etch-stop layer, forming an interlayer dielectric layer over the silicon-containing etch-stop layer, patterning the interlayer dielectric layer to form an opening in the interlayer dielectric layer, etching the silicon-containing etch-stop layer in a first etching process, etching the metal-containing etch-stop layer in a second etching process, and forming a conductive feature in the opening of the interlayer dielectric layer, wherein the conductive feature directly contacts the underlying conductive structure.
- In some embodiments, the first etching process includes a dry etching process implemented using a carbon- and fluorine-containing etchant gas and the second etching process includes a wet etching process implemented using a solution including HNO3, H3PO4, H2SO4, H2O, or combinations thereof.
- In some embodiments, forming the conductive feature in the opening of the interlayer dielectric layer includes depositing a barrier layer in the opening and depositing a layering of conductive material over the barrier layer. In further embodiments, forming the conductive feature in the opening of the interlayer dielectric layer further includes performing a chemical-mechanical polishing process to remove excess conductive material.
- In some embodiments, the method further includes forming a nitride-containing hard mask layer over the interlayer dielectric layer before patterning the interlayer dielectric layer.
- In some embodiments, the metal-containing etch-stop layer is a first metal-containing etch-stop layer, and the method further includes forming a second metal-containing etch-stop layer over the silicon-containing etch-stop layer. In further embodiments, the method further includes etching the second metal-containing etch-stop layer in a third etching process before etching the silicon-containing etch-stop layer. In still further embodiments, the first etching process includes a dry etching process implemented using a carbon-, hydrogen-, and fluorine-containing etchant gas, and the second etching process and the third etching process each includes a wet etching process implemented using a solution including HNO3, H3PO4, NH4OH, H2O2, HF, H2SO4, H2O, or combinations thereof.
- In yet another aspect, the present disclosure provides a method that includes forming a first conductive feature, forming an etch-stop layer over the first conductive feature, forming a dielectric layer over the etch-stop layer, patterning the dielectric layer to form an opening , performing a first wet etching process to remove portions of the second metal-containing sub-layer in the opening, performing a dry etching process to remove portions of the metal-free sub-layer in the opening, performing a second wet etching process to remove portions of the first metal-containing sub-layer in the opening, forming a barrier layer in the opening, and forming a second conductive feature in the opening such that the second conductive feature contacts the barrier layer. In some embodiments, the etch-stop layer includes a first metal-containing sub-layer formed over the first conductive feature, a metal-free sub-layer formed over the first metal-containing sub-layer, and a second metal-containing sub-layer formed over the metal-free sub-layer. In some embodiments, the metal-free sub-layer includes a silicon-based material.
- In some embodiments, the first metal-containing sub-layer and the second metal-containing sub-layer each includes aluminum, tantalum, titanium, hafnium, or combinations thereof. In further embodiments, the first metal-containing sub-layer includes an aluminum-based material.
- In some embodiments, the forming of the etch-stop layer includes forming the first metal-containing sub-layer by a first deposition process, forming the metal-free sub-layer over the first metal-containing sub-layer by a spin-coating process, and forming the second metal-containing sub-layer over the metal-free sub-layer by a second deposition process similar to the first deposition process, the first and the second deposition process each including one of chemical vapor deposition, physical vapor deposition, and atomic layer deposition.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/964,306 US10468297B1 (en) | 2018-04-27 | 2018-04-27 | Metal-based etch-stop layer |
| TW108110209A TWI694513B (en) | 2018-04-27 | 2019-03-25 | Semiconductor structure and its forming method |
| CN201910315670.5A CN110416184B (en) | 2018-04-27 | 2019-04-17 | Semiconductor structure and method of forming the same |
| US16/672,879 US11004734B2 (en) | 2018-04-27 | 2019-11-04 | Metal-based etch-stop layer |
| US17/316,063 US11769693B2 (en) | 2018-04-27 | 2021-05-10 | Metal-based etch-stop layer |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/964,306 US10468297B1 (en) | 2018-04-27 | 2018-04-27 | Metal-based etch-stop layer |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/672,879 Continuation US11004734B2 (en) | 2018-04-27 | 2019-11-04 | Metal-based etch-stop layer |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190333807A1 true US20190333807A1 (en) | 2019-10-31 |
| US10468297B1 US10468297B1 (en) | 2019-11-05 |
Family
ID=68292897
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/964,306 Active US10468297B1 (en) | 2018-04-27 | 2018-04-27 | Metal-based etch-stop layer |
| US16/672,879 Active US11004734B2 (en) | 2018-04-27 | 2019-11-04 | Metal-based etch-stop layer |
| US17/316,063 Active 2038-05-31 US11769693B2 (en) | 2018-04-27 | 2021-05-10 | Metal-based etch-stop layer |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/672,879 Active US11004734B2 (en) | 2018-04-27 | 2019-11-04 | Metal-based etch-stop layer |
| US17/316,063 Active 2038-05-31 US11769693B2 (en) | 2018-04-27 | 2021-05-10 | Metal-based etch-stop layer |
Country Status (3)
| Country | Link |
|---|---|
| US (3) | US10468297B1 (en) |
| CN (1) | CN110416184B (en) |
| TW (1) | TWI694513B (en) |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11004734B2 (en) | 2018-04-27 | 2021-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-based etch-stop layer |
| CN113053801A (en) * | 2019-12-27 | 2021-06-29 | 台湾积体电路制造股份有限公司 | Semiconductor device and method |
| US11282742B2 (en) * | 2019-10-17 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with multi-layer etch stop structure and method for forming the same |
| US20220123040A1 (en) * | 2019-03-07 | 2022-04-21 | Sony Semiconductor Solutions Corporation | Semiconductor device and imaging unit |
| US11322397B2 (en) * | 2018-10-30 | 2022-05-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing semiconductor devices including formation of adhesion enhancement layer |
| KR20220100383A (en) * | 2021-01-08 | 2022-07-15 | 삼성전자주식회사 | Method of forming a wiring structure |
| US20220359379A1 (en) * | 2020-05-07 | 2022-11-10 | Samsung Electronics Co., Ltd. | Semiconductor device |
| CN116546415A (en) * | 2022-01-26 | 2023-08-04 | 美商富迪科技股份有限公司 | Package structure of micro-speaker and forming method thereof |
| US20230335498A1 (en) * | 2022-04-18 | 2023-10-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnection structure and methods of forming the same |
| US20230343642A1 (en) * | 2022-04-20 | 2023-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Film scheme to reduce plasma-induced damage |
| WO2023239689A1 (en) * | 2022-06-06 | 2023-12-14 | Applied Materials, Inc. | Ruthenium carbide for dram capacitor mold patterning |
| US20240021710A1 (en) * | 2018-10-30 | 2024-01-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
| US11908775B2 (en) | 2021-05-10 | 2024-02-20 | Samsung Electronics Co., Ltd. | Semiconductor device |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102815724B1 (en) * | 2019-08-07 | 2025-06-04 | 삼성전자주식회사 | Semiconductor device |
| CN112863999B (en) * | 2019-11-26 | 2023-10-27 | 中芯国际集成电路制造(上海)有限公司 | Etching method |
| US11205607B2 (en) * | 2020-01-09 | 2021-12-21 | Nanya Technology Corporation | Semiconductor structure and method of manufacturing thereof |
| US11942371B2 (en) | 2020-09-29 | 2024-03-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch profile control of via opening |
| US11949008B2 (en) * | 2020-12-30 | 2024-04-02 | Win Semiconductors Corp. | Semiconductor structure and method for forming the same |
| KR102881251B1 (en) | 2021-01-11 | 2025-11-04 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
| US11961735B2 (en) * | 2021-06-04 | 2024-04-16 | Tokyo Electron Limited | Cyclic plasma processing |
| US12347726B2 (en) * | 2021-11-04 | 2025-07-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect structures and methods of forming the same |
Family Cites Families (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US1009024A (en) | 1907-03-25 | 1911-11-14 | Whitworth & Co | Percussive ignition device. |
| US1021109A (en) | 1911-03-04 | 1912-03-26 | Delphos C Nelson | Automatic cut-off for talking-machines. |
| US6734116B2 (en) * | 2002-01-11 | 2004-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Damascene method employing multi-layer etch stop layer |
| US20040048468A1 (en) * | 2002-09-10 | 2004-03-11 | Chartered Semiconductor Manufacturing Ltd. | Barrier metal cap structure on copper lines and vias |
| US7253524B2 (en) * | 2003-11-25 | 2007-08-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Copper interconnects |
| TW200802703A (en) * | 2005-11-28 | 2008-01-01 | Nxp Bv | Method of forming a self aligned copper capping layer |
| DE102007004867B4 (en) * | 2007-01-31 | 2009-07-30 | Advanced Micro Devices, Inc., Sunnyvale | A method of increasing the reliability of copper-based metallization structures in a microstructure device by using aluminum nitride |
| US8908161B2 (en) * | 2011-08-25 | 2014-12-09 | Palo Alto Research Center Incorporated | Removing aluminum nitride sections |
| US9245789B2 (en) * | 2012-10-09 | 2016-01-26 | Nec Corporation | Method for forming wiring |
| US9437484B2 (en) * | 2014-10-17 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Etch stop layer in integrated circuits |
| KR102462134B1 (en) * | 2015-05-19 | 2022-11-02 | 삼성전자주식회사 | Wiring structures, methods of forming wiring structures, semiconductor devices and methods of manufacturing semiconductor devices |
| US9761488B2 (en) * | 2015-07-17 | 2017-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for cleaning via of interconnect structure of semiconductor device structure |
| US9515021B1 (en) | 2015-10-20 | 2016-12-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method of forming the same |
| US10211097B2 (en) * | 2015-12-30 | 2019-02-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US10854505B2 (en) * | 2016-03-24 | 2020-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Removing polymer through treatment |
| KR102356754B1 (en) * | 2017-08-02 | 2022-01-27 | 삼성전자주식회사 | Semiconductor device |
| KR102344320B1 (en) * | 2017-08-11 | 2021-12-28 | 삼성전자주식회사 | Semiconductor device including dummy contact |
| US10468297B1 (en) * | 2018-04-27 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-based etch-stop layer |
-
2018
- 2018-04-27 US US15/964,306 patent/US10468297B1/en active Active
-
2019
- 2019-03-25 TW TW108110209A patent/TWI694513B/en active
- 2019-04-17 CN CN201910315670.5A patent/CN110416184B/en active Active
- 2019-11-04 US US16/672,879 patent/US11004734B2/en active Active
-
2021
- 2021-05-10 US US17/316,063 patent/US11769693B2/en active Active
Cited By (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210280460A1 (en) * | 2018-04-27 | 2021-09-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-Based Etch-Stop Layer |
| US11769693B2 (en) * | 2018-04-27 | 2023-09-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-based etch-stop layer |
| US11004734B2 (en) | 2018-04-27 | 2021-05-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-based etch-stop layer |
| US20220262677A1 (en) * | 2018-10-30 | 2022-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor device and semiconductor devices |
| US12148656B2 (en) * | 2018-10-30 | 2024-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor device and semiconductor devices |
| US20240021710A1 (en) * | 2018-10-30 | 2024-01-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
| US12356646B2 (en) * | 2018-10-30 | 2025-07-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
| US11322397B2 (en) * | 2018-10-30 | 2022-05-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing semiconductor devices including formation of adhesion enhancement layer |
| US12501733B2 (en) * | 2019-03-07 | 2025-12-16 | Sony Semiconductor Solutions Corporation | Semiconductor device and imaging unit |
| US20220123040A1 (en) * | 2019-03-07 | 2022-04-21 | Sony Semiconductor Solutions Corporation | Semiconductor device and imaging unit |
| US11282742B2 (en) * | 2019-10-17 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with multi-layer etch stop structure and method for forming the same |
| US12198979B2 (en) * | 2019-10-17 | 2025-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with multi-layer etch stop structure |
| US11848231B2 (en) | 2019-10-17 | 2023-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming semiconductor device with multi-layer etch stop structure |
| US20240079267A1 (en) * | 2019-10-17 | 2024-03-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with multi-layer etch stop structure |
| US12224204B2 (en) | 2019-12-27 | 2025-02-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
| DE102020100092A1 (en) * | 2019-12-27 | 2021-07-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | SEMICONDUCTOR DEVICE AND METHOD |
| CN113053801A (en) * | 2019-12-27 | 2021-06-29 | 台湾积体电路制造股份有限公司 | Semiconductor device and method |
| DE102020100092B4 (en) | 2019-12-27 | 2024-05-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | SEMICONDUCTOR DEVICE AND METHOD |
| US20220359379A1 (en) * | 2020-05-07 | 2022-11-10 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US12014980B2 (en) * | 2020-05-07 | 2024-06-18 | Samsung Electronics Co., Ltd. | Semiconductor device |
| US11764149B2 (en) * | 2020-05-07 | 2023-09-19 | Samsung Electronics Co., Ltd. | Semiconductor device |
| KR20220100383A (en) * | 2021-01-08 | 2022-07-15 | 삼성전자주식회사 | Method of forming a wiring structure |
| KR102766439B1 (en) | 2021-01-08 | 2025-02-12 | 삼성전자주식회사 | Method of forming a wiring structure |
| US11908775B2 (en) | 2021-05-10 | 2024-02-20 | Samsung Electronics Co., Ltd. | Semiconductor device |
| CN116546415A (en) * | 2022-01-26 | 2023-08-04 | 美商富迪科技股份有限公司 | Package structure of micro-speaker and forming method thereof |
| US20230335498A1 (en) * | 2022-04-18 | 2023-10-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnection structure and methods of forming the same |
| US20230343642A1 (en) * | 2022-04-20 | 2023-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Film scheme to reduce plasma-induced damage |
| US12417946B2 (en) * | 2022-04-20 | 2025-09-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Film scheme to reduce plasma-induced damage |
| WO2023239689A1 (en) * | 2022-06-06 | 2023-12-14 | Applied Materials, Inc. | Ruthenium carbide for dram capacitor mold patterning |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201946146A (en) | 2019-12-01 |
| US10468297B1 (en) | 2019-11-05 |
| US11769693B2 (en) | 2023-09-26 |
| US20210280460A1 (en) | 2021-09-09 |
| US11004734B2 (en) | 2021-05-11 |
| CN110416184A (en) | 2019-11-05 |
| CN110416184B (en) | 2021-10-08 |
| TWI694513B (en) | 2020-05-21 |
| US20200066581A1 (en) | 2020-02-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11769693B2 (en) | Metal-based etch-stop layer | |
| CN113113361B (en) | Semiconductor device and method for forming the same | |
| US11948842B2 (en) | Etch stop layer between substrate and isolation structure | |
| US10770559B2 (en) | Gate structure and methods of forming metal gate isolation | |
| US10872897B2 (en) | Cutting metal gates in fin field effect transistors | |
| US11295990B2 (en) | Methods of forming metal gates | |
| US12527071B2 (en) | Metal gate structure cutting process | |
| US12068382B2 (en) | Dumbbell shaped self-aligned capping layer over source/drain contacts and method thereof | |
| US12021025B2 (en) | Contact features and methods of fabricating the same in semiconductor devices | |
| US11152475B2 (en) | Method for forming source/drain contacts utilizing an inhibitor | |
| US12166092B2 (en) | Method for forming source/drain contacts utilizing an inhibitor | |
| US20250349600A1 (en) | Dielectric Layers Having Nitrogen-Containing Crusted Surfaces |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TUNG, SZU-PING;LIN, YU-KAI;WANG, JEN HUNG;AND OTHERS;REEL/FRAME:047325/0152 Effective date: 20180502 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |