[go: up one dir, main page]

US20190326272A1 - Offset-aligned three-dimensional integrated circuit - Google Patents

Offset-aligned three-dimensional integrated circuit Download PDF

Info

Publication number
US20190326272A1
US20190326272A1 US15/958,169 US201815958169A US2019326272A1 US 20190326272 A1 US20190326272 A1 US 20190326272A1 US 201815958169 A US201815958169 A US 201815958169A US 2019326272 A1 US2019326272 A1 US 2019326272A1
Authority
US
United States
Prior art keywords
die
integrated circuit
dimensional integrated
additional
geometry
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/958,169
Other versions
US10573630B2 (en
Inventor
Brett P. Wilkerson
Milind Bhagavat
Rahul Agarwal
Dmitri Yudanov
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US15/958,169 priority Critical patent/US10573630B2/en
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: YUDANOV, DMITRI, BHAGAVAT, MILIND S., WILKERSON, BRETT P., AGARWAL, RAHUL
Publication of US20190326272A1 publication Critical patent/US20190326272A1/en
Priority to US16/799,243 priority patent/US11437359B2/en
Application granted granted Critical
Publication of US10573630B2 publication Critical patent/US10573630B2/en
Priority to US17/891,444 priority patent/US11855061B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of semiconductor or other solid state devices
    • H01L25/18Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of the types provided for in two or more different main groups of the same subclass of H10B, H10D, H10F, H10H, H10K or H10N
    • H10W90/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • H01L23/3675Cooling facilitated by shape of device characterised by the shape of the housing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L24/08Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L24/09Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of semiconductor or other solid state devices
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
    • H10P72/74
    • H10W20/20
    • H10W40/22
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/03001Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
    • H01L2224/03002Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for supporting the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/0557Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/06179Corner adaptations, i.e. disposition of the bonding areas at the corners of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0618Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/06181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L2224/08Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
    • H01L2224/081Disposition
    • H01L2224/0812Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/08135Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/08145Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • H01L2224/08146Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bonding area connecting to a via connection in the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L2224/09Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
    • H01L2224/091Disposition
    • H01L2224/0912Layout
    • H01L2224/09179Corner adaptations, i.e. disposition of the bonding areas at the corners of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1431Logic devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1433Application-specific integrated circuit [ASIC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1434Memory
    • H10P72/7434
    • H10W40/25
    • H10W40/251
    • H10W72/01904
    • H10W72/07207
    • H10W72/07252
    • H10W72/07254
    • H10W72/07307
    • H10W72/227
    • H10W72/244
    • H10W72/247
    • H10W72/354
    • H10W72/942
    • H10W72/944
    • H10W72/9445
    • H10W74/15
    • H10W80/743
    • H10W90/231
    • H10W90/24
    • H10W90/288
    • H10W90/722
    • H10W90/724
    • H10W90/732
    • H10W90/734
    • H10W90/792
    • H10W99/00

Definitions

  • a three-dimensional integrated circuit product includes integrated circuit die that are stacked and interconnected vertically to behave as a single integrated circuit.
  • Three-dimensional integrated circuits achieve performance improvements at reduced power and smaller footprints than conventional two-dimensional integrated circuit products.
  • heat accumulates within the stack of the integrated circuit die. That heat must be dissipated to reduce or eliminate thermal failure of the three-dimensional integrated circuit product.
  • Traditional heat extraction techniques that extract heat from the top of a stack are insufficient to dissipate enough heat from increasingly dense stacks of integrated circuit die to prevent failure of three-dimensional integrated circuit products. Accordingly, improved techniques for thermal management in three-dimensional integrated circuit products are desired.
  • a three-dimensional integrated circuit includes a first die having a first geometry.
  • the first die includes a first region that operates with a first power density and a second region that operates with a second power density.
  • the first power density is less than the second power density.
  • the first die includes first electrical contacts disposed in the first region on a first side of the first die along a periphery of the first die.
  • the three-dimensional integrated circuit includes a second die having a second geometry.
  • the second die includes second electrical contacts disposed on a first side of the second die. A stacked portion of the second die is stacked within the periphery of the first die and an overhang portion of the second die extends beyond the periphery of the first die.
  • the second electrical contacts are aligned with and coupled to the first electrical contacts.
  • the three-dimensional integrated circuit may include at least one additional die having the second geometry.
  • the at least one additional die may include additional electrical contacts disposed on a first side of the at least one additional die.
  • Each additional die of the at least one additional die is stacked on the first die and disposed laterally across the first die from others of the at least one additional die.
  • Each additional die of the at least one additional die may have a corresponding stacked portion stacked within the periphery of the first die and a corresponding overhang portion that extends beyond the periphery of the first side of the first die, the additional electrical contacts being aligned with and coupled to the first electrical contacts.
  • a method for manufacturing a three-dimensional integrated circuit includes attaching a first side of a first die to a first carrier wafer.
  • the method includes preparing a second side of the first die to generate a prepared second side of the first die.
  • the method includes attaching the prepared second side of the first die to a second carrier wafer.
  • the method includes removing the first carrier wafer from the first side of the first die to form a transitional three-dimensional integrated circuit.
  • the method includes attaching a third carrier wafer to a first side of the transitional three-dimensional integrated circuit.
  • the method includes attaching a first side of the second die to a second side of the transitional three-dimensional integrated circuit.
  • the method may include removing the second carrier wafer before attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit.
  • the method may include preparing the first side of the transitional three-dimensional integrated circuit to generate a prepared first side of the first die before attaching the third carrier wafer.
  • the third carrier wafer may be attached to the prepared first side of the first die.
  • the method may include removing the third carrier wafer from the transitional three-dimensional integrated circuit after attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit.
  • a three-dimensional integrated circuit includes a processor die.
  • the processor die includes a first region that operates with a first power density and a second region that operates with a second power density. The first power density is less than the second power density.
  • the processor die includes first electrical contacts disposed in the first region on a first side of the first die along a periphery of the first die.
  • the three-dimensional integrated circuit includes a plurality of high bandwidth memory die. Each high bandwidth memory die of the plurality of high bandwidth memory die includes second electrical contacts disposed on a first side of the high bandwidth memory die. The second electrical contacts are coupled to the first electrical contacts.
  • Each high bandwidth memory die of the plurality of high bandwidth memory die is stacked with the first die and disposed laterally across the first die from other high bandwidth memory die of the plurality of high bandwidth memory die, at the periphery of the processor die, and extends beyond the periphery of the first die.
  • a three-dimensional integrated circuit includes a first die structure having a first geometry.
  • the first die structure includes a first region that operates with a first power density and a second region that operates with a second power density.
  • the first power density is less than the second power density.
  • the three-dimensional integrated circuit includes a second die structure having a second geometry. A stacked portion of the second die structure is aligned with the first region.
  • the three-dimensional integrated circuit includes an additional die structure stacked with the first die structure and the second die structure.
  • the additional die structure has the first geometry or the second geometry.
  • the additional die structure has the first geometry
  • the additional die structure includes a third region that operates with a third power density and a fourth region that operates with a fourth power density
  • the third power density is less than the fourth power density
  • the second die structure is interleaved between the first die structure and the additional die structure
  • the stacked portion of the second die structure is aligned with the third region
  • an overhang portion of the additional die structure extends beyond a periphery of the second die structure.
  • the additional die structure has the second geometry
  • the first die structure is interleaved between the second die structure and the additional die structure
  • a stacked portion of the additional die structure is aligned with the first region
  • the overhang portion of the first die structure extends beyond a periphery of the additional die structure.
  • the overhang portion of the first die structure extends beyond the periphery of the second die structure.
  • FIG. 1 illustrates an exemplary power density map of a processor die in operation.
  • FIG. 2 illustrates an exemplary geometry of a memory module.
  • FIG. 3 illustrates a plan view of an exemplary center-aligned configuration for integration of a processor die and multiple memory modules disposed laterally from each other on the processor die in a three-dimensional integrated circuit.
  • FIG. 4 illustrates a plan view of an exemplary perimeter-aligned configuration for integration of the processor die and multiple memory modules disposed laterally from each other on the processor die in a three-dimensional integrated circuit.
  • FIG. 5 illustrates a plan view of an exemplary offset-perimeter-aligned configuration for integration of the processor die and multiple memory modules in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 6 illustrates a plan view of the offset-perimeter-aligned configuration of FIG. 5 of a three-dimensional integrated circuit including filler material and mold material consistent with at least one embodiment of the invention.
  • FIG. 7 illustrates a cross-sectional view of an exemplary the offset-perimeter-aligned configuration of the three-dimensional integrated circuit of FIG. 6 consistent with at least one embodiment of the invention.
  • FIG. 8 illustrates an exemplary manufacturing process flow for the offset-perimeter-aligned configuration of the three-dimensional integrated circuit of FIG. 6 consistent with at least one embodiment of the invention.
  • FIG. 9 illustrates a plan view of an exemplary configuration for stacking integrated circuit die having different geometries in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 10 illustrates a plan view of an exemplary configuration for stacking integrated circuit die having the same rectangular geometry in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 11 illustrates a cross-sectional view of the exemplary three-dimensional integrated circuit of FIG. 9 or FIG. 10 consistent various embodiments of the invention.
  • FIG. 12 illustrates a cross-sectional view of an exemplary packaged three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 13 illustrates a perspective view of an exemplary three-dimensional integrated circuit including support structures consistent with at least one embodiment of the invention.
  • processor die 100 (e.g., graphics processing unit, central processing unit, digital signal processing unit, or other processing unit) includes regions that operate with different power densities. For example, region 104 and region 106 of processor die 100 operate with a first power density and region 108 , region 110 , region 112 , region 114 , region 116 and other similarly shaded regions of processor die 100 operate with second power densities, which are lower than the first power density.
  • Processor die 100 has a first geometry that has substantially larger area than the geometry of each of a plurality of memory modules that will be coupled to processor die 100 . Referring to FIGS.
  • memory module 200 is a stacked memory module (e.g., high-bandwidth memory, which includes multiple stacked memory die coupled to each other and at least partially encapsulated by a mold compound) having an area of d 1 ⁇ d 2 , which in some embodiments is less than 25% of the area of processor die 100 .
  • Memory module 200 includes electrical contacts 202 (e.g., a region including conductive pillars, conductive bumps, or other interconnects of copper, gold, aluminum, other conductive material, or combination thereof) in an area d 3 ⁇ d 4 .
  • a perimeter zone without electrical contacts located outside region 202 provides a high thermal resistance path to processor die 100 when memory module 200 is stacked on processor die 100 .
  • memory modules 200 are stacked on processor die 100 in a conventional configuration, which causes the power dense regions toward the center of processor die 100 to be disposed directly under memory modules 200 , resulting in high thermal resistance paths for dissipating the heat generated by processor die 100 .
  • That high thermal resistance of memory modules 200 is exacerbated by embodiments of memory modules 200 having limited footprints (e.g., limited electrical contact footprints of approximately 21% of area of memory modules 200 ), reducing the metal-volume fraction, and thus, further increasing thermal resistance of memory module 200 .
  • one or more (e.g., four) memory modules 200 are stacked on processor die 100 laterally with respect to each other memory module 200 .
  • Each memory module 200 is coupled to processor die 100 using electrical contacts 202 .
  • Underfill material e.g., epoxy, which is a poor thermal conductor
  • Mold material encapsulates portions of the stack. The center-alignment of memory modules 200 on processor die 100 may result in a high percentage (e.g., approximately 86%) of dense power blocks of processor die 100 in contact with a high thermal resistance path.
  • an alternate arrangement of a three-dimensional integrated circuit includes memory modules 200 aligned with the perimeter of processor die 100 . Accordingly, lanes 402 and lanes 404 between memory modules 200 have increased width, as compared to the center-aligned configuration of FIG. 3 .
  • underfill material fills in gaps between adjacent memory modules 200 and between memory modules 200 and processor die 100 . Mold material encapsulates portions of the stack.
  • the perimeter-aligned arrangement slightly reduces the percentage (e.g., by approximately 4-5%, to approximately 82%) of dense power blocks of processor die 100 in contact with a high thermal resistance path.
  • a three-dimensional integrated circuit obtains a substantial reduction in the percentage (e.g., a reduction of 65%) of high power density regions of processor die 100 that are in contact with a high thermal resistance path. That reduction is obtained at the expense of increased lateral area of the three-dimensional integrated circuit, additional manufacturing steps, and thus, an increased cost of the three-dimensional integrated circuit.
  • Electrical contacts 202 of memory modules 200 and corresponding contacts of processor die 100 are aligned with the perimeter of processor die 100 . As a result, portions of memory modules 200 overhang processor die 100 , i.e., portions of memory module 200 extend beyond the periphery of processor die 100 , and portions of memory module 200 are stacked within the periphery of processor die 100 .
  • three-dimensional integrated circuit 500 is greater than (e.g., approximately 50% greater than) the area of three-dimensional integrated circuit 300 and three-dimensional integrated circuit 400 of FIG. 3 and FIG. 4 , respectively.
  • three-dimensional integrated circuit 500 of FIG. 5 includes underfill material that fills in gaps between adjacent memory modules 200 and between memory modules 200 and processor die 100 . Mold material encapsulates portions of the stack. The sizes of the overhang portions are limited by the size and location of electrical contacts 202 , which may be coupled to through-silicon vias of processor die 100 .
  • Memory module 200 has a higher thermal resistance than a single silicon filler die or other filler material. Accordingly, offsetting memory module 200 with respect to processor die 100 in a three-dimensional integrated circuit structure provides space to position a lower thermal resistance path structure directly on top of a region of processor die 100 having a higher power density.
  • lanes between memory modules 200 are filled with a homogeneous inorganic material (e.g., silicon crystal).
  • filler silicon portion 602 and filler silicon portion 604 are attached in the lanes between memory modules 200 .
  • Filler silicon portion 602 and filler silicon portion 604 may extend between multiple memory modules 200 , extend across a wafer including multiple processor die 100 , and may be shared with other processor die on a wafer adjacent to processor die 100 on the wafer.
  • memory modules 200 are stacked on a backside of processor die 100 and disposed laterally with respect to each other, to form overhang portions 720 .
  • Overhang portions 720 of the memory modules extend beyond the periphery of processor die 100 and portions of the memory modules are stacked within the periphery of processor die 100 .
  • Electrical contacts 202 are electrically and mechanically coupled to through-silicon vias 708 , which are coupled to frontside conductors 702 (e.g., conductive pads, conductive bumps, or conductive pillars) of processor die 100 .
  • Mold material 704 encapsulates portions of the stacked die.
  • Material 710 is an encapsulant (e.g., silicon oxide or organic mold) that fills in gaps that extend from the periphery of processor die 100 underneath the overhanging portions of the memory modules.
  • each memory module 200 is stacked on processor die 100 at a corresponding corner of processor die 100 .
  • each memory module 200 is stacked on processor die 100 and disposed laterally from any other memory module 200 with respect to the surface of processor die 100 .
  • a three-dimensional integrated circuit with perimeter-aligned contacts and offset-perimeter-aligned stacked die configuration is formed using manufacturing process 800 .
  • Processor die 100 may be manufactured using conventional semiconductor wafer processing, diced, and reconstituted on another wafer to widen scribe lanes between processor die 100 to accommodate the larger area of three-dimensional integrated circuit 700 . Reconstitution may be preceded by testing of processor die 100 and only qualified die are reconstituted on the other wafer for further processing.
  • processor die 100 are manufactured using conventional semiconductor wafer manufacturing processes on a wafer with scribe lanes wide enough to accommodate the larger area of three-dimensional integrated circuit 700 , thus eliminating the need to dice and reconstitute on another wafer.
  • Manufacturing process 800 includes preparing processor die 100 to have through-silicon vias in a region where a redistribution layer will be present between processor die 100 and a memory module or in a region that corresponds to electrical contacts of a memory module ( 802 ).
  • Through-silicon vias 708 are vertical interconnect structures that pass completely thorough processor die 100 .
  • through-silicon vias 708 are formed using wafer backside lithography, deep silicon etching, silicon dioxide etching (e.g., reactive ion etch (RIE)) with a photoresist mask, side wall insulation deposition (e.g., low-temperature plasma-enhanced chemical vapor deposition (PECVD), silicon dioxide deposition, and subsequent silicon dioxide RIE), and conductive material processing.
  • RIE reactive ion etch
  • Manufacturing process 800 includes preparing a first carrier wafer (e.g., preparing a native oxide layer surface, pre-bonding at room temperature, and annealing at elevated temperature) ( 803 ).
  • carrier wafers e.g., glass wafer or silica wafer
  • Manufacturing process 800 attaches the frontside of processor die 100 to the first carrier wafer using direct bonding or using a temporary bonding adhesive (e.g., a material including low temperature wax, hydrocarbon oligomers or polymers, acrylate, epoxy, silicone, or high temperature thermoplastic).
  • the attachment of the first carrier wafer may be followed by planarization (e.g., using a silicon oxide material or mold compound) and wafer thinning (e.g., by back grinding and polishing techniques) to reveal through-silicon vias on the backside of processor die 100 ( 804 ).
  • planarization e.g., using a silicon oxide material or mold compound
  • wafer thinning e.g., by back grinding and polishing techniques
  • manufacturing process 800 prepares backside pads, or other electrical connectors on processor die 100 by forming one or more conductive layers (e.g., redistribution layers) and photoresist masking techniques. For example, a photoresist is applied, a reticle including a backside pad pattern is used to selectively expose the photoresist material, and unwanted material is removed (e.g., etched away). Instead of a subtractive patterning process, an additive patterning process may be used to form conductive structures only in regions that need the material ( 806 ).
  • conductive layers e.g., redistribution layers
  • photoresist masking techniques For example, a photoresist is applied, a reticle including a backside pad pattern is used to selectively expose the photoresist material, and unwanted material is removed (e.g., etched away).
  • an additive patterning process may be used to form conductive structures only in regions that need the material ( 806 ).
  • a second carrier wafer is attached to the backside of processor die 100 using direct bonding or a temporary bonding adhesive ( 808 ) and the first carrier wafer is removed using a mechanism associated with the corresponding bonding technique, e.g., mechanical separation, ultra-violet curing and release, heat curing and release, thermal sliding, chemical activation, laser activation, or other debonding technique associated with the material of the temporary bonding adhesive ( 810 ).
  • a mechanism associated with the corresponding bonding technique e.g., mechanical separation, ultra-violet curing and release, heat curing and release, thermal sliding, chemical activation, laser activation, or other debonding technique associated with the material of the temporary bonding adhesive ( 810 ).
  • electrical contacts are formed on the frontside of processor die 100 by applying a conductive layer and using photoresist masking techniques ( 812 ).
  • a third carrier wafer is attached to the frontside of processor 100 using direct bonding or a temporary bonding adhesive ( 814 ) and the second carrier wafer is removed using a mechanism associated with the corresponding bonding technique ( 816 ).
  • Electrical contacts 202 of memory module 200 are aligned and attached to electrical contacts on the backside of processor die 100 ( 818 ).
  • filler silicon portion 602 and filler silicon portion 604 are attached to the backside of processor die 100 and wafer-level molding and molded wafer back grind are performed.
  • the third carrier wafer is removed using a debonding mechanism associated with the corresponding bonding technique ( 820 ).
  • a wafer including the resulting three-dimensional integrated circuit is then diced to form three-dimensional integrated circuit 700 ( 822 ).
  • manufacturing process 800 is exemplary only and other sequences and types of manufacturing steps may be used to generate a three-dimensional integrated circuit having perimeter-aligned contacts and offset-perimeter-aligned stacked die configuration.
  • processing may begin with frontside processing of processor die 100 before preparing the through-silicon vias ( 802 ).
  • the resulting manufacturing process is a simplified version of manufacturing process 800 that uses fewer carriers and fewer steps (e.g., steps 808 - 816 and 820 are excluded).
  • electrical contacts 202 of memory module 200 are aligned and attached to electrical contacts on the backside of processor die 100 ( 818 ).
  • filler silicon portion 602 and filler silicon portion 604 are attached to the backside of processor die 100 and wafer-level molding and molded wafer back grind are performed.
  • the first carrier wafer is removed using a debonding mechanism associated with the corresponding bonding technique and a wafer including the resulting three-dimensional integrated circuit is then diced to form three-dimensional integrated circuit 700 ( 822 ).
  • this simplification of manufacturing process 800 trades off reduced complexity and cost of manufacture with increased challenges to reconstitution of singulated die and control of the through-silicon via reveal process.
  • a three-dimensional integrated circuit includes vertical stacks of die having different geometries (e.g., different rectangular proportions or different square proportions). Those die of different geometries may be interleaved in a stack to create or increase cavities in the three-dimensional integrated circuit, which may improve conditions for thermal management.
  • square die structure 1004 may be a smaller-scaled version of square die structure 1002 (e.g., the smaller die has fewer memory circuits or core circuits than the larger die) or square die structure 1002 and square die structure 1004 may be different types of die (e.g., a memory die and a controller die).
  • square die structure 1004 may be stacked on square die structure 1002 within the periphery of square die structure 1002 , and no portions of square die structure 1004 overhang square die structure 1002 . Interleaving those different die creates cavities in the die stack. In other embodiments, square die structure 1004 may be offset-perimeter aligned to square die structure 1002 to create cavities that are asymmetrically positioned in the stack of die. Although square die structure 1002 may be a single die and square die structure 1004 may be a single die, in other embodiments of a three-dimensional integrated circuit, square die structure 1002 includes a plurality of die having the same, first geometry aligned in a stack.
  • square die structure 1004 may include a plurality of die having the same, second geometry aligned in a stack, thus increasing the size of a cavity formed by stacking square die structure 1002 and square die structure 1004 .
  • Stacking of individual die to form square die structure 1002 may occur prior to stacking with square die structure 1004 .
  • square die structure 1002 may be formed by stacking a first square die with the first geometry in a stack with square die structure 1004 and then stacking at least one additional square die with the first geometry aligned with the first square die.
  • each individual integrated circuit die has a rectangular geometry that may be used to create or increase the size of cavities in the three-dimensional integrated circuit.
  • rectangular die structure 1102 and rectangular die structure 1104 are positioned in a stack with their length dimensions L 1 and L 2 , respectively, orthogonal to each other. Offsetting the alignment of the length dimensions of those die at an angle A greater than zero (e.g., 0 ⁇ A ⁇ 90 degrees) creates cavities that may improve conditions for thermal management at the expense of increased size and manufacturing process steps of the three-dimensional integrated circuit.
  • rectangular die structure 1102 may be a single die and rectangular die structure 1104 may be a single die, in other embodiments of a three-dimensional integrated circuit, rectangular die structure 1102 includes a plurality of die having the same, first geometry aligned in a stack. That stacked structure increases the size of a cavity formed by stacking rectangular die structure 1102 and rectangular die structure 1104 .
  • rectangular die structure 1104 may include a plurality of die having the same, second geometry aligned in a stack, thus increasing the size of a cavity formed by stacking rectangular die structure 1102 and rectangular die structure 1104 . Stacking of individual die to form rectangular die structure 1102 may occur prior to stacking with rectangular die structure 1104 .
  • rectangular die structure 1102 may be formed by stacking a first rectangular die with the first geometry in a stack with rectangular die structure 1104 and then stacking at least one additional rectangular die with the first geometry aligned with the first rectangular die.
  • cavities in the three-dimensional structure may be used to dissipate heat, and die are placed in mechanical contact with regions of lower operational power density (e.g., unshaded regions of die 1204 , die 1208 , die 1212 , and die 1216 ).
  • Three-dimensional integrated circuit 1200 includes cavities between adjacent die of the same geometry and alignment, thereby improving conditions for thermal management.
  • Die 1204 , die 1208 , die 1212 , and die 1216 may be larger square die interleaved with die 1206 , die 1210 , and die 1214 , which are smaller square die as illustrated in FIG. 9 .
  • die 1204 , die 1208 , die 1212 , and die 1216 are rectangular die having lengths oriented orthogonally to lengths of die 1206 , die 1210 , and die 1214 , which are other rectangular die, as illustrated in FIG. 10 .
  • adjacent die of the same geometry and alignment e.g., die 1204 , die 1208 , die 1212 , and die 1216 , which have a first geometry and alignment, or die 1206 , die 1210 , and die 1214 , which have a second geometry and alignment
  • adjacent die of the same geometry and alignment may vary from each other in other aspects.
  • die 1204 , die 1206 , die 1208 , die 1210 , die 1212 , die 1214 , and die 1216 may be homogenous die (e.g., memory die) or heterogeneous die (e.g., die having circuits of different functions) coupled to a controller die 1202 using through-silicon vias 1222 .
  • through-silicon vias 1222 are perimeter-aligned, and die are offset-perimeter-aligned, creating a three-dimensional integrated circuit having asymmetrically disposed cavities.
  • changing the surface texture of die overhang portions that extend into the cavities increases contact area with air or other heat dissipating material in the cavity.
  • deposition of structures or outgrowth of structures 1224 which may be thermally conductive carbon nano-tubes (e.g., carbon nanotubes having thermal conductivity of at least approximately 6000 Watts (W) per milli-Kelvin (m K)) having micron feature size, may be used.
  • W Watts
  • m K milli-Kelvin
  • structures 1308 may also be deposited on package lid 1302 and on a surface of three-dimensional integrated circuit 1302 to increase heat conductivity and to reduce the thermal resistance of the interface between three-dimensional integrated circuit 1302 , thermal interface material 1304 (e.g., silicone rubber or thermal grease mixed with aluminum particles and zinc oxide, gold, platinum, silver, nanofoils composed of layers of aluminum and nickel, or other base material and thermally conductive particles), and lid 1306 .
  • thermal interface material 1304 e.g., silicone rubber or thermal grease mixed with aluminum particles and zinc oxide, gold, platinum, silver, nanofoils composed of layers of aluminum and nickel, or other base material and thermally conductive particles
  • thermal interface material interfaces that are deposited on die before stacking or injected into cavities after stacking. After stacking die, thermal interface material sidewalls may be formed and bonded to sides of the package.
  • the three-dimensional integrated circuit may have an interface with a heat spreader, which may be air-cooled or liquid-cooled.
  • An exemplary thermal interface material has a higher thermal conductivity as compared to silicon (e.g., 149 W/mk).
  • copper has a thermal conductivity of 385 W/(mK) and graphene films have a thermal conductivity of 1219 W/(mK).
  • Other heat dissipating techniques may be used (e.g., pumping liquid coolant in and out of the package, microfluidic-based closed loop in-package cooling, electro-hydrodynamic ionic wind solutions).
  • the three-dimensional integrated circuit may include support structures to reduce the likelihood of damage to overhang portions of integrated circuit die structures from mechanical issues.
  • support structures disposed at or near the corners e.g., support structure 1408 , support structure 1410 , and support structure 1412 .
  • the support structures do not substantially reduce the cavity.
  • Exemplary support structures are formed from silicon or thermal interface material (TIM).

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A three-dimensional integrated circuit includes a first die having a first geometry. The first die includes a first region that operates with a first power density and a second region that operates with a second power density. The first power density is less than the second power density. The first die includes first electrical contacts disposed in the first region on a first side of the first die along a periphery of the first die. The three-dimensional integrated circuit includes a second die having a second geometry. The second die includes second electrical contacts disposed on a first side of the second die. A stacked portion of the second die is stacked within the periphery of the first die and an overhang portion of the second die extends beyond the periphery of the first die. The second electrical contacts are aligned with and coupled to the first electrical contacts.

Description

    STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
  • This invention was made with Government support under the PathForward Project with Lawrence Livermore National Security (Prime Contract No. DE-AC52-07NA27344, Subcontract No. B620717) awarded by DOE. The Government has certain rights in this invention.
  • BACKGROUND Description of the Related Art
  • In general, a three-dimensional integrated circuit product includes integrated circuit die that are stacked and interconnected vertically to behave as a single integrated circuit. Three-dimensional integrated circuits achieve performance improvements at reduced power and smaller footprints than conventional two-dimensional integrated circuit products. In operation, heat accumulates within the stack of the integrated circuit die. That heat must be dissipated to reduce or eliminate thermal failure of the three-dimensional integrated circuit product. Traditional heat extraction techniques that extract heat from the top of a stack are insufficient to dissipate enough heat from increasingly dense stacks of integrated circuit die to prevent failure of three-dimensional integrated circuit products. Accordingly, improved techniques for thermal management in three-dimensional integrated circuit products are desired.
  • SUMMARY OF EMBODIMENTS OF THE INVENTION
  • In at least one embodiment, a three-dimensional integrated circuit includes a first die having a first geometry. The first die includes a first region that operates with a first power density and a second region that operates with a second power density. The first power density is less than the second power density. The first die includes first electrical contacts disposed in the first region on a first side of the first die along a periphery of the first die. The three-dimensional integrated circuit includes a second die having a second geometry. The second die includes second electrical contacts disposed on a first side of the second die. A stacked portion of the second die is stacked within the periphery of the first die and an overhang portion of the second die extends beyond the periphery of the first die. The second electrical contacts are aligned with and coupled to the first electrical contacts. The three-dimensional integrated circuit may include at least one additional die having the second geometry. The at least one additional die may include additional electrical contacts disposed on a first side of the at least one additional die. Each additional die of the at least one additional die is stacked on the first die and disposed laterally across the first die from others of the at least one additional die. Each additional die of the at least one additional die may have a corresponding stacked portion stacked within the periphery of the first die and a corresponding overhang portion that extends beyond the periphery of the first side of the first die, the additional electrical contacts being aligned with and coupled to the first electrical contacts.
  • In at least one embodiment, a method for manufacturing a three-dimensional integrated circuit includes attaching a first side of a first die to a first carrier wafer. The method includes preparing a second side of the first die to generate a prepared second side of the first die. The method includes attaching the prepared second side of the first die to a second carrier wafer. The method includes removing the first carrier wafer from the first side of the first die to form a transitional three-dimensional integrated circuit. The method includes attaching a third carrier wafer to a first side of the transitional three-dimensional integrated circuit. The method includes attaching a first side of the second die to a second side of the transitional three-dimensional integrated circuit. The method may include removing the second carrier wafer before attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit. The method may include preparing the first side of the transitional three-dimensional integrated circuit to generate a prepared first side of the first die before attaching the third carrier wafer. The third carrier wafer may be attached to the prepared first side of the first die. The method may include removing the third carrier wafer from the transitional three-dimensional integrated circuit after attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit.
  • In at least one embodiment, a three-dimensional integrated circuit includes a processor die. The processor die includes a first region that operates with a first power density and a second region that operates with a second power density. The first power density is less than the second power density. The processor die includes first electrical contacts disposed in the first region on a first side of the first die along a periphery of the first die. The three-dimensional integrated circuit includes a plurality of high bandwidth memory die. Each high bandwidth memory die of the plurality of high bandwidth memory die includes second electrical contacts disposed on a first side of the high bandwidth memory die. The second electrical contacts are coupled to the first electrical contacts. Each high bandwidth memory die of the plurality of high bandwidth memory die is stacked with the first die and disposed laterally across the first die from other high bandwidth memory die of the plurality of high bandwidth memory die, at the periphery of the processor die, and extends beyond the periphery of the first die.
  • In at least one embodiment, a three-dimensional integrated circuit includes a first die structure having a first geometry. The first die structure includes a first region that operates with a first power density and a second region that operates with a second power density. The first power density is less than the second power density. The three-dimensional integrated circuit includes a second die structure having a second geometry. A stacked portion of the second die structure is aligned with the first region. The three-dimensional integrated circuit includes an additional die structure stacked with the first die structure and the second die structure. The additional die structure has the first geometry or the second geometry. If the additional die structure has the first geometry, the additional die structure includes a third region that operates with a third power density and a fourth region that operates with a fourth power density, the third power density is less than the fourth power density, the second die structure is interleaved between the first die structure and the additional die structure, the stacked portion of the second die structure is aligned with the third region, and an overhang portion of the additional die structure extends beyond a periphery of the second die structure. If the additional die structure has the second geometry, the first die structure is interleaved between the second die structure and the additional die structure, a stacked portion of the additional die structure is aligned with the first region, and the overhang portion of the first die structure extends beyond a periphery of the additional die structure. The overhang portion of the first die structure extends beyond the periphery of the second die structure.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention may be better understood, and its numerous objects, features, and advantages made apparent to those skilled in the art by referencing the accompanying drawings.
  • FIG. 1 illustrates an exemplary power density map of a processor die in operation.
  • FIG. 2 illustrates an exemplary geometry of a memory module.
  • FIG. 3 illustrates a plan view of an exemplary center-aligned configuration for integration of a processor die and multiple memory modules disposed laterally from each other on the processor die in a three-dimensional integrated circuit.
  • FIG. 4 illustrates a plan view of an exemplary perimeter-aligned configuration for integration of the processor die and multiple memory modules disposed laterally from each other on the processor die in a three-dimensional integrated circuit.
  • FIG. 5 illustrates a plan view of an exemplary offset-perimeter-aligned configuration for integration of the processor die and multiple memory modules in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 6 illustrates a plan view of the offset-perimeter-aligned configuration of FIG. 5 of a three-dimensional integrated circuit including filler material and mold material consistent with at least one embodiment of the invention.
  • FIG. 7 illustrates a cross-sectional view of an exemplary the offset-perimeter-aligned configuration of the three-dimensional integrated circuit of FIG. 6 consistent with at least one embodiment of the invention.
  • FIG. 8 illustrates an exemplary manufacturing process flow for the offset-perimeter-aligned configuration of the three-dimensional integrated circuit of FIG. 6 consistent with at least one embodiment of the invention.
  • FIG. 9 illustrates a plan view of an exemplary configuration for stacking integrated circuit die having different geometries in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 10 illustrates a plan view of an exemplary configuration for stacking integrated circuit die having the same rectangular geometry in a three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 11 illustrates a cross-sectional view of the exemplary three-dimensional integrated circuit of FIG. 9 or FIG. 10 consistent various embodiments of the invention.
  • FIG. 12 illustrates a cross-sectional view of an exemplary packaged three-dimensional integrated circuit consistent with at least one embodiment of the invention.
  • FIG. 13 illustrates a perspective view of an exemplary three-dimensional integrated circuit including support structures consistent with at least one embodiment of the invention.
  • The use of the same reference symbols in different drawings indicates similar or identical items.
  • DETAILED DESCRIPTION
  • Referring to FIG. 1, processor die 100 (e.g., graphics processing unit, central processing unit, digital signal processing unit, or other processing unit) includes regions that operate with different power densities. For example, region 104 and region 106 of processor die 100 operate with a first power density and region 108, region 110, region 112, region 114, region 116 and other similarly shaded regions of processor die 100 operate with second power densities, which are lower than the first power density. Processor die 100 has a first geometry that has substantially larger area than the geometry of each of a plurality of memory modules that will be coupled to processor die 100. Referring to FIGS. 1 and 2, memory module 200 is a stacked memory module (e.g., high-bandwidth memory, which includes multiple stacked memory die coupled to each other and at least partially encapsulated by a mold compound) having an area of d1×d2, which in some embodiments is less than 25% of the area of processor die 100. Memory module 200 includes electrical contacts 202 (e.g., a region including conductive pillars, conductive bumps, or other interconnects of copper, gold, aluminum, other conductive material, or combination thereof) in an area d3×d4. A perimeter zone without electrical contacts located outside region 202 provides a high thermal resistance path to processor die 100 when memory module 200 is stacked on processor die 100.
  • Referring to FIG. 3, in an exemplary three-dimensional integrated circuit, memory modules 200 are stacked on processor die 100 in a conventional configuration, which causes the power dense regions toward the center of processor die 100 to be disposed directly under memory modules 200, resulting in high thermal resistance paths for dissipating the heat generated by processor die 100. That high thermal resistance of memory modules 200 is exacerbated by embodiments of memory modules 200 having limited footprints (e.g., limited electrical contact footprints of approximately 21% of area of memory modules 200), reducing the metal-volume fraction, and thus, further increasing thermal resistance of memory module 200. For example, one or more (e.g., four) memory modules 200 are stacked on processor die 100 laterally with respect to each other memory module 200. Each memory module 200 is coupled to processor die 100 using electrical contacts 202. Underfill material (e.g., epoxy, which is a poor thermal conductor) fills in gaps between memory modules 200 and processor die 100. Mold material encapsulates portions of the stack. The center-alignment of memory modules 200 on processor die 100 may result in a high percentage (e.g., approximately 86%) of dense power blocks of processor die 100 in contact with a high thermal resistance path.
  • Referring to FIG. 4, an alternate arrangement of a three-dimensional integrated circuit includes memory modules 200 aligned with the perimeter of processor die 100. Accordingly, lanes 402 and lanes 404 between memory modules 200 have increased width, as compared to the center-aligned configuration of FIG. 3. Referring to FIG. 4, underfill material fills in gaps between adjacent memory modules 200 and between memory modules 200 and processor die 100. Mold material encapsulates portions of the stack. The perimeter-aligned arrangement slightly reduces the percentage (e.g., by approximately 4-5%, to approximately 82%) of dense power blocks of processor die 100 in contact with a high thermal resistance path.
  • Referring to FIG. 5, at least one embodiment, a three-dimensional integrated circuit obtains a substantial reduction in the percentage (e.g., a reduction of 65%) of high power density regions of processor die 100 that are in contact with a high thermal resistance path. That reduction is obtained at the expense of increased lateral area of the three-dimensional integrated circuit, additional manufacturing steps, and thus, an increased cost of the three-dimensional integrated circuit. Electrical contacts 202 of memory modules 200 and corresponding contacts of processor die 100 are aligned with the perimeter of processor die 100. As a result, portions of memory modules 200 overhang processor die 100, i.e., portions of memory module 200 extend beyond the periphery of processor die 100, and portions of memory module 200 are stacked within the periphery of processor die 100. Thus, the area of three-dimensional integrated circuit 500 is greater than (e.g., approximately 50% greater than) the area of three-dimensional integrated circuit 300 and three-dimensional integrated circuit 400 of FIG. 3 and FIG. 4, respectively. Like three-dimensional integrated circuit 300 and three-dimensional integrated circuit 400, three-dimensional integrated circuit 500 of FIG. 5 includes underfill material that fills in gaps between adjacent memory modules 200 and between memory modules 200 and processor die 100. Mold material encapsulates portions of the stack. The sizes of the overhang portions are limited by the size and location of electrical contacts 202, which may be coupled to through-silicon vias of processor die 100.
  • Referring to FIG. 6, as discussed above, the high power density regions of processor die 100 reside in particular portions of processor die 100 (e.g., toward the center of processor die 100). Memory module 200 has a higher thermal resistance than a single silicon filler die or other filler material. Accordingly, offsetting memory module 200 with respect to processor die 100 in a three-dimensional integrated circuit structure provides space to position a lower thermal resistance path structure directly on top of a region of processor die 100 having a higher power density. In at least one embodiment of a three-dimensional integrated circuit having perimeter-aligned contacts and an offset-perimeter-aligned stacked die configuration, lanes between memory modules 200 are filled with a homogeneous inorganic material (e.g., silicon crystal). For example, filler silicon portion 602 and filler silicon portion 604 are attached in the lanes between memory modules 200. Filler silicon portion 602 and filler silicon portion 604 may extend between multiple memory modules 200, extend across a wafer including multiple processor die 100, and may be shared with other processor die on a wafer adjacent to processor die 100 on the wafer.
  • Referring to FIGS. 6 and 7, in an exemplary embodiment of a three-dimensional integrated circuit having perimeter-aligned contacts and offset-perimeter-aligned stacked die configuration, memory modules 200 are stacked on a backside of processor die 100 and disposed laterally with respect to each other, to form overhang portions 720. Overhang portions 720 of the memory modules extend beyond the periphery of processor die 100 and portions of the memory modules are stacked within the periphery of processor die 100. Electrical contacts 202 are electrically and mechanically coupled to through-silicon vias 708, which are coupled to frontside conductors 702 (e.g., conductive pads, conductive bumps, or conductive pillars) of processor die 100. Mold material 704 encapsulates portions of the stacked die. Material 710 is an encapsulant (e.g., silicon oxide or organic mold) that fills in gaps that extend from the periphery of processor die 100 underneath the overhanging portions of the memory modules. In an embodiment including four memory modules, each memory module 200 is stacked on processor die 100 at a corresponding corner of processor die 100. In embodiment of a three-dimensional integrated circuit including other numbers of memory modules, and each memory module 200 is stacked on processor die 100 and disposed laterally from any other memory module 200 with respect to the surface of processor die 100.
  • Referring to FIGS. 7 and 8, in at least one embodiment, a three-dimensional integrated circuit with perimeter-aligned contacts and offset-perimeter-aligned stacked die configuration is formed using manufacturing process 800. Processor die 100 may be manufactured using conventional semiconductor wafer processing, diced, and reconstituted on another wafer to widen scribe lanes between processor die 100 to accommodate the larger area of three-dimensional integrated circuit 700. Reconstitution may be preceded by testing of processor die 100 and only qualified die are reconstituted on the other wafer for further processing. In other embodiments, processor die 100 are manufactured using conventional semiconductor wafer manufacturing processes on a wafer with scribe lanes wide enough to accommodate the larger area of three-dimensional integrated circuit 700, thus eliminating the need to dice and reconstitute on another wafer.
  • Manufacturing process 800 includes preparing processor die 100 to have through-silicon vias in a region where a redistribution layer will be present between processor die 100 and a memory module or in a region that corresponds to electrical contacts of a memory module (802). Through-silicon vias 708 are vertical interconnect structures that pass completely thorough processor die 100. For example, through-silicon vias 708 are formed using wafer backside lithography, deep silicon etching, silicon dioxide etching (e.g., reactive ion etch (RIE)) with a photoresist mask, side wall insulation deposition (e.g., low-temperature plasma-enhanced chemical vapor deposition (PECVD), silicon dioxide deposition, and subsequent silicon dioxide RIE), and conductive material processing. Manufacturing process 800 includes preparing a first carrier wafer (e.g., preparing a native oxide layer surface, pre-bonding at room temperature, and annealing at elevated temperature) (803). In general, carrier wafers (e.g., glass wafer or silica wafer) provide structural support and permit safe handling of delicate semiconductor wafers during manufacturing. Manufacturing process 800 attaches the frontside of processor die 100 to the first carrier wafer using direct bonding or using a temporary bonding adhesive (e.g., a material including low temperature wax, hydrocarbon oligomers or polymers, acrylate, epoxy, silicone, or high temperature thermoplastic). The attachment of the first carrier wafer may be followed by planarization (e.g., using a silicon oxide material or mold compound) and wafer thinning (e.g., by back grinding and polishing techniques) to reveal through-silicon vias on the backside of processor die 100 (804).
  • Next, manufacturing process 800 prepares backside pads, or other electrical connectors on processor die 100 by forming one or more conductive layers (e.g., redistribution layers) and photoresist masking techniques. For example, a photoresist is applied, a reticle including a backside pad pattern is used to selectively expose the photoresist material, and unwanted material is removed (e.g., etched away). Instead of a subtractive patterning process, an additive patterning process may be used to form conductive structures only in regions that need the material (806). A second carrier wafer is attached to the backside of processor die 100 using direct bonding or a temporary bonding adhesive (808) and the first carrier wafer is removed using a mechanism associated with the corresponding bonding technique, e.g., mechanical separation, ultra-violet curing and release, heat curing and release, thermal sliding, chemical activation, laser activation, or other debonding technique associated with the material of the temporary bonding adhesive (810). Following the removal of the first carrier wafer, electrical contacts are formed on the frontside of processor die 100 by applying a conductive layer and using photoresist masking techniques (812).
  • After the formation of frontside electrical contacts, a third carrier wafer is attached to the frontside of processor 100 using direct bonding or a temporary bonding adhesive (814) and the second carrier wafer is removed using a mechanism associated with the corresponding bonding technique (816). Electrical contacts 202 of memory module 200 are aligned and attached to electrical contacts on the backside of processor die 100 (818). At this time, filler silicon portion 602 and filler silicon portion 604 are attached to the backside of processor die 100 and wafer-level molding and molded wafer back grind are performed. The third carrier wafer is removed using a debonding mechanism associated with the corresponding bonding technique (820). A wafer including the resulting three-dimensional integrated circuit is then diced to form three-dimensional integrated circuit 700 (822).
  • Note that manufacturing process 800 is exemplary only and other sequences and types of manufacturing steps may be used to generate a three-dimensional integrated circuit having perimeter-aligned contacts and offset-perimeter-aligned stacked die configuration. For example, rather than start with backside processing and carrier wafer attach to the frontside of processor die 100 of manufacturing process 800, processing may begin with frontside processing of processor die 100 before preparing the through-silicon vias (802). The resulting manufacturing process is a simplified version of manufacturing process 800 that uses fewer carriers and fewer steps (e.g., steps 808-816 and 820 are excluded). For example, after preparing processor die backside pads (806), electrical contacts 202 of memory module 200 are aligned and attached to electrical contacts on the backside of processor die 100 (818). At this time, filler silicon portion 602 and filler silicon portion 604 are attached to the backside of processor die 100 and wafer-level molding and molded wafer back grind are performed. The first carrier wafer is removed using a debonding mechanism associated with the corresponding bonding technique and a wafer including the resulting three-dimensional integrated circuit is then diced to form three-dimensional integrated circuit 700 (822). However, this simplification of manufacturing process 800 trades off reduced complexity and cost of manufacture with increased challenges to reconstitution of singulated die and control of the through-silicon via reveal process.
  • In other embodiments, a three-dimensional integrated circuit includes vertical stacks of die having different geometries (e.g., different rectangular proportions or different square proportions). Those die of different geometries may be interleaved in a stack to create or increase cavities in the three-dimensional integrated circuit, which may improve conditions for thermal management. For example, referring to FIG. 9, square die structure 1004 may be a smaller-scaled version of square die structure 1002 (e.g., the smaller die has fewer memory circuits or core circuits than the larger die) or square die structure 1002 and square die structure 1004 may be different types of die (e.g., a memory die and a controller die). The entirety of square die structure 1004 may be stacked on square die structure 1002 within the periphery of square die structure 1002, and no portions of square die structure 1004 overhang square die structure 1002. Interleaving those different die creates cavities in the die stack. In other embodiments, square die structure 1004 may be offset-perimeter aligned to square die structure 1002 to create cavities that are asymmetrically positioned in the stack of die. Although square die structure 1002 may be a single die and square die structure 1004 may be a single die, in other embodiments of a three-dimensional integrated circuit, square die structure 1002 includes a plurality of die having the same, first geometry aligned in a stack. That stacked die structure increases the size of a cavity formed by stacking square die structure 1002 and square die structure 1004. Similarly, square die structure 1004 may include a plurality of die having the same, second geometry aligned in a stack, thus increasing the size of a cavity formed by stacking square die structure 1002 and square die structure 1004. Stacking of individual die to form square die structure 1002 may occur prior to stacking with square die structure 1004. In another embodiment, square die structure 1002 may be formed by stacking a first square die with the first geometry in a stack with square die structure 1004 and then stacking at least one additional square die with the first geometry aligned with the first square die.
  • Referring to FIG. 10, in some embodiments of a three-dimensional integrate circuit, each individual integrated circuit die has a rectangular geometry that may be used to create or increase the size of cavities in the three-dimensional integrated circuit. Rather than align the length and width of rectangular die structure 1102 and rectangular die structure 1104, rectangular die structure 1102 and rectangular die structure 1104 are positioned in a stack with their length dimensions L1 and L2, respectively, orthogonal to each other. Offsetting the alignment of the length dimensions of those die at an angle A greater than zero (e.g., 0<∠A≤90 degrees) creates cavities that may improve conditions for thermal management at the expense of increased size and manufacturing process steps of the three-dimensional integrated circuit. Although rectangular die structure 1102 may be a single die and rectangular die structure 1104 may be a single die, in other embodiments of a three-dimensional integrated circuit, rectangular die structure 1102 includes a plurality of die having the same, first geometry aligned in a stack. That stacked structure increases the size of a cavity formed by stacking rectangular die structure 1102 and rectangular die structure 1104. Similarly, rectangular die structure 1104 may include a plurality of die having the same, second geometry aligned in a stack, thus increasing the size of a cavity formed by stacking rectangular die structure 1102 and rectangular die structure 1104. Stacking of individual die to form rectangular die structure 1102 may occur prior to stacking with rectangular die structure 1104. In another embodiment, rectangular die structure 1102 may be formed by stacking a first rectangular die with the first geometry in a stack with rectangular die structure 1104 and then stacking at least one additional rectangular die with the first geometry aligned with the first rectangular die.
  • Referring to FIG. 11, in some embodiments of a three-dimensional integrated circuit in which an unsupported die portion does not introduce mechanical issues, rather than use filler material, cavities in the three-dimensional structure may be used to dissipate heat, and die are placed in mechanical contact with regions of lower operational power density (e.g., unshaded regions of die 1204, die 1208, die 1212, and die 1216). Three-dimensional integrated circuit 1200 includes cavities between adjacent die of the same geometry and alignment, thereby improving conditions for thermal management. Die 1204, die 1208, die 1212, and die 1216 may be larger square die interleaved with die 1206, die 1210, and die 1214, which are smaller square die as illustrated in FIG. 9. In other embodiments of three-dimensional integrated circuit 1200, die 1204, die 1208, die 1212, and die 1216 are rectangular die having lengths oriented orthogonally to lengths of die 1206, die 1210, and die 1214, which are other rectangular die, as illustrated in FIG. 10. Note that although adjacent die of the same geometry and alignment (e.g., die 1204, die 1208, die 1212, and die 1216, which have a first geometry and alignment, or die 1206, die 1210, and die 1214, which have a second geometry and alignment) may be identical to each other, in other embodiments of a three-dimensional integrated circuit, adjacent die of the same geometry and alignment may vary from each other in other aspects.
  • Referring to FIG. 11, by placing power-hungry logic (shaded regions of die 1204, die 1208, die 1212, and die 1216), towards periphery of the die, near cavities of three-dimensional integrated circuit 1200, improves heat radiation towards the cavities, where the heat is dissipated. Die 1204, die 1206, die 1208, die 1210, die 1212, die 1214, and die 1216 may be homogenous die (e.g., memory die) or heterogeneous die (e.g., die having circuits of different functions) coupled to a controller die 1202 using through-silicon vias 1222. In other embodiments of three-dimensional integrated circuit 1200, through-silicon vias 1222 are perimeter-aligned, and die are offset-perimeter-aligned, creating a three-dimensional integrated circuit having asymmetrically disposed cavities.
  • In at least one embodiment of a three-dimensional integrated circuit, changing the surface texture of die overhang portions that extend into the cavities increases contact area with air or other heat dissipating material in the cavity. For example, deposition of structures or outgrowth of structures 1224, which may be thermally conductive carbon nano-tubes (e.g., carbon nanotubes having thermal conductivity of at least approximately 6000 Watts (W) per milli-Kelvin (m K)) having micron feature size, may be used. Referring to FIG. 12, in at least one embodiment of a packaged three-dimensional integrated circuit, structures 1308 may also be deposited on package lid 1302 and on a surface of three-dimensional integrated circuit 1302 to increase heat conductivity and to reduce the thermal resistance of the interface between three-dimensional integrated circuit 1302, thermal interface material 1304 (e.g., silicone rubber or thermal grease mixed with aluminum particles and zinc oxide, gold, platinum, silver, nanofoils composed of layers of aluminum and nickel, or other base material and thermally conductive particles), and lid 1306.
  • Techniques for changing the surface texture of the three-dimensional integrated circuit and/or package may be incorporated with heat extraction techniques, such as thermal interface material interfaces that are deposited on die before stacking or injected into cavities after stacking. After stacking die, thermal interface material sidewalls may be formed and bonded to sides of the package. The three-dimensional integrated circuit may have an interface with a heat spreader, which may be air-cooled or liquid-cooled. An exemplary thermal interface material has a higher thermal conductivity as compared to silicon (e.g., 149 W/mk). For example, copper has a thermal conductivity of 385 W/(mK) and graphene films have a thermal conductivity of 1219 W/(mK). Other heat dissipating techniques may be used (e.g., pumping liquid coolant in and out of the package, microfluidic-based closed loop in-package cooling, electro-hydrodynamic ionic wind solutions).
  • Referring to FIGS. 11 and 13, the three-dimensional integrated circuit may include support structures to reduce the likelihood of damage to overhang portions of integrated circuit die structures from mechanical issues. For example, support structures disposed at or near the corners (e.g., support structure 1408, support structure 1410, and support structure 1412) are formed on integrated circuit die structure 1204 before attaching integrated circuit die structure 1208 to integrated circuit die structure 1206. The support structures do not substantially reduce the cavity. Exemplary support structures are formed from silicon or thermal interface material (TIM).
  • Thus, techniques for improving conditions for thermal management of a three-dimensional integrated circuit have been disclosed. The techniques include offset alignment and placement of die a stack to increase power dissipation. The description of the invention set forth herein is illustrative and is not intended to limit the scope of the invention as set forth in the following claims. For example, while the invention has been described in an embodiment in which a processor die is positioned on the bottom of a three-dimensional integrated circuit structure with four memory modules positioned laterally on the backside of a processer die, each memory module including multiple stacked memory die, one of skill in the art will appreciate that the teachings herein can be utilized with any number of integrated circuit die, heterogenous mixing of integrated circuit die, die of varying geometry, and various other stacking configurations. Variations and modifications of the embodiments disclosed herein, may be made based on the description set forth herein, without departing from the scope of the invention as set forth in the following claims.

Claims (20)

What is claimed is:
1. A three-dimensional integrated circuit comprising:
a first die having a first geometry, the first die comprising:
a first region that operates with a first power density;
a second region that operates with a second power density, the first power density being less than the second power density; and
first electrical contacts being disposed in the first region on a first side of the first die along a periphery of the first die; and
a second die having a second geometry, the second die comprising second electrical contacts disposed on a first side of the second die,
wherein a stacked portion of the second die is stacked within the periphery of the first die and an overhang portion of the second die extends beyond the periphery of the first die, the second electrical contacts being aligned with and coupled to the first electrical contacts.
2. The three-dimensional integrated circuit, as recited in claim 1, further comprising:
at least one additional die having the second geometry and comprising additional electrical contacts disposed on a first side of the at least one additional die,
wherein each additional die of the at least one additional die is stacked with the first die, and disposed laterally across the first die from others of the at least one additional die,
wherein each additional die of the at least one additional die has a corresponding stacked portion stacked within the periphery of the first die and a corresponding overhang portion that extends beyond the periphery of the first side of the first die, the additional electrical contacts being aligned with and coupled to the first electrical contacts.
3. The three-dimensional integrated circuit, as recited in claim 2, wherein the second die and the at least one additional die are disposed at corresponding corners of the first die.
4. The three-dimensional integrated circuit, as recited in claim 2, further comprising:
filler material disposed between the stacked portion of the second die and each corresponding stacked portion of the at least one additional die, the filler material having a first thermal resistance, the first thermal resistance being less than a second thermal resistance of the second die.
5. The three-dimensional integrated circuit, as recited in claim 1, wherein the first die comprises a graphics processing unit and the second die comprises a stacked memory module.
6. The three-dimensional integrated circuit, as recited in claim 1, wherein the first die comprises:
through-silicon vias formed in the first region; and
second electrical contacts disposed on a second side of the first die and coupled to at least one of the first electrical contacts using the through-silicon vias.
7. The three-dimensional integrated circuit, as recited in claim 1, further comprising:
a cavity between the first die and a next adjacent first die.
8. The three-dimensional integrated circuit, as recited in claim 1, wherein the first geometry is rectangular and is the same as the second geometry and the first die is oriented at an angle with respect to the second die.
9. A method for manufacturing a three-dimensional integrated circuit comprising:
attaching a first side of a first die to a first carrier wafer;
preparing a second side of the first die to generate a prepared second side of the first die;
attaching the prepared second side of the first die to a second carrier wafer;
removing the first carrier wafer from the first side of the first die to form a transitional three-dimensional integrated circuit;
attaching a third carrier wafer to a first side of the transitional three-dimensional integrated circuit; and
attaching a first side of the second die to a second side of the transitional three-dimensional integrated circuit.
10. The method, as recited in claim 9, further comprising:
removing the second carrier wafer before attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit;
preparing the first side of the transitional three-dimensional integrated circuit to generate a prepared first side of the first die before attaching the third carrier wafer, the third carrier wafer being attached to the prepared first side of the first die; and
removing the third carrier wafer from the transitional three-dimensional integrated circuit after attaching the first side of the second die to the second side of the transitional three-dimensional integrated circuit.
11. The method, as recited in claim 10,
wherein the first die comprises through-silicon vias in a first location having a first power density and the first side of the first die is a frontside and the second side of the first die is a backside,
wherein preparing the second side of the first die comprises forming pads on the second side of the first die at the first location, the pads being electrically coupled to the through-silicon vias, and
wherein preparing the first side of the first die comprises forming second electrical contacts on the first side at the first location, the second electrical contacts being coupled to the through-silicon vias.
12. The method, as recited in claim 9, further comprising:
removing the third carrier wafer to form the three-dimensional integrated circuit; and
singulating the three-dimensional integrated circuit from a plurality of attached three-dimensional integrated circuits.
13. The method, as recited in claim 9, wherein the first side of the second die is attached to a first location of the first die having a first power density, the method further comprising:
attaching filler material at a second location of the first die, the second location having a second power density greater than the first power density.
14. A three-dimensional integrated circuit comprising:
a first die structure having a first geometry, the first die structure comprising:
a first region that operates with a first power density;
a second region that operates with a second power density, the first power density being less than the second power density;
a second die structure having a second geometry, a stacked portion of the second die structure being aligned with the first region, and
an additional die structure stacked with the first die structure and the second die structure, the additional die structure having the first geometry or the second geometry,
wherein if the additional die structure has the first geometry, the additional die structure comprises a third region that operates with a third power density and a fourth region that operates with a fourth power density, the third power density is less than the fourth power density, the second die structure is interleaved between the first die structure and the additional die structure, the stacked portion of the second die structure is aligned with the third region, and an overhang portion of the additional die structure extends beyond a periphery of the second die structure,
wherein if the additional die structure has the second geometry, the first die structure is interleaved between the second die structure and the additional die structure, a stacked portion of the additional die structure is aligned with the first region, and the overhang portion of the first die structure extends beyond a periphery of the additional die structure, and
wherein the overhang portion of the first die structure extends beyond the periphery of the second die structure.
15. The three-dimensional integrated circuit, as recited in claim 14, wherein the additional die structure has the first geometry and the three-dimensional integrated circuit further comprises:
a cavity between the first die structure and the additional die structure,
wherein at least a portion of the second region is in contact with the cavity.
16. The three-dimensional integrated circuit, as recited in claim 14, wherein the additional die structure has the first geometry and the second die structure in its entirety is stacked between the first die structure and the additional die structure.
17. The three-dimensional integrated circuit, as recited in claim 14, wherein the second region is located at a periphery of the first die structure and the stacked portion of the second die structure is stacked on the first region.
18. The three-dimensional integrated circuit, as recited in claim 14, wherein a surface of the three-dimensional integrated circuit includes a structure that increases a contact area of the three-dimensional integrated circuit with a heat dissipating material.
19. The three-dimensional integrated circuit, as recited in claim 14, wherein the first geometry is rectangular and is the same as the second geometry and the first die structure is oriented at an angle with respect to the second die structure.
20. The three-dimensional integrated circuit, as recited in claim 14, wherein the first die structure or the second die structure comprises a plurality of die having the same geometry aligned in a stack.
US15/958,169 2018-04-20 2018-04-20 Offset-aligned three-dimensional integrated circuit Active US10573630B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US15/958,169 US10573630B2 (en) 2018-04-20 2018-04-20 Offset-aligned three-dimensional integrated circuit
US16/799,243 US11437359B2 (en) 2018-04-20 2020-02-24 Offset-aligned three-dimensional integrated circuit
US17/891,444 US11855061B2 (en) 2018-04-20 2022-08-19 Offset-aligned three-dimensional integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/958,169 US10573630B2 (en) 2018-04-20 2018-04-20 Offset-aligned three-dimensional integrated circuit

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/799,243 Division US11437359B2 (en) 2018-04-20 2020-02-24 Offset-aligned three-dimensional integrated circuit

Publications (2)

Publication Number Publication Date
US20190326272A1 true US20190326272A1 (en) 2019-10-24
US10573630B2 US10573630B2 (en) 2020-02-25

Family

ID=68236643

Family Applications (3)

Application Number Title Priority Date Filing Date
US15/958,169 Active US10573630B2 (en) 2018-04-20 2018-04-20 Offset-aligned three-dimensional integrated circuit
US16/799,243 Active 2038-06-19 US11437359B2 (en) 2018-04-20 2020-02-24 Offset-aligned three-dimensional integrated circuit
US17/891,444 Active 2038-04-20 US11855061B2 (en) 2018-04-20 2022-08-19 Offset-aligned three-dimensional integrated circuit

Family Applications After (2)

Application Number Title Priority Date Filing Date
US16/799,243 Active 2038-06-19 US11437359B2 (en) 2018-04-20 2020-02-24 Offset-aligned three-dimensional integrated circuit
US17/891,444 Active 2038-04-20 US11855061B2 (en) 2018-04-20 2022-08-19 Offset-aligned three-dimensional integrated circuit

Country Status (1)

Country Link
US (3) US10573630B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230031430A1 (en) * 2021-07-29 2023-02-02 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
WO2023091430A1 (en) * 2021-11-17 2023-05-25 Adeia Semiconductor Bonding Technologies Inc. Thermal bypass for stacked dies
WO2025006251A1 (en) * 2023-06-28 2025-01-02 Xilinx, Inc. High-bandwidth three-dimensional (3d) die stack
US12543568B2 (en) 2022-12-16 2026-02-03 Adeia Semiconductor Bonding Technologies Inc. Thermoelectric cooling for die packages

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20220127648A (en) * 2021-03-11 2022-09-20 현대자동차주식회사 Vehicle memory system based on 3D memory and method operating thereof

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8299590B2 (en) * 2008-03-05 2012-10-30 Xilinx, Inc. Semiconductor assembly having reduced thermal spreading resistance and methods of making same
CN103718290A (en) * 2011-09-26 2014-04-09 富士通株式会社 Heat-Dissipating Material And Method For Producing Same, And Electronic Device And Method For Producing Same
US9269646B2 (en) * 2011-11-14 2016-02-23 Micron Technology, Inc. Semiconductor die assemblies with enhanced thermal management and semiconductor devices including same
WO2013080426A1 (en) * 2011-12-01 2013-06-06 パナソニック株式会社 Integrated-circuit device with structure devised in consideration of heat, three-dimensional integrated circuit, three-dimensional processor device, and process scheduler
US9165887B2 (en) * 2012-09-10 2015-10-20 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device with discrete blocks
KR102065648B1 (en) * 2013-08-14 2020-01-13 삼성전자주식회사 Semiconductor package
US9263370B2 (en) * 2013-09-27 2016-02-16 Qualcomm Mems Technologies, Inc. Semiconductor device with via bar
KR102111742B1 (en) * 2014-01-14 2020-05-15 삼성전자주식회사 Stacked semiconductor package
US20150279431A1 (en) * 2014-04-01 2015-10-01 Micron Technology, Inc. Stacked semiconductor die assemblies with partitioned logic and associated systems and methods
US9786623B2 (en) * 2015-03-17 2017-10-10 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming PoP semiconductor device with RDL over top package
US9741644B2 (en) * 2015-05-04 2017-08-22 Honeywell International Inc. Stacking arrangement for integration of multiple integrated circuits
US9373605B1 (en) * 2015-07-16 2016-06-21 Taiwan Semiconductor Manufacturing Company, Ltd. DIE packages and methods of manufacture thereof
US10483187B2 (en) * 2017-06-30 2019-11-19 Taiwan Semiconductor Manufacturing Company, Ltd. Heat spreading device and method

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230031430A1 (en) * 2021-07-29 2023-02-02 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
US11823980B2 (en) * 2021-07-29 2023-11-21 Taiwan Semiconductor Manufacturing Company, Ltd. Package structure and manufacturing method thereof
WO2023091430A1 (en) * 2021-11-17 2023-05-25 Adeia Semiconductor Bonding Technologies Inc. Thermal bypass for stacked dies
US12543568B2 (en) 2022-12-16 2026-02-03 Adeia Semiconductor Bonding Technologies Inc. Thermoelectric cooling for die packages
WO2025006251A1 (en) * 2023-06-28 2025-01-02 Xilinx, Inc. High-bandwidth three-dimensional (3d) die stack

Also Published As

Publication number Publication date
US11437359B2 (en) 2022-09-06
US20200194413A1 (en) 2020-06-18
US10573630B2 (en) 2020-02-25
US11855061B2 (en) 2023-12-26
US20220392882A1 (en) 2022-12-08

Similar Documents

Publication Publication Date Title
US11855061B2 (en) Offset-aligned three-dimensional integrated circuit
US10636678B2 (en) Semiconductor die assemblies with heat sink and associated systems and methods
US11056390B2 (en) Structures and methods for reliable packages
US10297577B2 (en) Semiconductor device assembly with heat transfer structure formed from semiconductor material
CN109690761B (en) Stacked Semiconductor Die Assembly with Efficient Thermal Path and Molded Underfill
KR101996161B1 (en) Semiconductor device assembly with underfill containment cavity
US20240266191A1 (en) Encapsulation warpage reduction for semiconductor die assemblies and associated methods and systems
US20240339437A1 (en) Semiconductor device assemblies and systems with improved thermal performance and methods for making the same
US20250008750A1 (en) Semiconductor device with a through via between redistribution layers
KR102642271B1 (en) Integrated circuit package and method
US20250140753A1 (en) Stacked semiconductor device with semiconductor dies of variable size
US20220336280A1 (en) Method of manufacturing microelectronic devices and related microelectronic devices, tools, and apparatus
US20250096202A1 (en) Stacked semiconductor device
US20240379596A1 (en) Conductive pad on a through-silicon via
US20240222184A1 (en) Semiconductor substrate with a sacrificial annulus
US20240014083A1 (en) Semiconductor device assemblies with screen-printed epoxy spacers and methods for forming the same
US20240055366A1 (en) Spacer for chips on wafer semiconductor device assemblies
WO2026019967A1 (en) Semiconductor device with a two-sided redistribution layer

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WILKERSON, BRETT P.;BHAGAVAT, MILIND S.;AGARWAL, RAHUL;AND OTHERS;SIGNING DATES FROM 20171220 TO 20180303;REEL/FRAME:045598/0612

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4