US20190267365A1 - Back-to-back stacked dies - Google Patents
Back-to-back stacked dies Download PDFInfo
- Publication number
- US20190267365A1 US20190267365A1 US16/411,026 US201916411026A US2019267365A1 US 20190267365 A1 US20190267365 A1 US 20190267365A1 US 201916411026 A US201916411026 A US 201916411026A US 2019267365 A1 US2019267365 A1 US 2019267365A1
- Authority
- US
- United States
- Prior art keywords
- die
- backside
- power stage
- controller
- monolithic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/18—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of the types provided for in two or more different main groups of the same subclass of H10B, H10D, H10F, H10H, H10K or H10N
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3732—Diamonds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49575—Assemblies of semiconductor devices on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/16—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits
-
- H10W40/22—
-
- H10W40/254—
-
- H10W40/778—
-
- H10W70/421—
-
- H10W70/464—
-
- H10W72/20—
-
- H10W74/129—
-
- H10W90/00—
-
- H10W90/811—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3201—Structure
- H01L2224/32012—Structure relative to the bonding area, e.g. bond pad
- H01L2224/32013—Structure relative to the bonding area, e.g. bond pad the layer connector being larger than the bonding area, e.g. bond pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45014—Ribbon connectors, e.g. rectangular cross-section
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4911—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
- H01L2224/49111—Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/83801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83855—Hardening the adhesive by curing, i.e. thermosetting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/645—Inductive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1203—Rectifying Diode
- H01L2924/12032—Schottky diode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13064—High Electron Mobility Transistor [HEMT, HFET [heterostructure FET], MODFET]
-
- H10W44/501—
-
- H10W70/481—
-
- H10W72/073—
-
- H10W72/07336—
-
- H10W72/07338—
-
- H10W72/07352—
-
- H10W72/075—
-
- H10W72/252—
-
- H10W72/321—
-
- H10W72/352—
-
- H10W72/354—
-
- H10W72/534—
-
- H10W72/5363—
-
- H10W72/5445—
-
- H10W72/5449—
-
- H10W72/5475—
-
- H10W72/5522—
-
- H10W72/5524—
-
- H10W72/5525—
-
- H10W72/877—
-
- H10W72/884—
-
- H10W72/932—
-
- H10W74/00—
-
- H10W74/111—
-
- H10W90/271—
-
- H10W90/288—
-
- H10W90/724—
-
- H10W90/726—
-
- H10W90/732—
-
- H10W90/753—
-
- H10W90/754—
-
- H10W90/756—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49121—Beam lead frame or beam lead device
Definitions
- FIG. 1 is a cross-sectional view of an embodiment of an integrated circuit (IC) power conversion system having a controller IC stacked on an inverted power stage.
- IC integrated circuit
- FIG. 2 is a top view of an embodiment of the power conversion system of FIG. 1 .
- FIG. 3 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system has fewer controller pins than the embodiment shown in FIG. 1 .
- FIG. 4 is a top view of an embodiment of the power conversion system of FIG. 3 .
- FIG. 5 is a cross-sectional view of yet another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power stage includes a metal layer on a backside thereof.
- FIG. 6 is top view of an embodiment of the power conversion system of FIG. 5 .
- FIG. 7 is a cross-sectional view of still another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power stage includes diamond on a backside thereof.
- FIG. 8 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system includes a thermal plug.
- FIG. 9 is a cross-sectional view of yet another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system includes a thermal plug and diamond on a backside of the power stage.
- FIG. 10 is a cross-sectional view of still another embodiment of a power conversion system having multiple ICs stacked on an inverted power stage IC.
- FIG. 11 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage IC along with a bridged inductor mounted thereon,
- FIG. 12 is a top view of an embodiment of a printed circuit board including a plurality of controller ICs stacked on inverted power stages.
- FIG. 13 is a block diagram of an embodiment of a system including a power conversion system having a controller IC stacked on an inverted power stage providing regulated power to a processing device and a memory device.
- FIG. 1 is a cross-sectional view of an embodiment of a power conversion system 100 having a controller IC 102 stacked on a power stage IC 104 .
- the power stage IC 104 can comprise a die (i.e., a monolithic IC) including a high side device and/or a low side device having a lateral structure.
- a lateral structure refers to a structure where the signal connections (e.g., source, drain, gate) for the high side and low side device are on a first side (also referred to herein as the “active side” and “working surface”) of the substrate and the opposite side (also referred to herein as the “backside”) of the substrate can be used for connection to the substrate (e.g., a DC ground).
- a die having a lateral structure can include one or more elements (e.g., transistors, diodes, etc.) having a lateral structure.
- the high side and low side devices include one or more high side and low side transistors (e.g., field effect transistors (FETs)) respectively, in order to, for example, implement a step-down (e.g., a synchronous buck) converter.
- the low side device can include a diode (e.g., a Shottky diode in a non-synchronous buck converter).
- the power stage can include a NMOSFET as a low side device with a Schottky diode coupled in series with an output load.
- the power stage IC 104 can be composed of any suitable material with a suitable doping.
- the power stage IC 104 can have a substrate formed of silicon, germanium, group III-V or III-N compounds (e.g., gallium nitride, gallium arsenide), silicon on insulator (SOI) (e.g., silicon on diamond, silicon on diamond on silicon), and others.
- the substrate can also be doped appropriately to form, for example, a P- or Pepi on P+substrate.
- the power stage IC 104 can be an N or P type backside wafer.
- the power stage IC 104 can also have a metal layer on the backside as shown and described with respect to FIGS. 5 and 6 below.
- the high side and low side devices can comprise any suitable structure including N, P, or a combination of N and P channel metal-oxide-semiconductor field-effect transistors (MOSFETs) (e.g., lateral double diffused MOSFETs), high electron mobility transistors (HEMTs), or other transistors and can be either enhancement mode or depletion mode provided that the controller IC 102 is compatible.
- MOSFETs metal-oxide-semiconductor field-effect transistors
- HEMTs high electron mobility transistors
- the power stage IC 104 can be fabricated according to any suitable process including BiCMOS and BCD, and can be stripped down to reduce the number of layers or can use a dedicated process.
- the power stage IC 104 can have an active side 116 and a backside 118 .
- the active side 116 can include the signal connections (e.g., drain(s), source(s), gate(s)) for the high side and/or low side devices of the power stage IC 104 .
- a connection to the substrate of the power stage IC 104 can also occur through the active side 116 .
- connection to the substrate can occur through the backside 118 of the power stage IC 104 in addition to or instead of connection through the active side 116 .
- the power stage IC 104 can be configured to be flip-chip mounted to a suitable carrier 110 .
- the carrier 110 can have a die connection side for connection of a die (e.g., the power stage IC 104 ) and an external connection side for connection to, for example, a printed circuit board (PCB).
- An interconnect such as chip scale package solder bumps, copper pillars, or other mechanism can electrically and/or thermally couple the active side 116 the power stage IC 104 to the carrier 110 as well as physically mount the power stage IC 104 on the carrier 110 .
- the controller IC 102 can comprise a die (i.e., a monolithic IC) having components for controlling the operation of the power stage.
- the controller IC 102 can also have a lateral structure including an active side 120 that includes the signal connections to the components and a backside 122 that is reverse of the active side 120 .
- connection to the substrate can occur through the backside 122 of the controller IC 102 .
- connection to the substrate of the controller IC 102 can occur through the active side 120 in addition to or instead of connection through the backside 122 .
- the controller IC 102 can be composed of any suitable material with a suitable doping and can be compatible with the power stage IC 104 .
- the controller IC 102 can have a substrate formed of silicon, germanium, group III-V or III-N compounds (e.g., gallium nitride, gallium arsenide), silicon on insulator (SOI) (e.g., silicon on diamond, silicon on diamond on silicon), and others.
- the substrate can also be doped appropriately to form, for example, a P- or Pepi on P+substrate.
- the power stage IC 104 can be an N or P type backside wafer.
- the controller IC 102 can be fabricated according to any suitable process including BiCMOS, BCD, and CMOS technologies.
- the controller IC 102 can be stacked on and mounted to the power stage IC 104 .
- the controller IC 102 can be disposed such that the backside 122 of the controller IC 102 is facing (e.g., oriented towards) and mounted on the backside 118 of the power stage IC 104 . That is, the backside 122 of the controller IC 102 can be connected with a suitable die attach compound 108 to the backside 118 of the power stage IC 104 . Accordingly, the power stage IC 104 can be inverted with respect to the controller IC 102 .
- the controller IC 102 can be mounted to the power stage IC 104 using any suitable die attach compound 108 including conductive and non-conductive epoxy and solder. Specific die attach examples are explained in more detail below.
- the controller IC 102 can be electrically coupled to the carrier 110 with bond wires 106 .
- One end of a bond wire can connect to the active side 120 of the controller IC 102 and the opposite end of the bond wire can connect to a corresponding connection (e.g., pin) on the carrier 110 .
- the bond wires 106 can be composed of gold, copper, aluminum, a combination thereof, or other suitable combinations.
- the controller IC 102 can be electrically coupled to the carrier 110 with other means including, but not limited to, copper clips and aluminum ribbons.
- the stacked controller IC 102 on an inverted power stage IC 104 is in a package.
- the carrier 110 for the stacked controller IC 102 and power stage IC 104 can comprise a lead frame structure having a plurality of pins.
- the power stage IC 104 can be connected to the pins using solder 114 .
- the plurality of pins can include a high side gate pin (e.g., for coupling to a gate of a high side transistor), a voltage in pin, Vin (e.g., for coupling to a drain of the high side transistor), a first output, Vsw, (e.g., for coupling to a source of the high side transistor), a DC ground (e.g., for coupling to the substrate and/or to a source of a low side transistor), a second output, Vsw, (e.g., for coupling to a drain of the low side transistor), a low side gate pin (e.g., for coupling to a gate of the low side transistor), and a plurality of controller IC pins for coupling to various interconnects of the controller IC 102 .
- a high side gate pin e.g., for coupling to a gate of a high side transistor
- Vin e.g., for coupling to a drain of the high side transistor
- Vsw e
- connection to the substrate of the power stage IC 104 can occur by connection of an exposed portion of the substrate on the active side 116 to a pin on the carrier 110 .
- the pin can be coupled to DC ground.
- the substrate can be coupled to any suitable connection including a DC voltage, a filter network (e.g., for an AC ground), or an AC voltage.
- the substrate can be floating (e.g., not connected).
- connection to the substrate can occur through the backside 118 of the power stage IC 104 . More detail regarding backside connection to the substrate through the backside 118 is provided with respect to FIGS. 5 and 6 .
- the carrier 110 can include a PCB such that the stacked controller IC 102 on a power stage IC 104 are mounted directly on a PCB as described in more detail with respect to FIG. 12 .
- the package for the power conversion system 100 can be composed of any suitable molding compound 112 including ceramic, plastic, or epoxy.
- FIG. 2 is a top view of the controller IC 102 stacked on the power stage IC 104 which is mounted on the pins of the carrier 110 .
- some of the pins or portions thereof on the carrier 110 are disposed laterally outward from an edge 503 (e.g., footprint) of the power stage IC 104 .
- a plurality of bond wires 106 can couple a plurality of pads 502 on the active side 120 of the controller IC 102 to these pins or portions thereof.
- Some of these pins can be used as input/output pins for the controller IC 102 to send/receive signals from components external to the power conversion system 100 . Additionally, one or more of these pins can be disposed partially outward from the edge 503 of the power stage IC 104 and partially underneath (e.g., opposite the active side 120 of) the power stage IC 104 . These one or more pins can be used to couple the controller IC 102 to the power stage IC 104 by connecting the portion of the respective pin underneath the power stage IC 104 to the power stage IC 104 (e.g., to a gate) and connecting the portion of the pin outward from the edge 503 of the power stage IC 104 to a bond wire from the controller IC 102 . Bond wire 506 is an example of a bond wire used to couple the controller IC 102 to the power stage IC 104 .
- the footprint 508 of the controller IC 102 can be smaller than the footprint 503 of the power stage IC 104 . This can enable portions of the backside 118 of the power stage IC 104 to be exposed and accessed.
- the footprint 503 of the power stage IC 104 can be larger than the footprint 508 controller IC 102 on one, two, three, or all four sides as shown in FIG. 2 .
- the footprint 508 of the controller IC 102 can be larger than the footprint 503 of the power stage IC 104 on one, two, three, or all four sides.
- FIG. 3 is another example of a power conversion system 600 including a stacked controller IC 102 on an inverted power stage IC 104 , wherein the carrier 610 includes fewer input/output pins for the controller IC 102 . As shown, on one side of the power stage IC 104 , the outer edge of the pins on the carrier 610 align with the footprint of the power stage IC 104 . This example can be used when fewer input/output pins are needed for the controller IC 102 and/or when a smaller package is desired.
- FIG. 4 is a top view of the controller IC 102 and the power stage IC 104 of FIG. 3 .
- some of the pins or portions thereof on the carrier 110 are disposed laterally outward from an edge 503 (e.g., footprint) of the power stage IC 104 .
- the pins on the carrier 110 do not extend past the edge 503 of the power stage IC 104 and are aligned with the power stage IC 104 .
- a plurality of bond wires 106 can couple a plurality of pads 502 on the active side 120 of the controller IC 102 to these pins or portions thereof.
- some of these pins can be used as input/output pins for the controller IC 102 to send/receive signals from components external to the power conversion system 100 . Additionally, one or more of these pins can be disposed partially outward from the edge 503 of the power stage IC 104 and partially underneath (e.g., opposite the active side 120 of) the power stage IC 104 .
- These one or more pins can be used to couple the controller IC 102 to the power stage IC 104 by connecting the portion of the respective pin underneath the power stage IC 104 to the power stage IC 104 (e.g., to a gate) and connecting the portion of the pin outward from the edge 503 of the power stage IC 104 to a bond wire from the controller IC 102 .
- Bond wire 506 is an example of a bond wire used to couple the controller IC 102 to the power stage IC 104 .
- the footprint 508 of the controller IC 102 can be smaller than the footprint 503 of the power stage IC 104 as shown in FIG. 2 . This can enable portions of the backside 118 of the power stage IC 104 to be exposed and accessed. More detail regarding use of the backside 118 of the power stage IC 104 is provided with respect to FIGS. 5-9 .
- FIG. 5 is yet another example of a power conversion system 800 including a stacked controller IC 102 on an inverted power stage IC 104 , wherein a metal layer 802 (also referred to as “back metal”) is disposed on the backside 118 of the power stage IC 104 .
- the metal layer 802 can provide reduced noise coupling from the power stage IC 104 to the controller IC 102 .
- the metal layer 802 can be coupled through a wire bond 804 to a pin on the carrier 110 .
- This wire bond 804 can provide connection to the substrate of the power stage IC 104 through the backside 118 thereof.
- the pin can be coupled to DC ground.
- the pin can be coupled to any suitable connection including a DC voltage, a filter network, or an AC voltage.
- the substrate can be floating (e.g., no wire bond 804 ).
- a die attach compound 108 can be placed between the metal layer 802 and the controller IC 102 .
- an electrically conductive epoxy or solder can be used as the die attach 108 in order to electrically couple the backside 122 of the controller IC 102 to the backside 118 of the power stage IC 104 and the bond wire 804 .
- the controller IC 102 can also have a metal layer on its backside 122 .
- the conductive epoxy or solder can electrically couple the metal layer on the backside 122 of the controller IC 102 to the backside 118 of the power stage IC 104 and the wire bond 804 .
- connection to the substrate of the controller IC 102 can also occur through the backside 122 thereof.
- a pin coupled thereto can be coupled to DC ground.
- the substrate can be coupled to any suitable connection including a DC voltage, a filter network, or an AC voltage.
- the substrate can be floating (e.g., electrically insulated from the backside 118 of the power stage IC 104 and/or not connected to wire bond 804 ).
- the metal layer on the backside of the power stage IC 104 and/or controller IC 102 can be composed of any suitable material including: TiNiAg, TiNiAu, CrAu, TiAl, Ti(AlCu) alloy (0.5% copper in Aluminum for example), TiCuAl (separate layers of Ti, Copper, Aluminum, where the Ti is thin for adhesion and low contact resistance, around 100 Angstroms to 3 Kilo-Angstroms, Cu can be thin or thick to reduce resistance around 1 Kilo-Angstrom to 3 micrometers, and the Al is used to avoid oxidation of the Copper and can be thin (200 Angstroms to 1 micron for example)).
- the substrate for the power stage IC 104 and/or controller IC 102 can be a Pepi with P+substrate or a P-substrate.
- FIG. 6 is a top view of power conversion system 800 showing the controller IC 102 stacked on the power stage IC 104 which is mounted on the pins of the carrier 110 .
- the bond wire 804 is connected to an exposed area of the backside 118 (e.g., the metal layer 802 ) of the power stage IC 104 .
- This bond wire 804 is coupled on the other end to a pin (e.g., a ground pin) on the carrier 110 that is disposed laterally outward from the footprint 503 of the power stage IC 104 .
- FIG. 7 is another example of a power conversion system 1000 including a stacked controller IC 102 on an inverted power stage IC 104 , wherein the power stage IC 104 includes diamond 1002 on the backside 118 .
- Diamond 1002 can be used on the backside 118 of the power stage IC 104 in order to improve heat flow across the power stage IC 104 . That is, the diamond 1002 can provide efficient lateral movement of heat from hot spots on the power stage IC 104 to locations in which the heat can be dissipated. This heat transfer can include transfer of heat to cooler locations on the power stage IC 104 and/or transfer to a thermal plug that can allow the heat to dissipate out of the package. More detail regarding a thermal plug is provided with respect to FIG. 8 .
- the diamond 1002 can be formed in any suitable manner.
- power stage IC 104 can have a silicon on diamond substrate or a silicon on diamond on silicon substrate.
- the power stage IC 104 can be composed of standard substrates (e.g., silicon) and another substrate having diamond therein can be bonded to the backside of the substrate.
- the diamond 1002 can be micro or nano-crystalline in nature.
- the diamond 1002 can be doped P-type (e.g., Boron) on a P silicon substrate to promote grounding of the substrate of the power stage IC 104 .
- the diamond 104 can also aid in spreading heat from the backside 122 of the controller IC 102 .
- the thermal gradients can even out across both the controller IC 102 and the power stage IC 104 .
- the diamond can improve thermal coupling between the controller IC 102 and the power stage IC 104 which can make it easier to protect the power conversion system 1000 from over heating.
- the die attach 108 can be a thermally conductive material (e.g., epoxy, solder) and can be disposed between the diamond 1002 on the backside 118 of the power stage IC 104 and the backside 122 of the controller IC.
- materials other than diamond 1002 can be used as a heat spreader for the backside 118 of the power stage IC 104 .
- FIG. 8 is another example of a power conversion system 1100 including a stacked controller IC 102 on an inverted power stage IC 104 , wherein a thermal plug 1102 is connected to a backside 118 of the power stage IC 104 .
- the thermal plug 1102 can aid in dissipating heat from the power stage IC 104 by enabling the heat to be dissipated through a top of the power conversion system 1102 .
- the thermal plug 1102 can be connected to an exposed area of the backside 118 of the power stage IC 104 and can extend through the package to be exposed on the external portion of the top of the power conversion system 1100 .
- other types of thermal plugs can be used that can, for example, be connected to a side of the power stage IC 104 .
- FIG. 9 is yet another example of a power conversion system 1200 including a stacked controller IC 102 on an inverted power stage IC 104 with both a thermal plug 1102 and diamond 1002 on the backside 118 of the power stage IC 104 .
- the thermal plug 1102 can have the same function as described with respect to FIG. 8 and the diamond 1002 can be used to further increase the heat dissipation of the thermal plug 1102 by providing more efficient heat transfer across the power stage IC 104 and the controller IC 102 to the thermal plug 1102 .
- FIG. 10 is still another example of a power conversion system 1300 including multiple ICs 102 , 1302 stacked on an inverted power stage IC 104 .
- the multiple ICs 102 , 1302 include a controller IC 102 and a driver IC 1302 .
- driver IC 1302 can comprise a die (i.e., a monolithic IC) having components for driving the high side and/or low side device in the power stage IC 104 .
- the driver IC 1302 can have a lateral structure including an active side that includes the signal connections to the components and a backside that, in some examples, can be used as a connection to the substrate (e.g., a DC ground).
- more than two monolithic ICs i.e., dies
- the multiple ICs 102 , 1302 can be stacked as described with respect to FIG. 1 .
- the multiple ICs 102 , 1302 can be mounted to the power stage IC 104 using any suitable die attach compound 108 including conductive and non-conductive epoxy and solder.
- one or more of the ICs 102 , 1302 stacked on the power stage IC 104 can be disposed such that a backside of the one or more ICs 102 , 1302 is mounted on the backside 118 of the power stage IC 104 . That is, the backside of one or more of the ICs 102 , 1302 can be connected with a suitable die attach compound 108 to the backside 118 of the power stage IC.
- the multiple ICs 102 , 1302 can be electrically coupled to the carrier 110 with bond wires 106 .
- One end of a bond wire can connect to the active side of the multiple ICs 102 , 1302 and the opposite end of the bond wire can connect to a pin on the carrier 110 .
- the multiple ICs 102 , 1302 can also be electrically coupled together via one or more die to die bond wires 1304 .
- the power conversion system 1300 can have the backside 118 of the power stage IC 104 coupled to the carrier 110 as discussed with respect to FIG. 5 . Additionally, in some examples the power conversion system 1300 can include diamond on the backside 118 of the power stage IC 104 . Finally, some examples of the power conversion system 1300 can include a thermal plug on the backside 118 of the power stage IC 104 .
- FIG. 11 is a cross-sectional view of another example of a power conversion system 1400 having a controller IC 102 stacked on an inverted power stage IC 104 along with a bridged inductor 1402 mounted thereon.
- the power stage IC 104 can be flip-chip mounted onto a carrier 1401 , and the controller IC 102 can be stacked and mounted on the power stage IC 104 as described with respect to FIG. 1 .
- the stacked controller IC 102 and power stage 104 can be disposed underneath an inductor 1402 that is electrically coupled and connected to the carrier 1401 with copper supports 1404 .
- the inductor 1402 , power stage IC 104 , and controller IC 102 can be surrounded by a suitable molding compound 1406 .
- FIG. 12 is a top view of an embodiment of a printed circuit board (PCB) 1500 including a plurality of stacked controller ICs on inverter power stage ICs.
- controller IC 102 stacked on a power stage IC 104 can also be mounted on a PCB 1500 .
- the power stage IC 104 can be mounted on the PCB 1500 and the controller IC 102 can be stacked and mounted on the power stage IC 104 as described with respect to FIG. 1 .
- a HLA construction can be used.
- multiple stacked controller IC and power stage IC combinations 1502 can be included on the PCB 1500 .
- PCB 1500 can enable die to die wire bonding from, for example, a controller IC 102 on a first power stage IC 104 to a different (second) power stage IC 104 .
- Stacking the controller IC 102 can also enable reduced length wire bonds for coupling to the controller IC 102 .
- the PCB 1500 can include an etched inductor as well as other components including discrete components.
- a stacked controller IC 102 on a power stage IC 104 can be used in many circuit configurations including a DC-to-DC power converter, a charger, a hot-swap controller, an AC-DC converter, a bridge driver, a buck converter, a boost converter, a buck-boost converter, a synchronous buck converter, or other suitable circuit.
- a controller IC 102 stacked on a power stage IC 104 can provide a high power density for a power conversion system.
- Power density can correspond to a current and voltage rating of the power conversion system in relation to a footprint of the power conversion system, wherein a higher current and voltage rating with respect to a footprint corresponds to a higher power density.
- a stacked controller IC 102 on a power stage 104 can provide for high efficiency in power conversion systems, where efficiency is related to the series resistance (Rdson) of a power stage for the power conversion system, and a lower series resistance corresponds to a higher efficiency.
- a stacked controller IC 102 on a power stage 104 can provide for a low cost power conversion system, where cost is based on RdsON times area for the system, and wherein a lower Rdson times area corresponds to a lower cost fabrication technique (e.g., number of masking layers), and packaging assembly technique (e.g., number of steps, and bill-of-material).
- a lower cost fabrication technique e.g., number of masking layers
- packaging assembly technique e.g., number of steps, and bill-of-material
- a power conversion system can include a controller IC stacked on a power stage IC with a thermal plug on the backside (as shown in FIG. 8 ) and a ground or other connection to the backside of (as shown in FIG. 5 ).
- a controller IC stacked on a power stage IC with a thermal plug on the backside (as shown in FIG. 8 ) and a ground or other connection to the backside of (as shown in FIG. 5 ).
- Other combinations can also be made.
- a power conversion system such as system 100 , 600 , 800 , 1000 , 1100 , 1200 , and 1300 having a controller IC 102 stacked on an inverted power stage IC 104 can be manufactured into a packaged IC as shown in the corresponding Figures. Example steps for manufacturing the power conversion system into a packaged IC are provided below.
- Manufacturing the power conversion system into a packaged IC can include manufacturing a plurality of the packaged ICs at the same time. Accordingly, a plurality of lead frames can be provided adjacent to one another, each having a power conversion system assembled thereon. Once assembled, the lead frames and associated components can be singulated to form the individual packaged ICs.
- the following description refers to the process of forming a single packaged IC, but it should be understood that the process can involve forming a plurality of packaged ICs at the same time.
- the power stage IC 104 , controller IC 102 , and the lead frame are all obtained for manufacture of the packaged IC.
- the power stage IC 104 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes.
- the controller IC 102 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes.
- the power stage IC 104 includes a backside layer such as a metal layer 802 (shown in FIG. 5 ) or a diamond layer 1002 (shown in FIG. 9 ), the backside layer can be added during fabrication.
- a metal layer 802 can be deposited on the backside of a wafer of a plurality of power stage ICs 104 prior to singulation.
- a substrate having a diamond layer can be mounted to the backside of a wafer of a plurality of power stage ICs 104 prior to singulation.
- the diamond layer 1002 can also be formed by deposition on the backside of a wafer of a plurality of power stage ICs 104 prior to singulation.
- the power stage IC 104 can be mounted to the lead frame such that the active side 116 is attached and electrically coupled to pads on the lead frame.
- the lead frame can be coated with solder 114 using a solder mask and solder paint.
- a plurality of solder balls can be placed on the active side 116 of a wafer of a plurality of power stage ICs 104 prior to singulation of the wafer (e.g., using chip scale packaging (CSP) techniques).
- the power stage IC 104 can be aligned with and placed on the lead frame.
- the solder 114 can be reflowed once the power stage IC 104 is in position on the lead frame.
- the controller IC 102 can be mounted to the backside 118 of the power stage IC 104 such that the backside 122 of the controller IC 102 is facing and attached to the backside 118 of the power stage IC 104 .
- the backside 118 of the power stage IC 104 , the backside 122 of the controller IC 102 , or both can be coated with an appropriate die attach compound 108 such as solder or epoxy.
- the die attach compound 108 can be coated on the backside 122 of a wafer of a plurality of controller ICs 102 prior to singulation.
- die attach compound 108 can be coated on the backside 118 of a wafer of a plurality of power stage ICs 104 prior to singulation.
- the die attach compound 108 can be placed on the backside 122 of the controller IC 102 and/or the backside 118 of the power stage IC 104 after singulation.
- controller IC 102 can be placed on the backside 118 of the power stage IC 104 .
- the controller IC 102 can be secured to the backside 118 of the power stage IC 104 by reflowing the solder or curing the epoxy.
- the thermal plug 1102 can be positioned on the backside 118 of the power stage IC 104 adjacent to the controller IC 102 and adhered to the backside 118 using an appropriate adhesive.
- the additional one or more dies can be mounted to the backside 118 of the power stage IC 104 using a suitable die attach compound 108 .
- a driver IC 1302 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes.
- the driver IC 1302 can be mounted to the power stage IC 104 such that a backside of the driver IC 1302 is attached to the backside 118 of the power stage IC 104 .
- the driver IC 1302 can be mounted in a similar manner to that described with respect to the controller IC 102 .
- the solder used to attach any dies (e.g., the controller IC 102 , driver IC 1302 ) to the power stage IC 104 can have a different melting temperature than the solder 114 used to connect the power stage IC 104 to the lead frame. In other examples, the solders can have a similar melting temperature.
- the controller IC 102 can be electrically coupled to the lead frame.
- the controller IC 102 can be electrically coupled by wire bonding from the active side 120 to appropriate pads on the lead frame.
- copper clips or aluminum ribbons can be coupled to the active side 120 and the lead frame.
- wire bonding can include coupling one or more wire bonds to the backside 118 of the power stage IC 104 and to appropriate pad(s) on the lead frame. Wire bonding for the controller IC 102 and the power stage IC 104 can occur in one or more than one pass.
- an active side of the one or more additional dies can be electrically coupled (e.g., using wire bond(s), copper clip(s), or aluminum ribbon(s)) to the active side 120 of the controller IC 102 and/or to one or more appropriate pads on the lead frame.
- molding compound 112 can be applied over the controller IC 102 , power stage IC 104 , and the lead frame. In a process forming a plurality of packaged ICs at the same time, molding compound 112 can be applied over the plurality of assembled power conversion system structures. Once applied, the molding compound 112 can be cured. In some examples, the top of the cured molding compound 112 can be ground, for example, to expose the thermal plug 1102 at an exterior of the package.
- the structure after application and curing of the molding compound 112 can be singulated to form a plurality of individual packaged ICs having a controller IC 102 stacked on an inverted power stage IC 104 .
- a power conversion system such as system 100 , 600 , 800 , 1000 , 1100 , 1200 , 1300 , 1400 and the systems shown in FIG. 12 having a controller IC 102 stacked on an inverted power stage IC 104 can provide regulated power to various loads.
- the power conversion system can receive unregulated power (e.g., line power), regulate the unregulated power, and provide regulated power to the load(s).
- the power conversion system can operated in conjunction with other components and devices to provide the regulated power.
- FIG. 13 is a block diagram of an example system 1600 including such a power conversion system.
- System 1600 includes one or more power conversion systems 1602 coupled to one or more processing devices 1604 and one or more memory devices 1606 .
- the one or more power conversion systems 1602 can receive unregulated power (e.g., line power), regulate the power, and provide regulated power to the one or more processing devices 1604 and one or more memory devices 1606 .
- the one or more processing devices 1604 can include a central processing unit (CPU), microcontroller, microprocessor (e.g., a digital signal processor (DSP)), field programmable gate array (FPGA), application specific integrated circuit (ASIC), or other processing device.
- CPU central processing unit
- DSP digital signal processor
- FPGA field programmable gate array
- ASIC application specific integrated circuit
- the one or more memory devices 1606 can include a conventional hard disk, volatile or non-volatile media such as a solid state hard drive, random access memory (RAM) including, but not limited to, synchronous dynamic random access memory (SDRAM), double data rate (DDR) RAM, RAMBUS dynamic RAM (RDRAM), static RAM (SRAM), etc.), electrically erasable programmable ROM (EEPROM), and flash memory, etc.
- RAM synchronous dynamic random access memory
- DDR double data rate
- RDRAM RAMBUS dynamic RAM
- SRAM static RAM
- EEPROM electrically erasable programmable ROM
- flash memory etc.
- the one or more processing devices 1604 can be communicatively coupled to the one or more memory devices 1606 .
- such a power conversion system can provide regulated power to other functional circuits instead of or in addition to one or more processing devices and one or more memory devices.
- a power conversion system can provide power to internal device components, peripheral devices, or other components.
- Such a power conversion system can be included in any suitable electronic device using regulated power such as a desktop, laptop, or tablet computer, a set top box, battery charger, or other device.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Dc-Dc Converters (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Inverter Devices (AREA)
Abstract
Embodiments disclosed herein provide for a circuit including first die having an active side and a backside, wherein the first die is flip-chip mounted to a carrier. The circuit also includes a second die stacked on the backside of the first die, wherein the second die is stacked on the first die such that a backside of the second die is facing the backside of the first die and an active side of the second die faces away from the first die.
Description
- The present application is a divisional of U.S. patent application Ser. No. 15/345,340 filed Nov. 7, 2016, now U.S. Pat. No. 10,290,618, which application is a divisional of U.S. patent application Ser. No. 13/358,718 filed Jan. 26, 2012, now U.S. Pat. No. 9,524,957, which application claims the benefit of priority to U.S. Provisional Application No. 61/524,382, filed on Aug. 17, 2011, all such applications being hereby incorporated herein by reference.
-
FIG. 1 is a cross-sectional view of an embodiment of an integrated circuit (IC) power conversion system having a controller IC stacked on an inverted power stage. -
FIG. 2 is a top view of an embodiment of the power conversion system ofFIG. 1 . -
FIG. 3 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system has fewer controller pins than the embodiment shown inFIG. 1 . -
FIG. 4 is a top view of an embodiment of the power conversion system ofFIG. 3 . -
FIG. 5 is a cross-sectional view of yet another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power stage includes a metal layer on a backside thereof. -
FIG. 6 is top view of an embodiment of the power conversion system ofFIG. 5 . -
FIG. 7 is a cross-sectional view of still another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power stage includes diamond on a backside thereof. -
FIG. 8 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system includes a thermal plug. -
FIG. 9 is a cross-sectional view of yet another embodiment of a power conversion system having a controller IC stacked on an inverted power stage, wherein the power conversion system includes a thermal plug and diamond on a backside of the power stage. -
FIG. 10 is a cross-sectional view of still another embodiment of a power conversion system having multiple ICs stacked on an inverted power stage IC. -
FIG. 11 is a cross-sectional view of another embodiment of a power conversion system having a controller IC stacked on an inverted power stage IC along with a bridged inductor mounted thereon, -
FIG. 12 is a top view of an embodiment of a printed circuit board including a plurality of controller ICs stacked on inverted power stages. -
FIG. 13 is a block diagram of an embodiment of a system including a power conversion system having a controller IC stacked on an inverted power stage providing regulated power to a processing device and a memory device. -
FIG. 1 is a cross-sectional view of an embodiment of apower conversion system 100 having acontroller IC 102 stacked on apower stage IC 104. Thepower stage IC 104 can comprise a die (i.e., a monolithic IC) including a high side device and/or a low side device having a lateral structure. As used herein a lateral structure refers to a structure where the signal connections (e.g., source, drain, gate) for the high side and low side device are on a first side (also referred to herein as the “active side” and “working surface”) of the substrate and the opposite side (also referred to herein as the “backside”) of the substrate can be used for connection to the substrate (e.g., a DC ground). A die having a lateral structure can include one or more elements (e.g., transistors, diodes, etc.) having a lateral structure. - In an example, the high side and low side devices include one or more high side and low side transistors (e.g., field effect transistors (FETs)) respectively, in order to, for example, implement a step-down (e.g., a synchronous buck) converter. In other examples, the low side device can include a diode (e.g., a Shottky diode in a non-synchronous buck converter). In still other examples, the power stage can include a NMOSFET as a low side device with a Schottky diode coupled in series with an output load.
- The
power stage IC 104 can be composed of any suitable material with a suitable doping. For example, thepower stage IC 104 can have a substrate formed of silicon, germanium, group III-V or III-N compounds (e.g., gallium nitride, gallium arsenide), silicon on insulator (SOI) (e.g., silicon on diamond, silicon on diamond on silicon), and others. The substrate can also be doped appropriately to form, for example, a P- or Pepi on P+substrate. In SOI examples, thepower stage IC 104 can be an N or P type backside wafer. Thepower stage IC 104 can also have a metal layer on the backside as shown and described with respect toFIGS. 5 and 6 below. The high side and low side devices can comprise any suitable structure including N, P, or a combination of N and P channel metal-oxide-semiconductor field-effect transistors (MOSFETs) (e.g., lateral double diffused MOSFETs), high electron mobility transistors (HEMTs), or other transistors and can be either enhancement mode or depletion mode provided that the controller IC 102 is compatible. The power stage IC 104 can be fabricated according to any suitable process including BiCMOS and BCD, and can be stripped down to reduce the number of layers or can use a dedicated process. - As a lateral structure device, the
power stage IC 104 can have anactive side 116 and abackside 118. As mentioned above, theactive side 116 can include the signal connections (e.g., drain(s), source(s), gate(s)) for the high side and/or low side devices of thepower stage IC 104. In some examples, a connection to the substrate of thepower stage IC 104 can also occur through theactive side 116. As explained below, in some examples connection to the substrate can occur through thebackside 118 of thepower stage IC 104 in addition to or instead of connection through theactive side 116. - The power stage IC 104 can be configured to be flip-chip mounted to a
suitable carrier 110. Thecarrier 110 can have a die connection side for connection of a die (e.g., the power stage IC 104) and an external connection side for connection to, for example, a printed circuit board (PCB). An interconnect such as chip scale package solder bumps, copper pillars, or other mechanism can electrically and/or thermally couple theactive side 116 thepower stage IC 104 to thecarrier 110 as well as physically mount thepower stage IC 104 on thecarrier 110. - The
controller IC 102 can comprise a die (i.e., a monolithic IC) having components for controlling the operation of the power stage. In an example, thecontroller IC 102 can also have a lateral structure including anactive side 120 that includes the signal connections to the components and abackside 122 that is reverse of theactive side 120. In an example, connection to the substrate can occur through thebackside 122 of the controller IC 102. In some examples, connection to the substrate of the controller IC 102 can occur through theactive side 120 in addition to or instead of connection through thebackside 122. - The controller IC 102 can be composed of any suitable material with a suitable doping and can be compatible with the
power stage IC 104. For example, the controller IC 102 can have a substrate formed of silicon, germanium, group III-V or III-N compounds (e.g., gallium nitride, gallium arsenide), silicon on insulator (SOI) (e.g., silicon on diamond, silicon on diamond on silicon), and others. The substrate can also be doped appropriately to form, for example, a P- or Pepi on P+substrate. In SOI examples, thepower stage IC 104 can be an N or P type backside wafer. The controller IC 102 can be fabricated according to any suitable process including BiCMOS, BCD, and CMOS technologies. - As shown in
FIG. 1 , the controller IC 102 can be stacked on and mounted to thepower stage IC 104. The controller IC 102 can be disposed such that thebackside 122 of the controller IC 102 is facing (e.g., oriented towards) and mounted on thebackside 118 of thepower stage IC 104. That is, thebackside 122 of the controller IC 102 can be connected with a suitabledie attach compound 108 to thebackside 118 of thepower stage IC 104. Accordingly, thepower stage IC 104 can be inverted with respect to thecontroller IC 102. The controller IC 102 can be mounted to thepower stage IC 104 using any suitabledie attach compound 108 including conductive and non-conductive epoxy and solder. Specific die attach examples are explained in more detail below. - The controller IC 102 can be electrically coupled to the
carrier 110 withbond wires 106. One end of a bond wire can connect to theactive side 120 of the controller IC 102 and the opposite end of the bond wire can connect to a corresponding connection (e.g., pin) on thecarrier 110. Thebond wires 106 can be composed of gold, copper, aluminum, a combination thereof, or other suitable combinations. In other examples, the controller IC 102 can be electrically coupled to thecarrier 110 with other means including, but not limited to, copper clips and aluminum ribbons. - In the example shown in
FIG. 1 , thestacked controller IC 102 on an invertedpower stage IC 104 is in a package. As a packaged IC, thecarrier 110 for thestacked controller IC 102 andpower stage IC 104 can comprise a lead frame structure having a plurality of pins. The power stage IC 104 can be connected to thepins using solder 114. In an example, the plurality of pins can include a high side gate pin (e.g., for coupling to a gate of a high side transistor), a voltage in pin, Vin (e.g., for coupling to a drain of the high side transistor), a first output, Vsw, (e.g., for coupling to a source of the high side transistor), a DC ground (e.g., for coupling to the substrate and/or to a source of a low side transistor), a second output, Vsw, (e.g., for coupling to a drain of the low side transistor), a low side gate pin (e.g., for coupling to a gate of the low side transistor), and a plurality of controller IC pins for coupling to various interconnects of the controller IC 102. In some examples, connection to the substrate of thepower stage IC 104 can occur by connection of an exposed portion of the substrate on theactive side 116 to a pin on thecarrier 110. In examples where the substrate is to be DC grounded, the pin can be coupled to DC ground. The substrate, however, can be coupled to any suitable connection including a DC voltage, a filter network (e.g., for an AC ground), or an AC voltage. In other examples, the substrate can be floating (e.g., not connected). In some examples, connection to the substrate can occur through thebackside 118 of thepower stage IC 104. More detail regarding backside connection to the substrate through thebackside 118 is provided with respect toFIGS. 5 and 6 . - In other examples, the
carrier 110 can include a PCB such that the stackedcontroller IC 102 on apower stage IC 104 are mounted directly on a PCB as described in more detail with respect toFIG. 12 . The package for thepower conversion system 100 can be composed of anysuitable molding compound 112 including ceramic, plastic, or epoxy. -
FIG. 2 is a top view of thecontroller IC 102 stacked on thepower stage IC 104 which is mounted on the pins of thecarrier 110. As shown, some of the pins or portions thereof on thecarrier 110 are disposed laterally outward from an edge 503 (e.g., footprint) of thepower stage IC 104. As shown, a plurality ofbond wires 106 can couple a plurality ofpads 502 on theactive side 120 of thecontroller IC 102 to these pins or portions thereof. In this example, there are pins or portions thereof disposed laterally outward from thefootprint 503 of thepower stage IC 104 on all four sides. - Some of these pins can be used as input/output pins for the
controller IC 102 to send/receive signals from components external to thepower conversion system 100. Additionally, one or more of these pins can be disposed partially outward from theedge 503 of thepower stage IC 104 and partially underneath (e.g., opposite theactive side 120 of) thepower stage IC 104. These one or more pins can be used to couple thecontroller IC 102 to thepower stage IC 104 by connecting the portion of the respective pin underneath thepower stage IC 104 to the power stage IC 104 (e.g., to a gate) and connecting the portion of the pin outward from theedge 503 of thepower stage IC 104 to a bond wire from thecontroller IC 102.Bond wire 506 is an example of a bond wire used to couple thecontroller IC 102 to thepower stage IC 104. - As shown in
FIG. 2 , thefootprint 508 of thecontroller IC 102 can be smaller than thefootprint 503 of thepower stage IC 104. This can enable portions of thebackside 118 of thepower stage IC 104 to be exposed and accessed. Thefootprint 503 of thepower stage IC 104 can be larger than thefootprint 508controller IC 102 on one, two, three, or all four sides as shown inFIG. 2 . In other examples, thefootprint 508 of thecontroller IC 102 can be larger than thefootprint 503 of thepower stage IC 104 on one, two, three, or all four sides. -
FIG. 3 is another example of apower conversion system 600 including a stackedcontroller IC 102 on an invertedpower stage IC 104, wherein thecarrier 610 includes fewer input/output pins for thecontroller IC 102. As shown, on one side of thepower stage IC 104, the outer edge of the pins on thecarrier 610 align with the footprint of thepower stage IC 104. This example can be used when fewer input/output pins are needed for thecontroller IC 102 and/or when a smaller package is desired. -
FIG. 4 is a top view of thecontroller IC 102 and thepower stage IC 104 ofFIG. 3 . As shown, some of the pins or portions thereof on thecarrier 110 are disposed laterally outward from an edge 503 (e.g., footprint) of thepower stage IC 104. In this example, however, there are pins or portions thereof disposed laterally outward from thefootprint 503 of thepower stage IC 104 on three of four sides. Accordingly, on one side of thepower stage IC 104, the pins on thecarrier 110 do not extend past theedge 503 of thepower stage IC 104 and are aligned with thepower stage IC 104. As shown, a plurality ofbond wires 106 can couple a plurality ofpads 502 on theactive side 120 of thecontroller IC 102 to these pins or portions thereof. - Similar to that described with respect to
FIG. 2 , some of these pins can be used as input/output pins for thecontroller IC 102 to send/receive signals from components external to thepower conversion system 100. Additionally, one or more of these pins can be disposed partially outward from theedge 503 of thepower stage IC 104 and partially underneath (e.g., opposite theactive side 120 of) thepower stage IC 104. These one or more pins can be used to couple thecontroller IC 102 to thepower stage IC 104 by connecting the portion of the respective pin underneath thepower stage IC 104 to the power stage IC 104 (e.g., to a gate) and connecting the portion of the pin outward from theedge 503 of thepower stage IC 104 to a bond wire from thecontroller IC 102.Bond wire 506 is an example of a bond wire used to couple thecontroller IC 102 to thepower stage IC 104. - In some examples, the
footprint 508 of thecontroller IC 102 can be smaller than thefootprint 503 of thepower stage IC 104 as shown inFIG. 2 . This can enable portions of thebackside 118 of thepower stage IC 104 to be exposed and accessed. More detail regarding use of thebackside 118 of thepower stage IC 104 is provided with respect toFIGS. 5-9 . -
FIG. 5 is yet another example of apower conversion system 800 including a stackedcontroller IC 102 on an invertedpower stage IC 104, wherein a metal layer 802 (also referred to as “back metal”) is disposed on thebackside 118 of thepower stage IC 104. Themetal layer 802 can provide reduced noise coupling from thepower stage IC 104 to thecontroller IC 102. In addition, themetal layer 802 can be coupled through awire bond 804 to a pin on thecarrier 110. Thiswire bond 804 can provide connection to the substrate of thepower stage IC 104 through thebackside 118 thereof. In examples where the substrate is to be DC grounded, the pin can be coupled to DC ground. In other examples, however, the pin can be coupled to any suitable connection including a DC voltage, a filter network, or an AC voltage. In other examples, the substrate can be floating (e.g., no wire bond 804). - A die attach
compound 108 can be placed between themetal layer 802 and thecontroller IC 102. Here, an electrically conductive epoxy or solder can be used as the die attach 108 in order to electrically couple thebackside 122 of thecontroller IC 102 to thebackside 118 of thepower stage IC 104 and thebond wire 804. Additionally, in some examples, thecontroller IC 102 can also have a metal layer on itsbackside 122. Thus, the conductive epoxy or solder can electrically couple the metal layer on thebackside 122 of thecontroller IC 102 to thebackside 118 of thepower stage IC 104 and thewire bond 804. Thus, connection to the substrate of thecontroller IC 102 can also occur through thebackside 122 thereof. In examples where the substrate is to be DC grounded, a pin coupled thereto can be coupled to DC ground. The substrate, however, can be coupled to any suitable connection including a DC voltage, a filter network, or an AC voltage. In other examples, the substrate can be floating (e.g., electrically insulated from thebackside 118 of thepower stage IC 104 and/or not connected to wire bond 804). - The metal layer on the backside of the
power stage IC 104 and/orcontroller IC 102 can be composed of any suitable material including: TiNiAg, TiNiAu, CrAu, TiAl, Ti(AlCu) alloy (0.5% copper in Aluminum for example), TiCuAl (separate layers of Ti, Copper, Aluminum, where the Ti is thin for adhesion and low contact resistance, around 100 Angstroms to 3 Kilo-Angstroms, Cu can be thin or thick to reduce resistance around 1 Kilo-Angstrom to 3 micrometers, and the Al is used to avoid oxidation of the Copper and can be thin (200 Angstroms to 1 micron for example)). In examples wherein thepower stage IC 104 and/orcontroller IC 102 include this metal layer, the substrate for thepower stage IC 104 and/orcontroller IC 102 can be a Pepi with P+substrate or a P-substrate. -
FIG. 6 is a top view ofpower conversion system 800 showing thecontroller IC 102 stacked on thepower stage IC 104 which is mounted on the pins of thecarrier 110. As shown, thebond wire 804 is connected to an exposed area of the backside 118 (e.g., the metal layer 802) of thepower stage IC 104. Thisbond wire 804 is coupled on the other end to a pin (e.g., a ground pin) on thecarrier 110 that is disposed laterally outward from thefootprint 503 of thepower stage IC 104. -
FIG. 7 is another example of apower conversion system 1000 including a stackedcontroller IC 102 on an invertedpower stage IC 104, wherein thepower stage IC 104 includesdiamond 1002 on thebackside 118.Diamond 1002 can be used on thebackside 118 of thepower stage IC 104 in order to improve heat flow across thepower stage IC 104. That is, thediamond 1002 can provide efficient lateral movement of heat from hot spots on thepower stage IC 104 to locations in which the heat can be dissipated. This heat transfer can include transfer of heat to cooler locations on thepower stage IC 104 and/or transfer to a thermal plug that can allow the heat to dissipate out of the package. More detail regarding a thermal plug is provided with respect toFIG. 8 . - The
diamond 1002 can be formed in any suitable manner. For example,power stage IC 104 can have a silicon on diamond substrate or a silicon on diamond on silicon substrate. In other examples, thepower stage IC 104 can be composed of standard substrates (e.g., silicon) and another substrate having diamond therein can be bonded to the backside of the substrate. Moreover, thediamond 1002 can be micro or nano-crystalline in nature. In some examples, thediamond 1002 can be doped P-type (e.g., Boron) on a P silicon substrate to promote grounding of the substrate of thepower stage IC 104. In addition to spreading heat from thepower stage IC 104, thediamond 104 can also aid in spreading heat from thebackside 122 of thecontroller IC 102. Thus, the thermal gradients can even out across both thecontroller IC 102 and thepower stage IC 104. Additionally, the diamond can improve thermal coupling between thecontroller IC 102 and thepower stage IC 104 which can make it easier to protect thepower conversion system 1000 from over heating. In an example, the die attach 108 can be a thermally conductive material (e.g., epoxy, solder) and can be disposed between thediamond 1002 on thebackside 118 of thepower stage IC 104 and thebackside 122 of the controller IC. In other examples, materials other thandiamond 1002 can be used as a heat spreader for thebackside 118 of thepower stage IC 104. -
FIG. 8 is another example of apower conversion system 1100 including a stackedcontroller IC 102 on an invertedpower stage IC 104, wherein athermal plug 1102 is connected to abackside 118 of thepower stage IC 104. Thethermal plug 1102 can aid in dissipating heat from thepower stage IC 104 by enabling the heat to be dissipated through a top of thepower conversion system 1102. Thethermal plug 1102 can be connected to an exposed area of thebackside 118 of thepower stage IC 104 and can extend through the package to be exposed on the external portion of the top of thepower conversion system 1100. In other examples, other types of thermal plugs can be used that can, for example, be connected to a side of thepower stage IC 104. -
FIG. 9 is yet another example of apower conversion system 1200 including a stackedcontroller IC 102 on an invertedpower stage IC 104 with both athermal plug 1102 anddiamond 1002 on thebackside 118 of thepower stage IC 104. Here, thethermal plug 1102 can have the same function as described with respect toFIG. 8 and thediamond 1002 can be used to further increase the heat dissipation of thethermal plug 1102 by providing more efficient heat transfer across thepower stage IC 104 and thecontroller IC 102 to thethermal plug 1102. -
FIG. 10 is still another example of apower conversion system 1300 including 102, 1302 stacked on an invertedmultiple ICs power stage IC 104. In this example, the 102, 1302 include amultiple ICs controller IC 102 and adriver IC 1302. Similar to thecontroller IC 102 discussed above,driver IC 1302 can comprise a die (i.e., a monolithic IC) having components for driving the high side and/or low side device in thepower stage IC 104. In an example, thedriver IC 1302 can have a lateral structure including an active side that includes the signal connections to the components and a backside that, in some examples, can be used as a connection to the substrate (e.g., a DC ground). In other examples, more than two monolithic ICs (i.e., dies) can be stacked on thepower stage IC 104. - The
102, 1302 can be stacked as described with respect tomultiple ICs FIG. 1 . For example, the 102, 1302 can be mounted to themultiple ICs power stage IC 104 using any suitable die attachcompound 108 including conductive and non-conductive epoxy and solder. In some examples one or more of the 102, 1302 stacked on theICs power stage IC 104 can be disposed such that a backside of the one or 102, 1302 is mounted on themore ICs backside 118 of thepower stage IC 104. That is, the backside of one or more of the 102, 1302 can be connected with a suitable die attachICs compound 108 to thebackside 118 of the power stage IC. - The
102, 1302 can be electrically coupled to themultiple ICs carrier 110 withbond wires 106. One end of a bond wire can connect to the active side of the 102, 1302 and the opposite end of the bond wire can connect to a pin on themultiple ICs carrier 110. The 102, 1302 can also be electrically coupled together via one or more die to diemultiple ICs bond wires 1304. - In some examples, the
power conversion system 1300 can have thebackside 118 of thepower stage IC 104 coupled to thecarrier 110 as discussed with respect toFIG. 5 . Additionally, in some examples thepower conversion system 1300 can include diamond on thebackside 118 of thepower stage IC 104. Finally, some examples of thepower conversion system 1300 can include a thermal plug on thebackside 118 of thepower stage IC 104. -
FIG. 11 is a cross-sectional view of another example of apower conversion system 1400 having acontroller IC 102 stacked on an invertedpower stage IC 104 along with a bridgedinductor 1402 mounted thereon. Thepower stage IC 104 can be flip-chip mounted onto acarrier 1401, and thecontroller IC 102 can be stacked and mounted on thepower stage IC 104 as described with respect toFIG. 1 . The stackedcontroller IC 102 andpower stage 104 can be disposed underneath aninductor 1402 that is electrically coupled and connected to thecarrier 1401 with copper supports 1404. Theinductor 1402,power stage IC 104, andcontroller IC 102 can be surrounded by asuitable molding compound 1406. -
FIG. 12 is a top view of an embodiment of a printed circuit board (PCB) 1500 including a plurality of stacked controller ICs on inverter power stage ICs. As shown,controller IC 102 stacked on apower stage IC 104 can also be mounted on aPCB 1500. Here, thepower stage IC 104 can be mounted on thePCB 1500 and thecontroller IC 102 can be stacked and mounted on thepower stage IC 104 as described with respect toFIG. 1 . In an example, a HLA construction can be used. As shown, multiple stacked controller IC and powerstage IC combinations 1502 can be included on thePCB 1500. Use of this on aPCB 1500 can enable die to die wire bonding from, for example, acontroller IC 102 on a firstpower stage IC 104 to a different (second)power stage IC 104. Stacking thecontroller IC 102 can also enable reduced length wire bonds for coupling to thecontroller IC 102. In addition, thePCB 1500 can include an etched inductor as well as other components including discrete components. - A
stacked controller IC 102 on apower stage IC 104 can be used in many circuit configurations including a DC-to-DC power converter, a charger, a hot-swap controller, an AC-DC converter, a bridge driver, a buck converter, a boost converter, a buck-boost converter, a synchronous buck converter, or other suitable circuit. - In some examples, a
controller IC 102 stacked on apower stage IC 104 can provide a high power density for a power conversion system. Power density can correspond to a current and voltage rating of the power conversion system in relation to a footprint of the power conversion system, wherein a higher current and voltage rating with respect to a footprint corresponds to a higher power density. Additionally, some examples, astacked controller IC 102 on apower stage 104 can provide for high efficiency in power conversion systems, where efficiency is related to the series resistance (Rdson) of a power stage for the power conversion system, and a lower series resistance corresponds to a higher efficiency. Moreover, in some examples, astacked controller IC 102 on apower stage 104 can provide for a low cost power conversion system, where cost is based on RdsON times area for the system, and wherein a lower Rdson times area corresponds to a lower cost fabrication technique (e.g., number of masking layers), and packaging assembly technique (e.g., number of steps, and bill-of-material). - Although described as separate Figures herein, suitable components from different Figures can be integrated together into a single power conversion system. For example, a power conversion system can include a controller IC stacked on a power stage IC with a thermal plug on the backside (as shown in
FIG. 8 ) and a ground or other connection to the backside of (as shown inFIG. 5 ). Other combinations can also be made. - A power conversion system such as
100, 600, 800, 1000, 1100, 1200, and 1300 having asystem controller IC 102 stacked on an invertedpower stage IC 104 can be manufactured into a packaged IC as shown in the corresponding Figures. Example steps for manufacturing the power conversion system into a packaged IC are provided below. - Manufacturing the power conversion system into a packaged IC can include manufacturing a plurality of the packaged ICs at the same time. Accordingly, a plurality of lead frames can be provided adjacent to one another, each having a power conversion system assembled thereon. Once assembled, the lead frames and associated components can be singulated to form the individual packaged ICs. The following description refers to the process of forming a single packaged IC, but it should be understood that the process can involve forming a plurality of packaged ICs at the same time.
- The
power stage IC 104,controller IC 102, and the lead frame are all obtained for manufacture of the packaged IC. Thepower stage IC 104 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes. Similarly, thecontroller IC 102 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes. In examples where thepower stage IC 104 includes a backside layer such as a metal layer 802 (shown inFIG. 5 ) or a diamond layer 1002 (shown inFIG. 9 ), the backside layer can be added during fabrication. For example, ametal layer 802 can be deposited on the backside of a wafer of a plurality ofpower stage ICs 104 prior to singulation. For adiamond layer 1002, a substrate having a diamond layer can be mounted to the backside of a wafer of a plurality ofpower stage ICs 104 prior to singulation. Thediamond layer 1002 can also be formed by deposition on the backside of a wafer of a plurality ofpower stage ICs 104 prior to singulation. - The
power stage IC 104 can be mounted to the lead frame such that theactive side 116 is attached and electrically coupled to pads on the lead frame. In an example, the lead frame can be coated withsolder 114 using a solder mask and solder paint. In another example, a plurality of solder balls can be placed on theactive side 116 of a wafer of a plurality ofpower stage ICs 104 prior to singulation of the wafer (e.g., using chip scale packaging (CSP) techniques). In any case, thepower stage IC 104 can be aligned with and placed on the lead frame. In some examples, thesolder 114 can be reflowed once thepower stage IC 104 is in position on the lead frame. - The
controller IC 102 can be mounted to thebackside 118 of thepower stage IC 104 such that thebackside 122 of thecontroller IC 102 is facing and attached to thebackside 118 of thepower stage IC 104. To accomplish this, thebackside 118 of thepower stage IC 104, thebackside 122 of thecontroller IC 102, or both can be coated with an appropriate die attachcompound 108 such as solder or epoxy. In an example, the die attachcompound 108 can be coated on thebackside 122 of a wafer of a plurality ofcontroller ICs 102 prior to singulation. In addition to, or instead of, thebackside 122 of thecontroller IC 102, die attachcompound 108 can be coated on thebackside 118 of a wafer of a plurality ofpower stage ICs 104 prior to singulation. In other examples, the die attachcompound 108 can be placed on thebackside 122 of thecontroller IC 102 and/or thebackside 118 of thepower stage IC 104 after singulation. With the die attachcompound 108 thereon,controller IC 102 can be placed on thebackside 118 of thepower stage IC 104. Thecontroller IC 102 can be secured to thebackside 118 of thepower stage IC 104 by reflowing the solder or curing the epoxy. - In examples including a thermal plug 1102 (e.g., as shown in
FIGS. 8 and 9 ), thethermal plug 1102 can be positioned on thebackside 118 of thepower stage IC 104 adjacent to thecontroller IC 102 and adhered to thebackside 118 using an appropriate adhesive. In examples including one or more dies in addition to thecontroller IC 102 that are mounted on thepower stage IC 104, the additional one or more dies can be mounted to thebackside 118 of thepower stage IC 104 using a suitable die attachcompound 108. For example, adriver IC 1302 can be fabricated as a die (e.g., monolithic IC) having a lateral structure using semiconductor processes. Thedriver IC 1302 can be mounted to thepower stage IC 104 such that a backside of thedriver IC 1302 is attached to thebackside 118 of thepower stage IC 104. Thedriver IC 1302 can be mounted in a similar manner to that described with respect to thecontroller IC 102. - In an example, the solder used to attach any dies (e.g., the
controller IC 102, driver IC 1302) to thepower stage IC 104 can have a different melting temperature than thesolder 114 used to connect thepower stage IC 104 to the lead frame. In other examples, the solders can have a similar melting temperature. - Once mounted, the
controller IC 102 can be electrically coupled to the lead frame. In an example, thecontroller IC 102 can be electrically coupled by wire bonding from theactive side 120 to appropriate pads on the lead frame. In other examples, copper clips or aluminum ribbons can be coupled to theactive side 120 and the lead frame. In examples where thebackside 118 of thepower stage IC 104 is electrically coupled to the lead frame (e.g., a ground pin), wire bonding can include coupling one or more wire bonds to thebackside 118 of thepower stage IC 104 and to appropriate pad(s) on the lead frame. Wire bonding for thecontroller IC 102 and thepower stage IC 104 can occur in one or more than one pass. In examples including one or more addition dies mounted to thebackside 118 of the power stage IC 104 (e.g., as shown inFIG. 10 ), an active side of the one or more additional dies can be electrically coupled (e.g., using wire bond(s), copper clip(s), or aluminum ribbon(s)) to theactive side 120 of thecontroller IC 102 and/or to one or more appropriate pads on the lead frame. - Once the
controller IC 102 and thepower stage IC 104 have been electrically coupled to the lead frame,molding compound 112 can be applied over thecontroller IC 102,power stage IC 104, and the lead frame. In a process forming a plurality of packaged ICs at the same time,molding compound 112 can be applied over the plurality of assembled power conversion system structures. Once applied, themolding compound 112 can be cured. In some examples, the top of the curedmolding compound 112 can be ground, for example, to expose thethermal plug 1102 at an exterior of the package. When forming a plurality of packaged ICs at the same time, the structure after application and curing of themolding compound 112 can be singulated to form a plurality of individual packaged ICs having acontroller IC 102 stacked on an invertedpower stage IC 104. - A power conversion system such as
100, 600, 800, 1000, 1100, 1200, 1300, 1400 and the systems shown insystem FIG. 12 having acontroller IC 102 stacked on an invertedpower stage IC 104 can provide regulated power to various loads. The power conversion system can receive unregulated power (e.g., line power), regulate the unregulated power, and provide regulated power to the load(s). As should be understood, the power conversion system can operated in conjunction with other components and devices to provide the regulated power. -
FIG. 13 is a block diagram of anexample system 1600 including such a power conversion system.System 1600 includes one or morepower conversion systems 1602 coupled to one ormore processing devices 1604 and one ormore memory devices 1606. The one or morepower conversion systems 1602 can receive unregulated power (e.g., line power), regulate the power, and provide regulated power to the one ormore processing devices 1604 and one ormore memory devices 1606. In an example, the one ormore processing devices 1604 can include a central processing unit (CPU), microcontroller, microprocessor (e.g., a digital signal processor (DSP)), field programmable gate array (FPGA), application specific integrated circuit (ASIC), or other processing device. The one ormore memory devices 1606 can include a conventional hard disk, volatile or non-volatile media such as a solid state hard drive, random access memory (RAM) including, but not limited to, synchronous dynamic random access memory (SDRAM), double data rate (DDR) RAM, RAMBUS dynamic RAM (RDRAM), static RAM (SRAM), etc.), electrically erasable programmable ROM (EEPROM), and flash memory, etc. The one ormore processing devices 1604 can be communicatively coupled to the one ormore memory devices 1606. - In other examples, such a power conversion system can provide regulated power to other functional circuits instead of or in addition to one or more processing devices and one or more memory devices. For example, such a power conversion system can provide power to internal device components, peripheral devices, or other components. Such a power conversion system can be included in any suitable electronic device using regulated power such as a desktop, laptop, or tablet computer, a set top box, battery charger, or other device.
- A number of examples of the invention defined by the following claims have been described. Nevertheless, it will be understood that various modifications to the described examples may be made without departing from the spirit and scope of the claimed invention. Features and aspects of particular examples described herein can be combined with or replace features and aspects of other examples. Accordingly, other examples are within the scope of the following claims.
Claims (25)
1. A circuit comprising:
a first die having an active side and a backside, wherein the first die is flip-chip mounted to a carrier;
a second die stacked on the backside of the first die, wherein the second die is stacked on the first die such that a backside of the second die is facing the backside of the first die and an active side of the second die faces away from the first die; and
a chip package surrounding the first die and the second die, wherein the carrier includes a plurality of pins, wherein the first die is mounted such that the active side is coupled to one or more of the plurality of pins.
2. The circuit of claim 1 , comprising bond wires coupling the active side of the second die to a subset of the plurality of pins, wherein the subset of the plurality of pins are disposed at least partially outward from a footprint of the first die.
3. The circuit of claim 2 , wherein a subset of the plurality of pins are disposed to be partially opposite the active side of the first die and partially outward from a footprint of the first die, wherein the subset is coupled to the active side of the first die and to one or more of the plurality of bond wires.
4. The circuit of claim 1 , comprising a thermal plug thermally coupled to the backside of the first die and exposed at an outer surface of the chip package.
5. A circuit comprising:
a first die having an active side and a backside, wherein the first die is flip-chip mounted to a carrier;
a second die stacked on the backside of the first die, wherein the second die is stacked on the first die such that a backside of the second die is facing the backside of the first die and an active side of the second die faces away from the first die,
wherein first die includes diamond on the backside.
6. The circuit of claim 5 , wherein the second die is mounted to the first die using a non-electrically conductive epoxy.
7. A circuit comprising:
a first die having an active side and a backside, wherein the first die is flip-chip mounted to a carrier;
a second die stacked on the backside of the first die, wherein the second die is stacked on the first die such that a backside of the second die is facing the backside of the first die and an active side of the second die faces away from the first die; and
a third die stacked on the backside of the first die, wherein the third die is stacked on the first die such that a backside of the third die is facing the backside of the first die and an active side of the third die faces away from the first die.
8. The circuit of claim 7 , wherein the first die includes a high side device and a low side device, wherein the high side and low side devices have a lateral structure;
wherein the second die includes a controller for the high side device and the low side device; and
wherein the third die includes a driver for the high side device and the low side device.
9. An integrated circuit (IC) comprising:
a lead frame structure;
a first die with an active side and a backside, the first die mounted to the lead frame structure such that the active side faces the lead frame structure and is coupled to the lead frame structure;
a second die with an active side and a backside, the second die stacked on the first die such that the backside of the second die is facing the backside of the first die; and
a plurality of bond wires coupled to the active side of the second die and to the lead frame structure.
10. The IC of claim 9 , wherein the first die includes a metal layer on the backside, the packaged IC including one or more bond wires coupling the metal layer of the first die to the lead frame structure.
11. The IC of claim 9 , comprising:
one of an electrically conductive epoxy or solder physically connecting and electrically coupling the backside of the second die to the backside of the first die.
12. The IC of claim 9 , wherein the first die includes a power stage having a high side device and a low side device; and
wherein the second die includes a controller for the high side device and the low side device.
13. The IC of claim 12 , comprising:
a third die stacked on the backside of the first die, wherein the third die is stacked on the first die such that a backside of the third die is facing the backside of the first die and an active side of the third die faces away from the first die, wherein the third die includes a driver for the high side device and the low side device.
14. The IC of claim 9 , comprising:
a molding compound around the first die and the second die; and
a thermal plug thermally coupled to the backside of the first die and exposed at an outer surface of the molding compound.
15. The IC of claim 9 , wherein first die includes diamond on the backside.
16. The IC of claim 9 , wherein the first die includes one of solder bumps, copper pillars, or solderable pads coupling the active side to the lead frame structure.
17. A power conversion system comprising:
a power stage monolithic integrated circuit (IC) having a lateral structure including an active side and a backside, the active side of the power stage monolithic IC mounted to a carrier;
a controller monolithic IC having a lateral structure including an active side and a backside, the controller monolithic IC stacked on the power stage monolithic IC, the backside of the controller monolithic IC mounted to the backside of the power stage monolithic IC, wherein the controller monolithic IC is configured to control the power stage IC; and
a plurality of bond wires coupled to the active side of the controller monolithic IC and the carrier.
18. The power conversion system of claim 17 , wherein the power stage monolithic IC includes a high side field effect transistor (FET) and a low side FET configured to implement a synchronous buck converter.
19. The power conversion system of claim 17 , wherein the power stage monolithic IC includes a high side field effect transistor (FET) and a low side diode configured to implement a non-synchronous buck converter.
20. The power conversion system of claim 17 , wherein the power stage monolithic IC includes a low side field effect transistor (FET) and a Schottky diode coupled in series with an output load.
21. The power conversion system of claim 17 , comprising:
a driver monolithic IC having a lateral structure with an active side and a backside, the driver monolithic IC stacked on the backside of the power stage monolithic IC, the backside of the driver monolithic IC mounted to the backside of the power stage monolithic IC, the drive monolithic IC configured to drive the power stage monolithic IC.
22. The power conversion system of claim 17 , comprising:
a chip package around the power stage monolithic IC, the controller monolithic IC, and the plurality of bond wires.
23. The power conversion system of claim 17 , wherein the carrier includes a printed circuit board.
24. An electronic device comprising:
one or more processing devices;
one or more memory devices communicatively coupled to the one or more processing devices; and
one or more power conversion systems coupled to the one or more processing devices and the one or more memory devices, the one or more power conversion systems having a controller die mounted on a power stage die such that a backside of the controller die is attached to a backside of the power stage die and configured to provide regulated power to the one or more processing devices and the one or more memory devices.
25. The electronic device of claim 24 , wherein the electronic device comprises one of desktop, laptop, or tablet computer, a set top box, or a battery charger.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/411,026 US20190267365A1 (en) | 2011-08-17 | 2019-05-13 | Back-to-back stacked dies |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201161524382P | 2011-08-17 | 2011-08-17 | |
| US13/358,718 US9524957B2 (en) | 2011-08-17 | 2012-01-26 | Back-to-back stacked dies |
| US15/345,340 US10290618B2 (en) | 2011-08-17 | 2016-11-07 | Back-to-back stacked dies |
| US16/411,026 US20190267365A1 (en) | 2011-08-17 | 2019-05-13 | Back-to-back stacked dies |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/345,340 Division US10290618B2 (en) | 2011-08-17 | 2016-11-07 | Back-to-back stacked dies |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20190267365A1 true US20190267365A1 (en) | 2019-08-29 |
Family
ID=47712242
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/358,718 Active 2032-09-30 US9524957B2 (en) | 2011-08-17 | 2012-01-26 | Back-to-back stacked dies |
| US15/345,340 Active 2032-03-01 US10290618B2 (en) | 2011-08-17 | 2016-11-07 | Back-to-back stacked dies |
| US16/411,026 Abandoned US20190267365A1 (en) | 2011-08-17 | 2019-05-13 | Back-to-back stacked dies |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/358,718 Active 2032-09-30 US9524957B2 (en) | 2011-08-17 | 2012-01-26 | Back-to-back stacked dies |
| US15/345,340 Active 2032-03-01 US10290618B2 (en) | 2011-08-17 | 2016-11-07 | Back-to-back stacked dies |
Country Status (3)
| Country | Link |
|---|---|
| US (3) | US9524957B2 (en) |
| CN (2) | CN102956629A (en) |
| TW (1) | TWI562324B (en) |
Families Citing this family (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN102832189B (en) * | 2012-09-11 | 2014-07-16 | 矽力杰半导体技术(杭州)有限公司 | Multi-chip packaging structure and multi-chip packaging method |
| JP6266219B2 (en) * | 2013-03-18 | 2018-01-24 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| KR101977994B1 (en) * | 2013-06-28 | 2019-08-29 | 매그나칩 반도체 유한회사 | Semiconductor pacakge |
| US9385070B2 (en) * | 2013-06-28 | 2016-07-05 | Delta Electronics, Inc. | Semiconductor component having a lateral semiconductor device and a vertical semiconductor device |
| KR101957529B1 (en) | 2013-06-28 | 2019-03-13 | 매그나칩 반도체 유한회사 | Semiconductor package |
| KR101546575B1 (en) * | 2013-08-12 | 2015-08-21 | 앰코 테크놀로지 코리아 주식회사 | Semiconductor Package And Fabricating Method Thereof |
| CN103441124B (en) * | 2013-08-27 | 2016-01-06 | 矽力杰半导体技术(杭州)有限公司 | The lamination encapsulating method of voltage regulator and corresponding stacked package device |
| US9768099B1 (en) * | 2016-05-06 | 2017-09-19 | Infineon Technologies Americas Corp. | IC package with integrated inductor |
| US10032850B2 (en) * | 2016-05-11 | 2018-07-24 | Texas Instruments Incorporated | Semiconductor die with back-side integrated inductive component |
| US10332825B2 (en) | 2016-05-20 | 2019-06-25 | Infineon Technologies Americas Corp. | Semiconductor package including flip chip mounted IC and vertically integrated inductor |
| US10032750B2 (en) | 2016-06-29 | 2018-07-24 | International Business Machines Corporation | Integrated DC-DC power converters through face-to-face bonding |
| US10083897B2 (en) | 2017-02-20 | 2018-09-25 | Silanna Asia Pte Ltd | Connection arrangements for integrated lateral diffusion field effect transistors having a backside contact |
| US9923059B1 (en) | 2017-02-20 | 2018-03-20 | Silanna Asia Pte Ltd | Connection arrangements for integrated lateral diffusion field effect transistors |
| CN109474178B (en) | 2017-09-07 | 2020-02-07 | 台达电子企业管理(上海)有限公司 | Semiconductor chip power supply system |
| US12176274B2 (en) * | 2018-11-26 | 2024-12-24 | Texas Instruments Incorporated | Multi-die package with multiple heat channels |
| US11715720B2 (en) * | 2020-09-11 | 2023-08-01 | Navitas Semiconductor Limited | Integrated half-bridge power converter |
| US11145579B1 (en) | 2020-09-11 | 2021-10-12 | Navitas Semiconductor Limited | Thermally enhanced electronic packages for GaN power integrated circuits |
| CN115101500B (en) * | 2022-06-08 | 2025-08-01 | 安徽积芯微电子科技有限公司 | Semiconductor chip packaging assembly and packaging method thereof |
| US20240006392A1 (en) * | 2022-06-29 | 2024-01-04 | Texas Instruments Incorporated | Integrated circuit with inductor in magnetic package |
| US20240006259A1 (en) * | 2022-06-29 | 2024-01-04 | Texas Instruments Incorporated | Integrated circuit with inductor in magnetic package |
| CN119381375A (en) * | 2023-07-26 | 2025-01-28 | 达尔科技股份有限公司 | Semiconductor chip package and method for manufacturing the same |
| CN120221521B (en) * | 2025-03-27 | 2025-11-11 | 湖州镓奥科技有限公司 | GaN chip packaging structure and method based on vertical interconnection and gradient thermal matching |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6075700A (en) * | 1999-02-02 | 2000-06-13 | Compaq Computer Corporation | Method and system for controlling radio frequency radiation in microelectronic packages using heat dissipation structures |
| US20020045290A1 (en) * | 1996-02-20 | 2002-04-18 | Michael B. Ball | Flip chip and conventional stack |
| US20070152325A1 (en) * | 2005-12-30 | 2007-07-05 | Intel Corporation | Chip package dielectric sheet for body-biasing |
| US20070215996A1 (en) * | 2006-03-15 | 2007-09-20 | Ralf Otremba | Electronic Component and Method for its Assembly |
| US20100155837A1 (en) * | 2008-12-23 | 2010-06-24 | Francois Hebert | Single die output power stage using trench-gate low-side and ldmos high-side mosfets, structure and method |
| US20120273845A1 (en) * | 2011-04-28 | 2012-11-01 | Honeywell International Inc. | Electronic ph sensor die packaging |
Family Cites Families (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW450432U (en) | 2000-06-15 | 2001-08-11 | Siliconix Taiwan Ltd | Connecting structure of power transistor |
| US20050224978A1 (en) * | 2002-06-24 | 2005-10-13 | Kohichiro Kawate | Heat curable adhesive composition, article, semiconductor apparatus and method |
| US6800930B2 (en) * | 2002-07-31 | 2004-10-05 | Micron Technology, Inc. | Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies |
| US20040061213A1 (en) * | 2002-09-17 | 2004-04-01 | Chippac, Inc. | Semiconductor multi-package module having package stacked over die-up flip chip ball grid array package and having wire bond interconnect between stacked packages |
| US6906416B2 (en) * | 2002-10-08 | 2005-06-14 | Chippac, Inc. | Semiconductor multi-package module having inverted second package stacked over die-up flip-chip ball grid array (BGA) package |
| US7067903B2 (en) | 2002-11-07 | 2006-06-27 | Kabushiki Kaisha Kobe Seiko Sho | Heat spreader and semiconductor device and package using the same |
| US7309923B2 (en) * | 2003-06-16 | 2007-12-18 | Sandisk Corporation | Integrated circuit package having stacked integrated circuits and method therefor |
| JP2005054045A (en) * | 2003-08-04 | 2005-03-03 | Hitachi Chem Co Ltd | Epoxy resin molding material for sealing and electronic component device |
| KR101075169B1 (en) * | 2003-08-27 | 2011-10-19 | 페어차일드코리아반도체 주식회사 | Power module flip chip package |
| JP5011115B2 (en) * | 2004-10-18 | 2012-08-29 | スタッツ・チップパック・インコーポレイテッド | Multi-chip lead frame semiconductor package |
| US7898092B2 (en) | 2007-11-21 | 2011-03-01 | Alpha & Omega Semiconductor, | Stacked-die package for battery power management |
| JP2006210802A (en) * | 2005-01-31 | 2006-08-10 | Nec Electronics Corp | Semiconductor device |
| JP2006223016A (en) * | 2005-02-08 | 2006-08-24 | Renesas Technology Corp | Power system, multi-chip module, system-in-package, and non-isolated DC / DC converter |
| US20070109756A1 (en) * | 2005-02-10 | 2007-05-17 | Stats Chippac Ltd. | Stacked integrated circuits package system |
| US20070138628A1 (en) | 2005-12-15 | 2007-06-21 | Lam Ken M | Apparatus and method for increasing the quantity of discrete electronic components in an integrated circuit package |
| TW200729361A (en) | 2006-01-16 | 2007-08-01 | Advanced Semiconductor Eng | Package structure and method for fabricating the same |
| US7569920B2 (en) | 2006-05-10 | 2009-08-04 | Infineon Technologies Ag | Electronic component having at least one vertical semiconductor power transistor |
| US7271470B1 (en) | 2006-05-31 | 2007-09-18 | Infineon Technologies Ag | Electronic component having at least two semiconductor power devices |
| US7485954B2 (en) | 2006-09-07 | 2009-02-03 | Alpha And Omega Semiconductor Limited | Stacked dual MOSFET package |
| KR101539902B1 (en) * | 2006-09-29 | 2015-07-27 | 오스람 오엘이디 게엠베하 | Organic lighting device and lighting equipment |
| TWI368224B (en) | 2007-03-19 | 2012-07-11 | A Data Technology Co Ltd | Wear-leveling management and file distribution management of hybrid density memory |
| DE102007018914B4 (en) | 2007-04-19 | 2019-01-17 | Infineon Technologies Ag | Semiconductor device with a semiconductor chip stack and method for producing the same |
| US7960997B2 (en) * | 2007-08-08 | 2011-06-14 | Advanced Analogic Technologies, Inc. | Cascode current sensor for discrete power semiconductor devices |
| US8358013B1 (en) * | 2007-08-29 | 2013-01-22 | Marvell International Ltd. | Leadless multi-chip module structure |
| US7868431B2 (en) | 2007-11-23 | 2011-01-11 | Alpha And Omega Semiconductor Incorporated | Compact power semiconductor package and method with stacked inductor and integrated circuit die |
| US8063472B2 (en) | 2008-01-28 | 2011-11-22 | Fairchild Semiconductor Corporation | Semiconductor package with stacked dice for a buck converter |
| US8053873B2 (en) | 2008-06-06 | 2011-11-08 | Texas Instruments Incorporated | IC having voltage regulated integrated Faraday shield |
| US7745920B2 (en) * | 2008-06-10 | 2010-06-29 | Micron Technology, Inc. | Packaged microelectronic devices and methods for manufacturing packaged microelectronic devices |
| US8022539B2 (en) | 2008-11-17 | 2011-09-20 | Stats Chippac Ltd. | Integrated circuit packaging system with increased connectivity and method of manufacture thereof |
| US20100171543A1 (en) | 2009-01-08 | 2010-07-08 | Ciclon Semiconductor Device Corp. | Packaged power switching device |
| US8049312B2 (en) | 2009-01-12 | 2011-11-01 | Texas Instruments Incorporated | Semiconductor device package and method of assembly thereof |
| US8193583B2 (en) * | 2009-04-29 | 2012-06-05 | Intersil Americas, Inc. | Monolithic output stage with vertical high-side PMOS and vertical low-side NMOS interconnected using buried metal, structure and method |
| US8547162B2 (en) | 2009-12-23 | 2013-10-01 | Texas Instruments Incorporated | Integration of MOSFETs in a source-down configuration |
| US20120228696A1 (en) * | 2011-03-07 | 2012-09-13 | Texas Instruments Incorporated | Stacked die power converter |
-
2012
- 2012-01-26 US US13/358,718 patent/US9524957B2/en active Active
- 2012-05-01 TW TW101115441A patent/TWI562324B/en active
- 2012-06-06 CN CN2012102020246A patent/CN102956629A/en active Pending
- 2012-06-06 CN CN201910372401.2A patent/CN110211948A/en active Pending
-
2016
- 2016-11-07 US US15/345,340 patent/US10290618B2/en active Active
-
2019
- 2019-05-13 US US16/411,026 patent/US20190267365A1/en not_active Abandoned
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020045290A1 (en) * | 1996-02-20 | 2002-04-18 | Michael B. Ball | Flip chip and conventional stack |
| US6075700A (en) * | 1999-02-02 | 2000-06-13 | Compaq Computer Corporation | Method and system for controlling radio frequency radiation in microelectronic packages using heat dissipation structures |
| US20070152325A1 (en) * | 2005-12-30 | 2007-07-05 | Intel Corporation | Chip package dielectric sheet for body-biasing |
| US20070215996A1 (en) * | 2006-03-15 | 2007-09-20 | Ralf Otremba | Electronic Component and Method for its Assembly |
| US20100155837A1 (en) * | 2008-12-23 | 2010-06-24 | Francois Hebert | Single die output power stage using trench-gate low-side and ldmos high-side mosfets, structure and method |
| US20120273845A1 (en) * | 2011-04-28 | 2012-11-01 | Honeywell International Inc. | Electronic ph sensor die packaging |
Also Published As
| Publication number | Publication date |
|---|---|
| US20130043940A1 (en) | 2013-02-21 |
| US10290618B2 (en) | 2019-05-14 |
| TWI562324B (en) | 2016-12-11 |
| US20170053904A1 (en) | 2017-02-23 |
| TW201310603A (en) | 2013-03-01 |
| CN110211948A (en) | 2019-09-06 |
| US9524957B2 (en) | 2016-12-20 |
| CN102956629A (en) | 2013-03-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10290618B2 (en) | Back-to-back stacked dies | |
| US9653388B2 (en) | Integrating multi-output power converters having vertically stacked semiconductor chips | |
| KR101834389B1 (en) | Wafer level stack die package | |
| US9620475B2 (en) | Array based fabrication of power semiconductor package with integrated heat spreader | |
| US10109614B2 (en) | Silicon package for embedded electronic system having stacked semiconductor chips | |
| US11177246B2 (en) | Photo-sensitive silicon package embedding self-powered electronic system | |
| US11043477B2 (en) | Power converter monolithically integrating transistors, carrier, and components | |
| US10121716B2 (en) | Silicon package for embedded semiconductor chip and power converter | |
| US9570379B2 (en) | Power semiconductor package with integrated heat spreader and partially etched conductive carrier | |
| US9818662B2 (en) | Silicon package having electrical functionality by embedded passive components |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |