US20190214905A1 - Circuits for three-level buck regulators - Google Patents
Circuits for three-level buck regulators Download PDFInfo
- Publication number
- US20190214905A1 US20190214905A1 US15/868,496 US201815868496A US2019214905A1 US 20190214905 A1 US20190214905 A1 US 20190214905A1 US 201815868496 A US201815868496 A US 201815868496A US 2019214905 A1 US2019214905 A1 US 2019214905A1
- Authority
- US
- United States
- Prior art keywords
- switch
- regulator
- inductor
- state
- open
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 9
- 230000003071 parasitic effect Effects 0.000 description 19
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000034 method Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
- H02M7/42—Conversion of DC power input into AC power output without possibility of reversal
- H02M7/44—Conversion of DC power input into AC power output without possibility of reversal by static converters
- H02M7/48—Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/483—Converters with outputs that each can have more than two voltages levels
- H02M7/4837—Flying capacitor converters
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/32—Means for protecting converters other than automatic disconnection
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
Definitions
- Voltage regulators are a ubiquitous circuit component that are critical to providing consistent power to circuit loads.
- Buck regulators form a class of voltage regulators that are popular in certain applications.
- buck regulators can suffer inefficiencies due to parasitic resistances in those regulators.
- the circuits comprise: an inductor having a first side and having a second side; a first switch having a first side connected to a first voltage source and having a second side; a second switch having a first side connected to the second side of the first switch and having a second side connected to the first side of the inductor; a third switch having a first side connected to the first side of the inductor and having a second side; a fourth switch having a first side connected to the second side of the third switch and having a second side connected to a second voltage source; a fifth switch having a first side connected to the first side of the inductor and having a second side connected to one of the first voltage source and the second voltage source; a first capacitor having a first side connected to the second side of the first switch and having a second side connected to the second side of the third switch; and a second capacitor having a first side connected to the second side of the inductor and having a second side connected to the first side of the inductor and having a second side connected to
- the second side of the fifth switch is connected to the second voltage source
- the circuits further comprise: a sixth switch have a first side connected to the first side of the inductor and having a second side connected to the first voltage source.
- the second side of the fifth switch is connected to the second voltage source and wherein in a State 0 of the regulator: the first switch is open; the second switch is open; the third switch closed; the fourth switch is closed; and the fifth switch is closed.
- a State 1 of the regulator the first switch is open; the second switch is closed; the third switch open; the fourth switch is closed; and the fifth switch is open.
- a State 2 of the regulator the first switch is closed; the second switch is open; the third switch closed; the fourth switch is open; and the fifth switch is open.
- the regulator switches between State 0, State 1, and State 2 during a cycle of the regulator.
- the second side of the fifth switch is connected to the second voltage source and wherein in a State 3 of the regulator: the first switch is closed; the second switch is closed; the third switch open; the fourth switch is open; and the fifth switch is closed.
- the first switch in a State 1 of the regulator: the first switch is open; the second switch is closed; the third switch open; the fourth switch is closed; and the fifth switch is open.
- the first switch in a State 2 of the regulator: the first switch is closed; the second switch is open; the third switch closed; the fourth switch is open; and the fifth switch is open.
- the regulator switches between State 3, State 1, and State 2 during a cycle of the regulator.
- the second side of the inductor is coupled to a load.
- FIGS. 1A-1B illustrate an example of a buck regulator and its operation as known in the prior art.
- FIGS. 2A-2F illustrate an example of a 3-level buck regulator and its operation as known in the prior art.
- FIGS. 3A-3D illustrate an example of a 3-level buck regulator, including a switch to ground to reduce parasitic resistance, and its operation in accordance with some embodiments.
- FIGS. 4A-4D illustrate an example of a 3-level buck regulator, including a switch to V IN to reduce parasitic resistance, and its operation in accordance with some embodiments.
- FIGS. 5A-5F illustrate an example of a 3-level buck regulator, including a switch to ground and a switch to V IN to reduce parasitic resistance, and its operation in accordance with some embodiments.
- FIGS. 1A-1B illustrate an example 100 of a buck regulator and its operation as known in the prior art.
- buck regulator 100 includes an inductor 108 , two switches 114 and 116 , and a capacitor 120 .
- the buck regulator drives a load 106 .
- buck regulator 100 connects inductor 108 to a first voltage source V IN 104 and a second voltage source 118 through switches 114 and 116 .
- second voltage source 118 is a ground voltage (0V) source, which presumed for the remained of this application for simplicity only.
- Switches 114 and 116 are turned ON and OFF using control signals from any suitable control mechanism such as a hardware processor. Switches 114 and 116 are controlled so that the two switches are not turned ON at the same time.
- Switches 114 and 116 can be implemented as transistors, such as MOSFET transistors.
- switch 114 can be implemented using a P-channel MOSFET transistor and switch 116 can be implemented using an N-channel MOSFET transistor.
- V X 102 at the left side (input) of inductor 108 swings between 0V (ground) and V IN with a period T. More particularly, between time 0 and time DT and between time T and time T+DT, switch 114 is closed and switch 116 is open. This results in V X 102 being equal to V IN 104 . Between time DT and time T and between time T+DT and time 2T, switch 114 is open and switch 116 is closed. This results in V X 102 being equal to ground.
- Inductor 108 and capacitor 120 operate as a low-pass filter that averages V X 102 over time, thereby creating a signal V OUT 110 at the output of the regulator that has a small voltage ripple.
- the level of voltage output by V OUT 110 can depend on the amount of time the inductor 108 is coupled to the first voltage source V IN 104 and the amount of time the inductor 108 is coupled to the second voltage source 118 .
- buck regulator 100 can adjust the level of V OUT 110 so that it is equal to V IN D+(0V)(1 ⁇ D), where D, a number between 0 and 1, is the portion of time V X is coupled to V IN .
- D is also referred to as a duty cycle.
- Output load 106 that consumes the output current can be any type of an electronic device, including hardware processors, memory (DRAM, NAND, flash, etc.), RF chips, WiFi combo chips, and power amplifiers.
- the efficiency of buck regulator 100 can be computed as:
- P L indicates the power delivered to output load 106 and P I indicates the input power to buck regulator 108 .
- One of the major power losses P LOSS associated with buck regulator 100 includes a resistive loss P R incurred by the parasitic resistance of inductor 108 .
- buck regulator 100 delivers power to output load 106 by providing current I L 112
- buck regulator 100 provides all of the power that it receives at the input (input power) to the output load 106 as output power.
- buck regulator 100 dissipates some of its input power internally at inductor 108 .
- an inductor 108 has zero resistance. Therefore, a current through inductor 108 would not dissipate any power.
- inductor 108 is associated with a finite resistance, primarily due to the resistance of the material forming inductor 108 .
- This undesirable, finite resistance of inductor 108 is referred to as a parasitic resistance.
- the parasitic resistance can incur a resistive power loss since the parasitic resistance can cause the current through inductor 108 to dissipate energy. Therefore, the resistive power loss can reduce the power conversion efficiency of buck regulator 100 .
- I L,RMS can be reduced by reducing the peak-to-peak ripple of the inductor current (I L,PP 120 ). Therefore, buck regulator 100 can reduce the resistive loss P R by reducing the peak-to-peak ripple of the inductor current I L,PP 120 .
- buck regulator 100 can switch at a high frequency and reduce the period of the switching regulator T.
- this solution can increase the power consumed to charge and discharge the parasitic capacitance at junction 122 between switches 114 and 116 .
- This capacitive power loss can be significant because the size of switches 114 and 116 can be large, which increases the parasitic capacitance, and because the voltage swing on V X 102 is large.
- This power loss can be significant because the size of switches 114 and 116 is large, which increases the parasitic capacitance, and because the voltage swing on V X 102 is large.
- the buck regulator 100 can use an inductor 108 with a high inductance value, thereby reducing the parasitic resistance R L .
- this approach makes the inductor 108 large and makes integration difficult.
- FIGS. 2A-2F illustrate an example 200 of a 3-level buck regulator and its operation as known in the prior art.
- regulator 200 is a 2:1 Switched Capacitor regulator followed by an inductor.
- a buck regulator has a square wave on V X 102 that swings between 0 and V IN 104 , which is two levels of voltages.
- a 3-level buck regulator can have 0, V IN /2 or V IN /2 at V X 102 , hence the name “3” level buck regulator.
- V X 102 swings between 0 and V IN /2 to regulate V OUT 110 to be a value between 0 and V IN /2. More particularly, as shown in FIG. 2E , between time 0 and time (0.5 ⁇ D)T and between time 0.5T and time (1 ⁇ D)T, regulator 200 operates in State 0 shown in FIG. 2A . In this state, switches 202 and 204 are open and switches 206 and 208 are closed. Between time (0.5 ⁇ D)T and time 0.5T, regulator 200 operates in State 1 shown in FIG. 2B . In this state, switches 202 and 207 are open and switches 204 and 208 are closed. Between time (1 ⁇ D)T and time T, regulator 200 operates in State 2 shown in FIG. 2C . In this state, switches 204 and 208 are open and switches 202 and 206 are closed.
- V X 102 swings between V IN /2 and V IN 104 to regulate V OUT 110 to be a value between V IN /2 and V IN .
- regulator 200 operates in State 3 shown in FIG. 2D .
- switches 206 and 208 are open and switches 202 and 204 are closed.
- switches 202 and 207 are open and switches 204 and 208 are closed.
- regulator 200 operates in State 2 shown in FIG. 2C . In this state, switches 204 and 208 are open and switches 202 and 206 are closed.
- V IN /2 which is half of the V IN swing on V X for a 2-level buck regulator, like shown in FIGS. 1A-1B . Since the voltage swing on V X is half, the peak to peak inductor current ripple I L 112 is also half. As a result, a 3-level buck regulator can have smaller I L,RMS 2 loss on the inductor, or can use a smaller inductance value than a buck regulator for the same I L,RMS 2 loss.
- the 3-level buck regulator generates the third level V IN /2 using C FLY 210 .
- State 1 and 2 are the same as a typical 2:1 SC regulator, so iterating between these two states generates V IN /2 on V X .
- switches e.g., switches 206 and 208 in FIG. 2A , and switches 202 and 204 in FIG. 2D
- switches 206 and 208 in FIG. 2A are cascoded in series, which results in larger I 2 R loss due to the parasitic resistance on the switches.
- switches 206 and 208 are turned ON in series, while in State 3, switches 202 and 204 are turned ON in series.
- FIGS. 3A-3D illustrate an example 300 of a 3-level buck regulator that adds a switch between ground (0V) (or any other suitable second voltage source) and V X 102 to reduce the resistance of switches 206 and 208 when cascoded as shown in FIG. 3A .
- a switch 302 when D is lower than 0.5, a switch 302 can be used to reduce the parasitic resistance between ground and V X 102 in State 0. Switch 302 is used only when D is smaller than 0.5 and regulator 300 is in State 0.
- 3-level buck regulator 300 can work when D is greater than or equal to 0.5 (which would operate like regulator 200 as shown in FIGS. 2B, 2C, 2D, and 2F ), but switch 302 will always be OFF and not provide any benefit compared to a typical 3-level buck regulator like the one in FIGS. 2A-2F .
- FIGS. 4A-4D illustrate an example 400 of a 3-level buck regulator that adds a switch between V X 102 and V IN 104 to reduce the resistance of switches 202 and 204 when cascoded as shown in FIG. 4C .
- a switch 404 can be used to reduce the parasitic resistance between between V X 102 and V IN 104 in State 3.
- Switch 404 is used only when D is greater than or equal to 0.5 and regulator 400 is in State 3.
- 3-level buck regulator 400 can work when D is less than 0.5 (which would operate like regulator 200 as shown in FIGS. 2A, 2B, 2C, and 2E ), but switch 404 will always be OFF and not provide any benefit compared to a typical 3-level buck regulator like the one in FIGS. 2A-2F .
- FIGS. 5A-5F illustrate an example 500 of a 3-level buck regulator that adds a switch between ground (0V) (or any other suitable second voltage source) and V X 102 to reduce the resistance of switches 206 and 208 when cascoded as shown in FIG. 5A and that adds a switch between V X 102 and V IN 104 to reduce the resistance of switches 202 and 204 when cascoded as shown in FIG. 5D .
- a switch 302 can be used to reduce the parasitic resistance between ground and V X 102 in State 0. Switch 302 is used only when D is smaller than 0.5 and regulator 500 is in State 0.
- FIGS. 5A-5F illustrate an example 500 of a 3-level buck regulator that adds a switch between ground (0V) (or any other suitable second voltage source) and V X 102 to reduce the resistance of switches 206 and 208 when cascoded as shown in FIG. 5A and that adds a switch between V X 102 and V IN 104 to reduce the resistance of switches 202 and 204
- a switch 404 can be used to reduce the parasitic resistance between V X 102 and V IN 104 in State 3.
- Switch 404 is used only when D is greater than or equal to 0.5 and regulator 500 is in State 3.
- both switches 302 and 404 are OFF.
- switches 302 and 404 can be rated at V IN /2 since the maximum voltage across the switch is V IN /2. This is better than using a switch rated at V IN 104 since switch size and resistance grow larger as voltage rate increases.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
- Voltage regulators are a ubiquitous circuit component that are critical to providing consistent power to circuit loads. Buck regulators form a class of voltage regulators that are popular in certain applications. However, buck regulators can suffer inefficiencies due to parasitic resistances in those regulators.
- Accordingly, new circuits for voltage regulators are desirable.
- Circuits for three-level buck regulators are provided. In some embodiments, the circuits comprise: an inductor having a first side and having a second side; a first switch having a first side connected to a first voltage source and having a second side; a second switch having a first side connected to the second side of the first switch and having a second side connected to the first side of the inductor; a third switch having a first side connected to the first side of the inductor and having a second side; a fourth switch having a first side connected to the second side of the third switch and having a second side connected to a second voltage source; a fifth switch having a first side connected to the first side of the inductor and having a second side connected to one of the first voltage source and the second voltage source; a first capacitor having a first side connected to the second side of the first switch and having a second side connected to the second side of the third switch; and a second capacitor having a first side connected to the second side of the inductor and having a second side connected to the second voltage source.
- In some embodiments, the second side of the fifth switch is connected to the second voltage source, and the circuits further comprise: a sixth switch have a first side connected to the first side of the inductor and having a second side connected to the first voltage source.
- In some embodiments, the second side of the fifth switch is connected to the second voltage source and wherein in a
State 0 of the regulator: the first switch is open; the second switch is open; the third switch closed; the fourth switch is closed; and the fifth switch is closed. In some such embodiments, in aState 1 of the regulator: the first switch is open; the second switch is closed; the third switch open; the fourth switch is closed; and the fifth switch is open. Further, in some such embodiments, in aState 2 of the regulator: the first switch is closed; the second switch is open; the third switch closed; the fourth switch is open; and the fifth switch is open. Still further, in some such embodiments, the regulator switches betweenState 0,State 1, andState 2 during a cycle of the regulator. - In some embodiments, the second side of the fifth switch is connected to the second voltage source and wherein in a
State 3 of the regulator: the first switch is closed; the second switch is closed; the third switch open; the fourth switch is open; and the fifth switch is closed. In some such embodiments, in aState 1 of the regulator: the first switch is open; the second switch is closed; the third switch open; the fourth switch is closed; and the fifth switch is open. Further, in some such embodiments, in aState 2 of the regulator: the first switch is closed; the second switch is open; the third switch closed; the fourth switch is open; and the fifth switch is open. Still further, in some such embodiments, the regulator switches betweenState 3,State 1, andState 2 during a cycle of the regulator. - In some embodiments, the second side of the inductor is coupled to a load.
-
FIGS. 1A-1B illustrate an example of a buck regulator and its operation as known in the prior art. -
FIGS. 2A-2F illustrate an example of a 3-level buck regulator and its operation as known in the prior art. -
FIGS. 3A-3D illustrate an example of a 3-level buck regulator, including a switch to ground to reduce parasitic resistance, and its operation in accordance with some embodiments. -
FIGS. 4A-4D illustrate an example of a 3-level buck regulator, including a switch to VIN to reduce parasitic resistance, and its operation in accordance with some embodiments. -
FIGS. 5A-5F illustrate an example of a 3-level buck regulator, including a switch to ground and a switch to VIN to reduce parasitic resistance, and its operation in accordance with some embodiments. -
FIGS. 1A-1B illustrate an example 100 of a buck regulator and its operation as known in the prior art. As shown inFIG. 1A ,buck regulator 100 includes aninductor 108, two 114 and 116, and aswitches capacitor 120. The buck regulator drives aload 106. - During operation,
buck regulator 100 connectsinductor 108 to a firstvoltage source V IN 104 and a second voltage source 118 through 114 and 116. In some cases, second voltage source 118 is a ground voltage (0V) source, which presumed for the remained of this application for simplicity only.switches 114 and 116 are turned ON and OFF using control signals from any suitable control mechanism such as a hardware processor.Switches 114 and 116 are controlled so that the two switches are not turned ON at the same time.Switches 114 and 116 can be implemented as transistors, such as MOSFET transistors. For example,Switches switch 114 can be implemented using a P-channel MOSFET transistor andswitch 116 can be implemented using an N-channel MOSFET transistor. - As illustrated in
FIG. 1B , as 114 and 116 turn ON and OFF with a period T,switches voltage V X 102 at the left side (input) ofinductor 108 swings between 0V (ground) and VIN with a period T. More particularly, betweentime 0 and time DT and between time T and time T+DT,switch 114 is closed andswitch 116 is open. This results inV X 102 being equal toV IN 104. Between time DT and time T and between time T+DT andtime 2T,switch 114 is open andswitch 116 is closed. This results inV X 102 being equal to ground.Inductor 108 andcapacitor 120 operate as a low-pass filter that averagesV X 102 over time, thereby creating asignal V OUT 110 at the output of the regulator that has a small voltage ripple. The level of voltage output byV OUT 110 can depend on the amount of time theinductor 108 is coupled to the firstvoltage source V IN 104 and the amount of time theinductor 108 is coupled to the second voltage source 118. For example,buck regulator 100 can adjust the level ofV OUT 110 so that it is equal to VIND+(0V)(1−D), where D, a number between 0 and 1, is the portion of time VX is coupled to VIN. D is also referred to as a duty cycle.Output load 106 that consumes the output current can be any type of an electronic device, including hardware processors, memory (DRAM, NAND, flash, etc.), RF chips, WiFi combo chips, and power amplifiers. - The efficiency of
buck regulator 100 can be computed as: -
- where PL indicates the power delivered to
output load 106 and PI indicates the input power to buckregulator 108. PL can be computed as follows: PL=PI−PLOSS, where PLOSS includes the amount of power losses during the voltage regulation process. - One of the major power losses PLOSS associated with
buck regulator 100 includes a resistive loss PR incurred by the parasitic resistance ofinductor 108. Whenbuck regulator 100 delivers power to outputload 106 by providing current IL 112, ideally,buck regulator 100 provides all of the power that it receives at the input (input power) to theoutput load 106 as output power. However, in a practical scenario,buck regulator 100 dissipates some of its input power internally atinductor 108. Ideally, aninductor 108 has zero resistance. Therefore, a current throughinductor 108 would not dissipate any power. However, in a practical scenario,inductor 108 is associated with a finite resistance, primarily due to the resistance of thematerial forming inductor 108. This undesirable, finite resistance ofinductor 108 is referred to as a parasitic resistance. The parasitic resistance can incur a resistive power loss since the parasitic resistance can cause the current throughinductor 108 to dissipate energy. Therefore, the resistive power loss can reduce the power conversion efficiency ofbuck regulator 100. - When the current is alternating, then the resistive power loss can be computed as PR=IL,RMS 2RL, where RL is the value of the parasitic resistance of
inductor 108, and IL,RMS is the root-mean square of the current throughinductor 108. IL,RMS can be reduced by reducing the peak-to-peak ripple of the inductor current (IL,PP 120). Therefore,buck regulator 100 can reduce the resistive loss PR by reducing the peak-to-peak ripple of the inductor current IL,PP 120. - There are two ways to reduce the peak-to-peak ripple of the inductor current IL,PP 120. First,
buck regulator 100 can switch at a high frequency and reduce the period of the switching regulator T. However, this solution can increase the power consumed to charge and discharge the parasitic capacitance atjunction 122 between 114 and 116. This capacitive power loss can be significant because the size ofswitches 114 and 116 can be large, which increases the parasitic capacitance, and because the voltage swing onswitches V X 102 is large. This capacitive power loss can be computed as follows: PC=fCV2, where C is the amount of the parasitic capacitance atjunction 122, f is the frequency at which thebuck regulator 100 switches, and V is the voltage swing at thejunction 122. This power loss can be significant because the size of 114 and 116 is large, which increases the parasitic capacitance, and because the voltage swing onswitches V X 102 is large. - Second, the
buck regulator 100 can use aninductor 108 with a high inductance value, thereby reducing the parasitic resistance RL. However, this approach makes theinductor 108 large and makes integration difficult. -
FIGS. 2A-2F illustrate an example 200 of a 3-level buck regulator and its operation as known in the prior art. At a high level,regulator 200 is a 2:1 Switched Capacitor regulator followed by an inductor. As described in connection withFIGS. 1A-1B , a buck regulator has a square wave onV X 102 that swings between 0 andV IN 104, which is two levels of voltages. A 3-level buck regulator, however, can have 0, VIN/2 or VIN/2 atV X 102, hence the name “3” level buck regulator. - As shown in
FIG. 2E , when duty cycle “D” is smaller than 0.5,V X 102 swings between 0 and VIN/2 to regulateV OUT 110 to be a value between 0 and VIN/2. More particularly, as shown inFIG. 2E , betweentime 0 and time (0.5−D)T and between time 0.5T and time (1−D)T,regulator 200 operates inState 0 shown inFIG. 2A . In this state, switches 202 and 204 are open and switches 206 and 208 are closed. Between time (0.5−D)T and time 0.5T,regulator 200 operates inState 1 shown inFIG. 2B . In this state, switches 202 and 207 are open and switches 204 and 208 are closed. Between time (1−D)T and time T,regulator 200 operates inState 2 shown inFIG. 2C . In this state, switches 204 and 208 are open and switches 202 and 206 are closed. - As shown in
FIG. 2F , when D is equal to or larger than 0.5,V X 102 swings between VIN/2 andV IN 104 to regulateV OUT 110 to be a value between VIN/2 and VIN. More particularly, as shown inFIG. 2F , betweentime 0 and time (D-0.5)T and between time 0.5T and time DT,regulator 200 operates inState 3 shown inFIG. 2D . In this state, switches 206 and 208 are open and switches 202 and 204 are closed. Between time (D−0.5)T and time 0.5T,regulator 200 operates inState 1 shown inFIG. 2B . In this state, switches 202 and 207 are open and switches 204 and 208 are closed. Between time DT and time T,regulator 200 operates inState 2 shown inFIG. 2C . In this state, switches 204 and 208 are open and switches 202 and 206 are closed. - Irrespective of the value of D between 0 and 1, the voltage swing on
V X 102 is VIN/2, which is half of the VIN swing on VX for a 2-level buck regulator, like shown inFIGS. 1A-1B . Since the voltage swing on VX is half, the peak to peak inductor current ripple IL 112 is also half. As a result, a 3-level buck regulator can have smaller IL,RMS 2 loss on the inductor, or can use a smaller inductance value than a buck regulator for the same IL,RMS 2 loss. - The 3-level buck regulator generates the third level VIN/2 using
C FLY 210. 1 and 2 are the same as a typical 2:1 SC regulator, so iterating between these two states generates VIN/2 on VX.State - One drawback of a 3-level buck regulator is that switches (e.g., switches 206 and 208 in
FIG. 2A , and switches 202 and 204 inFIG. 2D ) are cascoded in series, which results in larger I2R loss due to the parasitic resistance on the switches. InState 0, switches 206 and 208 are turned ON in series, while inState 3, switches 202 and 204 are turned ON in series. - In accordance with some embodiments,
FIGS. 3A-3D illustrate an example 300 of a 3-level buck regulator that adds a switch between ground (0V) (or any other suitable second voltage source) andV X 102 to reduce the resistance of 206 and 208 when cascoded as shown inswitches FIG. 3A . More particularly, as shown inFIGS. 3A and 3D , when D is lower than 0.5, aswitch 302 can be used to reduce the parasitic resistance between ground andV X 102 inState 0.Switch 302 is used only when D is smaller than 0.5 andregulator 300 is inState 0. 3-level buck regulator 300 can work when D is greater than or equal to 0.5 (which would operate likeregulator 200 as shown inFIGS. 2B, 2C, 2D, and 2F ), but switch 302 will always be OFF and not provide any benefit compared to a typical 3-level buck regulator like the one inFIGS. 2A-2F . - In accordance with some embodiments,
FIGS. 4A-4D illustrate an example 400 of a 3-level buck regulator that adds a switch betweenV X 102 andV IN 104 to reduce the resistance of 202 and 204 when cascoded as shown inswitches FIG. 4C . More particularly, as shown inFIGS. 4C and 4D , when D is greater than or equal to 0.5, aswitch 404 can be used to reduce the parasitic resistance between betweenV X 102 andV IN 104 inState 3.Switch 404 is used only when D is greater than or equal to 0.5 andregulator 400 is inState 3. 3-level buck regulator 400 can work when D is less than 0.5 (which would operate likeregulator 200 as shown inFIGS. 2A, 2B, 2C, and 2E ), but switch 404 will always be OFF and not provide any benefit compared to a typical 3-level buck regulator like the one inFIGS. 2A-2F . - In accordance with some embodiments,
FIGS. 5A-5F illustrate an example 500 of a 3-level buck regulator that adds a switch between ground (0V) (or any other suitable second voltage source) andV X 102 to reduce the resistance of 206 and 208 when cascoded as shown inswitches FIG. 5A and that adds a switch betweenV X 102 andV IN 104 to reduce the resistance of 202 and 204 when cascoded as shown inswitches FIG. 5D . More particularly, as shown inFIGS. 5A and 5E , when D is lower than 0.5, aswitch 302 can be used to reduce the parasitic resistance between ground andV X 102 inState 0.Switch 302 is used only when D is smaller than 0.5 andregulator 500 is inState 0. As shown inFIGS. 5D and 5F , when D is greater than or equal to 0.5, aswitch 404 can be used to reduce the parasitic resistance betweenV X 102 andV IN 104 inState 3.Switch 404 is used only when D is greater than or equal to 0.5 andregulator 500 is inState 3. Whenregulator 500 is in eitherState 1 orState 2, both 302 and 404 are OFF.switches - In some embodiments, switches 302 and 404 can be rated at VIN/2 since the maximum voltage across the switch is VIN/2. This is better than using a switch rated at
V IN 104 since switch size and resistance grow larger as voltage rate increases. - Although the invention has been described and illustrated in the foregoing illustrative embodiments, it is understood that the present disclosure has been made only by way of example, and that numerous changes in the details of implementation of the invention can be made without departing from the spirit and scope of the invention, which is limited only by the claims that follow. Features of the disclosed embodiments can be combined and rearranged in various ways.
Claims (11)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/868,496 US10355593B1 (en) | 2018-01-11 | 2018-01-11 | Circuits for three-level buck regulators |
| PCT/US2019/013226 WO2019140215A1 (en) | 2018-01-11 | 2019-01-11 | Circuits for three-level buck regulators |
| KR1020207019640A KR102172964B1 (en) | 2018-01-11 | 2019-01-11 | Circuit for a 3-level buck regulator |
| CN201980008159.9A CN111566921A (en) | 2018-01-11 | 2019-01-11 | Circuit for three-level buck regulator |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/868,496 US10355593B1 (en) | 2018-01-11 | 2018-01-11 | Circuits for three-level buck regulators |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190214905A1 true US20190214905A1 (en) | 2019-07-11 |
| US10355593B1 US10355593B1 (en) | 2019-07-16 |
Family
ID=67141100
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/868,496 Active US10355593B1 (en) | 2018-01-11 | 2018-01-11 | Circuits for three-level buck regulators |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US10355593B1 (en) |
| KR (1) | KR102172964B1 (en) |
| CN (1) | CN111566921A (en) |
| WO (1) | WO2019140215A1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN111049373A (en) * | 2019-12-30 | 2020-04-21 | 成都市易冲半导体有限公司 | Current type three-state step-down switch power supply control system and method |
| US20230280814A1 (en) * | 2022-03-01 | 2023-09-07 | Sameer Shekhar | Platform voltage regulator circuitry configurations |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB2505371B (en) | 2011-05-05 | 2018-02-28 | Arctic Sand Technologies Inc | DC-DC converter with modular stages |
| US10680515B2 (en) | 2011-05-05 | 2020-06-09 | Psemi Corporation | Power converters with modular stages |
| US8743553B2 (en) | 2011-10-18 | 2014-06-03 | Arctic Sand Technologies, Inc. | Power converters with integrated capacitors |
| US8619445B1 (en) | 2013-03-15 | 2013-12-31 | Arctic Sand Technologies, Inc. | Protection of switched capacitor power converter |
| US8724353B1 (en) | 2013-03-15 | 2014-05-13 | Arctic Sand Technologies, Inc. | Efficient gate drivers for switched capacitor converters |
| WO2016149063A1 (en) | 2015-03-13 | 2016-09-22 | Arctic Sand Technologies, Inc. | Dc-dc transformer with inductor for the facilitation of adiabatic inter-capacitor charge transport |
| WO2017007991A1 (en) | 2015-07-08 | 2017-01-12 | Arctic Sand Technologies, Inc. | Switched-capacitor power converters |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US50515A (en) * | 1865-10-17 | Burner for gas-stoves | ||
| US20120006960A1 (en) * | 2005-12-05 | 2012-01-12 | Ahlman Scott M | Patient single surface system |
| US20160031553A1 (en) * | 2013-03-06 | 2016-02-04 | Bombardier Inc. | Electric braking system with power conservation and method of operating the same |
| US20180005412A1 (en) * | 2016-06-29 | 2018-01-04 | Siemens Medical Solutions Usa, Inc. | Reconstruction quality assessment with local non-uniformity in nuclear imaging |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7696735B2 (en) * | 2007-03-30 | 2010-04-13 | Intel Corporation | Switched capacitor converters |
| US8212537B2 (en) * | 2009-07-23 | 2012-07-03 | International Business Machines Corporation | Integratable efficient switching down converter |
| JP5099194B2 (en) * | 2010-09-21 | 2012-12-12 | 株式会社デンソー | Power converter |
| CN202094816U (en) * | 2011-05-23 | 2011-12-28 | 深圳和而泰智能控制股份有限公司 | Solar inverter circuit and inverter |
| DE102012005974A1 (en) * | 2012-03-23 | 2013-09-26 | Tq-Systems Gmbh | Electric circuit and method for its operation |
| US9450491B2 (en) * | 2014-10-23 | 2016-09-20 | Qualcomm Incorporated | Circuits and methods providing three-level signals at a synchronous buck converter |
| KR102400554B1 (en) * | 2015-04-24 | 2022-05-20 | 삼성전자주식회사 | DC/DC converter, driving method thereof, and power supply adopting the same |
| CN104868727B (en) * | 2015-05-29 | 2017-12-26 | 重庆大学 | The Second Order Sliding Mode Control and its finite state machine implementation method of three level DC DC buck converters |
| US9780661B2 (en) * | 2015-10-29 | 2017-10-03 | Texas Instruments Incorporated | High efficiency DC-DC converter with active shunt to accommodate high input voltage transients |
| US9923465B2 (en) * | 2016-08-16 | 2018-03-20 | Mediatek Inc. | Power conversion circuit and associated operating method |
| US10050515B1 (en) * | 2017-12-29 | 2018-08-14 | Texas Instruments Incorporated | Voltage control of flying capacitor in adaptive multilevel converters |
-
2018
- 2018-01-11 US US15/868,496 patent/US10355593B1/en active Active
-
2019
- 2019-01-11 CN CN201980008159.9A patent/CN111566921A/en active Pending
- 2019-01-11 WO PCT/US2019/013226 patent/WO2019140215A1/en not_active Ceased
- 2019-01-11 KR KR1020207019640A patent/KR102172964B1/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US50515A (en) * | 1865-10-17 | Burner for gas-stoves | ||
| US20120006960A1 (en) * | 2005-12-05 | 2012-01-12 | Ahlman Scott M | Patient single surface system |
| US20160031553A1 (en) * | 2013-03-06 | 2016-02-04 | Bombardier Inc. | Electric braking system with power conservation and method of operating the same |
| US20180005412A1 (en) * | 2016-06-29 | 2018-01-04 | Siemens Medical Solutions Usa, Inc. | Reconstruction quality assessment with local non-uniformity in nuclear imaging |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN111049373A (en) * | 2019-12-30 | 2020-04-21 | 成都市易冲半导体有限公司 | Current type three-state step-down switch power supply control system and method |
| US20230280814A1 (en) * | 2022-03-01 | 2023-09-07 | Sameer Shekhar | Platform voltage regulator circuitry configurations |
| US12474759B2 (en) * | 2022-03-01 | 2025-11-18 | Intel Corporation | Platform voltage regulator circuitry configurations |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20200089758A (en) | 2020-07-27 |
| WO2019140215A1 (en) | 2019-07-18 |
| CN111566921A (en) | 2020-08-21 |
| KR102172964B1 (en) | 2020-11-02 |
| US10355593B1 (en) | 2019-07-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10355593B1 (en) | Circuits for three-level buck regulators | |
| US10243467B2 (en) | Voltage regulators with kickback protection | |
| CN101981794B (en) | Method for regulating an output voltage | |
| US9729061B2 (en) | Boost regulator having adaptive dead time | |
| KR20090085038A (en) | Low Noise DC / DC Converters Using Diode Conduction Control | |
| US20140266091A1 (en) | Voltage Regulators with Load-Dependent Bias | |
| CN107425718B (en) | Direct current step-down regulating circuit structure | |
| US10700604B2 (en) | High performance switch devices and methods for operating the same | |
| US7911192B2 (en) | High voltage power regulation using two power switches with low voltage transistors | |
| US10331159B2 (en) | Startup current limiters | |
| CN111585428B (en) | Surge current limiter | |
| CN113394974B (en) | COT switching converter with fixed frequency | |
| Sarkar et al. | A study on shoot-through reduction of DC-DC converter pre-driver using starving resistor | |
| CN119813751B (en) | Gate drive control circuit, boost converter, chip and electronic equipment | |
| US12136879B1 (en) | Dual-output switched-capacitor power converter | |
| CN110663164A (en) | Power Converter Pre-Driver System with Multiple Power Modes | |
| JP5753483B2 (en) | Semiconductor integrated circuit and DC-DC converter | |
| CN119051441A (en) | Charge pump circuit | |
| TW201427256A (en) | Power converter with reduced minimum output voltage and control circuit thereof | |
| JP2017085707A (en) | Bidirectional DC-DC converter | |
| HK1153316B (en) | Method for regulating an output voltage |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: LION SEMICONDUCTOR INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PUGGELLI, ALBERTO;LEE, MINBOK;MEYVAERT, HANS;AND OTHERS;SIGNING DATES FROM 20180110 TO 20180111;REEL/FRAME:044601/0295 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |