US20190181224A1 - Formation of self-limited inner spacer for gate-all-around nanosheet fet - Google Patents
Formation of self-limited inner spacer for gate-all-around nanosheet fet Download PDFInfo
- Publication number
- US20190181224A1 US20190181224A1 US15/834,380 US201715834380A US2019181224A1 US 20190181224 A1 US20190181224 A1 US 20190181224A1 US 201715834380 A US201715834380 A US 201715834380A US 2019181224 A1 US2019181224 A1 US 2019181224A1
- Authority
- US
- United States
- Prior art keywords
- rare earth
- silicon germanium
- germanium alloy
- earth metal
- channel material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L29/0673—
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/223—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a gaseous phase
- H01L21/2236—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a gaseous phase from or into a plasma phase
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H01L29/41733—
-
- H01L29/42392—
-
- H01L29/45—
-
- H01L29/66545—
-
- H01L29/66553—
-
- H01L29/66742—
-
- H01L29/78618—
-
- H01L29/78684—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/014—Manufacture or treatment of FETs having zero-dimensional [0D] or one-dimensional [1D] channels, e.g. quantum wire FETs, single-electron transistors [SET] or Coulomb blockade transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/43—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 1D charge carrier gas channels, e.g. quantum wire FETs or transistors having 1D quantum-confined channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
- H10D30/6715—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes characterised by the doping profiles, e.g. having lightly-doped source or drain extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6735—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes having gates fully surrounding the channels, e.g. gate-all-around
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
- H10D62/119—Nanowire, nanosheet or nanotube semiconductor bodies
- H10D62/121—Nanowire, nanosheet or nanotube semiconductor bodies oriented parallel to substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H10D64/0112—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/018—Spacers formed inside holes at the prospective gate locations, e.g. holes left by removing dummy gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
Definitions
- the present application relates to a semiconductor structure and a method of forming the same. More particularly, the present application relates to a semiconductor structure containing a gate-all-around nanosheet field effect transistor having a self-limited inner spacer that provides source/drain isolation. The present application also provides a method of forming such a structure.
- vertically stacked semiconductor nanosheets which are two-dimensional nanostructures in which the vertical thickness is substantially less than the width, are increasingly being used.
- Semiconductor nanosheets are seen as a feasible device option for 7 nm and beyond scaling of semiconductor devices.
- Vertically stacked semiconductor nanosheets provide area efficiency and can provide increased drive current within a given layout.
- the general process flow for semiconductor nanosheet formation involves the formation of a material stack that contains alternating sacrificial semiconductor material nanosheets and semiconductor channel material nanosheets. After removing the sacrificial semiconductor material nanosheets, vertically stacked and suspended semiconductor channel material nanosheets are provided. A functional gate structure can be formed above and below each semiconductor channel material nanosheet to provide a gate-all-around design.
- a semiconductor structure containing a gate-all-around nanosheet field effect transistor (FET) having a self-limited inner spacer composed of a rare earth doped germanium dioxide that provides source/drain isolation between rare earth metal silicide ohmic contacts is provided.
- FET gate-all-around nanosheet field effect transistor
- the semiconductor structure of the present has improved device performance.
- the semiconductor structure may include a plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets suspended above a semiconductor substrate.
- a source/drain (S/D) extension region is located at opposing ends of each silicon germanium alloy channel material nanosheet.
- Each source/drain (S/D) extension region comprises an n-doped or p-doped silicon germanium alloy.
- a functional gate structure surrounds a portion of each silicon germanium alloy channel material nanosheet of the plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets.
- a rare earth metal silicide ohmic contact is located on at least a sidewall surface of each of the source/drain (S/D) extension regions.
- An inner spacer is located between each of the silicon germanium alloy channel material nanosheets and physically contacting sidewalls of the functional gate structure, wherein the inner spacer comprises a rare earth metal doped germanium dioxide.
- the method may include forming at least one nanosheet stack located on a surface of a semiconductor substrate, wherein the at least one nanosheet stack contains alternating nanosheets of a sacrificial silicon nanosheet and a silicon germanium alloy channel material nanosheet, wherein a sacrificial gate structure and a gate spacer are present straddling over a portion of the least one nanosheet stack.
- each sacrificial silicon nanosheet is recessed to provide recessed sacrificial silicon nanosheets.
- Source/drain (S/D) extension regions are then formed in the ends of each silicon germanium alloy channel material nanosheet.
- a rare earth metal doped germanium dioxide layer is formed on physically exposed surfaces of each recessed sacrificial silicon nanosheet and each source/drain (S/D) extension region.
- An anneal is then performed to convert the rare earth metal doped germanium dioxide layer that is in physical contact with each source/drain (S/D) extension region into a rare earth metal silicide ohmic contact, while the rare earth metal doped germanium dioxide layer that is not in physical contact with each of the source/drain (S/D) extension regions forms an inner spacer.
- a metal-containing contact structure is then formed laterally adjacent the at least one nanosheet stack and in contact with outermost sidewall surfaces of the inner spacer and the rare earth metal silicide ohmic contact.
- the sacrificial gate structure and each recessed sacrificial silicon nanosheet are removed to suspend each silicon germanium alloy channel materiel nanosheet, and thereafter a functional gate structure is formed surrounding each suspended silicon germanium alloy channel material nanosheet.
- FIG. 1 is a cross sectional view of an exemplary semiconductor structure that can be employed in the present application and including a plurality of nanosheet stacks containing alternating nanosheets of a sacrificial silicon nanosheet and a silicon germanium alloy channel material nanosheet located on a surface of a semiconductor substrate, wherein a sacrificial gate structure and a gate spacer are present straddling over each nanosheet stack.
- FIG. 2 is a cross sectional view of the exemplary semiconductor structure of FIG. 1 after recessing each sacrificial silicon nanosheet to provide recessed sacrificial silicon nanosheets.
- FIG. 3 is a cross sectional view of the exemplary semiconductor structure of FIG. 2 after forming source/drain (S/D) extension regions in opposing ends of each silicon germanium alloy channel material nanosheet.
- S/D source/drain
- FIG. 4 is a cross sectional view of the exemplary semiconductor structure of FIG. 3 after forming a rare earth metal doped germanium dioxide layer.
- FIG. 5 is a cross sectional view of the exemplary semiconductor structure of FIG. 4 after performing an anneal to provide a rare earth metal silicide ohmic contact contacting each source/drain (S/D) extension region.
- FIG. 6 is a cross sectional view of the exemplary semiconductor structure of FIG. 5 after forming a metal-containing contact structure in each trench.
- FIG. 7 is a cross sectional view of the exemplary semiconductor structure of FIG. 6 after removing the sacrificial gate structure and each recessed sacrificial silicon nanosheet, and forming a functional gate structure on exposed surfaces of each silicon germanium alloy channel material nanosheet.
- FIG. 8 is a cross sectional view of the exemplary semiconductor structure of FIG. 7 after forming a gate cap and formation of contact structures.
- FIG. 1 there is illustrated an exemplary semiconductor structure that can be employed in the present application.
- the exemplary structure of FIG. 1 includes a plurality of nanosheet stacks, ns, containing alternating nanosheets of a sacrificial silicon nanosheet 12 and a silicon germanium alloy channel material nanosheet 14 located on a surface of a semiconductor substrate 10 ; no other materials are present in the nanosheet stacks thus the nanosheet stacks, ns, may be said to consist of alternating nanosheets of a sacrificial silicon nanosheet 12 and a silicon germanium alloy channel material nanosheet 14 .
- the present application describes and illustrates a plurality of nanosheet stacks, ns, the present application can be employed when only a single nanosheet stack, ns, is present.
- each silicon germanium alloy channel material nanosheet 14 is located between a bottom and a top sacrificial silicon nanosheet 12 .
- each nanosheet stack, ns contains n number of silicon germanium alloy channel material nanosheets 14 , and n+1 number of sacrificial silicon nanosheets 12 , wherein n is an integer starting from 1.
- each nanosheet stack, ns is spaced apart from each nearest neighboring nanosheet stack, ns, by a gap.
- the pitch (p) as measured from one sidewall surface of one nanosheet stack to the same sidewall surface of the nearest neighboring nanosheet stack is from 40 nm to 100 nm. Pitches greater than 100 nm are also possible.
- the exemplary structure shown in FIG. 1 also includes a sacrificial gate structure 16 and a gate spacer 18 .
- the sacrificial gate structure 16 and the gate spacer 18 straddle over different portions of one of the nanosheet stacks, ns.
- straddling it is meant that a first portion of a first material is located on one side of a second material, and another portion of the first material is located on another side of the second material, and wherein yet a further portion of the first material is present above a topmost surface of the second material. So not to obscure the present application, the drawings only show the sacrificial gate structure 16 and the gate spacer 18 on a topmost surface of each nanosheet stack.
- the II-VI compound semiconductors are materials that include at least one element from Group II of the Periodic Table of Elements and at least one element from Group VI of the Periodic Table of Elements.
- the semiconductor substrate 10 may be entirely composed of silicon.
- the semiconductor substrate 10 may include a multilayered semiconductor material stack including at least two different semiconductor materials, as defined above.
- the multilayered semiconductor material stack may comprise, in any order, a stack of Si and a silicon germanium alloy.
- the semiconductor material that provides the bulk semiconductor substrate 10 may be a single crystalline semiconductor material.
- the semiconductor material that provides the bulk semiconductor substrate 10 may have any of the well known crystal orientations.
- the crystal orientation of the semiconductor substrate 10 may be ⁇ 100 ⁇ , ⁇ 110 ⁇ , or ⁇ 111 ⁇ .
- Other crystallographic orientations besides those specifically mentioned can also be used in the present application.
- the semiconductor substrate 10 is a semiconductor-on-insulator substrate which includes, from top to bottom, a top semiconductor material layer, an insulator layer such as silicon dioxide, and a handle substrate.
- a material stack of alternating layers of a sacrificial silicon layer and a silicon germanium alloy channel material layer are formed such that each silicon germanium alloy channel material layer is located between a bottom sacrificial silicon layer and a top sacrificial silicon layer.
- the material stack can be formed by epitaxial growth (or deposition) of alternating layers of sacrificial silicon and silicon germanium alloy channel material upon semiconductor substrate 10 .
- epitaxially growing and/or depositing and “epitaxially grown and/or deposited” mean the growth of a semiconductor material on a deposition surface of a semiconductor material, in which the semiconductor material being grown has the same crystalline characteristics as the semiconductor material of the deposition surface.
- the chemical reactants provided by the source gases are controlled and the system parameters are set so that the depositing atoms arrive at the deposition surface of the semiconductor substrate with sufficient energy to move around on the surface and orient themselves to the crystal arrangement of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material has the same crystalline characteristics as the deposition surface on which it is formed.
- each layer that is in present in the material stack has an epitaxial relationship with the semiconductor substrate 10 .
- Examples of various epitaxial growth process apparatuses that can be employed in the present application include, e.g., rapid thermal chemical vapor deposition (RTCVD), low-energy plasma deposition (LEPD), ultra-high vacuum chemical vapor deposition (UHVCVD), atmospheric pressure chemical vapor deposition (APCVD) and molecular beam epitaxy (MBE).
- RTCVD rapid thermal chemical vapor deposition
- LEPD low-energy plasma deposition
- UHVCVD ultra-high vacuum chemical vapor deposition
- APCVD atmospheric pressure chemical vapor deposition
- MBE molecular beam epitaxy
- the epitaxial growth may be performed at a temperature of from 300° C. to 800° C.
- the epitaxial growth of the sacrificial silicon layers and the silicon germanium alloy channel material layers can be performed utilizing any well known precursor gas or gas mixture. Carrier gases like hydrogen, nitrogen, helium and argon can be used.
- each silicon germanium alloy channel material layer that is formed can have a germanium content of from 10 atomic percent germanium to 80 atomic percent germanium, also each sacrificial silicon layer is composed of unalloyed silicon.
- the silicon germanium alloy channel material layers are used in providing the silicon germanium alloy channel material nanosheets of FIG. 1 .
- the semiconductor substrate 10 includes at least an upper portion that is composed of silicon
- a material stack of alternating layers of a silicon germanium alloy channel material layer, as defined above, and a sacrificial silicon layer, as defined above, are formed such that each silicon germanium alloy channel material layer is located between a bottom silicon layer and a top silicon layer.
- Such a material stack can be formed by epitaxial growth (or deposition) of the alternating layers of a silicon germanium alloy channel material and sacrificial silicon upon the silicon upper portion of the semiconductor substrate 10 .
- the silicon upper portion of the semiconductor substrate 10 will be processed into the bottommost sacrificial silicon nanosheet of a particularly nanosheet stack.
- the material stack and optionally the upper portion of the semiconductor substrate 10 can then be patterned by lithography and etching, or by any other patterning process that can provide at least one fin stack such as, for example, a sidewall image transfer process or a direct self assembly process.
- Each fin stack includes alternating layers of sacrificial silicon layers and silicon germanium alloy channel material layers, as defined above.
- the sacrificial gate structure 16 may include a single sacrificial material layer or a stack of two or more sacrificial materials (i.e., at least one sacrificial material portion).
- the at least one sacrificial material portion comprises, from bottom to top, a sacrificial gate dielectric portion, a sacrificial gate portion and a sacrificial dielectric cap portion.
- the sacrificial gate dielectric portion and/or the sacrificial dielectric cap portion can be omitted and only a sacrificial gate portion is formed.
- the at least one sacrificial material portion can be formed by forming a blanket layer (or layers) of a material (or various materials) and then patterning the material (or various materials) by lithography and etching.
- the at least one sacrificial material portion can be formed by first depositing a blanket layer of a sacrificial gate dielectric material.
- the sacrificial gate dielectric material can be an oxide, nitride, and/or oxynitride.
- the sacrificial gate dielectric material can be a high k material having a dielectric constant greater than silicon dioxide.
- a multilayered dielectric structure comprising different dielectric materials, e.g., silicon dioxide, and a high k dielectric can be formed and used as the sacrificial gate portion.
- the sacrificial gate dielectric material can be formed by any deposition technique including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition.
- a blanket layer of a sacrificial gate material can be formed on the blanket layer of sacrificial gate dielectric material.
- the sacrificial gate material can include any material including, for example, polysilicon, amorphous silicon, an elemental metal (e.g., tungsten, titanium, tantalum, aluminum, nickel, ruthenium, palladium and platinum), an alloy of at least two elemental metals or multilayered combinations thereof.
- the sacrificial gate material can be formed utilizing a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition (ALD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- a blanket layer of a sacrificial gate cap material can be formed.
- the sacrificial gate cap material may include a hard mask material such as, for example, silicon dioxide and/or silicon nitride.
- the sacrificial gate cap material can be formed by any suitable deposition process such as, for example, chemical vapor deposition or plasma enhanced chemical vapor deposition.
- lithography and etching can be used to pattern the sacrificial material stack (or any subset of said sacrificial materials) and to provide the sacrificial gate structure 16 .
- the remaining portion of the sacrificial gate dielectric material constitutes a sacrificial gate dielectric portion
- the remaining portion of the sacrificial gate material constitutes a sacrificial gate portion
- the remaining portion of the sacrificial dielectric cap material constitutes a sacrificial dielectric cap portion.
- a gate spacer 18 can be formed on exposed sidewall surfaces of the sacrificial gate structure 16 ; the gate spacer 18 is formed around the entire sidewalls of the sacrificial gate structure 16 .
- the gate spacer 18 can be formed by first providing a dielectric spacer material and then etching the dielectric spacer material. Examples of dielectric spacer materials that may be employed in the present application include dielectric oxides, dielectric nitrides and/or dielectric oxynitrides.
- the dielectric spacer material that provides gate spacer 18 may be a dielectric material having a dielectric constant of less than silicon dioxide; a dielectric material having a dielectric constant of less than silicon dioxide can be referred to as a low k dielectric material.
- SiBCN may be used as a low k dielectric material that can provide gate spacer 18 .
- the dielectric spacer material may be provided by a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or physical vapor deposition (PVP).
- the etch used to provide the gate spacer 18 may comprise a dry etching process such as, for example, reactive ion etching.
- each sacrificial silicon layer and each silicon germanium alloy channel material layer of the fin stack that are not protected by the sacrificial gate structure 16 and the gate spacer 18 are removed to form at least one nanosheet, ns, such as shown in FIG. 1 .
- the removal of the physically exposed portions of each sacrificial silicon layer and each silicon germanium alloy channel material layer of the fin stack that are not protected by the sacrificial gate structure 16 and the gate spacer 18 can be performed utilizing an isotropic etching process such as, for example reactive ion etching.
- Each sacrificial silicon nanosheet 12 and each silicon germanium alloy channel material nanosheet 14 within a nanosheet stack, ns have a vertical thickness that is substantially less than its width.
- each sacrificial silicon nanosheet 12 and each silicon germanium alloy channel material nanosheet 14 have a vertical thickness of from 3 nm to 12 nm, and a width from 30 nm to 100 nm.
- each sacrificial silicon nanosheet 12 and each silicon germanium alloy channel material nanosheet 14 of a particular nanosheet stack have sidewall surfaces that are vertically aligned to each other as well as being vertically aligned to the outermost sidewall surface of the gate spacer 18 .
- FIG. 2 there is illustrated the exemplary semiconductor structure of FIG. 1 after recessing each sacrificial silicon nanosheet 12 to provide recessed sacrificial silicon nanosheets 12 R.
- a bottom isolation structure (not shown) is formed beneath each nanosheet stack, ns.
- removal of the physically exposed surfaces of the semiconductor substrate 10 during the recessing of each sacrificial silicon nanosheet 12 can be avoided.
- a physically exposed portion of the semiconductor substrate 10 may be removed during the recessing of the sacrificial silicon nanosheets 12 .
- each sacrificial silicon nanosheet 12 can be performed utilizing a lateral etching process that is selective in removing end portions of each sacrificial silicon nanosheet 12 relative to each silicon germanium alloy channel material nanosheet 14 .
- a wet etch utilizing, for example, tetramethylammonium hydroxide (TMAH) or potassium hydroxide (KOH) can be used to recess each sacrificial silicon nanosheet 12 .
- TMAH tetramethylammonium hydroxide
- KOH potassium hydroxide
- each sacrificial silicon nanosheet 12 forms a concave opening 20 at the ends of each recessed sacrificial silicon nanosheet 12 R.
- the depth of this concave opening 20 can be from 5 nm to 10 nm.
- each source/drain (S/D) extension region 22 has a topmost surface that is coplanar with a topmost surface of one of the silicon germanium alloy channel material nanosheet 14 , and a bottommost surface that is coplanar with a bottommost surface of the one silicon germanium alloy channel material nanosheet 14 .
- the source/drain (S/D) extension regions 22 can be formed by introducing an n-type or p-type dopant into the ends of each silicon germanium alloy channel material nanosheet 14 .
- n-type refers to the addition of impurities that contributes free electrons to an intrinsic semiconductor.
- examples of n-type dopants, i.e., impurities include, but are not limited to, antimony, arsenic and phosphorous.
- p-type refers to the addition of impurities to an intrinsic semiconductor that creates deficiencies of valence electrons.
- examples of p-type dopants, i.e., impurities include, but are not limited to, boron, aluminum, gallium and indium.
- the introduction of the n-type or p-type dopant into the ends of each silicon germanium alloy channel material nanosheet 14 may be performed utilizing a plasma doping process.
- an angle ion implantation process may be used to introduce the n-type or p-type dopant into the ends of each silicon germanium alloy channel material nanosheet 14 .
- Each source/drain (S/D) extension region 22 that is formed is composed of a p-type or n-type doped silicon germanium alloy.
- the content of germanium in each source/drain (S/D) extension region 22 is the same as the content of germanium within each silicon germanium alloy channel material nanosheet 14 .
- the concentration of n-type dopant or p-type dopant that is present in the source/drain (S/D) extension regions 22 can range from 1 ⁇ 10 18 atoms/cm 3 to 1 ⁇ 10 21 atoms/cm 3 , although dopant concentrations greater than 1 ⁇ 10 21 atoms/cm 3 or less than 1 ⁇ 10 18 atoms/cm 3 are also conceived.
- the rare earth metal doped germanium dioxide layer 24 is formed on sidewall surfaces of the gate spacer 18 , within concave opening 20 so as to contact physically exposed sidewalls of each recessed sacrificial silicon nanosheet 12 R, on physically exposed surfaces of each source/drain (S/D) extension region 22 and on the physically exposed surface of semiconductor substrate 10 .
- the rare earth metal doped germanium dioxide layer 24 may be formed by a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD) or atomic layer deposition (ALD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- ALD atomic layer deposition
- a planarization process can be used to remove any metal doped germanium dioxide from the topmost surfaces of the gate spacers 18 and the sacrificial gate structure 16 .
- rare earth metal is used throughout the present application to denote at least one rare earth element such as, for example, scandium (Sc), yttrium (Y), lanthanum (La), cerium (Ce), praseodymium (Pr), neodymium (Nd), promethium (Pm), samarium (Sm), europium (Eu), gadolinium (Gd), terbium (Tb), dysprosium (Dy), holmium (Ho), erbium (Er), thulium (Tm), ytterbium (Yb) or lutetium (Lu).
- Sc scandium
- Y yttrium
- La lanthanum
- Ce cerium
- Pr praseodymium
- Nd neodymium
- Pm promethium
- Sm samarium
- Eu europium
- Gd gadolinium
- Tb terbium
- Dy dysprosium
- the rare earth metal doped germanium dioxide layer 24 is composed of yttrium doped germanium dioxide.
- the rare earth metal dopant that is present in the rare earth metal doped germanium dioxide layer 24 may be present in a concentration of from 10 atomic percent to 60 atomic percent.
- FIG. 5 there is illustrated the exemplary semiconductor structure of FIG. 4 after performing an anneal to provide a rare earth metal silicide ohmic contact 26 contacting each source/drain (S/D) extension region 22 .
- a rare earth metal is left on the source/drain (S/D) extension region 22 , and converts the rare earth metal doped germanium dioxide layer 24 that is in direct contact with at least the sidewall surfaces of the source/drain (S/D) extension region 22 into a rare earth metal silicide ohmic contact 26 .
- the remaining portion of the rare earth metal doped germanium dioxide layer 24 that is not converted into a rare earth metal silicide ohmic contact 26 provides a rare earth metal doped germanium dioxide spacers 24 S, which are used as the inner spacer of the present application. As is shown, the rare earth metal silicide ohmic contacts 26 of a neighboring pair of nanosheet stacks are laterally spaced apart from each other by a trench 27 .
- the metal doped germanium dioxide spacer 24 S remains in the concave opening 20 and contacts a sidewall surface of a recessed sacrificial silicon nanosheet 12 R.
- the metal doped germanium dioxide spacers 24 S that remain in the concave opening 20 provide S/D isolation between each vertical stacked rare earth metal silicide ohmic contact 26 that is located on each side of a nanosheet stack.
- Each metal-containing contact structure 28 may include a contact metal or contact metal alloy such as, for example, copper (Cu), aluminum (Al), tungsten (W), cobalt (Co) or alloys thereof such as a cooper-aluminum alloy.
- the metal-containing contact structure 28 can be formed by depositing the contact metal or contact metal alloy so as to completely fill each trench 27 with a contact metal or contact metal alloy.
- the depositing may include chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering, or plating.
- a planarization process such as, for example, chemical mechanical planarization may follow the deposition of the contact metal or contact metal alloy so as to provide a metal-containing structure 28 having a topmost surface that is coplanar with topmost surfaces of the sacrificial gate structure 16 and the gate spacers 18 .
- FIG. 7 there is illustrated the exemplary semiconductor structure of FIG. 6 after removing the sacrificial gate structure 16 and each recessed sacrificial silicon nanosheet 12 R to provide a gate cavity, GC, and forming a functional gate structure ( 30 , 32 ) on exposed surfaces of each silicon germanium alloy channel material nanosheet 14 and within each gate cavity, GC.
- the replacing of the sacrificial gate structure 16 and each recessed sacrificial silicon nanosheet 12 R includes first forming a middle-of-the-line (MOL) dielectric material (not shown) laterally adjacent each nanosheet stack, ns.
- the MOL dielectric material may be composed of silicon dioxide, undoped silicate glass (USG), fluorosilicate glass (FSG), borophosphosilicate glass (BPSG), a spin-on low-k dielectric layer, a chemical vapor deposition (CVD) low-k dielectric layer or any combination thereof.
- low-k as used throughout the present application denotes a dielectric material that has a dielectric constant of less than silicon dioxide.
- the MOL dielectric material can be formed utilizing a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), evaporation or spin-on coating.
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- spin-on coating evaporation or spin-on coating.
- a planarization process or an etch back process follows the deposition of the dielectric material that provides the MOL dielectric material.
- a gate cavity, GC (partially shown in FIG. 7 ) is provided by removing the sacrificial gate structure 16 and then removing each recessed sacrificial silicon nanosheet 12 R.
- the removal of the sacrificial gate structure 16 can be performed utilizing one or more anisotropic etching processes that are selective in removing the material (or materials) that provide the sacrificial gate structure 16 .
- Exemplary high-k dielectrics include, but are not limited to, HfO 2 , ZrO 2 , La 2 O 3 , Al 2 O 3 , TiO 2 , SrTiO 3 , LaAlO 3 , Y 2 O 3 , HfO x N y , ZrO x N y , La 2 O x N y , Al 2 O x N y , TiO x N y , SrTiO x N y , LaAlO x N y , Y 2 O x N y , SiON, SiN x , a silicate thereof, and an alloy thereof.
- Each value of x is independently from 0.5 to 3 and each value of y is independently from 0 to 2.
- a multilayered gate dielectric structure comprising different gate dielectric materials, e.g., silicon dioxide, and a high-k gate dielectric, can be formed and used as the gate dielectric portion 30 .
- the gate dielectric material used in providing the gate dielectric portion 30 can be formed by any deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition.
- the gate dielectric material used in providing the gate dielectric portion 30 can have a thickness in a range from 1 nm to 10 nm. Other thicknesses that are lesser than, or greater than, the aforementioned thickness range can also be employed for the gate dielectric material that may provide the gate dielectric portion 30 .
- the gate conductor portion 32 can include a gate conductor material.
- the gate conductor material used in providing the gate conductor portion 32 can include any conductive material including, for example, doped polysilicon, an elemental metal (e.g., tungsten, titanium, tantalum, aluminum, nickel, ruthenium, palladium and platinum), an alloy of at least two elemental metals, an elemental metal nitride (e.g., tungsten nitride, aluminum nitride, and titanium nitride), an elemental metal silicide (e.g., tungsten silicide, nickel silicide, and titanium silicide) or multilayered combinations thereof.
- the gate conductor portion 32 may comprise an nFET gate metal.
- the gate conductor portion 32 may comprise a pFET gate metal.
- the gate dielectric portion 32 on the left hand side may be a component of a first conductivity type nanosheet device, while the gate dielectric portion of the right hand side may be a component of a second conductive type nanosheet device, wherein the first conductive type differs from the second conductivity type.
- FIGS. 7-8 illustrate an exemplary semiconductor structure of the present application that includes a plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets 14 suspended above a semiconductor substrate 10 .
- a source/drain extension region 22 is located at opposing ends of each silicon germanium alloy channel material nanosheet 14 .
- Each source/drain extension region 22 includes an n-doped or p-doped silicon germanium alloy.
- a functional gate structure ( 30 , 32 ) surrounds a portion of each silicon germanium alloy channel material nanosheet 14 of the plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets 14 .
- a rare earth metal silicide ohmic contact 26 is located on at least a sidewall surface of each of the source/drain extension regions 22 .
- An inner spacer 24 S is located between each of the silicon germanium alloy channel material nanosheets 14 and physically contacting sidewalls of the functional gate structure ( 30 , 32 ), wherein the inner spacer 24 S comprises a
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Nanotechnology (AREA)
- Plasma & Fusion (AREA)
- Crystallography & Structural Chemistry (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Physics (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present application relates to a semiconductor structure and a method of forming the same. More particularly, the present application relates to a semiconductor structure containing a gate-all-around nanosheet field effect transistor having a self-limited inner spacer that provides source/drain isolation. The present application also provides a method of forming such a structure.
- As semiconductor integrated circuits (ICs) or chips become smaller, vertically stacked semiconductor nanosheets, which are two-dimensional nanostructures in which the vertical thickness is substantially less than the width, are increasingly being used. Semiconductor nanosheets are seen as a feasible device option for 7 nm and beyond scaling of semiconductor devices. Vertically stacked semiconductor nanosheets provide area efficiency and can provide increased drive current within a given layout.
- The general process flow for semiconductor nanosheet formation involves the formation of a material stack that contains alternating sacrificial semiconductor material nanosheets and semiconductor channel material nanosheets. After removing the sacrificial semiconductor material nanosheets, vertically stacked and suspended semiconductor channel material nanosheets are provided. A functional gate structure can be formed above and below each semiconductor channel material nanosheet to provide a gate-all-around design.
- In the formation of semiconductor nanosheet containing devices, there is a need for providing an inner spacer for disconnecting the sacrificial layers from the epitaxy that forms the source/drain (S/D) semiconductor material structures. As scaling continues it is becoming more difficult to form inner spacers without pinch-off of the gate spacer to the gate spacer region.
- A semiconductor structure containing a gate-all-around nanosheet field effect transistor (FET) having a self-limited inner spacer composed of a rare earth doped germanium dioxide that provides source/drain isolation between rare earth metal silicide ohmic contacts is provided. The semiconductor structure of the present has improved device performance.
- One aspect of the present application relates to a semiconductor structure. In one embodiment, the semiconductor structure may include a plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets suspended above a semiconductor substrate. A source/drain (S/D) extension region is located at opposing ends of each silicon germanium alloy channel material nanosheet. Each source/drain (S/D) extension region comprises an n-doped or p-doped silicon germanium alloy. A functional gate structure surrounds a portion of each silicon germanium alloy channel material nanosheet of the plurality of vertically stacked and spaced apart silicon germanium alloy channel material nanosheets. A rare earth metal silicide ohmic contact is located on at least a sidewall surface of each of the source/drain (S/D) extension regions. An inner spacer is located between each of the silicon germanium alloy channel material nanosheets and physically contacting sidewalls of the functional gate structure, wherein the inner spacer comprises a rare earth metal doped germanium dioxide.
- Another aspect of the present application relates to a method of forming a semiconductor structure. In one embodiment, the method may include forming at least one nanosheet stack located on a surface of a semiconductor substrate, wherein the at least one nanosheet stack contains alternating nanosheets of a sacrificial silicon nanosheet and a silicon germanium alloy channel material nanosheet, wherein a sacrificial gate structure and a gate spacer are present straddling over a portion of the least one nanosheet stack. Next, each sacrificial silicon nanosheet is recessed to provide recessed sacrificial silicon nanosheets. Source/drain (S/D) extension regions are then formed in the ends of each silicon germanium alloy channel material nanosheet. Next, a rare earth metal doped germanium dioxide layer is formed on physically exposed surfaces of each recessed sacrificial silicon nanosheet and each source/drain (S/D) extension region. An anneal is then performed to convert the rare earth metal doped germanium dioxide layer that is in physical contact with each source/drain (S/D) extension region into a rare earth metal silicide ohmic contact, while the rare earth metal doped germanium dioxide layer that is not in physical contact with each of the source/drain (S/D) extension regions forms an inner spacer. A metal-containing contact structure is then formed laterally adjacent the at least one nanosheet stack and in contact with outermost sidewall surfaces of the inner spacer and the rare earth metal silicide ohmic contact. Next, the sacrificial gate structure and each recessed sacrificial silicon nanosheet are removed to suspend each silicon germanium alloy channel materiel nanosheet, and thereafter a functional gate structure is formed surrounding each suspended silicon germanium alloy channel material nanosheet.
-
FIG. 1 is a cross sectional view of an exemplary semiconductor structure that can be employed in the present application and including a plurality of nanosheet stacks containing alternating nanosheets of a sacrificial silicon nanosheet and a silicon germanium alloy channel material nanosheet located on a surface of a semiconductor substrate, wherein a sacrificial gate structure and a gate spacer are present straddling over each nanosheet stack. -
FIG. 2 is a cross sectional view of the exemplary semiconductor structure ofFIG. 1 after recessing each sacrificial silicon nanosheet to provide recessed sacrificial silicon nanosheets. -
FIG. 3 is a cross sectional view of the exemplary semiconductor structure ofFIG. 2 after forming source/drain (S/D) extension regions in opposing ends of each silicon germanium alloy channel material nanosheet. -
FIG. 4 is a cross sectional view of the exemplary semiconductor structure ofFIG. 3 after forming a rare earth metal doped germanium dioxide layer. -
FIG. 5 is a cross sectional view of the exemplary semiconductor structure ofFIG. 4 after performing an anneal to provide a rare earth metal silicide ohmic contact contacting each source/drain (S/D) extension region. -
FIG. 6 is a cross sectional view of the exemplary semiconductor structure ofFIG. 5 after forming a metal-containing contact structure in each trench. -
FIG. 7 is a cross sectional view of the exemplary semiconductor structure ofFIG. 6 after removing the sacrificial gate structure and each recessed sacrificial silicon nanosheet, and forming a functional gate structure on exposed surfaces of each silicon germanium alloy channel material nanosheet. -
FIG. 8 is a cross sectional view of the exemplary semiconductor structure ofFIG. 7 after forming a gate cap and formation of contact structures. - The present application will now be described in greater detail by referring to the following discussion and drawings that accompany the present application. It is noted that the drawings of the present application are provided for illustrative purposes only and, as such, the drawings are not drawn to scale. It is also noted that like and corresponding elements are referred to by like reference numerals.
- In the following description, numerous specific details are set forth, such as particular structures, components, materials, dimensions, processing steps and techniques, in order to provide an understanding of the various embodiments of the present application. However, it will be appreciated by one of ordinary skill in the art that the various embodiments of the present application may be practiced without these specific details. In other instances, well-known structures or processing steps have not been described in detail in order to avoid obscuring the present application.
- It will be understood that when an element as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “beneath” or “under” another element, it can be directly beneath or under the other element, or intervening elements may be present. In contrast, when an element is referred to as being “directly beneath” or “directly under” another element, there are no intervening elements present.
- Referring first to
FIG. 1 , there is illustrated an exemplary semiconductor structure that can be employed in the present application. The exemplary structure ofFIG. 1 includes a plurality of nanosheet stacks, ns, containing alternating nanosheets of a sacrificial silicon nanosheet 12 and a silicon germanium alloychannel material nanosheet 14 located on a surface of asemiconductor substrate 10; no other materials are present in the nanosheet stacks thus the nanosheet stacks, ns, may be said to consist of alternating nanosheets of a sacrificial silicon nanosheet 12 and a silicon germanium alloychannel material nanosheet 14. Although the present application describes and illustrates a plurality of nanosheet stacks, ns, the present application can be employed when only a single nanosheet stack, ns, is present. - In the present application, each silicon germanium alloy
channel material nanosheet 14 is located between a bottom and a top sacrificial silicon nanosheet 12. Thus, each nanosheet stack, ns, contains n number of silicon germanium alloychannel material nanosheets 14, and n+1 number of sacrificial silicon nanosheets 12, wherein n is an integer starting from 1. In the present application, each nanosheet stack, ns, is spaced apart from each nearest neighboring nanosheet stack, ns, by a gap. Also, the pitch (p), as measured from one sidewall surface of one nanosheet stack to the same sidewall surface of the nearest neighboring nanosheet stack is from 40 nm to 100 nm. Pitches greater than 100 nm are also possible. - The exemplary structure shown in
FIG. 1 also includes asacrificial gate structure 16 and agate spacer 18. Thesacrificial gate structure 16 and thegate spacer 18 straddle over different portions of one of the nanosheet stacks, ns. By “straddling” it is meant that a first portion of a first material is located on one side of a second material, and another portion of the first material is located on another side of the second material, and wherein yet a further portion of the first material is present above a topmost surface of the second material. So not to obscure the present application, the drawings only show thesacrificial gate structure 16 and thegate spacer 18 on a topmost surface of each nanosheet stack. - The exemplary semiconductor structure shown in
FIG. 1 may be formed by providing asemiconductor substrate 10. In one embodiment,semiconductor substrate 10 is a bulk semiconductor substrate. By “bulk” it is meant that thesemiconductor substrate 10 is entirely composed of at least one semiconductor material having semiconducting properties. Examples of semiconductor materials that may provide thesemiconductor substrate 10 include silicon (Si), germanium (Ge), silicon germanium alloys (SiGe), silicon carbide (SiC), silicon germanium carbide (SiGeC), III-V compound semiconductors or II-VI compound semiconductors. III-V compound semiconductors are materials that include at least one element from Group III of the Periodic Table of Elements and at least one element from Group V of the Periodic Table of Elements. II-VI compound semiconductors are materials that include at least one element from Group II of the Periodic Table of Elements and at least one element from Group VI of the Periodic Table of Elements. In one example, thesemiconductor substrate 10 may be entirely composed of silicon. In some embodiments, thesemiconductor substrate 10 may include a multilayered semiconductor material stack including at least two different semiconductor materials, as defined above. In one example, the multilayered semiconductor material stack may comprise, in any order, a stack of Si and a silicon germanium alloy. - The semiconductor material that provides the
bulk semiconductor substrate 10 may be a single crystalline semiconductor material. The semiconductor material that provides thebulk semiconductor substrate 10 may have any of the well known crystal orientations. For example, the crystal orientation of thesemiconductor substrate 10 may be {100}, {110}, or {111}. Other crystallographic orientations besides those specifically mentioned can also be used in the present application. - In some embodiments, the
semiconductor substrate 10 is a semiconductor-on-insulator substrate which includes, from top to bottom, a top semiconductor material layer, an insulator layer such as silicon dioxide, and a handle substrate. - After providing the
semiconductor substrate 10 and in some embodiments particularly for instances in which the upper portion of thesemiconductor substrate 10 is not composed of silicon, a material stack of alternating layers of a sacrificial silicon layer and a silicon germanium alloy channel material layer are formed such that each silicon germanium alloy channel material layer is located between a bottom sacrificial silicon layer and a top sacrificial silicon layer. The material stack can be formed by epitaxial growth (or deposition) of alternating layers of sacrificial silicon and silicon germanium alloy channel material uponsemiconductor substrate 10. The terms “epitaxially growing and/or depositing” and “epitaxially grown and/or deposited” mean the growth of a semiconductor material on a deposition surface of a semiconductor material, in which the semiconductor material being grown has the same crystalline characteristics as the semiconductor material of the deposition surface. In an epitaxial growth process, the chemical reactants provided by the source gases are controlled and the system parameters are set so that the depositing atoms arrive at the deposition surface of the semiconductor substrate with sufficient energy to move around on the surface and orient themselves to the crystal arrangement of the atoms of the deposition surface. Therefore, an epitaxial semiconductor material has the same crystalline characteristics as the deposition surface on which it is formed. In this embodiment of the present application, each layer that is in present in the material stack has an epitaxial relationship with thesemiconductor substrate 10. - Examples of various epitaxial growth process apparatuses that can be employed in the present application include, e.g., rapid thermal chemical vapor deposition (RTCVD), low-energy plasma deposition (LEPD), ultra-high vacuum chemical vapor deposition (UHVCVD), atmospheric pressure chemical vapor deposition (APCVD) and molecular beam epitaxy (MBE). The epitaxial growth may be performed at a temperature of from 300° C. to 800° C. The epitaxial growth of the sacrificial silicon layers and the silicon germanium alloy channel material layers can be performed utilizing any well known precursor gas or gas mixture. Carrier gases like hydrogen, nitrogen, helium and argon can be used.
- In one embodiment of the present application, each silicon germanium alloy channel material layer that is formed can have a germanium content of from 10 atomic percent germanium to 80 atomic percent germanium, also each sacrificial silicon layer is composed of unalloyed silicon. The silicon germanium alloy channel material layers are used in providing the silicon germanium alloy channel material nanosheets of
FIG. 1 . - In some embodiments in which the
semiconductor substrate 10 includes at least an upper portion that is composed of silicon, a material stack of alternating layers of a silicon germanium alloy channel material layer, as defined above, and a sacrificial silicon layer, as defined above, are formed such that each silicon germanium alloy channel material layer is located between a bottom silicon layer and a top silicon layer. Such a material stack can be formed by epitaxial growth (or deposition) of the alternating layers of a silicon germanium alloy channel material and sacrificial silicon upon the silicon upper portion of thesemiconductor substrate 10. In this embodiment, the silicon upper portion of thesemiconductor substrate 10 will be processed into the bottommost sacrificial silicon nanosheet of a particularly nanosheet stack. - The material stack and optionally the upper portion of the
semiconductor substrate 10 can then be patterned by lithography and etching, or by any other patterning process that can provide at least one fin stack such as, for example, a sidewall image transfer process or a direct self assembly process. Each fin stack includes alternating layers of sacrificial silicon layers and silicon germanium alloy channel material layers, as defined above. - Next, the
sacrificial gate structure 16 and thegate spacer 18 are formed straddling over a portion of each fin stack. Thesacrificial gate structure 16 may include a single sacrificial material layer or a stack of two or more sacrificial materials (i.e., at least one sacrificial material portion). In one embodiment (not shown), the at least one sacrificial material portion comprises, from bottom to top, a sacrificial gate dielectric portion, a sacrificial gate portion and a sacrificial dielectric cap portion. In some embodiments, the sacrificial gate dielectric portion and/or the sacrificial dielectric cap portion can be omitted and only a sacrificial gate portion is formed. The at least one sacrificial material portion can be formed by forming a blanket layer (or layers) of a material (or various materials) and then patterning the material (or various materials) by lithography and etching. In one embodiment, the at least one sacrificial material portion can be formed by first depositing a blanket layer of a sacrificial gate dielectric material. The sacrificial gate dielectric material can be an oxide, nitride, and/or oxynitride. In one example, the sacrificial gate dielectric material can be a high k material having a dielectric constant greater than silicon dioxide. In some embodiments, a multilayered dielectric structure comprising different dielectric materials, e.g., silicon dioxide, and a high k dielectric can be formed and used as the sacrificial gate portion. The sacrificial gate dielectric material can be formed by any deposition technique including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition. - After forming the blanket layer of sacrificial gate dielectric material, a blanket layer of a sacrificial gate material can be formed on the blanket layer of sacrificial gate dielectric material. The sacrificial gate material can include any material including, for example, polysilicon, amorphous silicon, an elemental metal (e.g., tungsten, titanium, tantalum, aluminum, nickel, ruthenium, palladium and platinum), an alloy of at least two elemental metals or multilayered combinations thereof. The sacrificial gate material can be formed utilizing a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition (ALD).
- After forming the blanket layer of sacrificial gate material, a blanket layer of a sacrificial gate cap material can be formed. The sacrificial gate cap material may include a hard mask material such as, for example, silicon dioxide and/or silicon nitride. The sacrificial gate cap material can be formed by any suitable deposition process such as, for example, chemical vapor deposition or plasma enhanced chemical vapor deposition.
- After providing the above mentioned sacrificial material stack (or any subset of said sacrificial materials), lithography and etching can be used to pattern the sacrificial material stack (or any subset of said sacrificial materials) and to provide the
sacrificial gate structure 16. The remaining portion of the sacrificial gate dielectric material constitutes a sacrificial gate dielectric portion, the remaining portion of the sacrificial gate material constitutes a sacrificial gate portion, and the remaining portion of the sacrificial dielectric cap material constitutes a sacrificial dielectric cap portion. - After providing the
sacrificial gate structure 16, agate spacer 18 can be formed on exposed sidewall surfaces of thesacrificial gate structure 16; thegate spacer 18 is formed around the entire sidewalls of thesacrificial gate structure 16. Thegate spacer 18 can be formed by first providing a dielectric spacer material and then etching the dielectric spacer material. Examples of dielectric spacer materials that may be employed in the present application include dielectric oxides, dielectric nitrides and/or dielectric oxynitrides. Alternatively, the dielectric spacer material that providesgate spacer 18 may be a dielectric material having a dielectric constant of less than silicon dioxide; a dielectric material having a dielectric constant of less than silicon dioxide can be referred to as a low k dielectric material. In one example, SiBCN may be used as a low k dielectric material that can providegate spacer 18. The dielectric spacer material may be provided by a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or physical vapor deposition (PVP). The etch used to provide thegate spacer 18 may comprise a dry etching process such as, for example, reactive ion etching. - Next, physically exposed portions of each sacrificial silicon layer and each silicon germanium alloy channel material layer of the fin stack that are not protected by the
sacrificial gate structure 16 and thegate spacer 18 are removed to form at least one nanosheet, ns, such as shown inFIG. 1 . The removal of the physically exposed portions of each sacrificial silicon layer and each silicon germanium alloy channel material layer of the fin stack that are not protected by thesacrificial gate structure 16 and thegate spacer 18 can be performed utilizing an isotropic etching process such as, for example reactive ion etching. - Each sacrificial silicon nanosheet 12 and each silicon germanium alloy
channel material nanosheet 14 within a nanosheet stack, ns, have a vertical thickness that is substantially less than its width. In one example, each sacrificial silicon nanosheet 12 and each silicon germanium alloychannel material nanosheet 14 have a vertical thickness of from 3 nm to 12 nm, and a width from 30 nm to 100 nm. At this point of the present application, each sacrificial silicon nanosheet 12 and each silicon germanium alloychannel material nanosheet 14 of a particular nanosheet stack have sidewall surfaces that are vertically aligned to each other as well as being vertically aligned to the outermost sidewall surface of thegate spacer 18. - Referring now to
FIG. 2 , there is illustrated the exemplary semiconductor structure ofFIG. 1 after recessing each sacrificial silicon nanosheet 12 to provide recessedsacrificial silicon nanosheets 12R. In some embodiments, and prior to recessing each sacrificial silicon nanosheet 12, a bottom isolation structure (not shown) is formed beneath each nanosheet stack, ns. In such an embodiment, removal of the physically exposed surfaces of thesemiconductor substrate 10 during the recessing of each sacrificial silicon nanosheet 12 can be avoided. In some embodiments (not shown), a physically exposed portion of thesemiconductor substrate 10 may be removed during the recessing of the sacrificial silicon nanosheets 12. - The recessing of each sacrificial silicon nanosheet 12 can be performed utilizing a lateral etching process that is selective in removing end portions of each sacrificial silicon nanosheet 12 relative to each silicon germanium alloy
channel material nanosheet 14. In one example, a wet etch utilizing, for example, tetramethylammonium hydroxide (TMAH) or potassium hydroxide (KOH) can be used to recess each sacrificial silicon nanosheet 12. - In some embodiments and as illustrated in
FIG. 2 , the recessing of each sacrificial silicon nanosheet 12 forms aconcave opening 20 at the ends of each recessedsacrificial silicon nanosheet 12R. The depth of thisconcave opening 20 can be from 5 nm to 10 nm. - Referring now to
FIG. 3 , there is illustrated the exemplary semiconductor structure ofFIG. 2 after forming source/drain (S/D)extension regions 22 in opposing ends of each silicon germanium alloychannel material nanosheet 14. Since the source/drain (S/D)extension regions 22 are formed within the ends of each silicon germanium alloychannel material nanosheet 14, each source/drain (S/D)extension region 22 has a topmost surface that is coplanar with a topmost surface of one of the silicon germanium alloychannel material nanosheet 14, and a bottommost surface that is coplanar with a bottommost surface of the one silicon germanium alloychannel material nanosheet 14. - The source/drain (S/D)
extension regions 22 can be formed by introducing an n-type or p-type dopant into the ends of each silicon germanium alloychannel material nanosheet 14. The term “n-type” refers to the addition of impurities that contributes free electrons to an intrinsic semiconductor. In a silicon containing semiconductor material, examples of n-type dopants, i.e., impurities, include, but are not limited to, antimony, arsenic and phosphorous. The term “p-type” refers to the addition of impurities to an intrinsic semiconductor that creates deficiencies of valence electrons. In a silicon-containing semiconductor material, examples of p-type dopants, i.e., impurities, include, but are not limited to, boron, aluminum, gallium and indium. - In one embodiment, the introduction of the n-type or p-type dopant into the ends of each silicon germanium alloy
channel material nanosheet 14 may be performed utilizing a plasma doping process. In another embodiment, an angle ion implantation process may be used to introduce the n-type or p-type dopant into the ends of each silicon germanium alloychannel material nanosheet 14. - Each source/drain (S/D)
extension region 22 that is formed is composed of a p-type or n-type doped silicon germanium alloy. The content of germanium in each source/drain (S/D)extension region 22 is the same as the content of germanium within each silicon germanium alloychannel material nanosheet 14. The concentration of n-type dopant or p-type dopant that is present in the source/drain (S/D)extension regions 22 can range from 1×1018 atoms/cm3 to 1×1021 atoms/cm3, although dopant concentrations greater than 1×1021 atoms/cm3 or less than 1×1018 atoms/cm3 are also conceived. - Referring now to
FIG. 4 , there is illustrated the exemplary semiconductor structure ofFIG. 3 after forming a rare earth metal dopedgermanium dioxide layer 24. The term “rare earth metal doped germanium dioxide” denotes germanium dioxide that contains a rare earth element as defined below, as a dopant. The rare earth metal dopedgermanium dioxide layer 24 that is employed in the present application has dielectric properties and thus can be used as an electrical insulator. - As is illustrated, the rare earth metal doped
germanium dioxide layer 24 is formed on sidewall surfaces of thegate spacer 18, withinconcave opening 20 so as to contact physically exposed sidewalls of each recessedsacrificial silicon nanosheet 12R, on physically exposed surfaces of each source/drain (S/D)extension region 22 and on the physically exposed surface ofsemiconductor substrate 10. - The rare earth metal doped
germanium dioxide layer 24 may be formed by a deposition process such as, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD) or atomic layer deposition (ALD). In some embodiments, a planarization process can be used to remove any metal doped germanium dioxide from the topmost surfaces of thegate spacers 18 and thesacrificial gate structure 16. - The term “rare earth metal” is used throughout the present application to denote at least one rare earth element such as, for example, scandium (Sc), yttrium (Y), lanthanum (La), cerium (Ce), praseodymium (Pr), neodymium (Nd), promethium (Pm), samarium (Sm), europium (Eu), gadolinium (Gd), terbium (Tb), dysprosium (Dy), holmium (Ho), erbium (Er), thulium (Tm), ytterbium (Yb) or lutetium (Lu). In one example, the rare earth metal doped
germanium dioxide layer 24 is composed of yttrium doped germanium dioxide. The rare earth metal dopant that is present in the rare earth metal dopedgermanium dioxide layer 24 may be present in a concentration of from 10 atomic percent to 60 atomic percent. - Referring now to
FIG. 5 , there is illustrated the exemplary semiconductor structure ofFIG. 4 after performing an anneal to provide a rare earth metal silicideohmic contact 26 contacting each source/drain (S/D)extension region 22. Due to germanium dioxide sublimation that occurs during the anneal, a rare earth metal is left on the source/drain (S/D)extension region 22, and converts the rare earth metal dopedgermanium dioxide layer 24 that is in direct contact with at least the sidewall surfaces of the source/drain (S/D)extension region 22 into a rare earth metal silicideohmic contact 26. The remaining portion of the rare earth metal dopedgermanium dioxide layer 24 that is not converted into a rare earth metal silicideohmic contact 26 provides a rare earth metal dopedgermanium dioxide spacers 24S, which are used as the inner spacer of the present application. As is shown, the rare earth metalsilicide ohmic contacts 26 of a neighboring pair of nanosheet stacks are laterally spaced apart from each other by atrench 27. - The anneal may be a furnace anneal or a laser anneal. The anneal may be performed at a temperature from 400° C. to 800° C. The anneal is typically performed in an inert ambient such as, for example, nitrogen, helium, argon, neon or mixtures thereof. The duration of the anneal may vary depending on the type of anneal used. For example, longer annealing may be required when a furnace anneal is employed, composed to a laser anneal.
- The rare earth metal
silicide ohmic contacts 26 include a silicide of the rare earth element that provides the rare earth metal dopedgermanium dioxide layer 24. For example, the rare earth metal silicide ohmic contact may be yttrium silicide. In some embodiments, a rare earth silicideohmic contact 26 contacts a sidewall surface of one of the source/drain (S/D)extension regions 22; a portion of the rare earth metal silicideohmic contact 26 may partially extend onto a topmost surface and a bottommost surface of the source/drain (S/D)extension region 22. The metal dopedgermanium dioxide spacer 24S remains in theconcave opening 20 and contacts a sidewall surface of a recessedsacrificial silicon nanosheet 12R. The metal dopedgermanium dioxide spacers 24S that remain in theconcave opening 20 provide S/D isolation between each vertical stacked rare earth metal silicideohmic contact 26 that is located on each side of a nanosheet stack. - In accordance with the present application, one of the rare earth metal
silicide ohmic contacts 26 located on one of the source/drain (S/D)extension regions 22 that is positioned at a first end of one of the silicon germanium alloychannel material nanosheets 14 may serve as a source region of the nano sheet FET to be subsequently formed, while another of the rare earth metalsilicide ohmic contacts 26 located on the source/drain (S/D)extension regions 22 that is positioned at a second end (opposite the first end) of one of the silicon germanium alloychannel material nanosheets 14 may serve as a drain region of the nanosheet FET. - Referring now to
FIG. 6 , there is illustrated the exemplary semiconductor structure ofFIG. 5 after forming a metal-containingcontact structure 28 in eachtrench 27. Each metal-containingcontact structure 28 may include a contact metal or contact metal alloy such as, for example, copper (Cu), aluminum (Al), tungsten (W), cobalt (Co) or alloys thereof such as a cooper-aluminum alloy. The metal-containingcontact structure 28 can be formed by depositing the contact metal or contact metal alloy so as to completely fill eachtrench 27 with a contact metal or contact metal alloy. The depositing may include chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), sputtering, or plating. In some embodiments, a planarization process such as, for example, chemical mechanical planarization may follow the deposition of the contact metal or contact metal alloy so as to provide a metal-containingstructure 28 having a topmost surface that is coplanar with topmost surfaces of thesacrificial gate structure 16 and thegate spacers 18. - Referring now to
FIG. 7 , there is illustrated the exemplary semiconductor structure ofFIG. 6 after removing thesacrificial gate structure 16 and each recessedsacrificial silicon nanosheet 12R to provide a gate cavity, GC, and forming a functional gate structure (30, 32) on exposed surfaces of each silicon germanium alloychannel material nanosheet 14 and within each gate cavity, GC. - The replacing of the
sacrificial gate structure 16 and each recessedsacrificial silicon nanosheet 12R includes first forming a middle-of-the-line (MOL) dielectric material (not shown) laterally adjacent each nanosheet stack, ns. The MOL dielectric material may be composed of silicon dioxide, undoped silicate glass (USG), fluorosilicate glass (FSG), borophosphosilicate glass (BPSG), a spin-on low-k dielectric layer, a chemical vapor deposition (CVD) low-k dielectric layer or any combination thereof. The term “low-k” as used throughout the present application denotes a dielectric material that has a dielectric constant of less than silicon dioxide. In another embodiment, a self-planarizing material such as a spin-on glass (SOG) or a spin-on low-k dielectric material such as SiLK™ can be used as MOL dielectric material. The use of a self-planarizing dielectric material as the MOL dielectric material may avoid the need to perform a subsequent planarizing step. - In one embodiment, the MOL dielectric material can be formed utilizing a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), evaporation or spin-on coating. In some embodiments, particularly when non-self-planarizing dielectric materials are used as the MOL dielectric material, a planarization process or an etch back process follows the deposition of the dielectric material that provides the MOL dielectric material.
- After providing the MOL dielectric material, a gate cavity, GC, (partially shown in
FIG. 7 ) is provided by removing thesacrificial gate structure 16 and then removing each recessedsacrificial silicon nanosheet 12R. The removal of thesacrificial gate structure 16 can be performed utilizing one or more anisotropic etching processes that are selective in removing the material (or materials) that provide thesacrificial gate structure 16. - The removal of each recessed
sacrificial silicon nanosheet 12R, which suspends each silicon germanium alloychannel material nanosheet 14, may be performed by selectively etching each recessedsacrificial silicon nanosheet 12R, relative to each silicon germanium alloychannel material nanosheet 14. - Next, a functional gate structure (30, 32) is formed in the gate cavity and surrounding each of the suspended silicon germanium alloy
channel material nanosheets 14. By “functional gate structure” it is meant a permanent gate structure used to control output current (i.e., flow of carriers in the channel) of a semiconducting device through electrical or magnetic fields. The functional gate structure may include a gatedielectric portion 30 and agate conductor portion 32. The gatedielectric portion 30 is located on physically exposed surfaces of the silicon germanium alloychannel material nanosheets 14, while thegate conductor portion 32 is located on and between each gatedielectric portion 30. - The gate
dielectric portion 30 may include a gate dielectric material. The gate dielectric material that provides the gatedielectric portion 30 can be an oxide, nitride, and/or oxynitride. In one example, the gate dielectric material that provides the gatedielectric portion 30 can be a high-k material having a dielectric constant greater than silicon dioxide. Exemplary high-k dielectrics include, but are not limited to, HfO2, ZrO2, La2O3, Al2O3, TiO2, SrTiO3, LaAlO3, Y2O3, HfOxNy, ZrOxNy, La2OxNy, Al2OxNy, TiOxNy, SrTiOxNy, LaAlOxNy, Y2OxNy, SiON, SiNx, a silicate thereof, and an alloy thereof. Each value of x is independently from 0.5 to 3 and each value of y is independently from 0 to 2. In some embodiments, a multilayered gate dielectric structure comprising different gate dielectric materials, e.g., silicon dioxide, and a high-k gate dielectric, can be formed and used as the gatedielectric portion 30. - The gate dielectric material used in providing the gate
dielectric portion 30 can be formed by any deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, or atomic layer deposition. In one embodiment of the present application, the gate dielectric material used in providing the gatedielectric portion 30 can have a thickness in a range from 1 nm to 10 nm. Other thicknesses that are lesser than, or greater than, the aforementioned thickness range can also be employed for the gate dielectric material that may provide the gatedielectric portion 30. - The
gate conductor portion 32 can include a gate conductor material. The gate conductor material used in providing thegate conductor portion 32 can include any conductive material including, for example, doped polysilicon, an elemental metal (e.g., tungsten, titanium, tantalum, aluminum, nickel, ruthenium, palladium and platinum), an alloy of at least two elemental metals, an elemental metal nitride (e.g., tungsten nitride, aluminum nitride, and titanium nitride), an elemental metal silicide (e.g., tungsten silicide, nickel silicide, and titanium silicide) or multilayered combinations thereof. In one embodiment, thegate conductor portion 32 may comprise an nFET gate metal. In another embodiment, thegate conductor portion 32 may comprise a pFET gate metal. In the embodiment illustrated, the gatedielectric portion 32 on the left hand side may be a component of a first conductivity type nanosheet device, while the gate dielectric portion of the right hand side may be a component of a second conductive type nanosheet device, wherein the first conductive type differs from the second conductivity type. - The gate conductor material used in providing the
gate conductor portion 32 can be formed utilizing a deposition process including, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), physical vapor deposition (PVD), sputtering, atomic layer deposition (ALD) or other like deposition processes. When a metal silicide is formed, a conventional silicidation process is employed. In one embodiment, the gate conductor material used in providing thegate conductor portion 32 can have a thickness from 50 nm to 200 nm. Other thicknesses that are lesser than, or greater than, the aforementioned thickness range can also be employed for the gate conductor material used in providing thegate conductor portion 32. - Referring now to
FIG. 8 , there is illustrated he exemplary semiconductor structure ofFIG. 7 after forming a gate cap 34 and formation ofcontact structures 36. The gate cap 34 may include any hard mask material such as, for example, silicon dioxide or silicon nitride. The gate cap may be formed by a deposition process, followed by a planarization process. Thecontact structures 36 may be formed by depositing another contact metal or contact metal alloy that may the same or different from the contact metal or contact metal alloy that provides each metal-containingcontact structure 28. Thecontact structures 36 can be formed by deposition. In some embodiments (not shown), a gate contact structure is formed into the gate cap 34 and contacting a topmost surface of thegate conductor portion 32. -
FIGS. 7-8 illustrate an exemplary semiconductor structure of the present application that includes a plurality of vertically stacked and spaced apart silicon germanium alloychannel material nanosheets 14 suspended above asemiconductor substrate 10. A source/drain extension region 22 is located at opposing ends of each silicon germanium alloychannel material nanosheet 14. Each source/drain extension region 22 includes an n-doped or p-doped silicon germanium alloy. A functional gate structure (30, 32) surrounds a portion of each silicon germanium alloychannel material nanosheet 14 of the plurality of vertically stacked and spaced apart silicon germanium alloychannel material nanosheets 14. A rare earth metal silicideohmic contact 26 is located on at least a sidewall surface of each of the source/drain extension regions 22. Aninner spacer 24S is located between each of the silicon germanium alloychannel material nanosheets 14 and physically contacting sidewalls of the functional gate structure (30, 32), wherein theinner spacer 24S comprises a rare earth metal doped germanium dioxide. - While the present application has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present application. It is therefore intended that the present application not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.
Claims (13)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/834,380 US10553679B2 (en) | 2017-12-07 | 2017-12-07 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
| US16/561,983 US10886369B2 (en) | 2017-12-07 | 2019-09-05 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/834,380 US10553679B2 (en) | 2017-12-07 | 2017-12-07 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/561,983 Division US10886369B2 (en) | 2017-12-07 | 2019-09-05 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190181224A1 true US20190181224A1 (en) | 2019-06-13 |
| US10553679B2 US10553679B2 (en) | 2020-02-04 |
Family
ID=66696424
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/834,380 Active US10553679B2 (en) | 2017-12-07 | 2017-12-07 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
| US16/561,983 Expired - Fee Related US10886369B2 (en) | 2017-12-07 | 2019-09-05 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/561,983 Expired - Fee Related US10886369B2 (en) | 2017-12-07 | 2019-09-05 | Formation of self-limited inner spacer for gate-all-around nanosheet FET |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US10553679B2 (en) |
Cited By (46)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190043946A1 (en) * | 2015-05-20 | 2019-02-07 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US20190096996A1 (en) * | 2017-09-28 | 2019-03-28 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
| US20190287864A1 (en) * | 2018-03-19 | 2019-09-19 | International Business Machines Corporation | Inner spacer and junction formation for integrating extended-gate and standard-gate nanosheet transistors |
| US20190371917A1 (en) * | 2018-06-04 | 2019-12-05 | International Business Machines Corporation | Stacked nanosheets with self-aligned inner spacers and metallic source/drain |
| US10516064B1 (en) * | 2018-08-14 | 2019-12-24 | International Business Machines Corporation | Multiple width nanosheet devices |
| US20200075772A1 (en) * | 2018-01-11 | 2020-03-05 | International Business Machines Corporation | Nanosheet fet including all-around source/drain contact |
| US20200091288A1 (en) * | 2018-09-18 | 2020-03-19 | International Business Machines Corporation | Inner spacer formation and contact resistance reduction in nanosheet transistors |
| US10763177B1 (en) * | 2019-03-01 | 2020-09-01 | International Business Machines Corporation | I/O device for gate-all-around transistors |
| WO2021034419A1 (en) * | 2019-08-21 | 2021-02-25 | Qualcomm Incorporated | Integrated device comprising a cmos structure comprising well-less transistors |
| US10937786B2 (en) * | 2018-09-18 | 2021-03-02 | Globalfoundries U.S. Inc. | Gate cut structures |
| US20210066473A1 (en) * | 2019-02-21 | 2021-03-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of fabricating semiconductor devices having gate-all-around structure with inner spacer last process |
| US10957799B2 (en) * | 2019-02-27 | 2021-03-23 | International Business Machines Corporation | Transistor channel having vertically stacked nanosheets coupled by fin-shaped bridge regions |
| CN113054026A (en) * | 2020-03-31 | 2021-06-29 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
| CN113178488A (en) * | 2021-03-03 | 2021-07-27 | 中国科学院微电子研究所 | Preparation method of semiconductor device and semiconductor device |
| TWI737391B (en) * | 2019-08-07 | 2021-08-21 | 美商格芯(美國)集成電路科技有限公司 | Gate-all-around field effect transistors with robust inner spacers and methods |
| US11133305B2 (en) * | 2019-05-15 | 2021-09-28 | International Business Machines Corporation | Nanosheet P-type transistor with oxygen reservoir |
| US20210305401A1 (en) * | 2020-03-31 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-Gate Transistor Structure |
| US11183561B2 (en) | 2020-01-07 | 2021-11-23 | International Business Machines Corporation | Nanosheet transistor with inner spacers |
| US20220093767A1 (en) * | 2020-03-31 | 2022-03-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-Gate Transistor Structure |
| US20220130991A1 (en) * | 2020-10-27 | 2022-04-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside power rail and methods of fabrication thereof |
| US11342411B2 (en) * | 2018-06-29 | 2022-05-24 | Intel Corporation | Cavity spacer for nanowire transistors |
| US20220208981A1 (en) * | 2020-12-31 | 2022-06-30 | International Business Machines Corporation | Nanosheet transistors with wrap around contact |
| US20220209003A1 (en) * | 2019-07-30 | 2022-06-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure and method for forming the same |
| US11387319B2 (en) * | 2019-09-11 | 2022-07-12 | International Business Machines Corporation | Nanosheet transistor device with bottom isolation |
| US20220246612A1 (en) * | 2019-06-26 | 2022-08-04 | Tokyo Electron Limited | Multiple nano layer transistor layers with different transistor architectures for improved circuit layout and performance |
| US11411090B2 (en) * | 2018-09-27 | 2022-08-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structures for gate-all-around devices and methods of forming the same |
| US20220285493A1 (en) * | 2021-03-03 | 2022-09-08 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| US20220336213A1 (en) * | 2021-04-19 | 2022-10-20 | Kokusai Electric Corporation | Method of processing substrate, method of manufacturing semiconductor device, substrate processing apparatus, and recording medium |
| US20220336655A1 (en) * | 2020-05-18 | 2022-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure with high contact area |
| CN115440665A (en) * | 2021-08-06 | 2022-12-06 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing semiconductor device |
| CN115440791A (en) * | 2021-07-22 | 2022-12-06 | 台湾积体电路制造股份有限公司 | Adjust the profile of the source/drain region to reduce leakage |
| US20230013047A1 (en) * | 2021-07-16 | 2023-01-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit device and method for fabricating the same |
| US20230058186A1 (en) * | 2021-08-20 | 2023-02-23 | Tokyo Electron Limited | Ultra-shallow dopant and ohmic contact regions by solid state diffusion |
| US20230064635A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device With Low Resistances and Methods of Forming Such |
| US20230068754A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Embedded backside pcram device structure |
| US20230100058A1 (en) * | 2021-09-29 | 2023-03-30 | Semiconductor Manufacturing International (Beijing) Corporation | Semiconductor structure and forming method thereof |
| WO2023045554A1 (en) * | 2021-09-22 | 2023-03-30 | International Business Machines Corporation | Hybrid stacked field effect transistors |
| CN115954386A (en) * | 2022-12-21 | 2023-04-11 | 中国科学院微电子研究所 | A gate-around transistor, its manufacturing method, and semiconductor device |
| US20230326926A1 (en) * | 2022-04-11 | 2023-10-12 | Samsung Electronics Co., Ltd. | Vertical pn connection in multi-stack semiconductor device |
| US20230343849A1 (en) * | 2021-04-07 | 2023-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field-effect transistor and method of forming the same |
| US20230411163A1 (en) * | 2022-06-16 | 2023-12-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method for forming the same |
| US20240006229A1 (en) * | 2022-06-30 | 2024-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap filling method in semiconductor manufacturing process |
| US20240063261A1 (en) * | 2022-08-22 | 2024-02-22 | Tokyo Electron Limited | 3d isolation of a segmentated 3d nanosheet channel region |
| WO2024074062A1 (en) * | 2022-10-05 | 2024-04-11 | International Business Machines Corporation | Stacked-fet sram cell with bottom pfet |
| US20240194735A1 (en) * | 2019-09-27 | 2024-06-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of fabricating the semiconductor structure |
| US20240332294A1 (en) * | 2023-03-29 | 2024-10-03 | International Business Machines Corporation | Forksheet transistor with dual depth late cell boundary cut |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9647139B2 (en) * | 2015-09-04 | 2017-05-09 | International Business Machines Corporation | Atomic layer deposition sealing integration for nanosheet complementary metal oxide semiconductor with replacement spacer |
| US12408431B2 (en) * | 2018-04-06 | 2025-09-02 | International Business Machines Corporation | Gate stack quality for gate-all-around field-effect transistors |
| US10923598B2 (en) | 2018-11-27 | 2021-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around structure and methods of forming the same |
| CN112420831B (en) * | 2019-08-23 | 2024-05-14 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and method of forming the same |
| KR102827565B1 (en) | 2020-12-08 | 2025-06-30 | 삼성전자주식회사 | Semiconductor device |
| US20220359208A1 (en) * | 2021-05-07 | 2022-11-10 | Applied Materials, Inc. | Process integration to reduce contact resistance in semiconductor device |
| KR20230022502A (en) | 2021-08-09 | 2023-02-16 | 삼성전자주식회사 | Semiconductor device |
| KR20230025583A (en) | 2021-08-13 | 2023-02-22 | 삼성전자주식회사 | Semiconductor device |
| US12490511B2 (en) | 2021-10-05 | 2025-12-02 | International Business Machines Corporation | Stacked complementary field effect transistors |
| US12477779B2 (en) | 2021-12-14 | 2025-11-18 | International Business Machines Corporation | Gate-all-around field-effect-transistor with wrap-around-channel inner spacer |
| US12471323B2 (en) | 2022-01-18 | 2025-11-11 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
| US12302606B2 (en) * | 2022-02-14 | 2025-05-13 | Tokyo Electron Limited | Semiconductor devices with crystallized channel regions and methods of manufacturing thereof |
| TW202418406A (en) * | 2022-10-18 | 2024-05-01 | 美商應用材料股份有限公司 | Sacrificial source/drain for metallic source/drain horizontal gate all around architecture |
| CN119153495A (en) * | 2023-06-16 | 2024-12-17 | 华为技术有限公司 | Chip, preparation method of chip and electronic equipment |
Family Cites Families (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6921700B2 (en) * | 2003-07-31 | 2005-07-26 | Freescale Semiconductor, Inc. | Method of forming a transistor having multiple channels |
| TWI283066B (en) * | 2004-09-07 | 2007-06-21 | Samsung Electronics Co Ltd | Field effect transistor (FET) having wire channels and method of fabricating the same |
| US7229901B2 (en) * | 2004-12-16 | 2007-06-12 | Wisconsin Alumni Research Foundation | Fabrication of strained heterojunction structures |
| US20080135949A1 (en) * | 2006-12-08 | 2008-06-12 | Agency For Science, Technology And Research | Stacked silicon-germanium nanowire structure and method of forming the same |
| WO2009098548A1 (en) * | 2008-02-08 | 2009-08-13 | Freescale Semiconductor, Inc. | Intermediate product for a multichannel fet and process for obtaining an intermediate product |
| US8816326B2 (en) * | 2011-11-01 | 2014-08-26 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor device and manufacturing method thereof |
| US9177871B2 (en) | 2013-12-30 | 2015-11-03 | Globalfoundries Inc. | Balancing asymmetric spacers |
| US9287358B2 (en) * | 2014-03-21 | 2016-03-15 | International Business Machines Corporation | Stressed nanowire stack for field effect transistor |
| US9647098B2 (en) * | 2014-07-21 | 2017-05-09 | Samsung Electronics Co., Ltd. | Thermionically-overdriven tunnel FETs and methods of fabricating the same |
| US10396152B2 (en) * | 2014-07-25 | 2019-08-27 | International Business Machines Corporation | Fabrication of perfectly symmetric gate-all-around FET on suspended nanowire using interface interaction |
| KR102325894B1 (en) * | 2015-06-10 | 2021-11-12 | 삼성전자주식회사 | Semiconductor devices and method of manufacturing the same |
| US10134840B2 (en) * | 2015-06-15 | 2018-11-20 | International Business Machines Corporation | Series resistance reduction in vertically stacked silicon nanowire transistors |
| US10720508B2 (en) | 2015-09-25 | 2020-07-21 | Intel Corporation | Fabrication of multi-channel nanowire devices with self-aligned internal spacers and SOI FinFETs using selective silicon nitride capping |
| US9362355B1 (en) * | 2015-11-13 | 2016-06-07 | International Business Machines Corporation | Nanosheet MOSFET with full-height air-gap spacer |
| KR102337459B1 (en) | 2015-12-10 | 2021-12-08 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
| US9947767B1 (en) * | 2017-01-26 | 2018-04-17 | International Business Machines Corporation | Self-limited inner spacer formation for gate-all-around field effect transistors |
| KR102400558B1 (en) * | 2017-04-05 | 2022-05-20 | 삼성전자주식회사 | semiconductor device |
-
2017
- 2017-12-07 US US15/834,380 patent/US10553679B2/en active Active
-
2019
- 2019-09-05 US US16/561,983 patent/US10886369B2/en not_active Expired - Fee Related
Cited By (103)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11342414B2 (en) * | 2015-05-20 | 2022-05-24 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US20190043946A1 (en) * | 2015-05-20 | 2019-02-07 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US12040360B2 (en) * | 2015-05-20 | 2024-07-16 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US10790356B2 (en) * | 2015-05-20 | 2020-09-29 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US20220262903A1 (en) * | 2015-05-20 | 2022-08-18 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US10559660B2 (en) * | 2015-05-20 | 2020-02-11 | Samsung Electronics Co., Ltd. | Semiconductor device including metal-2 dimensional material-semiconductor contact |
| US11222949B2 (en) | 2017-09-28 | 2022-01-11 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
| US10784344B2 (en) * | 2017-09-28 | 2020-09-22 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
| US20190096996A1 (en) * | 2017-09-28 | 2019-03-28 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
| US11735629B2 (en) | 2017-09-28 | 2023-08-22 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
| US20200075772A1 (en) * | 2018-01-11 | 2020-03-05 | International Business Machines Corporation | Nanosheet fet including all-around source/drain contact |
| US11011643B2 (en) * | 2018-01-11 | 2021-05-18 | International Business Machines Corporation | Nanosheet FET including encapsulated all-around source/drain contact |
| US11062959B2 (en) * | 2018-03-19 | 2021-07-13 | International Business Machines Corporation | Inner spacer and junction formation for integrating extended-gate and standard-gate nanosheet transistors |
| US20190287864A1 (en) * | 2018-03-19 | 2019-09-19 | International Business Machines Corporation | Inner spacer and junction formation for integrating extended-gate and standard-gate nanosheet transistors |
| US20190371917A1 (en) * | 2018-06-04 | 2019-12-05 | International Business Machines Corporation | Stacked nanosheets with self-aligned inner spacers and metallic source/drain |
| US11121232B2 (en) * | 2018-06-04 | 2021-09-14 | International Business Machines Corporation | Stacked nanosheets with self-aligned inner spacers and metallic source/drain |
| US12328905B2 (en) | 2018-06-29 | 2025-06-10 | Intel Corporation | Cavity spacer for nanowire transistors |
| US11929396B2 (en) | 2018-06-29 | 2024-03-12 | Intel Corporation | Cavity spacer for nanowire transistors |
| US11342411B2 (en) * | 2018-06-29 | 2022-05-24 | Intel Corporation | Cavity spacer for nanowire transistors |
| US10833204B2 (en) | 2018-08-14 | 2020-11-10 | International Business Machines Corporation | Multiple width nanosheet devices |
| US10516064B1 (en) * | 2018-08-14 | 2019-12-24 | International Business Machines Corporation | Multiple width nanosheet devices |
| US10937786B2 (en) * | 2018-09-18 | 2021-03-02 | Globalfoundries U.S. Inc. | Gate cut structures |
| US10756175B2 (en) * | 2018-09-18 | 2020-08-25 | International Business Machines Corporation | Inner spacer formation and contact resistance reduction in nanosheet transistors |
| US20200091288A1 (en) * | 2018-09-18 | 2020-03-19 | International Business Machines Corporation | Inner spacer formation and contact resistance reduction in nanosheet transistors |
| US12159913B2 (en) | 2018-09-27 | 2024-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structures for gate-all-around devices and methods of forming the same |
| US11411090B2 (en) * | 2018-09-27 | 2022-08-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structures for gate-all-around devices and methods of forming the same |
| US20210066473A1 (en) * | 2019-02-21 | 2021-03-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of fabricating semiconductor devices having gate-all-around structure with inner spacer last process |
| US12218226B2 (en) * | 2019-02-21 | 2025-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of fabricating semiconductor devices having gate-all-around structure with inner spacer last process |
| US10957799B2 (en) * | 2019-02-27 | 2021-03-23 | International Business Machines Corporation | Transistor channel having vertically stacked nanosheets coupled by fin-shaped bridge regions |
| US10763177B1 (en) * | 2019-03-01 | 2020-09-01 | International Business Machines Corporation | I/O device for gate-all-around transistors |
| US11133305B2 (en) * | 2019-05-15 | 2021-09-28 | International Business Machines Corporation | Nanosheet P-type transistor with oxygen reservoir |
| US11894378B2 (en) * | 2019-06-26 | 2024-02-06 | Tokyo Electron Limited | Multiple nano layer transistor layers with different transistor architectures for improved circuit layout and performance |
| US20220246612A1 (en) * | 2019-06-26 | 2022-08-04 | Tokyo Electron Limited | Multiple nano layer transistor layers with different transistor architectures for improved circuit layout and performance |
| US12166125B2 (en) * | 2019-07-30 | 2024-12-10 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure and method for forming the same |
| US20220209003A1 (en) * | 2019-07-30 | 2022-06-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structure and method for forming the same |
| TWI737391B (en) * | 2019-08-07 | 2021-08-21 | 美商格芯(美國)集成電路科技有限公司 | Gate-all-around field effect transistors with robust inner spacers and methods |
| US11502079B2 (en) | 2019-08-21 | 2022-11-15 | Qualcomm Incorporated | Integrated device comprising a CMOS structure comprising well-less transistors |
| CN114270513A (en) * | 2019-08-21 | 2022-04-01 | 高通股份有限公司 | Integrated device having CMOS structure including well-less transistors |
| WO2021034419A1 (en) * | 2019-08-21 | 2021-02-25 | Qualcomm Incorporated | Integrated device comprising a cmos structure comprising well-less transistors |
| US11387319B2 (en) * | 2019-09-11 | 2022-07-12 | International Business Machines Corporation | Nanosheet transistor device with bottom isolation |
| US20220367626A1 (en) * | 2019-09-11 | 2022-11-17 | International Business Machines Corporation | Nanosheet transistor device with bottom isolation |
| US20240194735A1 (en) * | 2019-09-27 | 2024-06-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of fabricating the semiconductor structure |
| US12453147B2 (en) * | 2019-09-27 | 2025-10-21 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of fabricating the semiconductor structure |
| US11183561B2 (en) | 2020-01-07 | 2021-11-23 | International Business Machines Corporation | Nanosheet transistor with inner spacers |
| US20220093767A1 (en) * | 2020-03-31 | 2022-03-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-Gate Transistor Structure |
| US20210305401A1 (en) * | 2020-03-31 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-Gate Transistor Structure |
| TWI776442B (en) * | 2020-03-31 | 2022-09-01 | 台灣積體電路製造股份有限公司 | Semoconductor device and semiconductor structure |
| US11764287B2 (en) * | 2020-03-31 | 2023-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-gate transistor structure |
| US11195937B2 (en) * | 2020-03-31 | 2021-12-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-gate transistor structure |
| US11424338B2 (en) * | 2020-03-31 | 2022-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal source/drain features |
| US20210305393A1 (en) * | 2020-03-31 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal Source/Drain Features |
| CN113054026A (en) * | 2020-03-31 | 2021-06-29 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
| TWI824237B (en) * | 2020-03-31 | 2023-12-01 | 台灣積體電路製造股份有限公司 | Semiconductor devices and methods for forming the same |
| US12261214B2 (en) | 2020-03-31 | 2025-03-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-gate transistor structure |
| US11854791B2 (en) | 2020-03-31 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal source/drain features |
| US11855215B2 (en) * | 2020-05-18 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure with high contact area |
| US12272752B2 (en) | 2020-05-18 | 2025-04-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate all around (GAA) transistor structures having a plurality of semiconductor nanostructures |
| US20220336655A1 (en) * | 2020-05-18 | 2022-10-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure with high contact area |
| US11502201B2 (en) * | 2020-10-27 | 2022-11-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside power rail and methods of fabrication thereof |
| US12363939B2 (en) | 2020-10-27 | 2025-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with backside power rail and methods of fabrication thereof |
| US11955552B2 (en) | 2020-10-27 | 2024-04-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with backside power rail and methods of fabrication thereof |
| US20220130991A1 (en) * | 2020-10-27 | 2022-04-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside power rail and methods of fabrication thereof |
| CN114695350A (en) * | 2020-12-31 | 2022-07-01 | 国际商业机器公司 | Nanosheet transistor with wrap-around contacts |
| US11569361B2 (en) * | 2020-12-31 | 2023-01-31 | International Business Machines Corporation | Nanosheet transistors with wrap around contact |
| JP2022105298A (en) * | 2020-12-31 | 2022-07-13 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Semiconductor structure and method of forming semiconductor device |
| GB2603283A (en) * | 2020-12-31 | 2022-08-03 | Ibm | Nanosheet transistors with wrap around contact |
| JP7779631B2 (en) | 2020-12-31 | 2025-12-03 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Methods of forming semiconductor structures and semiconductor devices |
| US20220208981A1 (en) * | 2020-12-31 | 2022-06-30 | International Business Machines Corporation | Nanosheet transistors with wrap around contact |
| GB2603283B (en) * | 2020-12-31 | 2023-01-18 | Ibm | Nanosheet transistors with wrap around contact |
| US11973111B2 (en) * | 2021-03-03 | 2024-04-30 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| US20220285493A1 (en) * | 2021-03-03 | 2022-09-08 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| CN113178488A (en) * | 2021-03-03 | 2021-07-27 | 中国科学院微电子研究所 | Preparation method of semiconductor device and semiconductor device |
| US12261204B2 (en) | 2021-03-03 | 2025-03-25 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| US20230343849A1 (en) * | 2021-04-07 | 2023-10-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field-effect transistor and method of forming the same |
| US12136657B2 (en) * | 2021-04-07 | 2024-11-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field-effect transistor and method of forming the same |
| US12283478B2 (en) * | 2021-04-19 | 2025-04-22 | Kokusai Electric Corporation | Processing method, method of manufacturing semiconductor device, processing apparatus, and recording medium |
| US11626280B2 (en) * | 2021-04-19 | 2023-04-11 | Kokusai Electric Corporation | Method of processing substrate, method of manufacturing semiconductor device, substrate processing apparatus, and recording medium |
| US11935742B2 (en) | 2021-04-19 | 2024-03-19 | Kokusai Electric Corporation | Method of processing substrate, method of manufacturing semiconductor device, substrate processing apparatus, and recording medium |
| US20220336213A1 (en) * | 2021-04-19 | 2022-10-20 | Kokusai Electric Corporation | Method of processing substrate, method of manufacturing semiconductor device, substrate processing apparatus, and recording medium |
| US12376346B2 (en) * | 2021-07-16 | 2025-07-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating integrated circuit device with two gate structures |
| US20230013047A1 (en) * | 2021-07-16 | 2023-01-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit device and method for fabricating the same |
| CN115440791A (en) * | 2021-07-22 | 2022-12-06 | 台湾积体电路制造股份有限公司 | Adjust the profile of the source/drain region to reduce leakage |
| CN115440665A (en) * | 2021-08-06 | 2022-12-06 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing semiconductor device |
| US12421604B2 (en) * | 2021-08-20 | 2025-09-23 | Tokyo Electron Limited | Ultra-shallow dopant and ohmic contact regions by solid state diffusion |
| US20230058186A1 (en) * | 2021-08-20 | 2023-02-23 | Tokyo Electron Limited | Ultra-shallow dopant and ohmic contact regions by solid state diffusion |
| US12094938B2 (en) * | 2021-08-30 | 2024-09-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with low resistances and methods of forming such |
| US20230064635A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device With Low Resistances and Methods of Forming Such |
| US20230068754A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Embedded backside pcram device structure |
| US12376504B2 (en) * | 2021-08-30 | 2025-07-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Embedded backside PCRAM device structure |
| WO2023045554A1 (en) * | 2021-09-22 | 2023-03-30 | International Business Machines Corporation | Hybrid stacked field effect transistors |
| US12471364B2 (en) | 2021-09-22 | 2025-11-11 | International Business Machines Corporation | Hybrid stacked field effect transistors |
| US20230100058A1 (en) * | 2021-09-29 | 2023-03-30 | Semiconductor Manufacturing International (Beijing) Corporation | Semiconductor structure and forming method thereof |
| US20230326926A1 (en) * | 2022-04-11 | 2023-10-12 | Samsung Electronics Co., Ltd. | Vertical pn connection in multi-stack semiconductor device |
| US20230411163A1 (en) * | 2022-06-16 | 2023-12-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method for forming the same |
| US20240006229A1 (en) * | 2022-06-30 | 2024-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap filling method in semiconductor manufacturing process |
| US12506029B2 (en) * | 2022-06-30 | 2025-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap filling method in semiconductor manufacturing process |
| US12328919B2 (en) * | 2022-08-22 | 2025-06-10 | Tokyo Electron Limited | 3D isolation of a segmentated 3D nanosheet channel region |
| US20240063261A1 (en) * | 2022-08-22 | 2024-02-22 | Tokyo Electron Limited | 3d isolation of a segmentated 3d nanosheet channel region |
| GB2638609A (en) * | 2022-10-05 | 2025-08-27 | Ibm | Stacked-FET SRAM cell with bottom PFET |
| WO2024074062A1 (en) * | 2022-10-05 | 2024-04-11 | International Business Machines Corporation | Stacked-fet sram cell with bottom pfet |
| CN115954386A (en) * | 2022-12-21 | 2023-04-11 | 中国科学院微电子研究所 | A gate-around transistor, its manufacturing method, and semiconductor device |
| US20240332294A1 (en) * | 2023-03-29 | 2024-10-03 | International Business Machines Corporation | Forksheet transistor with dual depth late cell boundary cut |
| US12484297B2 (en) * | 2023-03-29 | 2025-11-25 | International Business Machines Corporation | Forksheet transistor with dual depth late cell boundary cut |
Also Published As
| Publication number | Publication date |
|---|---|
| US10886369B2 (en) | 2021-01-05 |
| US10553679B2 (en) | 2020-02-04 |
| US20190393306A1 (en) | 2019-12-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10886369B2 (en) | Formation of self-limited inner spacer for gate-all-around nanosheet FET | |
| US10243043B2 (en) | Self-aligned air gap spacer for nanosheet CMOS devices | |
| US10756216B2 (en) | Nanosheet mosfet with isolated source/drain epitaxy and close junction proximity | |
| US10886368B2 (en) | I/O device scheme for gate-all-around transistors | |
| US10396202B2 (en) | Method and structure for incorporating strain in nanosheet devices | |
| US11195911B2 (en) | Bottom dielectric isolation structure for nanosheet containing devices | |
| US10593673B2 (en) | Nanosheet with single epitaxial stack forming off-set dual material channels for gate-all-around CMOS | |
| US9647123B1 (en) | Self-aligned sigma extension regions for vertical transistors | |
| US10170638B1 (en) | Nanosheet substrate isolated source/drain epitaxy by dual bottom spacer | |
| US9443982B1 (en) | Vertical transistor with air gap spacers | |
| US9947775B2 (en) | Replacement III-V or germanium nanowires by unilateral confined epitaxial growth | |
| US9887197B2 (en) | Structure containing first and second vertically stacked nanosheets having different crystallographic orientations | |
| US10559692B2 (en) | Nanosheet substrate isolation scheme by lattice matched wide bandgap semiconductor | |
| US20200044023A1 (en) | Nanosheet substrate isolated source/drain epitaxy via airgap | |
| US10566349B2 (en) | FinFET with stacked faceted S/D epitaxy for improved contact resistance | |
| US10170619B2 (en) | Vertical schottky contact FET | |
| US10608109B2 (en) | Vertical transistor with enhanced drive current | |
| US11515430B2 (en) | Tilted nanowire transistor | |
| US10600878B2 (en) | Strained silicon germanium fin with block source/drain epitaxy and improved overlay capacitance |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, JINGYUN;ANDO, TAKASHI;LEE, CHOONGHYUN;AND OTHERS;SIGNING DATES FROM 20171130 TO 20171201;REEL/FRAME:044328/0054 Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZHANG, JINGYUN;ANDO, TAKASHI;LEE, CHOONGHYUN;AND OTHERS;SIGNING DATES FROM 20171130 TO 20171201;REEL/FRAME:044328/0054 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |