US20190165267A1 - Resistive random access memory device - Google Patents
Resistive random access memory device Download PDFInfo
- Publication number
- US20190165267A1 US20190165267A1 US16/123,519 US201816123519A US2019165267A1 US 20190165267 A1 US20190165267 A1 US 20190165267A1 US 201816123519 A US201816123519 A US 201816123519A US 2019165267 A1 US2019165267 A1 US 2019165267A1
- Authority
- US
- United States
- Prior art keywords
- electrode contact
- resistive material
- layer
- material layer
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000463 material Substances 0.000 claims abstract description 123
- 239000000758 substrate Substances 0.000 claims description 41
- 238000002955 isolation Methods 0.000 claims description 34
- 239000010410 layer Substances 0.000 description 256
- 238000000034 method Methods 0.000 description 62
- 238000005229 chemical vapour deposition Methods 0.000 description 30
- 238000004519 manufacturing process Methods 0.000 description 19
- 239000004065 semiconductor Substances 0.000 description 17
- 239000010949 copper Substances 0.000 description 12
- 238000005240 physical vapour deposition Methods 0.000 description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 239000003989 dielectric material Substances 0.000 description 8
- 229910052814 silicon oxide Inorganic materials 0.000 description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 6
- 229910052802 copper Inorganic materials 0.000 description 6
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 6
- 229910021332 silicide Inorganic materials 0.000 description 6
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 6
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 238000001312 dry etching Methods 0.000 description 5
- -1 for example Substances 0.000 description 5
- 238000009616 inductively coupled plasma Methods 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 238000001039 wet etching Methods 0.000 description 5
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 4
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 4
- 239000006117 anti-reflective coating Substances 0.000 description 4
- 239000005380 borophosphosilicate glass Substances 0.000 description 4
- 229910052799 carbon Inorganic materials 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- 239000007769 metal material Substances 0.000 description 4
- 239000005360 phosphosilicate glass Substances 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 239000011248 coating agent Substances 0.000 description 3
- 238000000576 coating method Methods 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-M Fluoride anion Chemical compound [F-] KRHYYFGTRYWZRS-UHFFFAOYSA-M 0.000 description 2
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 229910001362 Ta alloys Inorganic materials 0.000 description 2
- 229910010037 TiAlN Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 239000004964 aerogel Substances 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- AYTAKQFHWFYBMA-UHFFFAOYSA-N chromium dioxide Chemical compound O=[Cr]=O AYTAKQFHWFYBMA-UHFFFAOYSA-N 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 239000010432 diamond Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 229910052741 iridium Inorganic materials 0.000 description 2
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 2
- ULFQGKXWKFZMLH-UHFFFAOYSA-N iridium tantalum Chemical compound [Ta].[Ir] ULFQGKXWKFZMLH-UHFFFAOYSA-N 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- QLOAVXSYZAJECW-UHFFFAOYSA-N methane;molecular fluorine Chemical compound C.FF QLOAVXSYZAJECW-UHFFFAOYSA-N 0.000 description 2
- ZKATWMILCYLAPD-UHFFFAOYSA-N niobium pentoxide Chemical compound O=[Nb](=O)O[Nb](=O)=O ZKATWMILCYLAPD-UHFFFAOYSA-N 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 229910052697 platinum Inorganic materials 0.000 description 2
- 229920000052 poly(p-xylylene) Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910052723 transition metal Inorganic materials 0.000 description 2
- 229910000314 transition metal oxide Inorganic materials 0.000 description 2
- 150000003624 transition metals Chemical class 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910005866 GeSe Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 229910016287 MxOy Inorganic materials 0.000 description 1
- 239000002033 PVDF binder Substances 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000000313 electron-beam-induced deposition Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- JEIPFZHSYJVQDO-UHFFFAOYSA-N iron(III) oxide Inorganic materials O=[Fe]O[Fe]=O JEIPFZHSYJVQDO-UHFFFAOYSA-N 0.000 description 1
- 229910000473 manganese(VI) oxide Inorganic materials 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 229920002981 polyvinylidene fluoride Polymers 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910014031 strontium zirconium oxide Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H01L45/1253—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
-
- H01L27/2436—
-
- H01L27/2463—
-
- H01L45/1233—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
- H10B63/84—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays
- H10B63/845—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays arranged in a direction perpendicular to the substrate, e.g. 3D cell arrays the switching components being connected to a common vertical conductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/063—Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
- H10N70/245—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies the species being metal cations, e.g. programmable metallization cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8825—Selenides, e.g. GeSe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8836—Complex metal oxides, e.g. perovskites, spinels
-
- H01L45/146—
-
- H01L45/147—
-
- H01L45/1616—
-
- H01L45/1625—
-
- H01L45/1675—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/023—Formation of switching materials, e.g. deposition of layers by chemical vapor deposition, e.g. MOCVD, ALD
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/026—Formation of switching materials, e.g. deposition of layers by physical vapor deposition, e.g. sputtering
Definitions
- NVM nonvolatile memory
- FRAM ferroelectric random access memory
- PRAM phase-change random access memory
- RRAM resistive random access memory
- advantages include, for example, compatible fabrication steps with current complementary-metal-oxide-semiconductor (CMOS) technologies, low-cost fabrication, a compact structure, flexible scalability, fast switching, high integration density, etc.
- CMOS complementary-metal-oxide-semiconductor
- an RRAM device includes a top electrode (e.g., an anode) and a bottom electrode (e.g., a cathode) with a variable resistive material layer interposed therebetween.
- a top electrode e.g., an anode
- a bottom electrode e.g., a cathode
- Forming the RRAM device in such a stack configuration may encounter a limit in terms of maximizing the number of the RRAM devices in the IC since the number can only be increased two-dimensionally.
- the number of the RRAM devices may be substantially limited. Thus, existing RRAM devices and methods to make the same are not entirely satisfactory.
- FIGS. 1A-1C illustrate a flow chart of an exemplary method for forming a semiconductor device, in accordance with some embodiments.
- FIGS. 2A, 2B, 2C, 2D, 2E, 2F, 2G, 2H, 2I, 2J, 2K, 2L, 2M, 2N, and 2O illustrate cross-sectional views of an exemplary semiconductor device during various fabrication stages, made by the method of FIG. 1 , in accordance with some embodiments.
- FIG. 3 illustrates an example in which the exemplary semiconductor device of FIGS. 2A-2O is coupled to one or more transistors, in accordance with some embodiments.
- FIG. 4 illustrates a corresponding top view of the exemplary semiconductor device of FIG. 3 , in accordance with some embodiments.
- FIG. 5 illustrates an alternative structure of the exemplary semiconductor device of FIGS. 2A-2O , in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the disclosed RRAM device includes a plurality of RRAM bit cells that can be integrated three-dimensionally, i.e., both laterally and vertically.
- a subset of the plurality of RRAM bit cells are integrated vertically, and plural such subsets can be further integrated laterally to form a three-dimensionally integrated RRAM device.
- a common electrode contact is formed so as to have a cylinder shape, and each of a plurality of RRAM bit cells integrated along the integration column includes a respective variable resistive material layer surrounding a respective portion of the common electrode contact and a respective horizontal electrode contact.
- a first plurality of RRAM bit cells can be integrated vertically through the common electrode contact while, in the meantime, a second plurality of RRAM bit cells can be integrated laterally through the horizontal electrode contact.
- FIGS. 1A, 1B, and 1C illustrate a flowchart of a method 100 to form a semiconductor device according to one or more embodiments of the present disclosure.
- the semiconductor device is, at least part of, an RRAM device.
- the RRAM device refers to any device including a variable resistive material layer.
- the method 100 of FIGS. 1A, 1B, and 1C does not produce a completed RRAM device.
- a completed RRAM device may be fabricated using complementary metal-oxide-semiconductor (CMOS) technology processing. Accordingly, it is understood that additional operations may be provided before, during, and after the method 100 of FIGS. 1A, 1B, and 1C , and that some other operations may only be briefly described herein.
- CMOS complementary metal-oxide-semiconductor
- the method 100 starts with operation 102 in which a substrate with at least a conductive feature (e.g., a source, drain, and/or gate electrode of a transistor) is provided.
- the method 100 continues to operation 104 in which a first dummy cylinder is formed.
- the first dummy cylinder is aligned with (e.g., coupled to) the conductive feature.
- the first dummy cylinder extends along a vertical direction, perpendicular to a major surface of the substrate, such that a corner may be formed at an intersection of a sidewall of the first dummy cylinder and the major surface of the substrate.
- the first dummy cylinder has a cross-section in one of a variety of shapes, for example, a circle, a polygon, etc., in accordance with some embodiments.
- the method 100 continues to operation 106 in which a first electrode layer is formed over the first dummy cylinder and the substrate.
- the method 100 continues to operation 108 in which a variable resistive material layer is formed over the first electrode layer.
- the method 100 continues to operation 110 in which a second electrode layer is formed over the variable resistive material layer.
- the first electrode layer, the variable resistive material layer, and the second electrode layer, formed at operations 106 , 108 , and 110 , respectively, are each substantially conformal and thin.
- each of the first electrode layer, the variable resistive material layer, and the second electrode layer may surround the first dummy cylinder, and more specifically, may follow a profile of the aforementioned corner, which will be discussed in further detail below.
- the method 100 continues to operation 112 in which the first electrode layer, the variable resistive material layer, and the second electrode layer are patterned. As such, part of the major surface of the substrate is re-exposed.
- the method 100 continues to operation 114 in which an isolation layer is formed over the substrate. In some embodiments, the isolation layer overlays a top surface of the second electrode layer, which includes a concave portion, and further overlays the re-exposed major surface of the substrate.
- the method 100 continues to operation 116 in which a dielectric layer is formed over the first isolation layer.
- an optional anti-reflective coating (ARC) layer may be formed over the dielectric layer.
- the method 100 continues to operation 118 in which a recessed region is formed within the dielectric layer. In some embodiments, forming such a recessed region may re-expose a portion of the top surface of the second electrode layer that includes the above-mentioned concave portion.
- the method 100 continues to operation 120 in which a first electrode contact is formed in the recessed region.
- the first electrode contact is formed by refilling the recessed region with a conductive material (e.g., copper (Cu)). Accordingly, the first electrode contact is coupled to the concave portion of the second electrode layer, and when viewed form the top, the first electrode contact surrounds the second electrode layer.
- a conductive material e.g., copper (Cu)
- a first RRAM resistor may be partially formed.
- the first partially formed RRAM resistor includes the first electrode layer, first variable resistive material layer, and second electrode layer, and the first electrode contact, all of which are formed in a single tier. Accordingly, in some embodiments, this tier where the first partially formed RRAM resistor (and subsequently a first completed RRAM resistor) is formed is herein referred to as a “first tier.”
- the method 100 continues to operation 122 in which a first inter-tier isolation layer and a dummy layer are formed over the substrate.
- the first inter-tier isolation layer may be first formed over the re-exposed top surface of the first dummy cylinder and the first electrode contact, and the dummy layer is then formed over the first inter-tier isolation layer.
- the method 100 continues to operation 124 in which a second dummy cylinder is formed.
- the second dummy cylinder is formed by patterning the dummy layer, and vertically aligned with the first dummy cylinder.
- the method 100 continues to operation 126 in which the operations 106 to 124 are repeated.
- one or more partially formed RRAM bit cells may be formed in respective “tiers” above the first tier, wherein each of the one or more partially formed RRAM bit cells includes a respective dummy cylinder surrounded by respective first electrode layer, variable resistive material layer, and second electrode layer, and a respective first electrode contact, which will be discussed in further detail below.
- the method 100 continues to operation 128 in which the first and subsequently formed dummy cylinders are removed.
- the dummy cylinders formed in respective tiers are removed such that the conductive feature in the substrate and respective inner sidewalls of the first electrode layers across the tiers are re-exposed.
- the method 100 continues to operation 130 in which a common electrode contact is formed.
- the common electrode contact may serve as a respective second electrode contact for each of the RRAM bit cells across the tiers.
- operations of the method 100 may be associated with cross-sectional views of a semiconductor device 200 at various fabrication stages as shown in FIGS. 2A, 2B, 2C, 2D, 2E, 2F, 2G, 2H, 2I, 2J, 2K, 2L, 2M, 2N, and 2O , respectively.
- the semiconductor device 200 may be RRAM device.
- the RRAM device 200 may be included in a microprocessor, memory cell, and/or other integrated circuit (IC).
- FIGS. 2A through 2O are simplified for a better understanding of the concepts of the present disclosure.
- the IC in which the RRAM device 200 is formed, may include a number of other devices comprising resistors, capacitors, inductors, fuses, etc., which are not shown in FIGS. 2A through 2O , for purposes of clarity of illustration.
- FIG. 2A is a cross-sectional view of the RRAM device 200 including a substrate 202 with a conductive feature 204 , which is provided, at one of the various stages of fabrication, according to some embodiments.
- the RRAM device 200 in the illustrated embodiment of FIG. 2A includes only one conductive feature 204 , it is understood that the illustrated embodiment of FIG. 2A and the following figures are merely provided for illustration purposes. Thus, the RRAM device 200 may include any desired number of conductive features while remaining within the scope of the present disclosure.
- the substrate 202 includes a semiconductor material substrate, for example, silicon.
- the substrate 202 may include other elementary semiconductor material such as, for example, germanium.
- the substrate 202 may also include a compound semiconductor such as silicon carbide, gallium arsenic, indium arsenide, and indium phosphide.
- the substrate 202 may include an alloy semiconductor such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, and gallium indium phosphide.
- the substrate 202 includes an epitaxial layer.
- the substrate may have an epitaxial layer overlying a bulk semiconductor.
- the substrate 202 may include a semiconductor-on-insulator (SOI) structure.
- the substrate may include a buried oxide (BOX) layer formed by a process such as separation by implanted oxygen (SIMOX) or other suitable technique, such as wafer bonding and grinding.
- BOX buried oxide
- SIMOX separation by implanted oxygen
- the conductive feature 204 may be a source, drain, or gate electrode of a transistor.
- the conductive feature 204 may be a silicide feature disposed on the source, the drain or the gate electrode.
- the silicide feature may be formed by a self-aligned silicide (typically known as “silicide”) technique.
- the substrate 202 is a dielectric material substrate formed over various device features (e.g., a source, drain, or gate electrode of a transistor).
- a dielectric material substrate 202 may include at least one of: silicon oxide, a low dielectric constant (low-k) material, other suitable dielectric material, or a combination thereof.
- the low-k material may include fluorinated silica glass (FSG), phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), carbon doped silicon oxide (SiO x C y ), Black Diamond® (Applied Materials of Santa Clara, Calif.), Xerogel, Aerogel, amorphous fluorinated carbon, Parylene, BCB (bis-benzocyclobutenes), SiLK (Dow Chemical, Midland, Mich.), polyimide, and/or other future developed low-k dielectric materials.
- FSG fluorinated silica glass
- PSG phosphosilicate glass
- BPSG borophosphosilicate glass
- carbon doped silicon oxide SiO x C y
- Black Diamond® Applied Materials of Santa Clara, Calif.
- Xerogel Aerogel
- amorphous fluorinated carbon Parylene
- BCB bis-benzocyclobutenes
- SiLK Low Chemical, Midland, Mich.
- polyimide and/
- the conductive feature 204 may be a horizontal or vertical conductive structure formed within the substrate 202 .
- the substrate 202 may be referred to as an “initial metallization layer” or an “initial tier.”
- the conductive feature 204 may be an interconnection structure (i.e., a horizontal conductive structure), or a via structure (i.e., a vertical conductive structure).
- the conductive feature 204 may be electrically coupled to a device feature of a transistor, for example, a source, drain, or gate feature of the transistor that is disposed below the tier where the substrate 202 is provided.
- the conductive feature 204 may be formed of a metal material (e.g., copper (Cu), aluminum (Al), tungsten (W), etc.).
- FIG. 2B is a cross-sectional view of the RRAM device 200 including a first dummy cylinder 206 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the first dummy cylinder 206 protrudes beyond a major surface 203 of the substrate 202 and extends along a vertical direction, perpendicular to the major surface 203 of the substrate 202 .
- a corner 207 may be formed at an intersection of a sidewall 206 S of the first dummy cylinder 206 and the major surface 203 of the substrate 202 .
- the first dummy cylinder 206 is laterally aligned with the conductive feature 204 such that at least a portion of the first dummy cylinder 206 is formed to directly contact the conductive feature 204 .
- the first dummy cylinder 206 may include a cross-section in any of a variety of shapes, e.g., a circle, a polygon, etc. Alternatively stated, when viewed from the top, the first dummy cylinder 206 presents one of the above-mentioned shapes. Accordingly, in some embodiments, the corner 207 , surrounding the first dummy cylinder 206 , may follow the shape of the first dummy cylinder 206 , which will be discussed in further detail below. In some embodiments, the first dummy cylinder 206 may have an aspect ratio (width/height) of about 0.01 to about 0.5. In an example where the first dummy cylinder 206 has a circular cross-section, the first dummy cylinder 206 may have a diameter of about 10 nm to about 70 nm, and a height of about 200 nm.
- the first dummy cylinder 206 may be formed of an oxide material (e.g., silicon oxide).
- the first dummy cylinder 206 is formed by performing at least some of the following processes: using chemical vapor deposition (CVD), high-density plasma (HDP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the oxide material over the substrate 202 and the conductive feature 204 ; and performing one or more patterning processes (e.g., a lithography process, a dry/wet etching process, a cleaning process, a soft/hard baking process, etc.) to form the first dummy cylinder 206 .
- CVD chemical vapor deposition
- HDP high-density plasma
- PVD physical vapor deposition
- spin-on coating and/or other suitable techniques to deposit the oxide material over the substrate 202 and the conductive feature 204 .
- one or more patterning processes e.g., a lithography process, a
- FIG. 2C is a cross-sectional view of the RRAM device 200 including a first electrode layer 208 , which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, the first electrode layer 208 is formed to overlay the major surface 203 of the substrate 202 and the first dummy cylinder 206 .
- the first electrode layer 208 is substantially conformal and thin (e.g., about 20 ⁇ 50 nm in thickness) so that the first electrode layer 208 may follow a profile of the corner 207 , i.e., extending vertically along the sidewall 206 S of the first dummy cylinder 206 and horizontally along the major surface 203 of the substrate 202 .
- the first electrode layer 208 includes at least a horizontal portion 208 - 1 (along the major surface 203 ) and a vertical portion 208 - 2 (along the sidewall 206 S), causing a top surface 208 T of the first electrode layer 208 to present a concave portion 208 TC around the corner 207 .
- the first electrode layer 208 is shown to be coupled to part of the conductive feature 204 in the illustrated embodiment of FIG. 2C , it is noted that the first electrode layer 208 may not be coupled to the conductive feature 204 .
- the first electrode layer 208 may be formed from materials such as, for example, gold (Au), platinum (Pt), ruthenium (Ru), iridium (Ir), titanium (Ti), aluminum (Al), copper (Cu), tantalum (Ta), tungsten (W), iridium-tantalum alloy (Ir—Ta), indium-tin oxide (ITO), or any alloy, oxide, nitride, fluoride, carbide, boride or silicide of these, such as TaN, TiN, TiAlN, TiW, or a combination thereof.
- the first electrode layer 208 is shown as a single layer in the illustrated embodiment of FIG.
- the first electrode layer 208 may include plural layers formed as a stack, wherein each of the plural layers is formed of one of the above-described materials, e.g., TaN, TiN, etc.
- the first electrode layer 208 is formed by using chemical vapor deposition (CVD), plasma enhanced (PE) CVD, high-density plasma (HDP) CVD, inductively-coupled-plasma (ICP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the at least one of the above-described material over the substrate 202 and the conductive feature 204 .
- CVD chemical vapor deposition
- PE plasma enhanced
- HDP high-density plasma
- ICP inductively-coupled-plasma
- PVD physical vapor deposition
- FIG. 2D is a cross-sectional view of the RRAM device 200 including a variable resistive material layer 210 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the variable resistive material 210 is formed to overlay the first electrode layer 208 .
- the variable resistive material layer 210 is substantially conformal and thin (e.g., about 2 ⁇ 10 nm in thickness) so that the first variable resistive material layer 208 may still follow the profile of the corner 207 , i.e., extending vertically along the sidewall 206 S of the first dummy cylinder 206 and horizontally along the major surface 203 of the substrate 202 .
- variable resistive material layer 210 includes at least a horizontal portion 210 - 1 (along the major surface 203 ) and a vertical portion 210 - 2 (along the sidewall 206 S), causing a top surface 210 T of the variable resistive material layer 210 to present a concave portion 210 TC around the corner 207 .
- variable resistive material layer 210 is a layer having a resistance conversion characteristic (e.g. variable resistance).
- the variable resistive material layer 210 includes material characterized to show reversible resistance variance in accordance with a polarity and/or an amplitude of an applied electrical pulse.
- the variable resistive material layer 210 includes a dielectric layer.
- the variable resistive material layer 210 may be changed into a conductor or an insulator based on polarity and/or magnitude of electrical signal.
- the variable resistive layer 210 may include a transition metal oxide.
- the transition metal oxide may be denoted as M x O y where M is a transition metal, O is oxygen, x is the transition metal composition, and y is the oxygen composition.
- the variable resistive material layer 210 includes ZrO 2 .
- other materials suitable for the variable resistive material layer 210 include: NiO, TiO 2 , HfO, ZrO, ZnO, WO 3 , CoO, Nb 2 O 5 , Fe 2 O 3 , CuO, CrO 2 , SrZrO 3 (Nb-doped), and/or other materials known in the art.
- the variable resistive layer 210 may include a colossal magnetoresistance (CMR)-based material such as, for example, Pr 0.7 Ca 0.3 , MnO 3 , etc.
- CMR colossal magnetoresistance
- variable resistive layer 210 may include a polymer material such as, for example, polyvinylidene fluoride and poly[(vinylidenefluoride-co-trifluoroethylene] (P(VDF/TrFE)).
- the variable resistive layer 210 may include a conductive-bridging random access memory (CBRAM) material such as, for example, Ag in GeSe.
- the variable resistive material layer 210 may include multiple layers having characteristics of a resistance conversion material. A set voltage and/or a reset voltage of the variable resistive material layer 210 may be determined by the variable resistive material layer 210 's compositions (including the values of “x” and “y”), thickness, and/or other factors known in the art.
- variable resistive material layer 210 may be formed by an atomic layer deposition (ALD) technique with a precursor containing a metal and oxygen. In some embodiments, other chemical vapor deposition (CVD) techniques may be used. In some embodiments, the variable resistive material layer 210 may be formed by a physical vapor deposition (PVD) technique, such as a sputtering process with a metallic target and with a gas supply of oxygen and optionally nitrogen to the PVD chamber. In some embodiments, the variable resistive material layer 210 may be formed by an electron-beam deposition technique.
- ALD atomic layer deposition
- CVD chemical vapor deposition
- PVD physical vapor deposition
- the variable resistive material layer 210 may be formed by an electron-beam deposition technique.
- FIG. 2E is a cross-sectional view of the RRAM device 200 including a second electrode layer 212 , which is provided, at one of the various stages of fabrication, according to some embodiments.
- the second electrode layer 212 is formed to overlay the variable resistive material layer 210 .
- the second electrode layer 212 is substantially conformal and thin (e.g., about 20 ⁇ 50 nm in thickness) so that the second electrode layer 212 may still follow the profile of the corner 207 , i.e., extending vertically along the sidewall 206 S of the first dummy cylinder 206 and horizontally along the major surface 203 of the substrate 202 .
- the second electrode layer 212 includes at least a horizontal portion 212 - 1 (along the major surface 203 ) and a vertical portion 212 - 2 (along the sidewall 206 S), causing a top surface 212 T of the second electrode layer 212 to present a concave portion 212 TC around the corner 207 .
- the second electrode layer may be formed of a substantially similar material of the first electrode layer 208 .
- the second electrode layer 212 may be formed from materials such as, for example, gold (Au), platinum (Pt), ruthenium (Ru), iridium (Ir), titanium (Ti), aluminum (Al), copper (Cu), tantalum (Ta), tungsten (W), iridium-tantalum alloy (Ir—Ta), indium-tin oxide (ITO), or any alloy, oxide, nitride, fluoride, carbide, boride or silicide of these, such as TaN, TiN, TiAlN, TiW, or a combination thereof.
- the second electrode layer 212 is shown as a single layer in the illustrated embodiment of FIG. 2E (and the following figures), it is noted that the first electrode layer 208 may include plural layers formed as a stack, wherein each of the plural layers is formed of one of the above-described materials, e.g., TaN, TiN, etc.
- the second electrode layer 212 is formed by using chemical vapor deposition (CVD), plasma enhanced (PE) CVD, high-density plasma (HDP) CVD, inductively-coupled-plasma (ICP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the at least one of the above-described material over the variable resistive material layer 210 .
- CVD chemical vapor deposition
- PE plasma enhanced
- HDP high-density plasma
- ICP inductively-coupled-plasma
- PVD physical vapor deposition
- FIG. 2F is a cross-sectional view of the RRAM device 200 in which the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 are patterned, at one of the various stages of fabrication, according to some embodiments.
- the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 are patterned to leave respective vertical portions and part of respective horizontal portions intact.
- the vertical portions 208 - 2 of the first electrode layer 208 , the vertical portion 210 - 2 of the variable resistive material layer 210 , and the vertical portion 212 - 2 of the second electrode layer 212 , respectively, remain intact.
- part of the horizontal portion 208 - 1 of the first electrode layer 208 e.g., a horizontal portion coupled and relatively closer to the vertical portion 208 - 2 , remains intact (hereinafter “remaining horizontal portion 208 - 1 ”); part of the horizontal portion 210 - 1 of the variable resistive material layer 210 , e.g., a horizontal portion coupled and relatively closer to the vertical portion 210 - 2 , remains intact (hereinafter “remaining horizontal portion 210 - 1 ”); and part of the horizontal portion 212 - 1 of the second electrode layer 212 , e.g., a horizontal portion coupled and relatively closer to the vertical portion 212 - 2 , remains intact (hereinafter “remaining horizontal portion 212 - 1 ”). As such, the concave portion 212 TC of the second electrode layer 212 may remain intact, and the major surface 203 is re-exposed.
- the patterning process of the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 may include: a deposition process to form a patternable layer (e.g., a photoresist layer) over the substrate 202 , a lithography process to define a profile of the patternable layer, a dry/wet etching process to etch respective portions of the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 that are not covered by the defined profile of the patternable layer, a cleaning process, and a soft/hard baking process.
- a deposition process to form a patternable layer (e.g., a photoresist layer) over the substrate 202
- a lithography process to define a profile of the patternable layer
- a dry/wet etching process to etch respective portions of the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 that are not covered by the defined profile
- FIG. 2G is a cross-sectional view of the RRAM device 200 including an isolation layer 214 , which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, the isolation layer 214 is formed to overlay the first electrode layer 208 , the variable resistive material layer 210 , the second electrode layer 212 , and the substrate 202 .
- the isolation layer 214 may be silicon carbide, silicon oxynitride, silicon nitride, carbon doped silicon nitride, or carbon doped silicon oxide.
- the isolation layer 214 is selected to have a different etch selectivity than a dielectric layer 216 , which will be discussed below.
- the isolation layer 214 is deposited over the first electrode layer 208 , variable resistive material layer 210 , and second electrode layer 212 , and the substrate 202 using a chemical vapor deposition (CVD) technique such as a plasma enhanced (PE) CVD, a high-density plasma (HDP) CVD, an inductively-coupled-plasma (ICP) CVD, or a thermal CVD technique.
- CVD chemical vapor deposition
- FIG. 2H is a cross-sectional view of the RRAM device 200 including a dielectric layer 216 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the dielectric layer 216 is formed to overlay the isolation layer 214 .
- the dielectric layer 216 has a thickness (e.g., about 300 ⁇ 400 nm) that is substantially higher than a height of the first electrode layer 208 , variable resistive layer 210 , second electrode layer 212 , and the isolation layer 214 .
- an anti-reflective coating (ARC) layer 217 may be optionally formed over the dielectric layer 216 .
- ARC anti-reflective coating
- the dielectric layer 216 may include at least one of: silicon oxide, a low dielectric constant (low-k) material, other suitable dielectric material, or a combination thereof.
- the low-k material may include fluorinated silica glass (FSG), phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), carbon doped silicon oxide (SiO x C y ), Black Diamond® (Applied Materials of Santa Clara, Calif.), Xerogel, Aerogel, amorphous fluorinated carbon, Parylene, BCB (bis-benzocyclobutenes), SiLK (Dow Chemical, Midland, Mich.), polyimide, and/or other future developed low-k dielectric materials.
- FSG fluorinated silica glass
- PSG phosphosilicate glass
- BPSG borophosphosilicate glass
- carbon doped silicon oxide SiO x C y
- Black Diamond® Applied Materials of Santa Clara, Calif.
- Xerogel Aerogel
- the dielectric layer 216 is deposited over the isolation layer 214 using a chemical vapor deposition (CVD) technique such as a plasma enhanced (PE) CVD, a high-density plasma (HDP) CVD, an inductively-coupled-plasma (ICP) CVD, or a thermal CVD technique.
- CVD chemical vapor deposition
- PE plasma enhanced
- HDP high-density plasma
- ICP inductively-coupled-plasma
- FIG. 2I is a cross-sectional view of the RRAM device 200 including a recessed region 218 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- forming the recessed region 218 re-exposes the concave portion 212 TC of the top surface of the second electrode layer 212 (i.e., re-exposing respective top surfaces of the remaining horizontal portion 212 - 1 and the vertical portion 212 - 2 ), and exposes a recessed top surface 216 R of the dielectric layer 216 .
- the recessed region 218 may surround the first dummy cylinder 206 , the vertical portion 208 - 2 of the first electrode layer 208 , the vertical portion 210 - 2 of the variable resistive material layer 210 , and the vertical portion 212 - 2 of the second electrode layer 212 .
- the recessed region 218 is formed by performing at least some of the following processes: performing a polishing process (e.g., a chemical-mechanical polishing (CMP) process) on respective portions of the dielectric layer 216 , the isolation layer 214 , the second electrode layer 212 , the variable resistive material layer 210 , and the first electrode layer 208 until a top surface 206 T of the first dummy cylinder 206 is re-exposed; forming a patternable layer 220 (e.g., a photoresist layer) with plural openings 221 as shown in FIG.
- a polishing process e.g., a chemical-mechanical polishing (CMP) process
- CMP chemical-mechanical polishing
- the patternable layer 220 while using the patternable layer 220 as a mask, performing one or more dry etching processes to remove a portion of the isolation layer 214 that overlays the concave portion 212 TC and a portion of the dielectric layer 216 that is not covered by the patternable layer 220 ; and removing the patternable layer 220 .
- FIG. 2J is a cross-sectional view of the RRAM device 200 including a first electrode contact 222 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the first electrode contact 222 may be formed by refilling the recessed region 218 ( FIG. 2I ) by a metal material (e.g., copper (Cu)).
- a metal material e.g., copper (Cu)
- the first electrode contact 222 may surround the first dummy cylinder 206 , the vertical portion 208 - 2 of the first electrode layer 208 , the vertical portion 210 - 2 of the variable resistive material layer 210 , and the vertical portion 212 - 2 of the second electrode layer 212 , in accordance with some embodiments. Further, the first electrode contact 222 directly contact the second electrode layer 212 via the concave portion 212 TC, i.e., directly contacting the remaining horizontal portion 212 - 1 and vertical portion 212 - 2 of the second electrode layer 212 .
- a first tier may be accordingly formed.
- a first tier includes a first partially formed RRAM resistor, which is formed by the first electrode layer 208 , the variable resistive material layer 210 , and the second electrode layer 212 , and the first electrode contact 222 .
- the first tier is disposed above the above-mentioned initial tier.
- the first electrode contact 222 may serve as one of two electrode contacts for the first partially formed RRAM resistor, and the first dummy cylinder 206 will be replaced with a metal material to serve as the other of the two electrode contacts such that a completed first RRAM resistor will be formed.
- FIG. 2K is a cross-sectional view of the RRAM device 200 including a first inter-tier isolation layer 224 and a dummy layer 226 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the first inter-tier isolation layer 224 is formed to overlay the first dummy cylinder 206 , the first electrode layer 208 , the variable resistive material layer 210 , the second electrode layer 212 , the first electrode contact 222 , and the dielectric layer 216 (i.e., overlaying the whole first tier); and the dummy layer 226 is then formed to overlay the first inter-tier isolation layer 224 .
- the first inter-tier isolation layer 224 is formed of a material that is substantially similar to the material of the isolation layer 214 ; and the dummy layer 226 is formed of a material that is substantially similar to the material of the first dummy cylinder 206 .
- CVD chemical vapor deposition
- PE plasma enhanced
- HDP high-density plasma
- ICP inductively-coupled-plasma
- FIG. 2L is a cross-sectional view of the RRAM device 200 including a second dummy cylinder 228 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the second dummy cylinder 228 protrudes beyond a major surface 225 of the first inter-tier isolation layer 224 and extends along the vertical direction, perpendicular to the major surface 225 of the first inter-tier isolation layer 224 .
- a corner 229 may be formed at an intersection of a sidewall 228 S of the second dummy cylinder 228 and the major surface 225 of the first inter-tier isolation layer 224 .
- the second dummy cylinder 228 is laterally aligned with the first dummy cylinder 206 .
- the second dummy cylinder 228 may also include a cross-section in any of a variety of shapes, e.g., a circle, a polygon, etc. Alternatively stated, when viewed from the top, the second dummy cylinder 228 presents one of the above-mentioned shapes. Accordingly, in some embodiments, the corner 229 , surrounding the second dummy cylinder 228 , may follow the shape of the second dummy cylinder 228 . In some embodiments, the second dummy cylinder 228 may have an aspect ratio (width/height) of about 0.01 to about 0.5. In an example where the second dummy cylinder 228 has a circular cross-section, the second dummy cylinder 228 may have a diameter of about 10 nm to about 70 nm, and a height of about 200 nm.
- FIG. 2M is a cross-sectional view of the RRAM device 200 including a second tier over the first tier and a third tier over the second tier at one of the various stages of fabrication, according to some embodiments.
- a respective dummy cylinder e.g., 206 , 228 , etc.
- an additional tier is formed. Since each of the additional tiers above the first tier (e.g., the second, the third tier, etc.) is substantially similar to the first tier, discussions of the second and third tiers are briefly discussed below.
- the second tier includes the second dummy cylinder 228 surrounded by respective first electrode layer 230 , variable resistive material layer 232 , and second electrode layer 234 .
- the second tier further includes respective isolation layer 236 , dielectric layer 238 , and first electrode contact 240 .
- a second partially formed RRAM resistor formed by the first electrode layer 230 , the variable resistive material layer 232 , the second electrode layer 234 , and the first electrode contact 240 at the second tier, may be disposed at the second tier.
- a second inter-tier isolation layer 244 is formed, and above the second inter-tier isolation layer 244 , the third tier is formed.
- the third tier includes a third dummy cylinder 246 surrounded by respective first electrode layer 248 , variable resistive material layer 250 , and second electrode layer 252 .
- the third tier further includes respective isolation layer 254 , dielectric layer 256 , and first electrode contact 258 .
- a third partially formed RRAM resistor formed by the first electrode layer 248 , the variable resistive material layer 250 , the second electrode layer 252 , and the first electrode contact 258 at the third tier, may be disposed at the third tier.
- FIG. 2N is a cross-sectional view of the RRAM device 200 in which the first dummy cylinder 206 , the second dummy cylinder 228 , and the third dummy cylinder 246 are removed at one of the various stages of fabrication, according to some embodiments.
- a vertical trench 260 is formed after the removal of the first dummy cylinder 206 , the second dummy cylinder 228 , and the third dummy cylinder 246 , and respective portions of the inter-tier isolation layers 224 and 244 (shown in dotted line).
- the third dummy cylinder 246 is removed using a first wet etching process
- the portion of the inter-tier isolation layer 244 disposed beneath the third dummy cylinder 246 is removed using a first dry etching process
- the second dummy cylinder 228 is removed using a second wet etching process
- the portion of the inter-tier isolation layer 224 disposed beneath the second dummy cylinder 228 is removed using a second dry etching process
- the first dummy cylinder 206 is removed using a third wet etching process.
- a top surface of the conductive feature 204 is re-exposed.
- FIG. 2O is a cross-sectional view of the RRAM device 200 including a common electrode contact 262 , which is formed, at one of the various stages of fabrication, according to some embodiments.
- the common electrode contact 262 is formed by refilling the vertical trench 260 ( FIG. 2N ) with a metal material (e.g., copper (Cu)) such that the common electrode contact 262 is electrically coupled to the conductive feature 204 .
- a metal material e.g., copper (Cu)
- the common electrode contact 262 may be surrounded by respective first electrode layer/variable resistive material layer/second electrode layer/first electrode contact at each tier.
- the common electrode contact 262 is surrounded by the first electrode layer 208 , the variable resistive material layer 210 , the second electrode layer 212 , and the first electrode contact 222 ;
- the common electrode contact 262 is surrounded by the first electrode layer 230 , the variable resistive material layer 232 , the second electrode layer 234 , and the first electrode contact 240 ;
- the common electrode contact 262 is surrounded by the first electrode layer 248 , the variable resistive material layer 250 , the second electrode layer 252 , and the first electrode contact 258 .
- the common electrode contact 262 directly contacts a respective inner sidewall of the first electrode layer, or more specifically, an inner sidewall of a respective vertical portion of the first electrode layer, at each tier.
- the common electrode contact 262 directly contacts an inner sidewall 208 - 2 S of the vertical portion 208 - 2 of the second electrode layer 208 ;
- the common electrode contact 262 directly contacts an inner sidewall 230 - 2 S of a vertical portion 230 - 2 of the second electrode layer 230 ;
- the common electrode contact 262 directly contacts an inner sidewall 248 - 2 S of a vertical portion 248 - 2 of the second electrode layer 248 .
- a first completed RRAM resistor formed by a respective portion of the common electrode contact 262 , first electrode layer 208 , variable resistive material layer 210 , second electrode layer 212 , and first electrode contact 222 , is disposed at the first tier;
- a second completed RRAM resistor formed by a respective portion of the common electrode contact 262 , first electrode layer 230 , variable resistive material layer 232 , second electrode layer 234 , and first electrode contact 240 , is disposed at the second tier;
- a third completed RRAM resistor formed by a respective portion of the common electrode contact 262 , first electrode layer 248 , variable resistive material layer 250 , second electrode layer 252 , and first electrode contact 258 , is disposed at the third tier.
- the common electrode contact 262 may be coupled to a bit line (BL), and the first electrode contacts 222 / 240 / 258 at respective tiers that belong to respective different RRAM resistors are each coupled to a respective transistor, which is also known as a selection transistor.
- BL bit line
- T1R 1-transistor-1-resistor
- FIG. 3 reproduces the RRAM device 200 of FIG. 2O except that the first electrode contact 222 at the first tier further vertically extends through the second and third tiers to couple a respective selection transistor 302 ; the first electrode contact 240 at the second tier further vertically extends through the third tier to couple a respective selection transistor 304 ; and the first electrode contact 258 at the third tier further extends to couple a respective selection transistor 306 .
- the first RRAM resistor is coupled to a BL 308 through the common electrode contact 262 , and coupled to a drain or source feature of the selection transistor 302 through the first electrode contact 222 , which forms a first 1T1R RRAM bit cell.
- the second RRAM resistor is coupled to the BL 308 through the common electrode contact 262 , and coupled to a drain or source feature of the selection transistor 304 through the first electrode contact 240 , which forms a second 1T1R RRAM bit cell; and the third RRAM resistor is coupled to the BL 308 through the common electrode contact 262 , and coupled to a drain or source feature of the selection transistor 306 through the first electrode contact 258 , which forms a third 1T1R RRAM bit cell.
- the selection transistors 302 , 304 , and 306 are illustrated as being disposed above the tiers, it is merely for illustration purposes. In some embodiments, such selection transistors 302 , 304 , and 306 may be formed below the tiers where the first, second, and third RRAM resistors are formed. Accordingly, the respective first electrode contacts 222 / 240 / 258 may be formed to further extend downwardly.
- RRAM bit cells can be integrated into the disclosed RRAM device (e.g., 200 ) along an additional (e.g., vertical) direction through a common electrode contact (e.g., 262 ) so that a maximum number of RRAM bit cells that can be integrated within a given area may be substantially increased.
- plural such vertically integrated RRM bit cells can be further integrated laterally through respective first electrode contacts (e.g., 222 , 240 , 258 , etc.). As such, a total number of RRAM bit cells that can be integrated into the disclosed RRAM device may be further increased.
- FIG. 4 illustrates a corresponding top view of the RRAM device 200 shown in FIG. 3 , in accordance with some embodiments. It is noted that the top view of FIG. 4 is simplified for illustration purposes such that only top views of the RRAM resistor of the RRAM bit cells at the third tier and respective first electrode contacts of the RRAM resistors of the RRAM bit cells at the lower tiers are shown.
- the third RRAM resistor (the common electrode contact 262 , first electrode layer 248 , variable resistive material layer 250 , second electrode layer 252 , and first electrode contact 258 ), the first electrode contact 240 of the second RRAM resistor, and the first electrode contact 222 of the first RRAM resistor are arranged along a first row.
- a row can be repeatedly formed across the RRAM device 200 so as to form an RRAM array.
- a second row which includes a common electrode contact 462 , first electrode layer 448 , variable resistive material layer 450 , second electrode layer 452 , and first electrode contact 458 , as well as a first electrode contact 440 and a first electrode contact 422 may be formed as shown in FIG. 4 .
- FIG. 5 illustrates an alternative structure of the RRAM device 200 as shown in FIG. 2O .
- the alternative structure of the RRAM device 200 is herein referred to as a “RRAM device 500 .”
- the RRAM device 500 is substantially similar to the RRAM device 200 except that the second electrode layer 212 / 234 / 252 at each tier has only the respective vertical portion 212 - 2 / 234 - 2 / 252 - 2 .
- a memory cell includes: a first electrode contact formed as a cylinder shape that extends along a first direction; a resistive material layer comprising a first portion that extends along the first direction and surrounds the first electrode contact; and a second electrode contact coupled to the resistive material layer, wherein the second electrode contact surrounds the first electrode contact and the first portion of the resistive material layer.
- a memory cell in another embodiment, includes: a first electrode contact formed as a cylinder shape that extends along a first direction; a resistive material layer surrounding the first electrode contact, wherein the resistive material layer comprises a first portion that extends along the first direction and a second portion that extends along a second direction; and a second electrode contact surrounding the resistive material layer, wherein the second electrode contact is coupled to both the first and second portions of the resistive material layer.
- a memory device includes: a first memory cell and a second memory cell share a common electrode contact, wherein the first memory cell comprises: a first portion of the common electrode contact; a first resistive material layer comprising a first portion surrounding the first portion of the common electrode contact; and a first electrode contact comprising at least a portion surrounding the first portion of the common electrode contact and the first portion of the first resistive material layer, and wherein the second memory cell comprises: a second portion of the common electrode contact; a second resistive material layer comprising a first portion surrounding the second portion of the common electrode contact; and a second electrode contact comprising at least a portion surrounding the second portion of the common electrode contact and the first portion of the second resistive material layer.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present application claims priority to U.S. Provisional Patent Application No. 62/592,318, filed on Nov. 29, 2017, which is incorporated by reference herein in its entirety.
- In recent years, unconventional nonvolatile memory (NVM) devices, such as ferroelectric random access memory (FRAM) devices, phase-change random access memory (PRAM) devices, and resistive random access memory (RRAM) devices, have emerged. In particular, RRAM devices, which exhibit a switching behavior between a high resistance state and a low resistance state, have various advantages over conventional NVM devices. Such advantages include, for example, compatible fabrication steps with current complementary-metal-oxide-semiconductor (CMOS) technologies, low-cost fabrication, a compact structure, flexible scalability, fast switching, high integration density, etc.
- As integrated circuit (IC), including such RRAM devices, has been desired to be more powerful, a number of the RRAM devices in the IC is desired to be maximized accordingly. Generally, an RRAM device includes a top electrode (e.g., an anode) and a bottom electrode (e.g., a cathode) with a variable resistive material layer interposed therebetween. Forming the RRAM device in such a stack configuration may encounter a limit in terms of maximizing the number of the RRAM devices in the IC since the number can only be increased two-dimensionally. Alternatively stated, within a given area on the IC, the number of the RRAM devices may be substantially limited. Thus, existing RRAM devices and methods to make the same are not entirely satisfactory.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that various features are not necessarily drawn to scale. In fact, the dimensions and geometries of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1A-1C illustrate a flow chart of an exemplary method for forming a semiconductor device, in accordance with some embodiments. -
FIGS. 2A, 2B, 2C, 2D, 2E, 2F, 2G, 2H, 2I, 2J, 2K, 2L, 2M, 2N, and 2O illustrate cross-sectional views of an exemplary semiconductor device during various fabrication stages, made by the method ofFIG. 1 , in accordance with some embodiments. -
FIG. 3 illustrates an example in which the exemplary semiconductor device ofFIGS. 2A-2O is coupled to one or more transistors, in accordance with some embodiments. -
FIG. 4 illustrates a corresponding top view of the exemplary semiconductor device ofFIG. 3 , in accordance with some embodiments. -
FIG. 5 illustrates an alternative structure of the exemplary semiconductor device ofFIGS. 2A-2O , in accordance with some embodiments. - The following disclosure describes various exemplary embodiments for implementing different features of the subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- The present disclosure provides various embodiments of a novel RRAM device and methods to form the same. In some embodiments, the disclosed RRAM device includes a plurality of RRAM bit cells that can be integrated three-dimensionally, i.e., both laterally and vertically. For example, a subset of the plurality of RRAM bit cells are integrated vertically, and plural such subsets can be further integrated laterally to form a three-dimensionally integrated RRAM device. More particularly, in some embodiments, along one of such integration columns, a common electrode contact is formed so as to have a cylinder shape, and each of a plurality of RRAM bit cells integrated along the integration column includes a respective variable resistive material layer surrounding a respective portion of the common electrode contact and a respective horizontal electrode contact. As such, a first plurality of RRAM bit cells can be integrated vertically through the common electrode contact while, in the meantime, a second plurality of RRAM bit cells can be integrated laterally through the horizontal electrode contact.
-
FIGS. 1A, 1B, and 1C illustrate a flowchart of amethod 100 to form a semiconductor device according to one or more embodiments of the present disclosure. It is noted that themethod 100 is merely an example, and is not intended to limit the present disclosure. In some embodiments, the semiconductor device is, at least part of, an RRAM device. As employed by the present disclosure, the RRAM device refers to any device including a variable resistive material layer. It is understood that themethod 100 ofFIGS. 1A, 1B, and 1C does not produce a completed RRAM device. A completed RRAM device may be fabricated using complementary metal-oxide-semiconductor (CMOS) technology processing. Accordingly, it is understood that additional operations may be provided before, during, and after themethod 100 ofFIGS. 1A, 1B, and 1C , and that some other operations may only be briefly described herein. - Referring first to
FIG. 1A , in some embodiments, themethod 100 starts withoperation 102 in which a substrate with at least a conductive feature (e.g., a source, drain, and/or gate electrode of a transistor) is provided. Themethod 100 continues tooperation 104 in which a first dummy cylinder is formed. In some embodiments, the first dummy cylinder is aligned with (e.g., coupled to) the conductive feature. In some embodiments, the first dummy cylinder extends along a vertical direction, perpendicular to a major surface of the substrate, such that a corner may be formed at an intersection of a sidewall of the first dummy cylinder and the major surface of the substrate. Further, when viewed from the top, the first dummy cylinder has a cross-section in one of a variety of shapes, for example, a circle, a polygon, etc., in accordance with some embodiments. - The
method 100 continues tooperation 106 in which a first electrode layer is formed over the first dummy cylinder and the substrate. Themethod 100 continues to operation 108 in which a variable resistive material layer is formed over the first electrode layer. Themethod 100 continues to operation 110 in which a second electrode layer is formed over the variable resistive material layer. In some embodiments, the first electrode layer, the variable resistive material layer, and the second electrode layer, formed at 106, 108, and 110, respectively, are each substantially conformal and thin. As such, each of the first electrode layer, the variable resistive material layer, and the second electrode layer may surround the first dummy cylinder, and more specifically, may follow a profile of the aforementioned corner, which will be discussed in further detail below. Theoperations method 100 continues to operation 112 in which the first electrode layer, the variable resistive material layer, and the second electrode layer are patterned. As such, part of the major surface of the substrate is re-exposed. Themethod 100 continues tooperation 114 in which an isolation layer is formed over the substrate. In some embodiments, the isolation layer overlays a top surface of the second electrode layer, which includes a concave portion, and further overlays the re-exposed major surface of the substrate. - Referring then to
FIG. 1B , themethod 100 continues tooperation 116 in which a dielectric layer is formed over the first isolation layer. In some embodiments, an optional anti-reflective coating (ARC) layer may be formed over the dielectric layer. Themethod 100 continues tooperation 118 in which a recessed region is formed within the dielectric layer. In some embodiments, forming such a recessed region may re-expose a portion of the top surface of the second electrode layer that includes the above-mentioned concave portion. Themethod 100 continues tooperation 120 in which a first electrode contact is formed in the recessed region. In some embodiments, the first electrode contact is formed by refilling the recessed region with a conductive material (e.g., copper (Cu)). Accordingly, the first electrode contact is coupled to the concave portion of the second electrode layer, and when viewed form the top, the first electrode contact surrounds the second electrode layer. - In accordance with some embodiments of the present disclosure, from the
operations 104 to 120, a first RRAM resistor may be partially formed. Alternatively stated, the first partially formed RRAM resistor includes the first electrode layer, first variable resistive material layer, and second electrode layer, and the first electrode contact, all of which are formed in a single tier. Accordingly, in some embodiments, this tier where the first partially formed RRAM resistor (and subsequently a first completed RRAM resistor) is formed is herein referred to as a “first tier.” - The
method 100 continues tooperation 122 in which a first inter-tier isolation layer and a dummy layer are formed over the substrate. In some embodiments, the first inter-tier isolation layer may be first formed over the re-exposed top surface of the first dummy cylinder and the first electrode contact, and the dummy layer is then formed over the first inter-tier isolation layer. Themethod 100 continues tooperation 124 in which a second dummy cylinder is formed. In some embodiments, the second dummy cylinder is formed by patterning the dummy layer, and vertically aligned with the first dummy cylinder. Themethod 100 continues tooperation 126 in which theoperations 106 to 124 are repeated. As such, in some embodiments, one or more partially formed RRAM bit cells may be formed in respective “tiers” above the first tier, wherein each of the one or more partially formed RRAM bit cells includes a respective dummy cylinder surrounded by respective first electrode layer, variable resistive material layer, and second electrode layer, and a respective first electrode contact, which will be discussed in further detail below. - Referring then to
FIG. 1C , themethod 100 continues tooperation 128 in which the first and subsequently formed dummy cylinders are removed. In some embodiments, the dummy cylinders formed in respective tiers are removed such that the conductive feature in the substrate and respective inner sidewalls of the first electrode layers across the tiers are re-exposed. Themethod 100 continues tooperation 130 in which a common electrode contact is formed. In some embodiments, the common electrode contact may serve as a respective second electrode contact for each of the RRAM bit cells across the tiers. - In some embodiments, operations of the
method 100 may be associated with cross-sectional views of asemiconductor device 200 at various fabrication stages as shown inFIGS. 2A, 2B, 2C, 2D, 2E, 2F, 2G, 2H, 2I, 2J, 2K, 2L, 2M, 2N, and 2O , respectively. In some embodiments, thesemiconductor device 200 may be RRAM device. TheRRAM device 200 may be included in a microprocessor, memory cell, and/or other integrated circuit (IC). Also,FIGS. 2A through 2O are simplified for a better understanding of the concepts of the present disclosure. For example, although the figures illustrate theRRAM device 200, it is understood the IC, in which theRRAM device 200 is formed, may include a number of other devices comprising resistors, capacitors, inductors, fuses, etc., which are not shown inFIGS. 2A through 2O , for purposes of clarity of illustration. - Corresponding to
operation 102 ofFIG. 1A ,FIG. 2A is a cross-sectional view of theRRAM device 200 including asubstrate 202 with aconductive feature 204, which is provided, at one of the various stages of fabrication, according to some embodiments. Although theRRAM device 200 in the illustrated embodiment ofFIG. 2A includes only oneconductive feature 204, it is understood that the illustrated embodiment ofFIG. 2A and the following figures are merely provided for illustration purposes. Thus, theRRAM device 200 may include any desired number of conductive features while remaining within the scope of the present disclosure. - In some embodiments, the
substrate 202 includes a semiconductor material substrate, for example, silicon. Alternatively, thesubstrate 202 may include other elementary semiconductor material such as, for example, germanium. Thesubstrate 202 may also include a compound semiconductor such as silicon carbide, gallium arsenic, indium arsenide, and indium phosphide. Thesubstrate 202 may include an alloy semiconductor such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, and gallium indium phosphide. In one embodiment, thesubstrate 202 includes an epitaxial layer. For example, the substrate may have an epitaxial layer overlying a bulk semiconductor. Furthermore, thesubstrate 202 may include a semiconductor-on-insulator (SOI) structure. For example, the substrate may include a buried oxide (BOX) layer formed by a process such as separation by implanted oxygen (SIMOX) or other suitable technique, such as wafer bonding and grinding. - In the above-described embodiment where the
substrate 202 includes a semiconductor material, theconductive feature 204 may be a source, drain, or gate electrode of a transistor. Alternatively, theconductive feature 204 may be a silicide feature disposed on the source, the drain or the gate electrode. The silicide feature may be formed by a self-aligned silicide (typically known as “silicide”) technique. - In some other embodiments, the
substrate 202 is a dielectric material substrate formed over various device features (e.g., a source, drain, or gate electrode of a transistor). Such adielectric material substrate 202 may include at least one of: silicon oxide, a low dielectric constant (low-k) material, other suitable dielectric material, or a combination thereof. The low-k material may include fluorinated silica glass (FSG), phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), carbon doped silicon oxide (SiOxCy), Black Diamond® (Applied Materials of Santa Clara, Calif.), Xerogel, Aerogel, amorphous fluorinated carbon, Parylene, BCB (bis-benzocyclobutenes), SiLK (Dow Chemical, Midland, Mich.), polyimide, and/or other future developed low-k dielectric materials. - In such an embodiment where the
substrate 202 includes a dielectric material, theconductive feature 204 may be a horizontal or vertical conductive structure formed within thesubstrate 202. Typically, thesubstrate 202 may be referred to as an “initial metallization layer” or an “initial tier.” For example, theconductive feature 204 may be an interconnection structure (i.e., a horizontal conductive structure), or a via structure (i.e., a vertical conductive structure). Accordingly, theconductive feature 204 may be electrically coupled to a device feature of a transistor, for example, a source, drain, or gate feature of the transistor that is disposed below the tier where thesubstrate 202 is provided. In some embodiments, theconductive feature 204 may be formed of a metal material (e.g., copper (Cu), aluminum (Al), tungsten (W), etc.). - Corresponding to
operation 104 ofFIG. 1A ,FIG. 2B is a cross-sectional view of theRRAM device 200 including afirst dummy cylinder 206, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, thefirst dummy cylinder 206 protrudes beyond amajor surface 203 of thesubstrate 202 and extends along a vertical direction, perpendicular to themajor surface 203 of thesubstrate 202. Thus, in some embodiments, acorner 207 may be formed at an intersection of asidewall 206S of thefirst dummy cylinder 206 and themajor surface 203 of thesubstrate 202. Further, in some embodiments, thefirst dummy cylinder 206 is laterally aligned with theconductive feature 204 such that at least a portion of thefirst dummy cylinder 206 is formed to directly contact theconductive feature 204. - In some embodiments, the
first dummy cylinder 206 may include a cross-section in any of a variety of shapes, e.g., a circle, a polygon, etc. Alternatively stated, when viewed from the top, thefirst dummy cylinder 206 presents one of the above-mentioned shapes. Accordingly, in some embodiments, thecorner 207, surrounding thefirst dummy cylinder 206, may follow the shape of thefirst dummy cylinder 206, which will be discussed in further detail below. In some embodiments, thefirst dummy cylinder 206 may have an aspect ratio (width/height) of about 0.01 to about 0.5. In an example where thefirst dummy cylinder 206 has a circular cross-section, thefirst dummy cylinder 206 may have a diameter of about 10 nm to about 70 nm, and a height of about 200 nm. - In some embodiments, the
first dummy cylinder 206 may be formed of an oxide material (e.g., silicon oxide). In some embodiments, thefirst dummy cylinder 206 is formed by performing at least some of the following processes: using chemical vapor deposition (CVD), high-density plasma (HDP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the oxide material over thesubstrate 202 and theconductive feature 204; and performing one or more patterning processes (e.g., a lithography process, a dry/wet etching process, a cleaning process, a soft/hard baking process, etc.) to form thefirst dummy cylinder 206. - Corresponding to
operation 106 ofFIG. 1A ,FIG. 2C is a cross-sectional view of theRRAM device 200 including afirst electrode layer 208, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, thefirst electrode layer 208 is formed to overlay themajor surface 203 of thesubstrate 202 and thefirst dummy cylinder 206. In some embodiments, thefirst electrode layer 208 is substantially conformal and thin (e.g., about 20˜50 nm in thickness) so that thefirst electrode layer 208 may follow a profile of thecorner 207, i.e., extending vertically along thesidewall 206S of thefirst dummy cylinder 206 and horizontally along themajor surface 203 of thesubstrate 202. As such, thefirst electrode layer 208 includes at least a horizontal portion 208-1 (along the major surface 203) and a vertical portion 208-2 (along thesidewall 206S), causing atop surface 208T of thefirst electrode layer 208 to present a concave portion 208TC around thecorner 207. Further, although thefirst electrode layer 208 is shown to be coupled to part of theconductive feature 204 in the illustrated embodiment ofFIG. 2C , it is noted that thefirst electrode layer 208 may not be coupled to theconductive feature 204. - In some embodiments, the
first electrode layer 208 may be formed from materials such as, for example, gold (Au), platinum (Pt), ruthenium (Ru), iridium (Ir), titanium (Ti), aluminum (Al), copper (Cu), tantalum (Ta), tungsten (W), iridium-tantalum alloy (Ir—Ta), indium-tin oxide (ITO), or any alloy, oxide, nitride, fluoride, carbide, boride or silicide of these, such as TaN, TiN, TiAlN, TiW, or a combination thereof. Although thefirst electrode layer 208 is shown as a single layer in the illustrated embodiment ofFIG. 2C (and the following figures), it is noted that thefirst electrode layer 208 may include plural layers formed as a stack, wherein each of the plural layers is formed of one of the above-described materials, e.g., TaN, TiN, etc. In some embodiments, thefirst electrode layer 208 is formed by using chemical vapor deposition (CVD), plasma enhanced (PE) CVD, high-density plasma (HDP) CVD, inductively-coupled-plasma (ICP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the at least one of the above-described material over thesubstrate 202 and theconductive feature 204. - Corresponding to
operation 108 ofFIG. 1A ,FIG. 2D is a cross-sectional view of theRRAM device 200 including a variableresistive material layer 210, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, the variableresistive material 210 is formed to overlay thefirst electrode layer 208. In some embodiments, the variableresistive material layer 210 is substantially conformal and thin (e.g., about 2˜10 nm in thickness) so that the first variableresistive material layer 208 may still follow the profile of thecorner 207, i.e., extending vertically along thesidewall 206S of thefirst dummy cylinder 206 and horizontally along themajor surface 203 of thesubstrate 202. As such, the variableresistive material layer 210 includes at least a horizontal portion 210-1 (along the major surface 203) and a vertical portion 210-2 (along thesidewall 206S), causing atop surface 210T of the variableresistive material layer 210 to present a concave portion 210TC around thecorner 207. - In some embodiments, the variable
resistive material layer 210 is a layer having a resistance conversion characteristic (e.g. variable resistance). In other words, the variableresistive material layer 210 includes material characterized to show reversible resistance variance in accordance with a polarity and/or an amplitude of an applied electrical pulse. The variableresistive material layer 210 includes a dielectric layer. The variableresistive material layer 210 may be changed into a conductor or an insulator based on polarity and/or magnitude of electrical signal. - In one embodiment, the variable
resistive layer 210 may include a transition metal oxide. The transition metal oxide may be denoted as MxOy where M is a transition metal, O is oxygen, x is the transition metal composition, and y is the oxygen composition. In an embodiment, the variableresistive material layer 210 includes ZrO2. Examples of other materials suitable for the variableresistive material layer 210 include: NiO, TiO2, HfO, ZrO, ZnO, WO3, CoO, Nb2O5, Fe2O3, CuO, CrO2, SrZrO3 (Nb-doped), and/or other materials known in the art. In another embodiment, the variableresistive layer 210 may include a colossal magnetoresistance (CMR)-based material such as, for example, Pr0.7Ca0.3, MnO3, etc. - In yet another embodiment, the variable
resistive layer 210 may include a polymer material such as, for example, polyvinylidene fluoride and poly[(vinylidenefluoride-co-trifluoroethylene] (P(VDF/TrFE)). In yet another embodiment, the variableresistive layer 210 may include a conductive-bridging random access memory (CBRAM) material such as, for example, Ag in GeSe. According to some embodiments, the variableresistive material layer 210 may include multiple layers having characteristics of a resistance conversion material. A set voltage and/or a reset voltage of the variableresistive material layer 210 may be determined by the variableresistive material layer 210's compositions (including the values of “x” and “y”), thickness, and/or other factors known in the art. - In some embodiments, the variable
resistive material layer 210 may be formed by an atomic layer deposition (ALD) technique with a precursor containing a metal and oxygen. In some embodiments, other chemical vapor deposition (CVD) techniques may be used. In some embodiments, the variableresistive material layer 210 may be formed by a physical vapor deposition (PVD) technique, such as a sputtering process with a metallic target and with a gas supply of oxygen and optionally nitrogen to the PVD chamber. In some embodiments, the variableresistive material layer 210 may be formed by an electron-beam deposition technique. - Corresponding to
operation 110 ofFIG. 1A ,FIG. 2E is a cross-sectional view of theRRAM device 200 including asecond electrode layer 212, which is provided, at one of the various stages of fabrication, according to some embodiments. As shown, thesecond electrode layer 212 is formed to overlay the variableresistive material layer 210. In some embodiments, thesecond electrode layer 212 is substantially conformal and thin (e.g., about 20˜50 nm in thickness) so that thesecond electrode layer 212 may still follow the profile of thecorner 207, i.e., extending vertically along thesidewall 206S of thefirst dummy cylinder 206 and horizontally along themajor surface 203 of thesubstrate 202. As such, thesecond electrode layer 212 includes at least a horizontal portion 212-1 (along the major surface 203) and a vertical portion 212-2 (along thesidewall 206S), causing atop surface 212T of thesecond electrode layer 212 to present a concave portion 212TC around thecorner 207. - In some embodiments, the second electrode layer may be formed of a substantially similar material of the
first electrode layer 208. Thus, thesecond electrode layer 212 may be formed from materials such as, for example, gold (Au), platinum (Pt), ruthenium (Ru), iridium (Ir), titanium (Ti), aluminum (Al), copper (Cu), tantalum (Ta), tungsten (W), iridium-tantalum alloy (Ir—Ta), indium-tin oxide (ITO), or any alloy, oxide, nitride, fluoride, carbide, boride or silicide of these, such as TaN, TiN, TiAlN, TiW, or a combination thereof. Although thesecond electrode layer 212 is shown as a single layer in the illustrated embodiment ofFIG. 2E (and the following figures), it is noted that thefirst electrode layer 208 may include plural layers formed as a stack, wherein each of the plural layers is formed of one of the above-described materials, e.g., TaN, TiN, etc. In some embodiments, thesecond electrode layer 212 is formed by using chemical vapor deposition (CVD), plasma enhanced (PE) CVD, high-density plasma (HDP) CVD, inductively-coupled-plasma (ICP) CVD, physical vapor deposition (PVD), spin-on coating, and/or other suitable techniques to deposit the at least one of the above-described material over the variableresistive material layer 210. - Corresponding to
operation 112 ofFIG. 1A ,FIG. 2F is a cross-sectional view of theRRAM device 200 in which thefirst electrode layer 208, the variableresistive material layer 210, and thesecond electrode layer 212 are patterned, at one of the various stages of fabrication, according to some embodiments. According to some embodiments, thefirst electrode layer 208, the variableresistive material layer 210, and thesecond electrode layer 212 are patterned to leave respective vertical portions and part of respective horizontal portions intact. - More specifically, in some embodiments, the vertical portions 208-2 of the
first electrode layer 208, the vertical portion 210-2 of the variableresistive material layer 210, and the vertical portion 212-2 of thesecond electrode layer 212, respectively, remain intact. And part of the horizontal portion 208-1 of thefirst electrode layer 208, e.g., a horizontal portion coupled and relatively closer to the vertical portion 208-2, remains intact (hereinafter “remaining horizontal portion 208-1”); part of the horizontal portion 210-1 of the variableresistive material layer 210, e.g., a horizontal portion coupled and relatively closer to the vertical portion 210-2, remains intact (hereinafter “remaining horizontal portion 210-1”); and part of the horizontal portion 212-1 of thesecond electrode layer 212, e.g., a horizontal portion coupled and relatively closer to the vertical portion 212-2, remains intact (hereinafter “remaining horizontal portion 212-1”). As such, the concave portion 212TC of thesecond electrode layer 212 may remain intact, and themajor surface 203 is re-exposed. - In some embodiments, the patterning process of the
first electrode layer 208, the variableresistive material layer 210, and thesecond electrode layer 212 may include: a deposition process to form a patternable layer (e.g., a photoresist layer) over thesubstrate 202, a lithography process to define a profile of the patternable layer, a dry/wet etching process to etch respective portions of thefirst electrode layer 208, the variableresistive material layer 210, and thesecond electrode layer 212 that are not covered by the defined profile of the patternable layer, a cleaning process, and a soft/hard baking process. - Corresponding to
operation 114 ofFIG. 1A ,FIG. 2G is a cross-sectional view of theRRAM device 200 including anisolation layer 214, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, theisolation layer 214 is formed to overlay thefirst electrode layer 208, the variableresistive material layer 210, thesecond electrode layer 212, and thesubstrate 202. - In some embodiments, the
isolation layer 214 may be silicon carbide, silicon oxynitride, silicon nitride, carbon doped silicon nitride, or carbon doped silicon oxide. Theisolation layer 214 is selected to have a different etch selectivity than adielectric layer 216, which will be discussed below. Theisolation layer 214 is deposited over thefirst electrode layer 208, variableresistive material layer 210, andsecond electrode layer 212, and thesubstrate 202 using a chemical vapor deposition (CVD) technique such as a plasma enhanced (PE) CVD, a high-density plasma (HDP) CVD, an inductively-coupled-plasma (ICP) CVD, or a thermal CVD technique. - Corresponding to
operation 116 ofFIG. 1B ,FIG. 2H is a cross-sectional view of theRRAM device 200 including adielectric layer 216, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, thedielectric layer 216 is formed to overlay theisolation layer 214. In some embodiments, thedielectric layer 216 has a thickness (e.g., about 300˜400 nm) that is substantially higher than a height of thefirst electrode layer 208, variableresistive layer 210,second electrode layer 212, and theisolation layer 214. In some embodiments, an anti-reflective coating (ARC) layer 217 may be optionally formed over thedielectric layer 216. - In some embodiments, the
dielectric layer 216 may include at least one of: silicon oxide, a low dielectric constant (low-k) material, other suitable dielectric material, or a combination thereof. The low-k material may include fluorinated silica glass (FSG), phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), carbon doped silicon oxide (SiOxCy), Black Diamond® (Applied Materials of Santa Clara, Calif.), Xerogel, Aerogel, amorphous fluorinated carbon, Parylene, BCB (bis-benzocyclobutenes), SiLK (Dow Chemical, Midland, Mich.), polyimide, and/or other future developed low-k dielectric materials. In some embodiments, thedielectric layer 216 is deposited over theisolation layer 214 using a chemical vapor deposition (CVD) technique such as a plasma enhanced (PE) CVD, a high-density plasma (HDP) CVD, an inductively-coupled-plasma (ICP) CVD, or a thermal CVD technique. - Corresponding to
operation 118 ofFIG. 1B ,FIG. 2I is a cross-sectional view of theRRAM device 200 including a recessedregion 218, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, forming the recessedregion 218 re-exposes the concave portion 212TC of the top surface of the second electrode layer 212 (i.e., re-exposing respective top surfaces of the remaining horizontal portion 212-1 and the vertical portion 212-2), and exposes a recessedtop surface 216R of thedielectric layer 216. When viewed from the top, in some embodiments, the recessedregion 218 may surround thefirst dummy cylinder 206, the vertical portion 208-2 of thefirst electrode layer 208, the vertical portion 210-2 of the variableresistive material layer 210, and the vertical portion 212-2 of thesecond electrode layer 212. - In some embodiments, the recessed
region 218 is formed by performing at least some of the following processes: performing a polishing process (e.g., a chemical-mechanical polishing (CMP) process) on respective portions of thedielectric layer 216, theisolation layer 214, thesecond electrode layer 212, the variableresistive material layer 210, and thefirst electrode layer 208 until atop surface 206T of thefirst dummy cylinder 206 is re-exposed; forming a patternable layer 220 (e.g., a photoresist layer) withplural openings 221 as shown inFIG. 2I ; while using thepatternable layer 220 as a mask, performing one or more dry etching processes to remove a portion of theisolation layer 214 that overlays the concave portion 212TC and a portion of thedielectric layer 216 that is not covered by thepatternable layer 220; and removing thepatternable layer 220. - Corresponding to
operation 120 ofFIG. 1B ,FIG. 2J is a cross-sectional view of theRRAM device 200 including afirst electrode contact 222, which is formed, at one of the various stages of fabrication, according to some embodiments. In some embodiments, thefirst electrode contact 222 may be formed by refilling the recessed region 218 (FIG. 2I ) by a metal material (e.g., copper (Cu)). As such, when viewed form the top, thefirst electrode contact 222 may surround thefirst dummy cylinder 206, the vertical portion 208-2 of thefirst electrode layer 208, the vertical portion 210-2 of the variableresistive material layer 210, and the vertical portion 212-2 of thesecond electrode layer 212, in accordance with some embodiments. Further, thefirst electrode contact 222 directly contact thesecond electrode layer 212 via the concave portion 212TC, i.e., directly contacting the remaining horizontal portion 212-1 and vertical portion 212-2 of thesecond electrode layer 212. - In some embodiments, after the
first electrode contact 222 is formed, a first tier may be accordingly formed. Such a first tier includes a first partially formed RRAM resistor, which is formed by thefirst electrode layer 208, the variableresistive material layer 210, and thesecond electrode layer 212, and thefirst electrode contact 222. In the embodiment where theconductive feature 204 is formed in thedielectric material substrate 202, the first tier is disposed above the above-mentioned initial tier. As will be discussed in further detail below, thefirst electrode contact 222 may serve as one of two electrode contacts for the first partially formed RRAM resistor, and thefirst dummy cylinder 206 will be replaced with a metal material to serve as the other of the two electrode contacts such that a completed first RRAM resistor will be formed. - Corresponding to
operation 122 ofFIG. 1B ,FIG. 2K is a cross-sectional view of theRRAM device 200 including a firstinter-tier isolation layer 224 and adummy layer 226, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, the firstinter-tier isolation layer 224 is formed to overlay thefirst dummy cylinder 206, thefirst electrode layer 208, the variableresistive material layer 210, thesecond electrode layer 212, thefirst electrode contact 222, and the dielectric layer 216 (i.e., overlaying the whole first tier); and thedummy layer 226 is then formed to overlay the firstinter-tier isolation layer 224. - In some embodiments, the first
inter-tier isolation layer 224 is formed of a material that is substantially similar to the material of theisolation layer 214; and thedummy layer 226 is formed of a material that is substantially similar to the material of thefirst dummy cylinder 206. Thus, discussions of the materials of the firstinter-tier isolation layer 224 and thedummy layer 226 are not repeated here. In some embodiments, the firstinter-tier isolation layer 224 and thedummy layer 226 are respectively formed using a chemical vapor deposition (CVD) technique such as a plasma enhanced (PE) CVD, a high-density plasma (HDP) CVD, an inductively-coupled-plasma (ICP) CVD, or a thermal CVD technique. - Corresponding to
operation 124 ofFIG. 1B ,FIG. 2L is a cross-sectional view of theRRAM device 200 including asecond dummy cylinder 228, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, thesecond dummy cylinder 228 protrudes beyond amajor surface 225 of the firstinter-tier isolation layer 224 and extends along the vertical direction, perpendicular to themajor surface 225 of the firstinter-tier isolation layer 224. Similarly, in some embodiments, acorner 229 may be formed at an intersection of asidewall 228S of thesecond dummy cylinder 228 and themajor surface 225 of the firstinter-tier isolation layer 224. Further, in some embodiments, thesecond dummy cylinder 228 is laterally aligned with thefirst dummy cylinder 206. - In some embodiments, similar to the
first dummy cylinder 206, thesecond dummy cylinder 228 may also include a cross-section in any of a variety of shapes, e.g., a circle, a polygon, etc. Alternatively stated, when viewed from the top, thesecond dummy cylinder 228 presents one of the above-mentioned shapes. Accordingly, in some embodiments, thecorner 229, surrounding thesecond dummy cylinder 228, may follow the shape of thesecond dummy cylinder 228. In some embodiments, thesecond dummy cylinder 228 may have an aspect ratio (width/height) of about 0.01 to about 0.5. In an example where thesecond dummy cylinder 228 has a circular cross-section, thesecond dummy cylinder 228 may have a diameter of about 10 nm to about 70 nm, and a height of about 200 nm. - Corresponding to
operation 126 ofFIG. 1B in which the above-describedoperations 106 to 120 are repeated,FIG. 2M is a cross-sectional view of theRRAM device 200 including a second tier over the first tier and a third tier over the second tier at one of the various stages of fabrication, according to some embodiments. In some embodiments, when one iteration of theoperations 106 to 124 is performed subsequently to formation of a respective dummy cylinder (e.g., 206, 228, etc.), an additional tier is formed. Since each of the additional tiers above the first tier (e.g., the second, the third tier, etc.) is substantially similar to the first tier, discussions of the second and third tiers are briefly discussed below. - In the illustrated embodiment of
FIG. 2M , the second tier includes thesecond dummy cylinder 228 surrounded by respectivefirst electrode layer 230, variableresistive material layer 232, andsecond electrode layer 234. The second tier further includesrespective isolation layer 236,dielectric layer 238, andfirst electrode contact 240. As such, a second partially formed RRAM resistor, formed by thefirst electrode layer 230, the variableresistive material layer 232, thesecond electrode layer 234, and thefirst electrode contact 240 at the second tier, may be disposed at the second tier. Above the second tier, a secondinter-tier isolation layer 244 is formed, and above the secondinter-tier isolation layer 244, the third tier is formed. The third tier includes athird dummy cylinder 246 surrounded by respectivefirst electrode layer 248, variableresistive material layer 250, andsecond electrode layer 252. The third tier further includesrespective isolation layer 254,dielectric layer 256, andfirst electrode contact 258. As such, a third partially formed RRAM resistor, formed by thefirst electrode layer 248, the variableresistive material layer 250, thesecond electrode layer 252, and thefirst electrode contact 258 at the third tier, may be disposed at the third tier. - Corresponding to
operation 128 ofFIG. 1C ,FIG. 2N is a cross-sectional view of theRRAM device 200 in which thefirst dummy cylinder 206, thesecond dummy cylinder 228, and thethird dummy cylinder 246 are removed at one of the various stages of fabrication, according to some embodiments. As shown, avertical trench 260 is formed after the removal of thefirst dummy cylinder 206, thesecond dummy cylinder 228, and thethird dummy cylinder 246, and respective portions of the inter-tier isolation layers 224 and 244 (shown in dotted line). - In some embodiments, the
third dummy cylinder 246 is removed using a first wet etching process, the portion of theinter-tier isolation layer 244 disposed beneath thethird dummy cylinder 246 is removed using a first dry etching process, thesecond dummy cylinder 228 is removed using a second wet etching process, the portion of theinter-tier isolation layer 224 disposed beneath thesecond dummy cylinder 228 is removed using a second dry etching process, and thefirst dummy cylinder 206 is removed using a third wet etching process. As such, a top surface of theconductive feature 204 is re-exposed. - Corresponding to
operation 130 ofFIG. 1C ,FIG. 2O is a cross-sectional view of theRRAM device 200 including acommon electrode contact 262, which is formed, at one of the various stages of fabrication, according to some embodiments. As shown, thecommon electrode contact 262 is formed by refilling the vertical trench 260 (FIG. 2N ) with a metal material (e.g., copper (Cu)) such that thecommon electrode contact 262 is electrically coupled to theconductive feature 204. - When viewed form the top, in accordance with some embodiments, the
common electrode contact 262 may be surrounded by respective first electrode layer/variable resistive material layer/second electrode layer/first electrode contact at each tier. For example, at the first tier, thecommon electrode contact 262 is surrounded by thefirst electrode layer 208, the variableresistive material layer 210, thesecond electrode layer 212, and thefirst electrode contact 222; at the second tier, thecommon electrode contact 262 is surrounded by thefirst electrode layer 230, the variableresistive material layer 232, thesecond electrode layer 234, and thefirst electrode contact 240; and at the third tier, thecommon electrode contact 262 is surrounded by thefirst electrode layer 248, the variableresistive material layer 250, thesecond electrode layer 252, and thefirst electrode contact 258. - Further, in accordance with some embodiments, the
common electrode contact 262 directly contacts a respective inner sidewall of the first electrode layer, or more specifically, an inner sidewall of a respective vertical portion of the first electrode layer, at each tier. For example, at the first tier, thecommon electrode contact 262 directly contacts an inner sidewall 208-2S of the vertical portion 208-2 of thesecond electrode layer 208; at the second tier, thecommon electrode contact 262 directly contacts an inner sidewall 230-2S of a vertical portion 230-2 of thesecond electrode layer 230; and at the third tier, thecommon electrode contact 262 directly contacts an inner sidewall 248-2S of a vertical portion 248-2 of thesecond electrode layer 248. - As such, a first completed RRAM resistor, formed by a respective portion of the
common electrode contact 262,first electrode layer 208, variableresistive material layer 210,second electrode layer 212, andfirst electrode contact 222, is disposed at the first tier; a second completed RRAM resistor, formed by a respective portion of thecommon electrode contact 262,first electrode layer 230, variableresistive material layer 232,second electrode layer 234, andfirst electrode contact 240, is disposed at the second tier; and a third completed RRAM resistor, formed by a respective portion of thecommon electrode contact 262,first electrode layer 248, variableresistive material layer 250,second electrode layer 252, andfirst electrode contact 258, is disposed at the third tier. - In some embodiments, at a circuit-design level, the
common electrode contact 262 may be coupled to a bit line (BL), and thefirst electrode contacts 222/240/258 at respective tiers that belong to respective different RRAM resistors are each coupled to a respective transistor, which is also known as a selection transistor. As such, plural 1-transistor-1-resistor (1T1R) RRAM bit cells may be formed, as illustrated inFIG. 3 . - In particular,
FIG. 3 reproduces theRRAM device 200 ofFIG. 2O except that thefirst electrode contact 222 at the first tier further vertically extends through the second and third tiers to couple arespective selection transistor 302; thefirst electrode contact 240 at the second tier further vertically extends through the third tier to couple arespective selection transistor 304; and thefirst electrode contact 258 at the third tier further extends to couple arespective selection transistor 306. In some embodiments, the first RRAM resistor is coupled to a BL 308 through thecommon electrode contact 262, and coupled to a drain or source feature of theselection transistor 302 through thefirst electrode contact 222, which forms a first 1T1R RRAM bit cell. Similarly, the second RRAM resistor is coupled to theBL 308 through thecommon electrode contact 262, and coupled to a drain or source feature of theselection transistor 304 through thefirst electrode contact 240, which forms a second 1T1R RRAM bit cell; and the third RRAM resistor is coupled to theBL 308 through thecommon electrode contact 262, and coupled to a drain or source feature of theselection transistor 306 through thefirst electrode contact 258, which forms a third 1T1R RRAM bit cell. - Although, in
FIG. 3 , the 302, 304, and 306 are illustrated as being disposed above the tiers, it is merely for illustration purposes. In some embodiments,selection transistors 302, 304, and 306 may be formed below the tiers where the first, second, and third RRAM resistors are formed. Accordingly, the respectivesuch selection transistors first electrode contacts 222/240/258 may be formed to further extend downwardly. - As mentioned above, in existing RRAM devices and methods forming the same, a maximum number of RRAM bit cells that can be integrated within a given area is limited because the RRAM bit cells can only be integrated two-dimensionally. In stark contrast, plural RRAM bit cells can be integrated into the disclosed RRAM device (e.g., 200) along an additional (e.g., vertical) direction through a common electrode contact (e.g., 262) so that a maximum number of RRAM bit cells that can be integrated within a given area may be substantially increased. Further, plural such vertically integrated RRM bit cells can be further integrated laterally through respective first electrode contacts (e.g., 222, 240, 258, etc.). As such, a total number of RRAM bit cells that can be integrated into the disclosed RRAM device may be further increased.
-
FIG. 4 illustrates a corresponding top view of theRRAM device 200 shown inFIG. 3 , in accordance with some embodiments. It is noted that the top view ofFIG. 4 is simplified for illustration purposes such that only top views of the RRAM resistor of the RRAM bit cells at the third tier and respective first electrode contacts of the RRAM resistors of the RRAM bit cells at the lower tiers are shown. In the illustrated embodiment ofFIG. 4 , the third RRAM resistor (thecommon electrode contact 262,first electrode layer 248, variableresistive material layer 250,second electrode layer 252, and first electrode contact 258), thefirst electrode contact 240 of the second RRAM resistor, and thefirst electrode contact 222 of the first RRAM resistor are arranged along a first row. It is understood that such a row can be repeatedly formed across theRRAM device 200 so as to form an RRAM array. For example, a second row, which includes acommon electrode contact 462,first electrode layer 448, variableresistive material layer 450,second electrode layer 452, andfirst electrode contact 458, as well as afirst electrode contact 440 and afirst electrode contact 422 may be formed as shown inFIG. 4 . -
FIG. 5 illustrates an alternative structure of theRRAM device 200 as shown inFIG. 2O . For clarity, the alternative structure of theRRAM device 200 is herein referred to as a “RRAM device 500.” As shown, theRRAM device 500 is substantially similar to theRRAM device 200 except that thesecond electrode layer 212/234/252 at each tier has only the respective vertical portion 212-2/234-2/252-2. - In an embodiment, a memory cell includes: a first electrode contact formed as a cylinder shape that extends along a first direction; a resistive material layer comprising a first portion that extends along the first direction and surrounds the first electrode contact; and a second electrode contact coupled to the resistive material layer, wherein the second electrode contact surrounds the first electrode contact and the first portion of the resistive material layer.
- In another embodiment, a memory cell includes: a first electrode contact formed as a cylinder shape that extends along a first direction; a resistive material layer surrounding the first electrode contact, wherein the resistive material layer comprises a first portion that extends along the first direction and a second portion that extends along a second direction; and a second electrode contact surrounding the resistive material layer, wherein the second electrode contact is coupled to both the first and second portions of the resistive material layer.
- In yet another embodiment, a memory device includes: a first memory cell and a second memory cell share a common electrode contact, wherein the first memory cell comprises: a first portion of the common electrode contact; a first resistive material layer comprising a first portion surrounding the first portion of the common electrode contact; and a first electrode contact comprising at least a portion surrounding the first portion of the common electrode contact and the first portion of the first resistive material layer, and wherein the second memory cell comprises: a second portion of the common electrode contact; a second resistive material layer comprising a first portion surrounding the second portion of the common electrode contact; and a second electrode contact comprising at least a portion surrounding the second portion of the common electrode contact and the first portion of the second resistive material layer.
- The foregoing outlines features of several embodiments so that those ordinary skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/123,519 US10686129B2 (en) | 2017-11-29 | 2018-09-06 | Resistive random access memory device |
| DE102018124810.5A DE102018124810B4 (en) | 2017-11-29 | 2018-10-09 | Resistive random access memory device |
| TW107137535A TWI745628B (en) | 2017-11-29 | 2018-10-24 | Memory cell and memory device |
| KR1020180140648A KR102206938B1 (en) | 2017-11-29 | 2018-11-15 | Resistive random access memory device |
| CN201811469807.4A CN110021704B (en) | 2017-11-29 | 2018-11-28 | Resistive random access memory device |
| US16/901,450 US11158790B2 (en) | 2017-11-29 | 2020-06-15 | Resistive random access memory device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201762592318P | 2017-11-29 | 2017-11-29 | |
| US16/123,519 US10686129B2 (en) | 2017-11-29 | 2018-09-06 | Resistive random access memory device |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/901,450 Continuation US11158790B2 (en) | 2017-11-29 | 2020-06-15 | Resistive random access memory device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190165267A1 true US20190165267A1 (en) | 2019-05-30 |
| US10686129B2 US10686129B2 (en) | 2020-06-16 |
Family
ID=66442380
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/123,519 Active US10686129B2 (en) | 2017-11-29 | 2018-09-06 | Resistive random access memory device |
| US16/901,450 Active US11158790B2 (en) | 2017-11-29 | 2020-06-15 | Resistive random access memory device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/901,450 Active US11158790B2 (en) | 2017-11-29 | 2020-06-15 | Resistive random access memory device |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US10686129B2 (en) |
| KR (1) | KR102206938B1 (en) |
| CN (1) | CN110021704B (en) |
| DE (1) | DE102018124810B4 (en) |
| TW (1) | TWI745628B (en) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11088203B2 (en) * | 2019-07-29 | 2021-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D RRAM cell structure for reducing forming and set voltages |
| US11121315B2 (en) * | 2020-01-03 | 2021-09-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure improving reliability of top electrode contact for resistance switching RAM having cells of varying height |
| CN111640863B (en) * | 2020-05-19 | 2023-12-19 | 厦门半导体工业技术研发有限公司 | Semiconductor integrated circuit device and method for manufacturing the same |
| TWI874686B (en) * | 2021-07-19 | 2025-03-01 | 聯華電子股份有限公司 | Resistive random-access memorycell and method of fabricating the same |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100003767A1 (en) * | 2008-07-03 | 2010-01-07 | Sang-Hoon Cho | Magnetic tunnel junction device, memory cell having the same, and method for fabricating the same |
| US20150021675A1 (en) * | 2013-07-16 | 2015-01-22 | Imec | Three-dimensional magnetic memory element |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3632043B2 (en) * | 2002-09-06 | 2005-03-23 | 株式会社日立製作所 | Semiconductor device |
| US8013389B2 (en) * | 2008-11-06 | 2011-09-06 | Samsung Electronics Co., Ltd. | Three-dimensional nonvolatile memory devices having sub-divided active bars and methods of manufacturing such devices |
| JP5731341B2 (en) | 2011-09-26 | 2015-06-10 | ルネサスエレクトロニクス株式会社 | Semiconductor memory device, semiconductor device, and method of manufacturing semiconductor memory device |
| US9276041B2 (en) * | 2012-03-19 | 2016-03-01 | Globalfoundries Singapore Pte Ltd | Three dimensional RRAM device, and methods of making same |
| US9768234B2 (en) | 2014-05-20 | 2017-09-19 | Crossbar, Inc. | Resistive memory architecture and devices |
| US9305974B1 (en) * | 2015-04-16 | 2016-04-05 | Stmicroelectronics, Inc. | High density resistive random access memory (RRAM) |
| US9978810B2 (en) | 2015-11-04 | 2018-05-22 | Micron Technology, Inc. | Three-dimensional memory apparatuses and methods of use |
| CN106935642A (en) * | 2015-12-31 | 2017-07-07 | 北京大学 | High Electron Mobility Transistors and Memory Chips |
| US9553265B1 (en) | 2016-01-14 | 2017-01-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | RRAM device with data storage layer having increased height |
| US9972771B2 (en) | 2016-03-24 | 2018-05-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | MRAM devices and methods of forming the same |
-
2018
- 2018-09-06 US US16/123,519 patent/US10686129B2/en active Active
- 2018-10-09 DE DE102018124810.5A patent/DE102018124810B4/en active Active
- 2018-10-24 TW TW107137535A patent/TWI745628B/en active
- 2018-11-15 KR KR1020180140648A patent/KR102206938B1/en active Active
- 2018-11-28 CN CN201811469807.4A patent/CN110021704B/en active Active
-
2020
- 2020-06-15 US US16/901,450 patent/US11158790B2/en active Active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100003767A1 (en) * | 2008-07-03 | 2010-01-07 | Sang-Hoon Cho | Magnetic tunnel junction device, memory cell having the same, and method for fabricating the same |
| US20150021675A1 (en) * | 2013-07-16 | 2015-01-22 | Imec | Three-dimensional magnetic memory element |
Also Published As
| Publication number | Publication date |
|---|---|
| US10686129B2 (en) | 2020-06-16 |
| DE102018124810A1 (en) | 2019-05-29 |
| CN110021704A (en) | 2019-07-16 |
| TW201926751A (en) | 2019-07-01 |
| CN110021704B (en) | 2022-10-28 |
| DE102018124810B4 (en) | 2023-12-28 |
| US11158790B2 (en) | 2021-10-26 |
| US20200313086A1 (en) | 2020-10-01 |
| TWI745628B (en) | 2021-11-11 |
| KR20190063398A (en) | 2019-06-07 |
| KR102206938B1 (en) | 2021-01-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11968914B2 (en) | Resistive random access memory device | |
| US12239033B2 (en) | Resistive random access memory device | |
| US12396179B2 (en) | Resistive random access memory device | |
| US11611039B2 (en) | Resistive random access memory device | |
| US11158790B2 (en) | Resistive random access memory device | |
| US20210135103A1 (en) | Novel resistive random access memory device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MO, CHUN-CHIEH;KUO, SHIH-CHI;REEL/FRAME:046804/0255 Effective date: 20180829 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MO, CHUN-CHIEH;KUO, SHIH-CHI;REEL/FRAME:046804/0255 Effective date: 20180829 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |