US20190006200A1 - Release Film as Isolation Film in Package - Google Patents
Release Film as Isolation Film in Package Download PDFInfo
- Publication number
- US20190006200A1 US20190006200A1 US15/800,964 US201715800964A US2019006200A1 US 20190006200 A1 US20190006200 A1 US 20190006200A1 US 201715800964 A US201715800964 A US 201715800964A US 2019006200 A1 US2019006200 A1 US 2019006200A1
- Authority
- US
- United States
- Prior art keywords
- die
- encapsulating material
- package
- thermal conductive
- underfill
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
- H01L21/566—Release layers for moulds, e.g. release layers, layers against residue during moulding
-
- H10W74/017—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4871—Bases, plates or heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3675—Cooling facilitated by shape of device characterised by the shape of the housing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/11—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in subclass H10D
- H01L25/117—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H10P72/74—
-
- H10W20/40—
-
- H10W40/22—
-
- H10W40/25—
-
- H10W40/258—
-
- H10W40/70—
-
- H10W70/02—
-
- H10W70/09—
-
- H10W70/093—
-
- H10W70/095—
-
- H10W70/60—
-
- H10W70/611—
-
- H10W70/614—
-
- H10W70/635—
-
- H10W70/65—
-
- H10W70/685—
-
- H10W74/01—
-
- H10W74/012—
-
- H10W74/014—
-
- H10W74/019—
-
- H10W74/117—
-
- H10W74/121—
-
- H10W74/129—
-
- H10W74/137—
-
- H10W74/15—
-
- H10W90/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/20—Structure, shape, material or disposition of high density interconnect preforms
- H01L2224/21—Structure, shape, material or disposition of high density interconnect preforms of an individual HDI interconnect
- H01L2224/214—Connecting portions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1035—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1094—Thermal management, e.g. cooling
-
- H10P72/7412—
-
- H10P72/743—
-
- H10P72/7436—
-
- H10P72/744—
-
- H10W70/05—
-
- H10W70/652—
-
- H10W70/6528—
-
- H10W70/655—
-
- H10W72/241—
-
- H10W72/884—
-
- H10W72/9413—
-
- H10W74/10—
-
- H10W74/142—
-
- H10W90/28—
-
- H10W90/288—
-
- H10W90/722—
-
- H10W90/732—
-
- H10W90/734—
-
- H10W90/754—
Definitions
- semiconductor dies With the evolving of semiconductor technologies, semiconductor chips/dies are becoming increasingly smaller. In the meantime, more functions need to be integrated into the semiconductor dies. Accordingly, the semiconductor dies need to have increasingly greater numbers of I/O pads packed into smaller areas, and the density of the I/O pads rises quickly over time. As a result, the packaging of the semiconductor dies becomes more difficult, which adversely affects the yield of the packaging.
- dies are sawed from wafers before they are packaged.
- An advantageous feature of this packaging technology is the possibility of forming fan-out packages, which means the I/O pads on a die can be redistributed to a greater area than the die, and hence the number of I/O pads packed on the surfaces of the dies can be increased.
- Another advantageous feature of this packaging technology is that “known-good-dies” are packaged, and defective dies are discarded, and hence cost and effort are not wasted on the defective dies.
- FIGS. 1 through 20A illustrate the cross-sectional views of intermediate stages in the formation of a package in accordance with some embodiments.
- FIGS. 20B through 20F illustrate cross-sectional views of some packages in accordance with some embodiments.
- FIG. 21 illustrates an amplified view of a portion of a redistribution line in accordance with some embodiments.
- FIG. 22 illustrates a process flow for forming a package in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “underlying,” “below,” “lower,” “overlying,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- An Integrated Fan-Out (InFO) package and the method of forming the same are provided in accordance with various exemplary embodiments.
- the intermediate stages of forming the Info package are illustrated in accordance with some embodiments. Some variations of some embodiments are discussed.
- like reference numbers are used to designate like elements.
- FIGS. 1 through 20A illustrate the cross-sectional views of intermediate stages in the formation of a package in accordance with some embodiments. The steps shown in FIG. 1 through 20A are also illustrated schematically in the process flow 400 shown in FIG. 22 .
- carrier 20 is provided, and release film 22 is coated on carrier 20 .
- the respective step is illustrated as step 402 in the process flow shown in FIG. 22 .
- Carrier 20 is formed of a transparent material, and may be a glass carrier, a ceramic carrier, an organic carrier, or the like.
- Carrier 20 may have a round top-view shape, and may have a size of a silicon wafer. For example, carrier 20 may have an 8-inch diameter, a 12-inch diameter, or the like.
- Release film 22 is in physical contact with the top surface of carrier 20 .
- Release film 22 may be formed of a Light To Heat Conversion (LTHC) coating material. Release film 22 may be applied onto carrier 20 through coating.
- LTHC Light To Heat Conversion
- the LTHC coating material is capable of being decomposed under the heat of light/radiation (such as laser), and hence can release carrier 20 from the structure formed thereon.
- LTHC coating material 22 includes carbon black (carbon particles), a solvent, a silicon filler, and/or an epoxy.
- the epoxy may include polyimide or another polymer such as Acrylic.
- the polyimide, if included in the LTHC coating material, is different from the typical polyimide that is used for photolithography since it may no longer be light-sensitive, and may not be removed through photo exposure and development.
- the thickness of LTHC coating material 22 may be in the range between about 1 ⁇ m and about 2 ⁇ m in accordance with some exemplary embodiments of the present disclosure. It is appreciated that the values recited through the description of the present disclosure are examples, and may be changed to different values.
- LTHC coating material 22 may be coated in a flowable form, and is then cured, for example, under ultra-violet (UV) light.
- UV light ultra-violet
- LTHC coating material 22 is a homogenous material, and the entire LTHC coating material 22 has the same composition.
- polymer buffer layer 23 is formed on LTHC coating material 22 .
- polymer buffer layer 23 is formed of polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or another applicable polymer.
- PBO polybenzoxazole
- BCB benzocyclobutene
- polymer buffer layer 23 is not formed. Accordingly, polymer buffer layer 23 is illustrated using dashed lines to indicate it may or may not be formed.
- FIGS. 2 through 4 illustrate the formation of metal posts 32 .
- the respective step is illustrated as step 404 in the process flow shown in FIG. 22 .
- metal posts 32 are alternatively referred to as through-vias 32 since metal posts 32 penetrate through the subsequently dispensed encapsulating material.
- metal seed layer 24 is formed, for example, through Physical Vapor Deposition (PVD).
- PVD Physical Vapor Deposition
- polymer buffer layer 23 is not formed, and hence metal seed layer 24 is in physical contact with LTHC coating material 22 .
- polymer buffer layer 23 is formed, and metal seed layer 24 is over and in contact with polymer buffer layer 23 .
- metal seed layer 24 includes a titanium layer and a copper layer over the titanium layer.
- metal seed layer 24 includes a copper layer in contact with LTHC coating 22 or polymer buffer layer 23 .
- photo resist 26 is formed over metal seed layer 24 .
- a light-exposure is then performed on photo resist 26 using a photo lithography mask (not shown).
- openings 28 are formed in photo resist 26 . Some portions of metal seed layer 24 are exposed through openings 28 .
- metal posts 32 are formed by plating a metallic material in openings 28 .
- Metal posts 32 are alternatively referred to as through-vias or through-molding vias since they will penetrate through the subsequently formed encapsulating material (which may be a molding compound) in the final package.
- the plated metallic material may be copper or a copper alloy.
- the top surfaces of metal posts 32 are lower than the top surface of photo resist 26 , so that the shapes of metal posts 32 are confined by openings 28 .
- Metal posts 32 may have substantially vertical and straight edges. Alternatively, metal posts 32 may have a sand timer shape in a cross-sectional view, with the middle parts of metal posts 32 being narrower than the respective top parts and bottom parts.
- metal seed layer 24 is removed, and hence the underlying portions of metal seed layer 24 are exposed.
- the exposed portions of metal seed layer 24 are then removed in an etching step, for example, in an anisotropic etching step or an isotropic etching step.
- the edges of the remaining seed layer 24 may thus be co-terminus or substantially co-terminus with the respective overlying portions of metal posts 32 .
- the resulting metal posts 32 are illustrated in FIG. 4 .
- the remaining portions of metal seed layer 24 are considered as parts of metal posts 32 .
- the top-view shapes of metal posts 32 include, and are not limited to, circular shapes, rectangles, hexagons, octagons, and the like.
- FIG. 5 illustrates the placement/attachment of device 36 .
- Device 36 may be a device die, and hence is referred to as device die 36 hereinafter, while device 36 may also be a package.
- the respective step is illustrated as step 406 in the process flow shown in FIG. 22 .
- Device die 36 is attached to polymer buffer layer 23 or LTHC coating material 22 through Die-Attach Film (DAF) 38 , which is an adhesive film pre-attached on device die 36 before device die 36 is placed on LTHC coating 22 .
- DAF Die-Attach Film
- Device die 36 may include a semiconductor substrate 39 having a back surface (the surface facing down) in physical contact with DAF 38 .
- Device die 36 may include integrated circuit devices (such as active devices, which include transistors, for example, not shown) at the front surface (the surface facing up) of the semiconductor substrate 39 .
- device die 36 is a logic die, which may be a Central Processing Unit (CPU) die, a Graphic Processing Unit (GPU) die, a mobile application die, a Micro Control Unit (MCU) die, an input-output (IO) die, a BaseBand (BB) die, or an Application processor (AP) die.
- CPU Central Processing Unit
- GPU Graphic Processing Unit
- MCU Micro Control Unit
- IO input-output
- BB BaseBand
- AP Application processor
- carrier 20 is at wafer level, although one device die 36 is illustrated, a plurality of identical device dies 36 is placed over LTHC coating 22 in the die placement step, and the device dies may be allocated as an array including a plurality of rows and a plurality of columns.
- metal pillars 42 are pre-formed as parts of device die 36 , and metal pillars 42 are electrically coupled to the integrated circuit devices such as transistors (not shown) in device die 36 .
- a dielectric material such as a polymer fills the gaps between neighboring metal pillars 42 to form top dielectric layer 44 .
- Top dielectric layer 44 may also include a portion covering and protecting metal pillars 42 .
- Polymer layer 44 may be formed of PBO or polyimide in accordance with some embodiments of the present disclosure.
- a force is applied to push device die 36 against carrier 20 , and the force is represented by an arrow. Since DAF 38 is soft, the original DAF 38 that is co-terminus with device die 36 is squeezed, and some portions 38 A of DAF 38 are pushed out of the region directly underlying device die 36 . Also, portions 38 A may have some portions higher than the top surface of portion 38 B of DAF 38 . Portions 38 A may be in contact with the sidewalls of device die 36 , and the contacting part of device die 36 may be the semiconductor substrate 39 (such as a silicon substrate).
- Encapsulating material 48 fills the gaps between neighboring through-vias 32 and the gaps between through-vias 32 and device die 36 .
- Encapsulating material 48 may include a molding compound, a molding underfill, an epoxy, and/or a resin.
- the top surface of encapsulating material 48 is higher than the top ends of metal pillars 42 .
- the molding compound may include a base material, which may be a polymer, a resin, an epoxy, or the like, and filler particles (not shown) in the base material.
- the filler particles may be dielectric particles of SiO 2 , Al 2 O 3 , silica, or the like, and may have spherical shapes. Also, the spherical filler particles may have the same or different diameters.
- a planarization step such as a Chemical Mechanical Polish (CMP) step or a mechanical grinding step is performed to thin encapsulating material 48 and dielectric layer 44 , until through-vias 32 and metal pillars 42 are all exposed.
- CMP Chemical Mechanical Polish
- the respective step is also illustrated as step 408 in the process flow shown in FIG. 22 . Due to the planarization process, the top ends of through-vias 32 are substantially level (coplanar) with the top surfaces of metal pillars 42 , and are substantially coplanar with the top surface of encapsulating material 48 .
- FIGS. 8 through 12 illustrate the formation of a front-side redistribution structure.
- FIGS. 8 and 9 illustrate the formation of a first layer of Redistribution Lines (RDLs) and the respective dielectric layer.
- dielectric layer 50 is formed. The respective step is illustrated as step 410 in the process flow shown in FIG. 22 .
- dielectric layer 50 is formed of a polymer such as PBO, polyimide, or the like. The formation method includes coating dielectric layer 50 in a flowable form, and then curing dielectric layer 50 .
- dielectric layer 50 is formed of an inorganic dielectric material such as silicon nitride, silicon oxide, or the like.
- the formation method may include Chemical Vapor Deposition (CVD), Atomic Layer Deposition (ALD), Plasma-Enhanced Chemical Vapor Deposition (PECVD), or other applicable deposition methods.
- Openings 52 are then formed, for example, through a photo lithography process.
- dielectric layer 50 is formed of a photo sensitive material such as PBO or polyimide
- the formation of openings 52 involves a photo exposure of dielectric layer 50 using a lithography mask (not shown), and developing dielectric layer 50 . Through-vias 32 and metal pillars 42 are exposed through openings 52 .
- RDLs 54 are formed over dielectric layer 50 .
- the respective step is illustrated as step 412 in the process flow shown in FIG. 22 .
- RDLs 54 include vias 54 A formed in dielectric layer 50 to connect to metal pillars 42 and through-vias 32 , and metal traces (metal lines) 54 B over dielectric layer 50 .
- RDLs 54 (including 54 A and 54 B) are formed in a plating process, which includes depositing a metal seed layer (not shown), forming and patterning a photo resist (not shown) over the metal seed layer, and plating a metallic material such as copper and/or aluminum over the metal seed layer.
- FIG. 21 illustrates an amplified view of one of RDLs 54 and dielectric layer 50 . As shown in FIG. 21 , the top surfaces of the portions of RDLs 54 directly over via 54 A may be recessed lower than the portion of RDLs 54 directly overlying dielectric layer 50 . Other RDLs 54 and RDLs 58 and 64 ( FIG. 12 ) may have a similar profile.
- dielectric layer 60 is formed over the structure shown in FIG. 9 , followed by the formation of openings in dielectric layer 60 . Some portions of RDLs 54 are thus exposed through the openings. Dielectric layer 60 may be formed using a material selected from the same candidate materials for forming dielectric layer 50 , which may include PBO, polyimide, BCB, or other organic or inorganic materials. RDLs 58 are then formed. The respective step is illustrated as step 414 in the process flow shown in FIG. 22 . RDLs 58 also include via portions extending into the openings in dielectric layer 60 to contact RDLs 54 , and metal line portions directly over dielectric layer 60 .
- RDLs 58 may be the same as the formation of RDLs 54 , which includes forming a seed layer, forming a patterned mask, plating RDLs 58 , and then removing the patterned mask and undesirable portions of the seed layer.
- FIG. 11 illustrates the formation of dielectric layer 62 and RDLs 64 over dielectric layer 60 and RDLs 58 .
- the respective step is illustrated as step 416 in the process flow shown in FIG. 22 .
- Dielectric layer 62 may be formed of a material selected from the same group of candidate materials for forming dielectric layers 50 and 60 .
- RDLs 64 may also be formed of a metal or a metal alloy including aluminum, copper, tungsten, or alloys thereof. It is appreciated that although in the illustrated exemplary embodiments, three layers of RDLs ( 54 , 58 and 64 ) are formed, the package may have any number of RDL layers such as one layer, two layers, or more than three layers.
- FIG. 12 illustrates the formation of dielectric layer 66 , Under-Bump Metallurgies (UBMs) 68 , and electrical connectors 70 in accordance with some exemplary embodiments.
- Dielectric layer 66 may be formed of a material selected from the same group of candidate materials for forming dielectric layers 50 , 60 , 62 , and 66 .
- dielectric layer 66 may be formed using PBO, polyimide, or BCB. Openings are formed in dielectric layer 66 to expose the underlying metal pads, which are parts of RDLs 64 in the illustrative exemplary embodiments.
- UBMs 68 are formed to extend into the openings in dielectric layer 66 to contact the metal pads in RDLs 64 .
- UBMs 68 may be formed of nickel, copper, titanium, or multi-layers thereof.
- UBMs 68 include a titanium layer and a copper layer over the titanium layer.
- Electrical connectors 70 are then formed.
- the respective step is illustrated as step 418 in the process flow shown in FIG. 22 .
- the formation of electrical connectors 70 may include placing solder balls on the exposed portions of UBMs 68 , and then reflowing the solder balls, and hence electrical connectors 70 are solder regions.
- the formation of electrical connectors 70 includes performing a plating step to form solder layers over UBMs 68 , and then reflowing the solder layers.
- Electrical connectors 70 may also include non-solder metal pillars, or metal pillars and solder caps over the non-solder metal pillars, which may also be formed through plating.
- package 100 is a composite wafer (and also referred to as composite wafer 100 hereinafter) including a plurality of device dies 36 .
- composite wafer 100 is placed on tape 74 , which is attached to frame 76 .
- electrical connectors 70 are in contact with tape 74 .
- light 77 (represented by arrows) is projected on LTHC coating material 22 , and light 77 penetrates through the transparent carrier 20 .
- light 77 is a laser beam, which scans through the entire LTHC coating material 22 .
- carrier 20 may be lifted off from LTHC coating material 22 , and hence composite wafer 100 is de-bonded (demounted) from carrier 20 .
- the respective step is illustrated as step 420 in the process flow shown in FIG. 22 .
- at least a top portion of LTHC coating material 22 is decomposed in response to the heat introduced by the light exposure, allowing carrier 20 to be separated from the underlying structure.
- the residue of LTHC coating material 22 is then removed, for example, through a plasma cleaning step.
- the resulting composite wafer 100 is shown in FIG. 14 .
- polymer buffer layer 23 is exposed at the top of composite wafer 100 .
- through-vias 32 , encapsulating material 48 , and DAF 38 are exposed, and the corresponding structure is shown in FIG. 15 .
- Polymer layer 23 if formed, is etched, also resulting in the structure as shown in FIG. 15 .
- the respective step is illustrated as step 422 in the process flow shown in FIG. 22 .
- titanium layers 24 A ( FIG. 15 ), which are portions of metal seed layer 24 as shown in FIG. 3 , are etched. Since titanium has higher electrical resistivity than copper, by removing the titanium layers, the copper portions of through-vias 32 , which have a lower resistivity than titanium layers, are exposed. Hence, the connection to through-vias 32 may be established with a lower resistance.
- the etching of titanium layers is performed through wet etching using a hydrogen fluoride (HF) solution, a phosphoric acid, or a mixture of HF and phosphoric acid. The etching may also be performed using dry etching.
- HF hydrogen fluoride
- DAF 38 is etched in an etching step.
- the respective step is illustrated as step 424 in the process flow shown in FIG. 22 .
- the etching is performed through dry etching.
- the etching gas may include oxygen (O 2 ), CF 4 , and possibly some other gases such as nitrogen (N 2 ).
- the etching is represented by arrows 72 as shown in FIG. 15 .
- the resulting structure is shown in FIG. 16A through FIG. 16C .
- the oxygen in the etching gas may have a flow rate in the range between about 50 sccm and about 1,500 sccm
- the CF 4 in the etching gas may have a flow rate in the range between about 50 sccm and about 1,500 sccm
- the nitrogen in the etching gas may have a flow rate in the range between about 50 sccm and about 2,000 sccm.
- the etching gas may result in the etching of both DAF 38 and encapsulating material 48 .
- DAF 38 may also be fully removed (as shown in FIGS. 16A through 16C ) or partially removed (as shown in FIG. 20C ).
- the etching selectivity which is the ratio of the etching rate of DAF 38 to the etching rate of encapsulating material 48 , may be adjusted by adjusting etching conditions such as the flow rates of oxygen and CF 4 , so that various effects may be resulted.
- the etching rate of DAF 38 may be higher than, equal to, or lower than the etching rate of encapsulating material 48 .
- the top surface of encapsulating material 48 is recessed to be lower than the top surfaces of through-vias 32 .
- the etching gas does not attack through-vias 32 , and hence through-vias 32 protrude above encapsulating material 48 .
- the protruding height HP 1 ( FIG. 16A ) is in the range between about 2 ⁇ m and about 50 ⁇ m.
- the removal of DAF 38 is achieved through laser scanning, and hence DAF 38 and the top surface portion of encapsulating material 48 are removed. Due to the high thermal conductivity of through-vias 32 and substrate 39 of device die 36 , through-vias 32 and substrate 39 of device die 36 , although also subject to the laser scanning, are not recessed.
- the height of through-vias 32 is represented as H 1
- the height of encapsulating material 48 is represented as H 2
- the height of device die 36 is represented as H 3 .
- Height H 1 is greater than heights H 2 and H 3 due to the protruding of through-vias 32 .
- height H 3 of device die 36 may be greater than, equal to, or smaller than, height H 2 of encapsulating material 48 . Due to the existence of portions 38 A ( FIG. 15 ), recesses 73 are formed, as shown in FIG. 16A .
- recesses 73 are parts of a recess ring encircling device die 36 when viewed from the top of device die 36 .
- Recesses 73 may extend lower than the top surface of device die 36 .
- the sidewalls of device die 36 may be exposed to recesses 73 .
- Depth D 1 of recesses 73 may be in the range between about 1 ⁇ m and about 100 ⁇ m in accordance with some embodiments of the present disclosure.
- FIG. 16B illustrates composite wafer 100 in accordance with some embodiments. These embodiments are similar to the embodiments as shown in FIG. 16A , except the recesses 73 as shown in FIG. 16A are not formed.
- FIG. 16C illustrates composite wafer 100 in accordance with some embodiments. These embodiments are similar to the embodiments as shown in FIG. 16A , except through-vias 32 have top surfaces co-planar with the top surfaces of encapsulating material 48 and device die 36 , and the recesses 73 as shown in FIG. 16A are not formed.
- thermal conductive paste 78 is applied to cover device die 36 .
- the respective step is illustrated as step 426 in the process flow shown in FIG. 22 .
- no conductive paste 78 is applied, as is shown in FIG. 20B .
- Thermal conductive paste 78 may include a polymer mixed with metal particles such as copper particles.
- Thermal conductive paste 78 may also be a solder paste. Accordingly, thermal conductive paste 78 may also be electrically conductive.
- Thermal conductive paste 78 may be applied through printing or another applicable method, and then cured into a solid state.
- Thermal conductive paste 78 may or may not be thermally treated (during which it is cured) to remove the polymer and/or solvent therein, leaving the metal particles and a small amount of adhesive in the solidified thermal conductive paste 78 .
- the majority (such as more than 80 weight percent) of the thermal conductive paste 78 may be metal particles in accordance with some exemplary embodiments.
- the thermal treatment may include a treating temperature in the range between about 160° C. and about 200° C., and the thermal treatment may last between about 30 minutes and about 2 hours.
- Thermal conductive paste 78 may have a thermal conductivity higher than about 1 W/k*m, higher than about 5 W/k*m, higher than about 20 W/k*m, higher than about 50 W/k*m, or even higher.
- Thermal conductive paste 78 may be have a top view area greater than the top view area of device die 36 , and may fully cover or partially cover device die 36 . Furthermore, recesses 73 ( FIG. 16 ) may also be filled by thermal conductive paste 78 . Accordingly, thermal conductive paste 78 in the recesses 73 may fully encircle device die 36 , and the vertical interface between the portion of thermal conductive paste 78 in the recesses 73 and device die 36 may form a full ring. The top surface of thermal conductive paste 78 is level with or higher than the top surface of encapsulating material 48 , which means the combined height H 4 of device die 36 and thermal conductive paste 78 is equal to or greater than the thickness H 2 of encapsulating material 48 .
- composite wafer 100 includes a plurality of packages 100 ′ (schematically illustrated), which are identical to each other, with each of packages 100 ′ including through-vias 32 and one device die 36 .
- FIG. 18 also illustrates the bonding of package 200 to package 100 ′, thus forming a plurality of identical Package-on-Package (PoP) structure/packages.
- the bonding is performed through solder regions 80 , which join through-vias 32 to metal pads 206 in the overlying package 200 .
- Solder regions 80 may be in contact with the top surfaces and the sidewalls of the protruding portions of through-vias 32 , and hence the contact resistance is reduced.
- package 200 includes package substrate 204 and device die(s) 202 , which may be memory dies such as Static Random Access Memory (SRAM) dies, Dynamic Random Access Memory (DRAM) dies, or the like.
- Underfill 208 is also disposed into the gap between packages 200 and the underlying packages 100 ′, and is cured.
- the top surface of conductive paste 78 is lower than the top surface of package 200 . Accordingly, conductive paste 78 is vertically spaced apart from package 200 by a portion of underfill 208 . In accordance with alternative embodiments, as also shown in FIG. 18 , conductive paste 78 is thick enough, and the top surface of conductive paste 78 contacts the bottom surface of package 200 . Dashed lines 78 ′ schematically shows the extended edges of conductive paste 78 that contacts package 200 . In subsequently discussed packages shown in FIGS. 20A, 20C, 20D, and 20E , the edges 78 ′ are also illustrated.
- a backside redistribution structure (not shown) is formed.
- the backside redistribution structure will include dielectric layers and RDLs in the dielectric layers, and package 200 is bonded over the backside RDLs in the backside redistribution structure.
- a carrier instead of a tape, may be placed under composite wafer 100 as a support in the formation of the backside redistribution structure. Accordingly, electrical connectors 70 are adhered to the carrier through an adhesive film (not shown) during the formation of the backside redistribution structure.
- a singulation (die-saw) process is performed to separate composite wafer 100 and the overlying packages 200 into individual packages 300 , which are identical to each other.
- the resulting structure is shown in FIG. 19 .
- the singulation may be performed on tape 74 .
- the singulation may be performed using a blade, or may be performing using a laser to do pre-grooving, so that grooves are formed, and then using a blade to cut through the grooves.
- FIG. 20A illustrates the bonding of the singulated package 300 to package component 86 through solder regions 70 .
- package component 86 is a package substrate, which may be a coreless substrate or a substrate having a core.
- package component 86 is a printed circuit board or a package. Solder regions 70 may be bonded to bond pads 88 in package component 86 .
- thermal conductive paste 78 has a good thermal conductivity, and hence is efficient in conducting the heat generated in device die 36 into underfill 208 .
- Underfill 208 may also be selected to have a relatively high thermal conductivity (although lower than the thermal conductivity of thermal conductive paste 78 ), and hence the heat may be conducted horizontally out of package 300 .
- Thermal conductive paste 78 may also encircle and contact the sidewalls of device die 36 , hence further improves the thermal conduction.
- the recesses 73 in FIGS. 16A and 16B may or may not be formed. Accordingly, in FIG. 20A , the portions 78 A of conductive paste 78 may or may not exist, and the corresponding regions may be occupied by encapsulating regions 48 or portions of conductive paste 78 .
- FIG. 20B illustrates the cross-sectional view of package 300 in accordance with some embodiments of the present disclosure.
- Package 300 in accordance with these embodiments are similar to the package 300 shown in FIG. 20A , except no thermal conductive paste is formed directly over device die 36 . Accordingly, the top surface of device die 36 is in physical contact with underfill 208 . Since the polymer buffer layer 23 and DAF 38 ( FIG. 14 ), which have low thermal conductivity values, have been removed and will not act as the barrier for heat dissipation, the thermal conductivity between device die 36 and underfill 208 is improved compared to the packages including polymer buffer layer 23 and DAF 38 .
- FIG. 20C illustrates the cross-sectional view of package 300 in accordance with some embodiments of the present disclosure.
- Package 300 in accordance with these embodiments are similar to the package 300 shown in FIG. 20A , except at least a bottom portion of DAF 38 remains, and recess may be or may not be formed.
- the formation of this structure is achieved by controlling the etching rate of DAF 38 to be close to the etching rate of encapsulating material 48 , and stopping the etching process once device die 36 is exposed.
- thermal conductive paste 78 is formed over device die 36 .
- thermal conductive paste 78 is not formed over device die 36 . Accordingly, thermal conductive paste 78 is shown with dashed lines to indicate it may or may not be formed.
- FIG. 20D illustrates the cross-sectional view of package 300 in accordance with some embodiments of the present disclosure.
- Package 300 in accordance with these embodiments are similar to the package 300 shown in FIG. 20A , except through-vias 32 do not protrude higher than the top surfaces of encapsulating material 48 and device die 36 . Accordingly, the top surfaces of through-vias 32 , encapsulating material 48 , and device die 36 are coplanar with each other.
- the recesses 73 ( FIG. 16A ) may or may not be formed in accordance with these embodiments. The recesses 73 , when formed, will be occupied by conductive paste 78 .
- FIG. 20E illustrates the cross-sectional view of package 300 in accordance with some embodiments of the present disclosure.
- Package 300 in accordance with these embodiments are similar to the package 300 shown in FIG. 20A , except conductive paste 78 is smaller than device die 36 .
- the top surface of device die 36 has a portion (for example, the center portion) in contact with conductive paste 78 , and a portion in contact with underfill 208 .
- Width W 1 of conductive paste 78 is smaller than width W 2 of device die 36 .
- the recesses 73 (as shown in FIG. 16A ) may or may not be formed in accordance with these embodiments. The recesses 73 , when formed, will be occupied by underfill 208 .
- FIG. 20F illustrates the cross-sectional view of package 300 in accordance with some embodiments of the present disclosure.
- Package 300 in accordance with these embodiments are similar to the package 300 shown in FIG. 20A , except conductive paste 78 has a top surface coplanar with or lower than the top surface of encapsulating material 48 .
- the top surface of conductive paste 78 shown using a solid line is coplanar with the top surface of encapsulating material 48 .
- Dashed line 81 illustrates the top surface of conductive paste 78 in accordance with some embodiments, and the top surface of conductive paste 78 is lower than the top surface of encapsulating material 48 .
- the embodiments are the results of the faster etching of substrate 39 of device die 36 in the step shown in FIG. 16A .
- the total thickness H 4 of device die 36 and conductive paste 78 is equal to or smaller than the height H 3 of encapsulating material 48 .
- the packages in accordance with some embodiments of the present disclosure are formed using RDL-last processes, in which DAF 38 and possibly polymer buffer layer 23 are formed and then etched.
- RDL-first process is not preferred as a mean for avoiding the formation of DAF and polymer buffer layer. The reason is that in the RDL-first process, both the silicon substrate 39 of the device die and through-vias are planarized simultaneously, and it was found that the copper polished from the through-vias contaminates the silicon substrate, causing the leakage of the device die.
- testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices.
- the testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like.
- the verification testing may be performed on intermediate structures as well as the final structure.
- the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
- the embodiments of the present disclosure have some advantageous features. By removing the polymer buffer layer and the die-attach film in packages, the polymer buffer layer and the die-attach film no longer hamper the heat dissipation, and hence the heat dissipation of the resulting package is improved.
- a method includes forming a release film over a carrier, attaching a device over the release film through a die-attach film, encapsulating the device in an encapsulating material, performing a planarization on the encapsulating material to expose the device, detaching the device and the encapsulating material from the carrier, and etching the die-attach film to expose a back surface of the device.
- the method further includes applying a thermal conductive paste on the back surface of the device; and dispensing an underfill to contact the thermal conductive paste.
- a recess is formed to extend into the encapsulating material, and the thermal conductive paste is filled into the recess.
- the method further includes dispensing an underfill, wherein the underfill in in contact with the back surface of the device.
- a recess is formed to extend into the encapsulating material, and the underfill is filled into the recess.
- the method further includes forming a metal post over the carrier, wherein the metal post is encapsulated in the encapsulating material, wherein in the etching the die-attach film, a portion of the encapsulating material is etched, and the through-via protrudes out of the encapsulating material.
- the die-attach film is fully removed.
- a first portion of the die-attach film in contact with the back surface of the device is removed, and a second portion of the die-attach film in contact with a sidewall of the device remains.
- a method includes coating a release layer on a carrier; forming a metal post over the release layer; attaching a device die over the release layer through a die-attach film; encapsulating the device die and the metal post in an encapsulating material; projecting a light on the release layer to decompose a portion of the release layer; lifting off the carrier from the encapsulating material, the device die, and the metal post; etching the die-attach film to reveal a back surface of the device die; bonding a package to the metal post; and dispensing an underfill, wherein a portion of the underfill is disposed between the device die and the package.
- the method further includes applying a thermal conductive paste on the back surface of the device die; and curing the thermal conductive paste, wherein the underfill contacts the thermal conductive paste.
- the underfill contacts the back surface of the device die.
- the encapsulating material is also etched to result in the metal post to protrude out of the encapsulating material.
- the etching the die-attach film results in a recess to be formed extending into the encapsulating material.
- the underfill is filled into the recess.
- package includes an encapsulating material; a through-via penetrating through the encapsulating material, wherein the through-via includes a portion protruding higher than a top surface of the encapsulating material; a device encapsulated in the encapsulating material, wherein the device includes a semiconductor substrate with a back surface; a package component over and bonded to the through-via; and an underfill between the encapsulating material and the package component, wherein the underfill is in contact with the encapsulating material.
- the underfill is further in contact with the back surface of the semiconductor substrate in the device.
- the underfill further includes a portion extending into the encapsulating material, wherein the portion of the underfill contacts a sidewall of the semiconductor substrate in the device.
- the package further includes a thermal conductive paste over and contacting the back surface of the semiconductor substrate in the device, with a portion of the underfill overlapping the thermal conductive paste.
- the thermal conductive paste further includes a portion extending into the encapsulating material, wherein the portion of the thermal conductive paste contacts a sidewall of the semiconductor substrate in the device.
- the package further includes a solder region bonding the through-via to the package component, wherein the solder region contacts sidewalls of the through-via.
- method includes removing a layer from a region overlying a die-attach film, an encapsulating material, and a through-via penetrating through the encapsulating material, wherein a die-attach film is revealed, and the die-attach film joins a device with the layer; etching the die-attach film to at least partially remove the die-attach film, wherein a surface of the device is exposed after the die-attach film is etched; applying a paste onto the surface of the device; curing the paste; bonding a package component to the through-via, wherein the paste is spaced apart from the package component by a gap; and filling an underfill into the gap.
- the removing the layer includes removing a polymer buffer layer. In an embodiment, the removing the layer includes etching LTHC coating material. In an embodiment, after the etching the die-attach film, a recess is formed extending into the encapsulating material, and the paste is filled into the recess. In an embodiment, after the etching the die-attach film, a remaining portion of the die-attach film is left extending into the encapsulating material, and the paste has a portion over and contacting the remaining portion of the die-attach film. In an embodiment, in the etching the die-attach film, the encapsulating material is etched to allow a portion of the through-via to protrude out of the encapsulating material.
- package includes an encapsulating material; a device die encapsulated in the encapsulating material, wherein the device die includes a semiconductor substrate with a back surface; a thermal conductive paste over and contacting the device die; a package component over the encapsulating material and the device die; and a underfill separating, and in contact with, the thermal conductive paste and the package component.
- the underfill is in contact with the encapsulating material.
- package includes an encapsulating material; a device die encapsulated in the encapsulating material, wherein the device die includes a semiconductor substrate; and a filling material comprising: a first portion extending into the encapsulating material to contact a sidewall of the device die; and a second portion over and contacting a top surface of the semiconductor substrate in the device die.
- the filling material includes a thermal conductive paste
- the package further includes an underfill, with a portion of the underfill being over and contacting the thermal conductive paste.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Abstract
Description
- This application claims the benefit of the following provisionally filed U.S. Patent application: Application Ser. No. 62/527,240, filed Jun. 30, 2017, and entitled “Release Film as Isolation Film in Package,” which application is hereby incorporated herein by reference.
- With the evolving of semiconductor technologies, semiconductor chips/dies are becoming increasingly smaller. In the meantime, more functions need to be integrated into the semiconductor dies. Accordingly, the semiconductor dies need to have increasingly greater numbers of I/O pads packed into smaller areas, and the density of the I/O pads rises quickly over time. As a result, the packaging of the semiconductor dies becomes more difficult, which adversely affects the yield of the packaging.
- Conventional package technologies can be divided into two categories. In the first category, dies on a wafer are packaged before they are sawed. This packaging technology has some advantageous features, such as a greater throughput and a lower cost. Further, less underfill or molding compound is needed. However, this packaging technology also suffers from drawbacks. Since the sizes of the dies are becoming increasingly smaller, and the respective packages can only be fan-in type packages, in which the I/O pads of each die are limited to a region directly over the surface of the respective die. With the limited areas of the dies, the number of the I/O pads is limited due to the limitation of the pitch of the I/O pads. If the pitch of the pads is to be decreased, solder bridges may occur. Additionally, under the fixed ball-size requirement, solder balls must have a certain size, which in turn limits the number of solder balls that can be packed on the surface of a die.
- In the other category of packaging, dies are sawed from wafers before they are packaged. An advantageous feature of this packaging technology is the possibility of forming fan-out packages, which means the I/O pads on a die can be redistributed to a greater area than the die, and hence the number of I/O pads packed on the surfaces of the dies can be increased. Another advantageous feature of this packaging technology is that “known-good-dies” are packaged, and defective dies are discarded, and hence cost and effort are not wasted on the defective dies.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIGS. 1 through 20A illustrate the cross-sectional views of intermediate stages in the formation of a package in accordance with some embodiments. -
FIGS. 20B through 20F illustrate cross-sectional views of some packages in accordance with some embodiments. -
FIG. 21 illustrates an amplified view of a portion of a redistribution line in accordance with some embodiments. -
FIG. 22 illustrates a process flow for forming a package in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “underlying,” “below,” “lower,” “overlying,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- An Integrated Fan-Out (InFO) package and the method of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the Info package are illustrated in accordance with some embodiments. Some variations of some embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
-
FIGS. 1 through 20A illustrate the cross-sectional views of intermediate stages in the formation of a package in accordance with some embodiments. The steps shown inFIG. 1 through 20A are also illustrated schematically in theprocess flow 400 shown inFIG. 22 . - Referring to
FIG. 1 ,carrier 20 is provided, andrelease film 22 is coated oncarrier 20. The respective step is illustrated asstep 402 in the process flow shown inFIG. 22 . Carrier 20 is formed of a transparent material, and may be a glass carrier, a ceramic carrier, an organic carrier, or the like.Carrier 20 may have a round top-view shape, and may have a size of a silicon wafer. For example,carrier 20 may have an 8-inch diameter, a 12-inch diameter, or the like.Release film 22 is in physical contact with the top surface ofcarrier 20.Release film 22 may be formed of a Light To Heat Conversion (LTHC) coating material.Release film 22 may be applied ontocarrier 20 through coating. In accordance with some embodiments of the present disclosure, the LTHC coating material is capable of being decomposed under the heat of light/radiation (such as laser), and hence can releasecarrier 20 from the structure formed thereon. In accordance with some embodiments of the present disclosure,LTHC coating material 22 includes carbon black (carbon particles), a solvent, a silicon filler, and/or an epoxy. The epoxy may include polyimide or another polymer such as Acrylic. The polyimide, if included in the LTHC coating material, is different from the typical polyimide that is used for photolithography since it may no longer be light-sensitive, and may not be removed through photo exposure and development. The thickness ofLTHC coating material 22 may be in the range between about 1 μm and about 2 μm in accordance with some exemplary embodiments of the present disclosure. It is appreciated that the values recited through the description of the present disclosure are examples, and may be changed to different values.LTHC coating material 22 may be coated in a flowable form, and is then cured, for example, under ultra-violet (UV) light.LTHC coating material 22 is a homogenous material, and the entireLTHC coating material 22 has the same composition. - In accordance with some embodiments, as shown in
FIG. 1 ,polymer buffer layer 23 is formed onLTHC coating material 22. In accordance with some embodiments,polymer buffer layer 23 is formed of polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or another applicable polymer. In accordance with alternative embodiments,polymer buffer layer 23 is not formed. Accordingly,polymer buffer layer 23 is illustrated using dashed lines to indicate it may or may not be formed. -
FIGS. 2 through 4 illustrate the formation of metal posts 32. The respective step is illustrated asstep 404 in the process flow shown inFIG. 22 . Throughout the description,metal posts 32 are alternatively referred to as through-vias 32 since metal posts 32 penetrate through the subsequently dispensed encapsulating material. - Referring to
FIG. 2 ,metal seed layer 24 is formed, for example, through Physical Vapor Deposition (PVD). In accordance with some embodiments of the present disclosure,polymer buffer layer 23 is not formed, and hencemetal seed layer 24 is in physical contact withLTHC coating material 22. In accordance with other embodiments of the present disclosure,polymer buffer layer 23 is formed, andmetal seed layer 24 is over and in contact withpolymer buffer layer 23. In accordance with some embodiments of the present disclosure,metal seed layer 24 includes a titanium layer and a copper layer over the titanium layer. In accordance with alternative embodiments of the present disclosure,metal seed layer 24 includes a copper layer in contact withLTHC coating 22 orpolymer buffer layer 23. - As also shown in
FIG. 2 , photo resist 26 is formed overmetal seed layer 24. A light-exposure is then performed on photo resist 26 using a photo lithography mask (not shown). After a subsequent development,openings 28 are formed in photo resist 26. Some portions ofmetal seed layer 24 are exposed throughopenings 28. - Next, as shown in
FIG. 3 ,metal posts 32 are formed by plating a metallic material inopenings 28. Metal posts 32 are alternatively referred to as through-vias or through-molding vias since they will penetrate through the subsequently formed encapsulating material (which may be a molding compound) in the final package. The plated metallic material may be copper or a copper alloy. The top surfaces ofmetal posts 32 are lower than the top surface of photo resist 26, so that the shapes ofmetal posts 32 are confined byopenings 28. Metal posts 32 may have substantially vertical and straight edges. Alternatively,metal posts 32 may have a sand timer shape in a cross-sectional view, with the middle parts ofmetal posts 32 being narrower than the respective top parts and bottom parts. - In subsequent steps, photo resist 26 is removed, and hence the underlying portions of
metal seed layer 24 are exposed. The exposed portions ofmetal seed layer 24 are then removed in an etching step, for example, in an anisotropic etching step or an isotropic etching step. The edges of the remainingseed layer 24 may thus be co-terminus or substantially co-terminus with the respective overlying portions of metal posts 32. The resultingmetal posts 32 are illustrated inFIG. 4 . Throughout the description, the remaining portions ofmetal seed layer 24 are considered as parts of metal posts 32. The top-view shapes ofmetal posts 32 include, and are not limited to, circular shapes, rectangles, hexagons, octagons, and the like. After the formation ofmetal posts 32,polymer buffer layer 23 orLTHC coating material 22 is exposed. -
FIG. 5 illustrates the placement/attachment ofdevice 36.Device 36 may be a device die, and hence is referred to as device die 36 hereinafter, whiledevice 36 may also be a package. The respective step is illustrated asstep 406 in the process flow shown inFIG. 22 . Device die 36 is attached topolymer buffer layer 23 orLTHC coating material 22 through Die-Attach Film (DAF) 38, which is an adhesive film pre-attached on device die 36 before device die 36 is placed onLTHC coating 22. Device die 36 may include asemiconductor substrate 39 having a back surface (the surface facing down) in physical contact withDAF 38. Device die 36 may include integrated circuit devices (such as active devices, which include transistors, for example, not shown) at the front surface (the surface facing up) of thesemiconductor substrate 39. In accordance with some embodiments of the present disclosure, device die 36 is a logic die, which may be a Central Processing Unit (CPU) die, a Graphic Processing Unit (GPU) die, a mobile application die, a Micro Control Unit (MCU) die, an input-output (IO) die, a BaseBand (BB) die, or an Application processor (AP) die. Sincecarrier 20 is at wafer level, although one device die 36 is illustrated, a plurality of identical device dies 36 is placed overLTHC coating 22 in the die placement step, and the device dies may be allocated as an array including a plurality of rows and a plurality of columns. - In accordance with some exemplary embodiments, metal pillars 42 (such as copper pillars) are pre-formed as parts of device die 36, and
metal pillars 42 are electrically coupled to the integrated circuit devices such as transistors (not shown) in device die 36. In accordance with some embodiments of the present disclosure, a dielectric material such as a polymer fills the gaps between neighboringmetal pillars 42 to formtop dielectric layer 44. Topdielectric layer 44 may also include a portion covering and protectingmetal pillars 42.Polymer layer 44 may be formed of PBO or polyimide in accordance with some embodiments of the present disclosure. - In the placement of device die 36, a force is applied to push device die 36 against
carrier 20, and the force is represented by an arrow. SinceDAF 38 is soft, theoriginal DAF 38 that is co-terminus with device die 36 is squeezed, and someportions 38A ofDAF 38 are pushed out of the region directly underlying device die 36. Also,portions 38A may have some portions higher than the top surface ofportion 38B ofDAF 38.Portions 38A may be in contact with the sidewalls of device die 36, and the contacting part of device die 36 may be the semiconductor substrate 39 (such as a silicon substrate). - Next, device die 36 and
metal posts 32 are encapsulated in encapsulatingmaterial 48, as shown inFIG. 6 . The respective step is illustrated asstep 408 in the process flow shown inFIG. 22 . Encapsulatingmaterial 48 fills the gaps between neighboring through-vias 32 and the gaps between through-vias 32 and device die 36. Encapsulatingmaterial 48 may include a molding compound, a molding underfill, an epoxy, and/or a resin. The top surface of encapsulatingmaterial 48 is higher than the top ends ofmetal pillars 42. The molding compound may include a base material, which may be a polymer, a resin, an epoxy, or the like, and filler particles (not shown) in the base material. The filler particles may be dielectric particles of SiO2, Al2O3, silica, or the like, and may have spherical shapes. Also, the spherical filler particles may have the same or different diameters. - In a subsequent step, as shown in
FIG. 7 , a planarization step such as a Chemical Mechanical Polish (CMP) step or a mechanical grinding step is performed tothin encapsulating material 48 anddielectric layer 44, until through-vias 32 andmetal pillars 42 are all exposed. The respective step is also illustrated asstep 408 in the process flow shown inFIG. 22 . Due to the planarization process, the top ends of through-vias 32 are substantially level (coplanar) with the top surfaces ofmetal pillars 42, and are substantially coplanar with the top surface of encapsulatingmaterial 48. -
FIGS. 8 through 12 illustrate the formation of a front-side redistribution structure.FIGS. 8 and 9 illustrate the formation of a first layer of Redistribution Lines (RDLs) and the respective dielectric layer. Referring toFIG. 8 ,dielectric layer 50 is formed. The respective step is illustrated asstep 410 in the process flow shown inFIG. 22 . In accordance with some embodiments of the present disclosure,dielectric layer 50 is formed of a polymer such as PBO, polyimide, or the like. The formation method includes coatingdielectric layer 50 in a flowable form, and then curingdielectric layer 50. In accordance with alternative embodiments of the present disclosure,dielectric layer 50 is formed of an inorganic dielectric material such as silicon nitride, silicon oxide, or the like. The formation method may include Chemical Vapor Deposition (CVD), Atomic Layer Deposition (ALD), Plasma-Enhanced Chemical Vapor Deposition (PECVD), or other applicable deposition methods.Openings 52 are then formed, for example, through a photo lithography process. In accordance with some embodiments in whichdielectric layer 50 is formed of a photo sensitive material such as PBO or polyimide, the formation ofopenings 52 involves a photo exposure ofdielectric layer 50 using a lithography mask (not shown), and developingdielectric layer 50. Through-vias 32 andmetal pillars 42 are exposed throughopenings 52. - Next, referring to
FIG. 9 , RDLs 54 are formed overdielectric layer 50. The respective step is illustrated asstep 412 in the process flow shown inFIG. 22 .RDLs 54 includevias 54A formed indielectric layer 50 to connect tometal pillars 42 and through-vias 32, and metal traces (metal lines) 54B overdielectric layer 50. In accordance with some embodiments of the present disclosure, RDLs 54 (including 54A and 54B) are formed in a plating process, which includes depositing a metal seed layer (not shown), forming and patterning a photo resist (not shown) over the metal seed layer, and plating a metallic material such as copper and/or aluminum over the metal seed layer. The metal seed layer and the plated metallic material may be formed of the same material or different materials. The patterned photo resist is then removed, followed by etching the portions of the metal seed layer previously covered by the patterned photo resist.FIG. 21 illustrates an amplified view of one ofRDLs 54 anddielectric layer 50. As shown inFIG. 21 , the top surfaces of the portions ofRDLs 54 directly over via 54A may be recessed lower than the portion ofRDLs 54 directly overlyingdielectric layer 50. Other RDLs 54 and RDLs 58 and 64 (FIG. 12 ) may have a similar profile. - Referring to
FIG. 10 , in accordance with some embodiments of the present disclosure,dielectric layer 60 is formed over the structure shown inFIG. 9 , followed by the formation of openings indielectric layer 60. Some portions ofRDLs 54 are thus exposed through the openings.Dielectric layer 60 may be formed using a material selected from the same candidate materials for formingdielectric layer 50, which may include PBO, polyimide, BCB, or other organic or inorganic materials.RDLs 58 are then formed. The respective step is illustrated asstep 414 in the process flow shown inFIG. 22 .RDLs 58 also include via portions extending into the openings indielectric layer 60 to contactRDLs 54, and metal line portions directly overdielectric layer 60. The formation ofRDLs 58 may be the same as the formation ofRDLs 54, which includes forming a seed layer, forming a patterned mask, platingRDLs 58, and then removing the patterned mask and undesirable portions of the seed layer. -
FIG. 11 illustrates the formation ofdielectric layer 62 andRDLs 64 overdielectric layer 60 andRDLs 58. The respective step is illustrated asstep 416 in the process flow shown inFIG. 22 .Dielectric layer 62 may be formed of a material selected from the same group of candidate materials for forming 50 and 60.dielectric layers RDLs 64 may also be formed of a metal or a metal alloy including aluminum, copper, tungsten, or alloys thereof. It is appreciated that although in the illustrated exemplary embodiments, three layers of RDLs (54, 58 and 64) are formed, the package may have any number of RDL layers such as one layer, two layers, or more than three layers. -
FIG. 12 illustrates the formation ofdielectric layer 66, Under-Bump Metallurgies (UBMs) 68, andelectrical connectors 70 in accordance with some exemplary embodiments.Dielectric layer 66 may be formed of a material selected from the same group of candidate materials for forming 50, 60, 62, and 66. For example,dielectric layers dielectric layer 66 may be formed using PBO, polyimide, or BCB. Openings are formed indielectric layer 66 to expose the underlying metal pads, which are parts ofRDLs 64 in the illustrative exemplary embodiments. In accordance with some embodiment of the present disclosure,UBMs 68 are formed to extend into the openings indielectric layer 66 to contact the metal pads inRDLs 64.UBMs 68 may be formed of nickel, copper, titanium, or multi-layers thereof. In accordance with some exemplary embodiments,UBMs 68 include a titanium layer and a copper layer over the titanium layer. -
Electrical connectors 70 are then formed. The respective step is illustrated asstep 418 in the process flow shown inFIG. 22 . The formation ofelectrical connectors 70 may include placing solder balls on the exposed portions ofUBMs 68, and then reflowing the solder balls, and henceelectrical connectors 70 are solder regions. In accordance with alternative embodiments of the present disclosure, the formation ofelectrical connectors 70 includes performing a plating step to form solder layers overUBMs 68, and then reflowing the solder layers.Electrical connectors 70 may also include non-solder metal pillars, or metal pillars and solder caps over the non-solder metal pillars, which may also be formed through plating. Throughout the description, the structure includingrelease film 22 and the overlying structure in combination is referred to aspackage 100, which is a composite wafer (and also referred to ascomposite wafer 100 hereinafter) including a plurality of device dies 36. - Next, referring to
FIG. 13 ,composite wafer 100 is placed ontape 74, which is attached to frame 76. In accordance with some embodiments of the present disclosure,electrical connectors 70 are in contact withtape 74. Next, light 77 (represented by arrows) is projected onLTHC coating material 22, and light 77 penetrates through thetransparent carrier 20. In accordance with some exemplary embodiments of the present disclosure, light 77 is a laser beam, which scans through the entireLTHC coating material 22. - As a result of the light-exposure (such as the laser scanning),
carrier 20 may be lifted off fromLTHC coating material 22, and hencecomposite wafer 100 is de-bonded (demounted) fromcarrier 20. The respective step is illustrated asstep 420 in the process flow shown inFIG. 22 . During the light exposure, at least a top portion ofLTHC coating material 22 is decomposed in response to the heat introduced by the light exposure, allowingcarrier 20 to be separated from the underlying structure. The residue ofLTHC coating material 22 is then removed, for example, through a plasma cleaning step. The resultingcomposite wafer 100 is shown inFIG. 14 . - In accordance with some embodiments of the present disclosure in which
polymer buffer layer 23 is formed, as shown inFIG. 14 ,polymer buffer layer 23 is exposed at the top ofcomposite wafer 100. In accordance with alternative embodiments of the present disclosure in whichpolymer buffer layer 23 is not formed, through-vias 32, encapsulatingmaterial 48, andDAF 38 are exposed, and the corresponding structure is shown inFIG. 15 .Polymer layer 23, if formed, is etched, also resulting in the structure as shown inFIG. 15 . The respective step is illustrated asstep 422 in the process flow shown inFIG. 22 . - In accordance with some embodiments of the present disclosure,
titanium layers 24A (FIG. 15 ), which are portions ofmetal seed layer 24 as shown inFIG. 3 , are etched. Since titanium has higher electrical resistivity than copper, by removing the titanium layers, the copper portions of through-vias 32, which have a lower resistivity than titanium layers, are exposed. Hence, the connection to through-vias 32 may be established with a lower resistance. In accordance with some embodiments of the present disclosure, the etching of titanium layers is performed through wet etching using a hydrogen fluoride (HF) solution, a phosphoric acid, or a mixture of HF and phosphoric acid. The etching may also be performed using dry etching. - Also,
DAF 38 is etched in an etching step. The respective step is illustrated asstep 424 in the process flow shown inFIG. 22 . In accordance with some embodiments of the present disclosure, the etching is performed through dry etching. The etching gas may include oxygen (O2), CF4, and possibly some other gases such as nitrogen (N2). The etching is represented byarrows 72 as shown inFIG. 15 . The resulting structure is shown inFIG. 16A throughFIG. 16C . In accordance with some exemplary embodiments, in the etching, the oxygen in the etching gas may have a flow rate in the range between about 50 sccm and about 1,500 sccm, the CF4 in the etching gas may have a flow rate in the range between about 50 sccm and about 1,500 sccm, and the nitrogen in the etching gas may have a flow rate in the range between about 50 sccm and about 2,000 sccm. - The etching gas may result in the etching of both
DAF 38 and encapsulatingmaterial 48.DAF 38 may also be fully removed (as shown inFIGS. 16A through 16C ) or partially removed (as shown inFIG. 20C ). The etching selectivity, which is the ratio of the etching rate ofDAF 38 to the etching rate of encapsulatingmaterial 48, may be adjusted by adjusting etching conditions such as the flow rates of oxygen and CF4, so that various effects may be resulted. For example, the etching rate ofDAF 38 may be higher than, equal to, or lower than the etching rate of encapsulatingmaterial 48. Due to the etching of encapsulatingmaterial 48, the top surface of encapsulatingmaterial 48 is recessed to be lower than the top surfaces of through-vias 32. On the other hand, the etching gas does not attack through-vias 32, and hence through-vias 32 protrude above encapsulatingmaterial 48. In accordance with some embodiments of the present disclosure, the protruding height HP1 (FIG. 16A ) is in the range between about 2 μm and about 50 μm. - In accordance with alternative embodiments, the removal of
DAF 38 is achieved through laser scanning, and henceDAF 38 and the top surface portion of encapsulatingmaterial 48 are removed. Due to the high thermal conductivity of through-vias 32 andsubstrate 39 of device die 36, through-vias 32 andsubstrate 39 of device die 36, although also subject to the laser scanning, are not recessed. - In
FIG. 16A , the height of through-vias 32 is represented as H1, the height of encapsulatingmaterial 48 is represented as H2, and the height of device die 36 is represented as H3. Height H1 is greater than heights H2 and H3 due to the protruding of through-vias 32. Depending on how much encapsulatingmaterial 48 is recessed, height H3 of device die 36 may be greater than, equal to, or smaller than, height H2 of encapsulatingmaterial 48. Due to the existence ofportions 38A (FIG. 15 ), recesses 73 are formed, as shown inFIG. 16A . It is appreciated that recesses 73 are parts of a recess ring encircling device die 36 when viewed from the top of device die 36. Recesses 73 may extend lower than the top surface of device die 36. Furthermore, the sidewalls of device die 36 may be exposed to recesses 73. Depth D1 of recesses 73 may be in the range between about 1 μm and about 100 μm in accordance with some embodiments of the present disclosure. -
FIG. 16B illustratescomposite wafer 100 in accordance with some embodiments. These embodiments are similar to the embodiments as shown inFIG. 16A , except the recesses 73 as shown inFIG. 16A are not formed. -
FIG. 16C illustratescomposite wafer 100 in accordance with some embodiments. These embodiments are similar to the embodiments as shown inFIG. 16A , except through-vias 32 have top surfaces co-planar with the top surfaces of encapsulatingmaterial 48 and device die 36, and the recesses 73 as shown inFIG. 16A are not formed. - In accordance with some embodiments of the present disclosure, as shown in
FIG. 17 , thermalconductive paste 78 is applied to cover device die 36. The respective step is illustrated asstep 426 in the process flow shown inFIG. 22 . In accordance with alternative embodiments of the present disclosure, noconductive paste 78 is applied, as is shown inFIG. 20B . Thermalconductive paste 78 may include a polymer mixed with metal particles such as copper particles. Thermalconductive paste 78 may also be a solder paste. Accordingly, thermalconductive paste 78 may also be electrically conductive. Thermalconductive paste 78 may be applied through printing or another applicable method, and then cured into a solid state. Thermalconductive paste 78 may or may not be thermally treated (during which it is cured) to remove the polymer and/or solvent therein, leaving the metal particles and a small amount of adhesive in the solidified thermalconductive paste 78. The majority (such as more than 80 weight percent) of the thermalconductive paste 78 may be metal particles in accordance with some exemplary embodiments. The thermal treatment may include a treating temperature in the range between about 160° C. and about 200° C., and the thermal treatment may last between about 30 minutes and about 2 hours. Thermalconductive paste 78 may have a thermal conductivity higher than about 1 W/k*m, higher than about 5 W/k*m, higher than about 20 W/k*m, higher than about 50 W/k*m, or even higher. - Thermal
conductive paste 78 may be have a top view area greater than the top view area of device die 36, and may fully cover or partially cover device die 36. Furthermore, recesses 73 (FIG. 16 ) may also be filled by thermalconductive paste 78. Accordingly, thermalconductive paste 78 in the recesses 73 may fully encircle device die 36, and the vertical interface between the portion of thermalconductive paste 78 in the recesses 73 and device die 36 may form a full ring. The top surface of thermalconductive paste 78 is level with or higher than the top surface of encapsulatingmaterial 48, which means the combined height H4 of device die 36 and thermalconductive paste 78 is equal to or greater than the thickness H2 of encapsulatingmaterial 48. - As shown in
FIG. 18 ,composite wafer 100 includes a plurality ofpackages 100′ (schematically illustrated), which are identical to each other, with each ofpackages 100′ including through-vias 32 and one device die 36.FIG. 18 also illustrates the bonding ofpackage 200 to package 100′, thus forming a plurality of identical Package-on-Package (PoP) structure/packages. The bonding is performed throughsolder regions 80, which join through-vias 32 tometal pads 206 in theoverlying package 200.Solder regions 80 may be in contact with the top surfaces and the sidewalls of the protruding portions of through-vias 32, and hence the contact resistance is reduced. In accordance with some embodiments of the present disclosure,package 200 includespackage substrate 204 and device die(s) 202, which may be memory dies such as Static Random Access Memory (SRAM) dies, Dynamic Random Access Memory (DRAM) dies, or the like.Underfill 208 is also disposed into the gap betweenpackages 200 and theunderlying packages 100′, and is cured. - In accordance with some embodiments of the present disclosure, the top surface of
conductive paste 78 is lower than the top surface ofpackage 200. Accordingly,conductive paste 78 is vertically spaced apart frompackage 200 by a portion ofunderfill 208. In accordance with alternative embodiments, as also shown inFIG. 18 ,conductive paste 78 is thick enough, and the top surface ofconductive paste 78 contacts the bottom surface ofpackage 200. Dashedlines 78′ schematically shows the extended edges ofconductive paste 78 thatcontacts package 200. In subsequently discussed packages shown inFIGS. 20A, 20C, 20D, and 20E , theedges 78′ are also illustrated. - In accordance with alternative embodiments of the present disclosure, instead of
bond package 200 to through-vias 32, a backside redistribution structure (not shown) is formed. The backside redistribution structure will include dielectric layers and RDLs in the dielectric layers, andpackage 200 is bonded over the backside RDLs in the backside redistribution structure. In order to form the backside redistribution structure, a carrier, instead of a tape, may be placed undercomposite wafer 100 as a support in the formation of the backside redistribution structure. Accordingly,electrical connectors 70 are adhered to the carrier through an adhesive film (not shown) during the formation of the backside redistribution structure. - Next, referring to
FIG. 19 , a singulation (die-saw) process is performed to separatecomposite wafer 100 and theoverlying packages 200 intoindividual packages 300, which are identical to each other. The resulting structure is shown inFIG. 19 . The singulation may be performed ontape 74. The singulation may be performed using a blade, or may be performing using a laser to do pre-grooving, so that grooves are formed, and then using a blade to cut through the grooves. -
FIG. 20A illustrates the bonding of thesingulated package 300 to packagecomponent 86 throughsolder regions 70. In accordance with some embodiments of the present disclosure,package component 86 is a package substrate, which may be a coreless substrate or a substrate having a core. In accordance with other embodiments of the present disclosure,package component 86 is a printed circuit board or a package.Solder regions 70 may be bonded tobond pads 88 inpackage component 86. - In
package 300, thermalconductive paste 78 has a good thermal conductivity, and hence is efficient in conducting the heat generated in device die 36 intounderfill 208.Underfill 208 may also be selected to have a relatively high thermal conductivity (although lower than the thermal conductivity of thermal conductive paste 78), and hence the heat may be conducted horizontally out ofpackage 300. Thermalconductive paste 78 may also encircle and contact the sidewalls of device die 36, hence further improves the thermal conduction. - As shown in
FIGS. 16A and 16B , the recesses 73 inFIGS. 16A and 16B may or may not be formed. Accordingly, inFIG. 20A , theportions 78A ofconductive paste 78 may or may not exist, and the corresponding regions may be occupied by encapsulatingregions 48 or portions ofconductive paste 78. -
FIG. 20B illustrates the cross-sectional view ofpackage 300 in accordance with some embodiments of the present disclosure.Package 300 in accordance with these embodiments are similar to thepackage 300 shown inFIG. 20A , except no thermal conductive paste is formed directly over device die 36. Accordingly, the top surface of device die 36 is in physical contact withunderfill 208. Since thepolymer buffer layer 23 and DAF 38 (FIG. 14 ), which have low thermal conductivity values, have been removed and will not act as the barrier for heat dissipation, the thermal conductivity between device die 36 andunderfill 208 is improved compared to the packages includingpolymer buffer layer 23 andDAF 38. -
FIG. 20C illustrates the cross-sectional view ofpackage 300 in accordance with some embodiments of the present disclosure.Package 300 in accordance with these embodiments are similar to thepackage 300 shown inFIG. 20A , except at least a bottom portion ofDAF 38 remains, and recess may be or may not be formed. In accordance with some embodiments of the present disclosure, the formation of this structure is achieved by controlling the etching rate ofDAF 38 to be close to the etching rate of encapsulatingmaterial 48, and stopping the etching process once device die 36 is exposed. In accordance with some embodiments, thermalconductive paste 78 is formed over device die 36. In accordance with alternatively embodiments, thermalconductive paste 78 is not formed over device die 36. Accordingly, thermalconductive paste 78 is shown with dashed lines to indicate it may or may not be formed. -
FIG. 20D illustrates the cross-sectional view ofpackage 300 in accordance with some embodiments of the present disclosure.Package 300 in accordance with these embodiments are similar to thepackage 300 shown inFIG. 20A , except through-vias 32 do not protrude higher than the top surfaces of encapsulatingmaterial 48 and device die 36. Accordingly, the top surfaces of through-vias 32, encapsulatingmaterial 48, and device die 36 are coplanar with each other. The recesses 73 (FIG. 16A ) may or may not be formed in accordance with these embodiments. The recesses 73, when formed, will be occupied byconductive paste 78. -
FIG. 20E illustrates the cross-sectional view ofpackage 300 in accordance with some embodiments of the present disclosure.Package 300 in accordance with these embodiments are similar to thepackage 300 shown inFIG. 20A , exceptconductive paste 78 is smaller than device die 36. Accordingly, the top surface of device die 36 has a portion (for example, the center portion) in contact withconductive paste 78, and a portion in contact withunderfill 208. Width W1 ofconductive paste 78 is smaller than width W2 of device die 36. The recesses 73 (as shown inFIG. 16A ) may or may not be formed in accordance with these embodiments. The recesses 73, when formed, will be occupied byunderfill 208. -
FIG. 20F illustrates the cross-sectional view ofpackage 300 in accordance with some embodiments of the present disclosure.Package 300 in accordance with these embodiments are similar to thepackage 300 shown inFIG. 20A , exceptconductive paste 78 has a top surface coplanar with or lower than the top surface of encapsulatingmaterial 48. For example, the top surface ofconductive paste 78 shown using a solid line is coplanar with the top surface of encapsulatingmaterial 48. Dashedline 81 illustrates the top surface ofconductive paste 78 in accordance with some embodiments, and the top surface ofconductive paste 78 is lower than the top surface of encapsulatingmaterial 48. The embodiments are the results of the faster etching ofsubstrate 39 of device die 36 in the step shown inFIG. 16A . InFIG. 20F , the total thickness H4 of device die 36 andconductive paste 78 is equal to or smaller than the height H3 of encapsulatingmaterial 48. - The packages in accordance with some embodiments of the present disclosure are formed using RDL-last processes, in which
DAF 38 and possiblypolymer buffer layer 23 are formed and then etched. On the other hand, RDL-first process is not preferred as a mean for avoiding the formation of DAF and polymer buffer layer. The reason is that in the RDL-first process, both thesilicon substrate 39 of the device die and through-vias are planarized simultaneously, and it was found that the copper polished from the through-vias contaminates the silicon substrate, causing the leakage of the device die. - In above-illustrated exemplary embodiments, some exemplary processes and features are discussed in accordance with some embodiments of the present disclosure. Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.
- The embodiments of the present disclosure have some advantageous features. By removing the polymer buffer layer and the die-attach film in packages, the polymer buffer layer and the die-attach film no longer hamper the heat dissipation, and hence the heat dissipation of the resulting package is improved.
- In accordance with some embodiments of the present disclosure, a method includes forming a release film over a carrier, attaching a device over the release film through a die-attach film, encapsulating the device in an encapsulating material, performing a planarization on the encapsulating material to expose the device, detaching the device and the encapsulating material from the carrier, and etching the die-attach film to expose a back surface of the device. In an embodiment, the method further includes applying a thermal conductive paste on the back surface of the device; and dispensing an underfill to contact the thermal conductive paste. In an embodiment, after the die-attach film is etched, a recess is formed to extend into the encapsulating material, and the thermal conductive paste is filled into the recess. In an embodiment, the method further includes dispensing an underfill, wherein the underfill in in contact with the back surface of the device. In an embodiment, after the die-attach film is etched, a recess is formed to extend into the encapsulating material, and the underfill is filled into the recess. In an embodiment, the method further includes forming a metal post over the carrier, wherein the metal post is encapsulated in the encapsulating material, wherein in the etching the die-attach film, a portion of the encapsulating material is etched, and the through-via protrudes out of the encapsulating material. In an embodiment, after the etching the die-attach film, the die-attach film is fully removed. In an embodiment, after the etching the die-attach film, a first portion of the die-attach film in contact with the back surface of the device is removed, and a second portion of the die-attach film in contact with a sidewall of the device remains.
- In accordance with some embodiments of the present disclosure, a method includes coating a release layer on a carrier; forming a metal post over the release layer; attaching a device die over the release layer through a die-attach film; encapsulating the device die and the metal post in an encapsulating material; projecting a light on the release layer to decompose a portion of the release layer; lifting off the carrier from the encapsulating material, the device die, and the metal post; etching the die-attach film to reveal a back surface of the device die; bonding a package to the metal post; and dispensing an underfill, wherein a portion of the underfill is disposed between the device die and the package. In an embodiment, the method further includes applying a thermal conductive paste on the back surface of the device die; and curing the thermal conductive paste, wherein the underfill contacts the thermal conductive paste. In an embodiment, the underfill contacts the back surface of the device die. In an embodiment, when the die-attach film is etched, the encapsulating material is also etched to result in the metal post to protrude out of the encapsulating material. In an embodiment, the etching the die-attach film results in a recess to be formed extending into the encapsulating material. In an embodiment, the underfill is filled into the recess.
- In accordance with some embodiments of the present disclosure, package includes an encapsulating material; a through-via penetrating through the encapsulating material, wherein the through-via includes a portion protruding higher than a top surface of the encapsulating material; a device encapsulated in the encapsulating material, wherein the device includes a semiconductor substrate with a back surface; a package component over and bonded to the through-via; and an underfill between the encapsulating material and the package component, wherein the underfill is in contact with the encapsulating material. In an embodiment, the underfill is further in contact with the back surface of the semiconductor substrate in the device. In an embodiment, the underfill further includes a portion extending into the encapsulating material, wherein the portion of the underfill contacts a sidewall of the semiconductor substrate in the device. In an embodiment, the package further includes a thermal conductive paste over and contacting the back surface of the semiconductor substrate in the device, with a portion of the underfill overlapping the thermal conductive paste. In an embodiment, the thermal conductive paste further includes a portion extending into the encapsulating material, wherein the portion of the thermal conductive paste contacts a sidewall of the semiconductor substrate in the device. In an embodiment, the package further includes a solder region bonding the through-via to the package component, wherein the solder region contacts sidewalls of the through-via.
- In accordance with some embodiments of the present disclosure, method includes removing a layer from a region overlying a die-attach film, an encapsulating material, and a through-via penetrating through the encapsulating material, wherein a die-attach film is revealed, and the die-attach film joins a device with the layer; etching the die-attach film to at least partially remove the die-attach film, wherein a surface of the device is exposed after the die-attach film is etched; applying a paste onto the surface of the device; curing the paste; bonding a package component to the through-via, wherein the paste is spaced apart from the package component by a gap; and filling an underfill into the gap. In an embodiment, the removing the layer includes removing a polymer buffer layer. In an embodiment, the removing the layer includes etching LTHC coating material. In an embodiment, after the etching the die-attach film, a recess is formed extending into the encapsulating material, and the paste is filled into the recess. In an embodiment, after the etching the die-attach film, a remaining portion of the die-attach film is left extending into the encapsulating material, and the paste has a portion over and contacting the remaining portion of the die-attach film. In an embodiment, in the etching the die-attach film, the encapsulating material is etched to allow a portion of the through-via to protrude out of the encapsulating material.
- In accordance with some embodiments of the present disclosure, package includes an encapsulating material; a device die encapsulated in the encapsulating material, wherein the device die includes a semiconductor substrate with a back surface; a thermal conductive paste over and contacting the device die; a package component over the encapsulating material and the device die; and a underfill separating, and in contact with, the thermal conductive paste and the package component. In an embodiment, the underfill is in contact with the encapsulating material.
- In accordance with some embodiments of the present disclosure, package includes an encapsulating material; a device die encapsulated in the encapsulating material, wherein the device die includes a semiconductor substrate; and a filling material comprising: a first portion extending into the encapsulating material to contact a sidewall of the device die; and a second portion over and contacting a top surface of the semiconductor substrate in the device die. In an embodiment, the filling material includes a thermal conductive paste, and the package further includes an underfill, with a portion of the underfill being over and contacting the thermal conductive paste.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (9)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/800,964 US10170341B1 (en) | 2017-06-30 | 2017-11-01 | Release film as isolation film in package |
| DE102017012352.7A DE102017012352B4 (en) | 2017-06-30 | 2017-11-08 | Process with a separating film as an insulating film in the housing and housing |
| DE102017126028.5A DE102017126028B4 (en) | 2017-06-30 | 2017-11-08 | Housing and manufacturing method using a release film as an insulating film |
| KR1020170163375A KR102078407B1 (en) | 2017-06-30 | 2017-11-30 | Release film as isolation film in package |
| TW106143107A TWI648826B (en) | 2017-06-30 | 2017-12-08 | Packaging and its forming method |
| CN201711342088.5A CN109216213B (en) | 2017-06-30 | 2017-12-14 | Package and method of forming the same |
| US16/226,913 US10763132B2 (en) | 2017-06-30 | 2018-12-20 | Release film as isolation film in package |
| US17/007,679 US11488843B2 (en) | 2017-06-30 | 2020-08-31 | Underfill between a first package and a second package |
| US17/815,410 US11756802B2 (en) | 2017-06-30 | 2022-07-27 | Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201762527240P | 2017-06-30 | 2017-06-30 | |
| US15/800,964 US10170341B1 (en) | 2017-06-30 | 2017-11-01 | Release film as isolation film in package |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/226,913 Continuation US10763132B2 (en) | 2017-06-30 | 2018-12-20 | Release film as isolation film in package |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US10170341B1 US10170341B1 (en) | 2019-01-01 |
| US20190006200A1 true US20190006200A1 (en) | 2019-01-03 |
Family
ID=64736647
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/800,964 Active US10170341B1 (en) | 2017-06-30 | 2017-11-01 | Release film as isolation film in package |
| US16/226,913 Active US10763132B2 (en) | 2017-06-30 | 2018-12-20 | Release film as isolation film in package |
| US17/007,679 Active US11488843B2 (en) | 2017-06-30 | 2020-08-31 | Underfill between a first package and a second package |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/226,913 Active US10763132B2 (en) | 2017-06-30 | 2018-12-20 | Release film as isolation film in package |
| US17/007,679 Active US11488843B2 (en) | 2017-06-30 | 2020-08-31 | Underfill between a first package and a second package |
Country Status (4)
| Country | Link |
|---|---|
| US (3) | US10170341B1 (en) |
| KR (1) | KR102078407B1 (en) |
| CN (1) | CN109216213B (en) |
| TW (1) | TWI648826B (en) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210242083A1 (en) * | 2018-04-20 | 2021-08-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Processes for Reducing Leakage and Improving Adhesion |
| US20220122922A1 (en) * | 2020-10-19 | 2022-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
| US11355428B2 (en) | 2019-09-27 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package |
| US11380616B2 (en) * | 2018-05-16 | 2022-07-05 | Intel IP Corporation | Fan out package-on-package with adhesive die attach |
| US20230066968A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method thereof |
| US20240203935A1 (en) * | 2022-12-19 | 2024-06-20 | Infineon Technologies Ag | Method of embedding a bare die in a carrier laminate |
| US12159822B2 (en) | 2019-09-27 | 2024-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor package having conductive pillars |
| US12300565B2 (en) | 2021-05-11 | 2025-05-13 | Richtek Technology Corporation | Chip package unit and chip packaging method |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9837359B1 (en) * | 2016-09-30 | 2017-12-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated fan-out package and method of fabricating the same |
| DE102017126028B4 (en) | 2017-06-30 | 2020-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Housing and manufacturing method using a release film as an insulating film |
| US10170341B1 (en) * | 2017-06-30 | 2019-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Release film as isolation film in package |
| US11031342B2 (en) | 2017-11-15 | 2021-06-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and method |
| US10566261B2 (en) | 2017-11-15 | 2020-02-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated fan-out packages with embedded heat dissipation structure |
| US20200075547A1 (en) * | 2018-08-31 | 2020-03-05 | Qorvo Us, Inc. | Double-sided integrated circuit module having an exposed semiconductor die |
| US10529637B1 (en) | 2018-10-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit package and method of forming same |
| US10818640B1 (en) | 2019-04-02 | 2020-10-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die stacks and methods forming same |
| KR102900016B1 (en) * | 2019-07-12 | 2025-12-15 | 삼성전자주식회사 | Semiconductor package including redistributed layer and method for fabrication therefor |
| US20210045476A1 (en) | 2019-08-12 | 2021-02-18 | Nike, Inc. | Apparel with adaptive fit |
| US12167761B2 (en) | 2019-08-12 | 2024-12-17 | Nike, Inc. | Apparel with dynamic vent structure |
| US11145610B2 (en) * | 2019-12-30 | 2021-10-12 | Unimicron Technology Corp. | Chip package structure having at least one chip and at least one thermally conductive element and manufacturing method thereof |
| KR102746859B1 (en) * | 2020-01-23 | 2024-12-27 | 삼성전자주식회사 | Semiconductor package and manufacturing method thereof |
| KR102738200B1 (en) | 2020-07-29 | 2024-12-03 | 삼성전자주식회사 | Fan-out semiconductor package |
| US11424213B2 (en) * | 2020-09-10 | 2022-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure including a first surface mount component and a second surface mount component and method of fabricating the semiconductor structure |
| CN117293094A (en) * | 2022-06-15 | 2023-12-26 | 群创光电股份有限公司 | Electronic device and method of manufacturing same |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030035269A1 (en) * | 2001-08-17 | 2003-02-20 | Intel Corporation | Thermal bus design to cool a microelectronic die |
| US20030117770A1 (en) * | 2001-12-20 | 2003-06-26 | Intel Corporation | Carbon nanotube thermal interface structures |
| US20050255304A1 (en) * | 2004-05-14 | 2005-11-17 | Damon Brink | Aligned nanostructure thermal interface material |
| US20140203429A1 (en) * | 2013-01-18 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
| US20140252646A1 (en) * | 2013-03-06 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure for Package-on-Package Devices |
| US20150380334A1 (en) * | 2014-06-26 | 2015-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced Structure for Info Wafer Warpage Reduction |
Family Cites Families (40)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2008091719A (en) * | 2006-10-03 | 2008-04-17 | Shinko Electric Ind Co Ltd | Semiconductor device |
| US8759964B2 (en) | 2007-07-17 | 2014-06-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer level package structure and fabrication methods |
| US8039303B2 (en) * | 2008-06-11 | 2011-10-18 | Stats Chippac, Ltd. | Method of forming stress relief layer between die and interconnect structure |
| CN201327770Y (en) | 2008-10-20 | 2009-10-14 | 深圳市瑞凌实业有限公司 | High-frequency transformer for electric welding |
| JP2010118554A (en) * | 2008-11-13 | 2010-05-27 | Nec Electronics Corp | Semiconductor device and method of manufacturing the same |
| US8003496B2 (en) * | 2009-08-14 | 2011-08-23 | Stats Chippac, Ltd. | Semiconductor device and method of mounting semiconductor die to heat spreader on temporary carrier and forming polymer layer and conductive layer over the die |
| TWI528514B (en) * | 2009-08-20 | 2016-04-01 | 精材科技股份有限公司 | Chip package and method of manufacturing same |
| CN201543642U (en) | 2009-10-23 | 2010-08-11 | 王勇 | Toilet waste pyrolysis device |
| CN201631719U (en) | 2010-03-25 | 2010-11-17 | 寇国斌 | Solar disinfection system |
| US9985150B2 (en) | 2010-04-07 | 2018-05-29 | Shimadzu Corporation | Radiation detector and method of manufacturing the same |
| US9048233B2 (en) | 2010-05-26 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package systems having interposers |
| US8361842B2 (en) | 2010-07-30 | 2013-01-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded wafer-level bonding approaches |
| US8884431B2 (en) | 2011-09-09 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and structures for semiconductor devices |
| US9064879B2 (en) | 2010-10-14 | 2015-06-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and structures using a die attach film |
| US8829676B2 (en) | 2011-06-28 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure for wafer level package |
| KR101257218B1 (en) * | 2011-09-30 | 2013-04-29 | 에스티에스반도체통신 주식회사 | Package on package and its manufacturing method |
| US9000584B2 (en) | 2011-12-28 | 2015-04-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor device with a molding compound and a method of forming the same |
| US8680647B2 (en) | 2011-12-29 | 2014-03-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with passive devices and methods of forming the same |
| TWI463633B (en) * | 2011-12-30 | 2014-12-01 | 財團法人工業技術研究院 | Chip package structure |
| US8703542B2 (en) | 2012-05-18 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer-level packaging mechanisms |
| US9991190B2 (en) | 2012-05-18 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging with interposer frame |
| US8809996B2 (en) | 2012-06-29 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with passive devices and method of forming the same |
| JP5928222B2 (en) * | 2012-07-30 | 2016-06-01 | 株式会社ソシオネクスト | Semiconductor device and manufacturing method of semiconductor device |
| US9508674B2 (en) | 2012-11-14 | 2016-11-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Warpage control of semiconductor die package |
| US8785299B2 (en) | 2012-11-30 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package with a fan-out structure and method of forming the same |
| US8778738B1 (en) | 2013-02-19 | 2014-07-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices and packaging devices and methods |
| US9378982B2 (en) * | 2013-01-31 | 2016-06-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die package with openings surrounding end-portions of through package vias (TPVs) and package on package (PoP) using the die package |
| CN103165543B (en) * | 2013-02-08 | 2015-11-18 | 日月光半导体制造股份有限公司 | Semiconductor element, manufacturing method and packaging structure thereof |
| US9263511B2 (en) | 2013-02-11 | 2016-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package with metal-insulator-metal capacitor and method of manufacturing the same |
| US8877554B2 (en) | 2013-03-15 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices, methods of packaging semiconductor devices, and PoP devices |
| US9368460B2 (en) | 2013-03-15 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out interconnect structure and method for forming same |
| TWI508258B (en) * | 2013-12-19 | 2015-11-11 | 矽品精密工業股份有限公司 | Semiconductor package and its manufacturing method |
| US9583420B2 (en) * | 2015-01-23 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufactures |
| KR20150091886A (en) * | 2014-02-04 | 2015-08-12 | 삼성전자주식회사 | Semiconductor package having a heat slug |
| TWI591797B (en) * | 2014-02-27 | 2017-07-11 | 台灣積體電路製造股份有限公司 | Metal pad for laser marking |
| US9589900B2 (en) | 2014-02-27 | 2017-03-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal pad for laser marking |
| US9543170B2 (en) | 2014-08-22 | 2017-01-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packages and methods of forming the same |
| US9633934B2 (en) * | 2014-11-26 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semicondutor device and method of manufacture |
| US10290609B2 (en) * | 2016-10-13 | 2019-05-14 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method of the same |
| US10170341B1 (en) * | 2017-06-30 | 2019-01-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Release film as isolation film in package |
-
2017
- 2017-11-01 US US15/800,964 patent/US10170341B1/en active Active
- 2017-11-30 KR KR1020170163375A patent/KR102078407B1/en active Active
- 2017-12-08 TW TW106143107A patent/TWI648826B/en active
- 2017-12-14 CN CN201711342088.5A patent/CN109216213B/en active Active
-
2018
- 2018-12-20 US US16/226,913 patent/US10763132B2/en active Active
-
2020
- 2020-08-31 US US17/007,679 patent/US11488843B2/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030035269A1 (en) * | 2001-08-17 | 2003-02-20 | Intel Corporation | Thermal bus design to cool a microelectronic die |
| US20030117770A1 (en) * | 2001-12-20 | 2003-06-26 | Intel Corporation | Carbon nanotube thermal interface structures |
| US20050255304A1 (en) * | 2004-05-14 | 2005-11-17 | Damon Brink | Aligned nanostructure thermal interface material |
| US20140203429A1 (en) * | 2013-01-18 | 2014-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out package structure and methods for forming the same |
| US20140252646A1 (en) * | 2013-03-06 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure for Package-on-Package Devices |
| US20150380334A1 (en) * | 2014-06-26 | 2015-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced Structure for Info Wafer Warpage Reduction |
Non-Patent Citations (1)
| Title |
|---|
| Montgomery US 2003/0117770 * |
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11651994B2 (en) * | 2018-04-20 | 2023-05-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Processes for reducing leakage and improving adhesion |
| US12020983B2 (en) * | 2018-04-20 | 2024-06-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Processes for reducing leakage and improving adhesion |
| US20230274976A1 (en) * | 2018-04-20 | 2023-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Processes for Reducing Leakage and Improving Adhesion |
| US20210242083A1 (en) * | 2018-04-20 | 2021-08-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Processes for Reducing Leakage and Improving Adhesion |
| US11380616B2 (en) * | 2018-05-16 | 2022-07-05 | Intel IP Corporation | Fan out package-on-package with adhesive die attach |
| US11355428B2 (en) | 2019-09-27 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package |
| US12159822B2 (en) | 2019-09-27 | 2024-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor package having conductive pillars |
| US20220384355A1 (en) * | 2020-10-19 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
| US11830821B2 (en) * | 2020-10-19 | 2023-11-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices and methods of manufacture |
| US20220122922A1 (en) * | 2020-10-19 | 2022-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
| US12132004B2 (en) * | 2020-10-19 | 2024-10-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices and methods of manufacture |
| US12300565B2 (en) | 2021-05-11 | 2025-05-13 | Richtek Technology Corporation | Chip package unit and chip packaging method |
| US20230066968A1 (en) * | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method thereof |
| US12261092B2 (en) * | 2021-08-30 | 2025-03-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package and manufacturing method thereof |
| US20240203935A1 (en) * | 2022-12-19 | 2024-06-20 | Infineon Technologies Ag | Method of embedding a bare die in a carrier laminate |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20190003291A (en) | 2019-01-09 |
| US10170341B1 (en) | 2019-01-01 |
| TW201906095A (en) | 2019-02-01 |
| US20200402816A1 (en) | 2020-12-24 |
| US20190122901A1 (en) | 2019-04-25 |
| CN109216213A (en) | 2019-01-15 |
| CN109216213B (en) | 2020-06-12 |
| KR102078407B1 (en) | 2020-02-17 |
| US11488843B2 (en) | 2022-11-01 |
| US10763132B2 (en) | 2020-09-01 |
| TWI648826B (en) | 2019-01-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11488843B2 (en) | Underfill between a first package and a second package | |
| US11901302B2 (en) | InFO-POP structures with TIVs having cavities | |
| US12334489B2 (en) | Lthc as charging barrier in info package formation | |
| US10916450B2 (en) | Package of integrated circuits having a light-to-heat-conversion coating material | |
| US10714414B2 (en) | Planarizing RDLS in RDL—First Processes Through CMP Process | |
| US11600574B2 (en) | Method of forming RDLS and structure formed thereof | |
| US12431400B2 (en) | Packages with enlarged through-vias in encapsulant | |
| US11756802B2 (en) | Thermally conductive material in the recess of an encapsulant and sidewall of an integrated circuit device | |
| US20240136298A1 (en) | InFO-POP Structures with TIVs Having Cavities |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, JING-CHENG;CHENG, LI-HUI;TSAI, PO-HAO;REEL/FRAME:044016/0053 Effective date: 20171013 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |