US20180342286A1 - Method and apparatus for precharge and refresh control - Google Patents
Method and apparatus for precharge and refresh control Download PDFInfo
- Publication number
- US20180342286A1 US20180342286A1 US15/603,295 US201715603295A US2018342286A1 US 20180342286 A1 US20180342286 A1 US 20180342286A1 US 201715603295 A US201715603295 A US 201715603295A US 2018342286 A1 US2018342286 A1 US 2018342286A1
- Authority
- US
- United States
- Prior art keywords
- bank
- command
- signal
- row
- precharge
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
- G11C11/40618—Refresh operations over multiple banks or interleaving
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4085—Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/408—Address circuits
- G11C11/4087—Address decoders, e.g. bit - or word line decoders; Multiple line decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
Definitions
- FIG. 1A is a timing diagram of a voltage of a word line associated with a memory row access in a conventional semiconductor memory device.
- the word line is set to a logic high level responsive to a row activation command (e.g., an activation command “ACTIVATE”, or a per-bank refresh command “REFRESH”), in order to select a page to be opened.
- a row activation command e.g., an activation command “ACTIVATE”, or a per-bank refresh command “REFRESH”
- the page is open responsive to the activation command, and a read or write access to the page occurs responsive to a read or write command, or a refresh operation of the row in a bank is performed responsive to the per-bank refresh command.
- a precharge command is issued to the bank, and the word line voltage is set to a logic low level.
- the word line voltage is set to the logic high level again responsive to the per-bank refresh command and the row address may be provided from a refresh counter.
- a row cycle time tRC (e.g., a period of waiting time after a row is activated in a bank before another row can be activated in the same bank, tRAS+tRP) is the same for an activation-precharge cycle as for the per-bank refresh cycle.
- FIG. 1B is a flow diagram of a command sequence for a per-bank refresh cycle in the conventional semiconductor memory device.
- the per-bank refresh operation for bank m after accessing column n for read or write (RD/WR m) uses two commands, a precharge command to close the open page, and a per-bank refresh command.
- FIG. 1A is a timing diagram of a voltage of a word line associated with a memory row access in a conventional semiconductor memory device.
- FIG. 1B is a flow diagram of a command sequence for a per-bank refresh cycle in the conventional semiconductor memory device.
- FIG. 2 is a block diagram of a semiconductor memory device in accordance with some embodiments of the present disclosure.
- FIG. 3 is a block diagram of bank control logic circuits in the semiconductor memory device in accordance with some embodiments of the present disclosure.
- FIG. 4 is a flow diagram of a command sequence a per-bank refresh cycle in a semiconductor memory device in accordance with some embodiments of the present disclosure.
- FIG. 5 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure.
- FIG. 6 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a semiconductor memory device in accordance with some embodiments of the present disclosure.
- FIG. 7 is a timing diagram of signals around the bank control logic circuits of FIG. 3 in accordance with some embodiments of the present disclosure.
- FIG. 8 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure.
- FIG. 9 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a semiconductor memory device in accordance with some embodiments of the present disclosure.
- FIG. 2 is a block diagram of a semiconductor memory device 20 in accordance with some embodiments of the present disclosure.
- the semiconductor memory device 20 may include a memory array 25 divided into a plurality of banks (e.g., eight banks), each bank having N rows and M columns, where N and M are natural numbers.
- the bank, row and column addresses are provided by a memory controller 21 .
- the semiconductor memory device 20 may include a command/address decoder 22 that may receive a command (e.g., read, write, etc.) including address information from the memory controller 21 and provide a row address, a bank address and a column address.
- the semiconductor memory device 20 may include a row address decoder 23 and a column address decoder 24 that may receive the row address and the column address, respectively.
- the row address decoder 23 and the column address decoder 24 may also receive the bank address.
- the row address decoder 23 may select the bank and row to be opened for a further read or write access.
- the column decoder 24 may select the bank and column to be accessed with read or write operations.
- the row address generated based on a refresh counter 26 may be used as a row address to select a row to be refreshed.
- a row address multiplexer 27 may receive the row address from the memory controller 21 via the command address decoder 22 and the row address from the refresh counter 26 .
- the row address multiplexer 27 selectively provides the row address from the memory controller 21 or the row address from the refresh counter 26 , responsive to a command for a normal operation (e.g., read, write, row-address level refresh) or a command for the per-bank refresh operation.
- a command for a normal operation e.g., read, write, row-address level refresh
- the bank address is provided by the memory controller 21 .
- the row address decoder 23 thus selects the bank responsive to the bank address provided from the memory controller 21 and further selects a row to be refreshed in the selected bank responsive to the row address provided from the refresh counter 26 .
- FIG. 3 is a block diagram of bank control logic circuits in a semiconductor memory device 30 in accordance with some embodiments of the present disclosure.
- the semiconductor memory device 30 may be the semiconductor memory device 20 in FIG. 2 .
- a memory controller 31 may be the memory controller 21 in FIG. 2 .
- the memory controller 31 may provide a command and an address to a command/address decoder 32 in the semiconductor memory device 30 , including a row access command.
- the command/address decoder 32 may be the command/address decoder 22 in FIG. 2 .
- the command/address decoder 32 may receive commands, addresses including a row address, a column address and a bank address.
- the command/address decoder 32 may provide a row access command among the commands to a row command decoder 33 and the bank address among the addresses to a bank address decoder 34 .
- the row command decoder 33 may determine whether the row access command is either ACTIVATE (ACT) to open a row in a bank, PRECHARGE (PRE) to close an open row in the bank, or a combined PRECHARGE-REFRESH (PRE-REF) command to close an open row in the bank followed by a refresh operation on the same bank.
- ACT ACTIVATE
- PRECHARGE PRECHARGE
- PRE-REF PRECHARGE-REFRESH
- the row command decoder 33 may activate either one of command output nodes ACT, PRE, PRE-REF responsive to the determined command, ACT, PRE, or PRE-REF.
- the bank address may be provided by the command/address decoder 32 in a plurality of bits (e.g., four), and the bank address decoder 34 may provide a bank selection signal to one bank among a plurality of banks (e.g., sixteen banks).
- a bank control logic circuit 35 may be provided.
- the semiconductor memory device 30 may include Bank 0 control logic circuit 35 a , Bank 1 control logic circuit 35 b , . . . Bank 15 control logic circuit 35 p .
- Each bank control logic circuit 35 may include input nodes s 1 to s 4 .
- the input nodes s 1 , s 2 and s 3 of each bank control logic circuit 35 may be coupled to the command output nodes for the ACT, PRE, and PRE-REF of the row command decoder 33 , respectively.
- the input node s 4 of each bank control logic circuit 35 may receive the bank selection signal for the corresponding bank from the bank address decoder 34 .
- each bank control logic circuit 35 may include an AND logic circuit 352 that may provide a signal on s 5 node to set a “Bank n Active” flag signal on an output node s 6 from a flip flop 353 that may function as a bank active status circuit, when bank n is selected by the input node s 4 in an active state along with the input s 1 in an active state by the ACT command.
- the AND logic circuit 352 may reset the “Bank n Active” flag signal on the output node s 6 when bank n is selected by the input node s 4 in an active state along with either the input node s 2 in an active state by a PRE command or the input node s 3 in an active state by a PRE-REF command; a NOR logic circuit 351 may provide an inverted signal to the AND logic circuit 352 .
- the flip flop 353 may provide the bank n active flag signal on the output node s 6 .
- Each bank control logic circuit 35 may include a precharge timer 355 to delay the row activation of a refresh operation in case of a precharge-refresh command to an open bank.
- each bank control logic circuit 35 may include an AND logic circuit 354 that may provide an active signal on s 7 node to set the precharge timer 355 , when the bank is active as indicated by the active bank n active flag signal on s 6 node along with the input node s 3 is in an active state by the PRE-REF command.
- the precharge timer 355 may provide a counter value to a count determiner 356 when bank n is selected along with the active signal on s 7 node.
- the precharge timer 355 may be a digital countdown counter.
- the precharge timer 355 may be a programmable counter. Alternatively, the precharge timer 355 could be an analog timer.
- the time tRP has elapsed when the counter value of the precharge timer 355 reaches 0 and the count determiner 356 may provide an active signal on s 8 node coupled to an input node of a RAS timer (tRAS timer) 357 .
- the RAS timer 357 may generate a pulse equivalent to the minimum row active time responsive to the active signal on s 8 node by providing a counter value to a count determiner 358 .
- the RAS timer 357 may be a digital countdown counter.
- the RAS timer 357 may be a programmable counter.
- the RAS timer 357 could be an analog timer.
- the count determiner 358 may provide an active signal on s 9 node coupled to an input node of an OR logic circuit 359 , which is a bank row activation circuit, when the time tRAS has elapsed and the counter value of the tRAS timer 357 reaches 0.
- the OR logic circuit 359 may receive the bank n active flag signal on the output node s 6 and the signal on the s 9 node.
- the bank n active flag signal on the s 6 node may indicate whether bank n refresh operation is active and the signal on the s 9 node may indicate whether the time tRAS has elapsed.
- the OR logic circuit 359 may provide a bank row activation signal on s 10 node that is coupled to bank n row decoder where bank n to be opened is selected based on the row address.
- the bank row activation signal on s 10 node may be active either when an ACT command was received and row access has been executed, or during the refresh operation.
- FIG. 4 is a flow diagram of a command sequence including a per-bank refresh cycle in a semiconductor memory device in accordance with some embodiments of the present disclosure.
- the semiconductor memory device may be the semiconductor memory device 30 in FIG. 3 .
- the semiconductor memory device may be provided with a command set including a “PRECHARGE-REFRESH (PRE-REF)” command.
- PRE-REF m command instructs a combination of a precharge operation and a refresh operation for bank m.
- the semiconductor memory device may schedule a combination of row precharge and refresh operations for bank m, responsive to a single, combined PRE-REF command for bank m.
- a memory controller that may provide commands to the semiconductor memory device may use a command slot that becomes available following the PRE-REF command for providing an access command (e.g., read, write, etc.) for bank n that is different from bank m.
- an access command e.g., read, write, etc.
- more commands may be transmitted and memory access operations may be executed on the semiconductor memory device with multi-banks within a same time period. For example, in the command sequence as shown in FIG.
- the memory controller may issue or provide five commands in sequence, which include an ACT m command to select or open a row of the bank m, a RD/WR n command to perform a read or write access to the bank n that has already been opened by the previous ACT n command, a PRE-REF m command to close the open row of the bank m and then initiate a refresh operation on the bank m, another RD/WR n command to perform a read or write access to another row of the bank n, and an ACT m command to select or open a row of the bank m for performing a read or write access to the bank m.
- an ACT m command to select or open a row of the bank m
- a RD/WR n command to perform a read or write access to the bank n that has already been opened by the previous ACT n command
- a PRE-REF m command to close the open row of the bank m and then initiate a refresh operation on the bank m
- FIG. 5 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure.
- the memory controller may be the memory controller 31 in FIG. 3 .
- the memory controller may issue a per-bank refresh command (S 501 ) accompanied by a bank address to be refreshed to a semiconductor memory device that may be the semiconductor memory device 20 of FIG. 2 or 30 of FIG. 3 , and then may check a status of a page (or a row) in the bank, whether the page is open (S 501 ).
- S 501 per-bank refresh command
- the memory controller 31 may have a plurality of bank status registers corresponding respectively to a plurality of banks provided in the semiconductor memory device. Each register of the registers may store information indicating whether any page of the bank to be refreshed is open. If no page in the bank is open, the memory controller may wait for the row cycle time tRC (S 504 ) until the refresh operation has been completed by the semiconductor memory device coupled to the memory controller. If, on the other hand, any page in the bank is open, the memory controller may wait for (tRP+tRC) (S 503 ). After the step S 504 or S 503 , the memory controller may proceed with succeeding operations (S 505 ).
- tRC row cycle time
- FIG. 6 is a flow diagram of an operation related to a per-bank precharge and refresh operation caused by a per-bank refresh command in a semiconductor memory device in accordance with some embodiments of the present disclosure.
- the semiconductor memory device may be the semiconductor memory device 20 of FIG. 2 or 30 of FIG. 3 .
- the semiconductor memory device may receive commands, including a per-bank refresh command, issued by a memory controller (e.g., the memory controller that performs steps in FIG. 5 ).
- a memory controller e.g., the memory controller that performs steps in FIG. 5 .
- the semiconductor memory device may check a status of a page (or a row) in bank n selected by the bank address whether any page is open (S 601 ).
- the semiconductor memory device may disable a row precharge operation (as shown in S 602 to S 603 ) and may directly proceed to executing a refresh operation to a row selected by a refresh counter (that may be the refresh counter 26 of FIG. 2 ) in bank n (S 604 ) and wait for tRC (S 605 ) until the refresh operation has been completed.
- a refresh counter that may be the refresh counter 26 of FIG. 2
- the semiconductor memory device may internally execute the row precharge operation (S 602 ) with closing an open page, wait for tRP (S 603 ), and then may execute the refresh operation to the row (or page) selected by refresh counter in bank n (S 604 ).
- the tRP waiting time may be determined either by an analog delay circuit or by a digital counter. Thus, in both cases one per-bank refresh command is being received and processed.
- the semiconductor memory device may determine whether the precharge operation may be executed based on the status of the bank.
- a per-bank refresh command is used as one per-bank precharge and refresh command.
- the memory controller and the semiconductor memory device may communicate using two different commands, a per-bank refresh command and a combined per-bank precharge-and-refresh command that is a PRE-REF command.
- a per-bank refresh command may check a status of a page (or a row) in a bank to be refreshed whether the page is open (S 801 ) and then issue the per-bank refresh command when no page in the bank is open.
- the memory controller may wait for tRC. As shown in FIG.
- the semiconductor memory device may execute the per-bank refresh operation responsive to the per-bank refresh command (S 900 and S 901 ) and then wait for tRC (S 902 ).
- the memory controller may issue the PRE-REF command that is a combined per-bank precharge-and-refresh command (S 802 ) when a page in the bank is open and then wait for a sum of tRP and tRC (S 803 ).
- the PRE-REF command (S 903 ) may cause the semiconductor memory device to execute a precharge operation (S 904 ) followed by the per-bank refresh operation (S 901 ) after tRP (S 905 ). If these two commands encoding is implemented, the semiconductor memory device may not execute a step (e.g., S 601 in FIG. 6 ) of checking the status check of the bank.
- FIG. 7 is a timing diagram of signals around the bank control logic circuits of FIG. 3 in accordance with some embodiments of the present disclosure.
- the memory controller 31 may provide a first command that is a row activation command ACT for a row in bank 0 .
- the command/address decoder 32 may provide the first command to the row command decoder 33 and may provide a bank address associated with bank 0 to the bank address decoder 34 .
- the row command decoder 33 may decode the first command as the row activation command ACT and may provide a pulse signal in an active state at time T 1 on the input node s 1 to bank control logic circuits 35 a to 35 p .
- the bank address decoder 34 may decode 4-bit bank address signals to obtain bank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T 1 on the input node s 4 of the bank 0 control logic circuit 35 a .
- the AND logic circuit 352 may provide an active pulse signal (e.g., a logic high level) at time T 1 on the s 5 node.
- the flip flop 353 may latch the active pulse signal on the s 5 node with a clock edge at time T 1 and may set a bank 0 active flag signal s 6 to an active state (e.g., a logic high level) to indicate that bank 0 is in an active state.
- the OR logic circuit 359 may provide the bank row activation signal in an active state at time T 1 on the s 10 node that is coupled to a row decoder for bank 0 to activate the row selected by the row activation command ACT.
- the memory controller 31 may provide a second command that is a precharge command PRE for a row in bank 0 at time T 2 that is at least the minimum row access cycle time tRAS later than time T 1 .
- the command/address decoder 32 may provide the second command to the row command decoder 33 and may provide the bank address associated with bank 0 to the bank address decoder 34 .
- the row command decoder 33 may decode the second command as the precharge command PRE and may provide a pulse signal in an active state at time T 2 on the input node s 2 to the bank control logic circuits 35 a to 35 p .
- the bank address decoder 34 may decode 4-bit bank address signals to obtain bank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T 2 on the input node s 4 of the bank 0 control logic circuit 35 a . Based on the active signals on the s 2 and s 4 nodes, the AND logic circuit 352 may provide an inactive signal (e.g., a logic low level) at T 2 on the s 5 node.
- an inactive signal e.g., a logic low level
- the flip flop 353 may latch the inactive signal on the s 5 node with a clock edge at T 2 and may reset a bank 0 active flag signal s 6 to an inactive state (e.g., a logic low level) to indicate that bank 0 is in an inactive state (e.g., idle or bank closed).
- the OR logic circuit 359 may provide the bank row activation signal in an inactive state at T 2 on the s 10 node that is coupled to the row decoder for bank 0 to deactivate the row selected by the precharge command PRE.
- the memory controller 31 may provide a third command that is a precharge-refresh command PRE-REF for rows in bank 0 at time T 3 that is at least the minimum row precharge time tRP later than time T 2 .
- the command/address decoder 32 may provide the third command to the row command decoder 33 and may provide the bank address associated with bank 0 to the bank address decoder 34 .
- the row command decoder 33 may decode the third command as the precharge-refresh command PRE-REF and may provide a pulse signal in an active state at time T 3 on the input node s 3 to the bank control logic circuits 35 a to 35 p .
- the bank address decoder 34 may decode 4-bit bank address signals to obtain bank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T 3 on the input node s 4 of the bank 0 control logic circuit 35 a . Based on the active signals on the s 3 and s 4 nodes, the AND logic circuit 352 may provide an inactive signal (e.g., a logic low level) at time T 3 on the s 5 node.
- an inactive signal e.g., a logic low level
- the flip flop 353 may latch the inactive signal on the s 5 node with a clock edge at time T 3 and may keep the bank 0 active flag signal s 6 to the inactive state (e.g., the logic low level) to indicate that bank 0 is still in the inactive state (e.g., idle or bank closed). Thus, a signal on the s 7 node is still inactive and the RP timer 355 for bank 0 may not be started. The counter value of the RP timer 355 is still 0 and the count determiner 356 may provide an active signal on s 8 node coupled to the input node of the RAS timer 357 .
- the RAS timer 357 may be triggered to provide an active signal (e.g., a logic high level) on the s 9 node and the OR logic circuit 359 may provide a bank row activation signal in an active state (e.g., a logic high level) on the s 10 node at time T 3 for the minimum row access cycle time tRAS.
- an active signal e.g., a logic high level
- the OR logic circuit 359 may provide a bank row activation signal in an active state (e.g., a logic high level) on the s 10 node at time T 3 for the minimum row access cycle time tRAS.
- the memory controller 31 may provide no row command at time T 4 that is at least the minimum row access cycle time tRAS later than time T 3 .
- the counter value of the RAS timer 357 may be at zero and the RAS timer 357 may provide an inactive signal (e.g., a logic low level) on the s 9 node and the OR logic circuit 359 may provide the bank row activation signal in an inactive state (e.g., a logic low level) on the s 10 node at time T 4 indicative of closing bank 0 .
- the memory controller 31 may provide a fourth command that is a row activation command ACT for a row in bank 0 again at time T 5 to activate bank 0 which may set the bank 0 active flag signal s 6 to the active state.
- the memory controller 31 may provide a fifth command that is a precharge-refresh command PRE-REF for rows in bank 0 at time T 6 that is at least the minimum row access cycle time tRAS later than time T 5 .
- the command/address decoder 32 may provide the fifth command to the row command decoder 33 and may provide the bank address associated with bank 0 to the bank address decoder 34 .
- the row command decoder 33 may decode the fifth command as the precharge-refresh command PRE-REF and may provide a pulse signal in an active state at time T 6 on the input node s 3 to the bank control logic circuits 35 a to 35 p .
- the bank address decoder 34 may decode 4-bit bank address signals to obtain bank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T 6 on the input node s 4 of bank 0 control logic circuit 35 a . Because the memory controller 31 provides the precharge-refresh command PRE-REF at time T 6 immediately after providing the row activation command ACT at time T 5 , the bank 0 active flag signal s 6 has been set to the active state while the s 3 signal is also activated at time T 6 , and the RP timer 355 may start counting down responsive to the signal on the s 7 node at time T 6 .
- the AND logic circuit 352 may provide the inactive signal (e.g., the logic low level) at time T 6 on the s 5 node.
- the flip flop 353 may latch the inactive signal on the s 5 node with a clock edge at time T 6 and may keep the bank 0 active flag signal s 6 to the inactive state (e.g., the logic low level) to indicate that bank 0 is still in the inactive state (e.g., idle or bank closed).
- the OR logic circuit 359 may provide the bank row activation signal in the inactive state at T 6 on the s 10 node that is coupled to the row decoder for bank 0 to deactivate the row selected by the precharge-refresh command PRE-REF.
- the tRP timer 355 may have a counter value down to zero and the count determiner 356 may provide an active signal on s 8 node coupled to the input node of the RAS timer 357 at time T 7 .
- the RAS timer 357 may be triggered to provide the active signal (e.g., the logic high level) on the s 9 node and the OR logic circuit 359 may provide the bank row activation signal in the active state (e.g., the logic high level) on the s 10 node at time T 7 for the minimum row access cycle time tRAS.
- the active signal e.g., the logic high level
- the OR logic circuit 359 may provide the bank row activation signal in the active state (e.g., the logic high level) on the s 10 node at time T 7 for the minimum row access cycle time tRAS.
- the memory controller 31 may provide no row command at time T 8 that is at least the minimum row access cycle time tRAS later than time T 7 .
- the counter value of the RAS timer 357 may be at zero and the RAS timer 357 may provide an inactive signal (e.g., a logic low level) on the s 9 node and the OR logic circuit 359 may provide the bank row activation signal in the inactive state (e.g., the logic low level) on the s 10 node at time T 8 indicative of closing bank 0 .
- the memory controller 31 may have to wait until time T 9 , when tRP has elapsed before opening another row in bank 0 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Abstract
Description
- High data reliability, high speed of memory access, and reduced chip size are features that are demanded from semiconductor memory.
- In recent years, there has been an effort to increase access speed for semiconductor memory devices. For example, one bank of a multi-bank semiconductor memory device may be refreshed on a semiconductor memory device which supports a so-called per-bank refresh. With per-bank refresh, read or write accesses to the other banks of the memory array can continue while the one bank is being refreshed in the background. In order to initiate one refresh cycle of the memory array for refreshing a row, two commands are issued: at first, a precharge command is issued to close an open row in a bank. Once the row has been precharged, a per-bank refresh command would be issued to perform the refresh in the bank. However, the precharge and per-bank refresh commands occupy two command slots on the command bus, resulting in causing reduction of the average memory bandwidth.
-
FIG. 1A is a timing diagram of a voltage of a word line associated with a memory row access in a conventional semiconductor memory device. The word line is set to a logic high level responsive to a row activation command (e.g., an activation command “ACTIVATE”, or a per-bank refresh command “REFRESH”), in order to select a page to be opened. The page is open responsive to the activation command, and a read or write access to the page occurs responsive to a read or write command, or a refresh operation of the row in a bank is performed responsive to the per-bank refresh command. If either a different page in the bank is to be opened, or a row in the bank is to be refreshed, and provided the minimum row access cycle time tRAS (e.g., a period between a row access command and row restore) has been met, a precharge command is issued to the bank, and the word line voltage is set to a logic low level. Once the minimum row precharge time tRP has been met, the word line voltage is set to the logic high level again responsive to the per-bank refresh command and the row address may be provided from a refresh counter. Once the tRAS has been met and the page has been refreshed, the word line is set to the logic low level again. In this example, a row cycle time tRC, (e.g., a period of waiting time after a row is activated in a bank before another row can be activated in the same bank, tRAS+tRP) is the same for an activation-precharge cycle as for the per-bank refresh cycle.FIG. 1B is a flow diagram of a command sequence for a per-bank refresh cycle in the conventional semiconductor memory device. The per-bank refresh operation for bank m after accessing column n for read or write (RD/WR m) uses two commands, a precharge command to close the open page, and a per-bank refresh command. -
FIG. 1A is a timing diagram of a voltage of a word line associated with a memory row access in a conventional semiconductor memory device. -
FIG. 1B is a flow diagram of a command sequence for a per-bank refresh cycle in the conventional semiconductor memory device. -
FIG. 2 is a block diagram of a semiconductor memory device in accordance with some embodiments of the present disclosure. -
FIG. 3 is a block diagram of bank control logic circuits in the semiconductor memory device in accordance with some embodiments of the present disclosure. -
FIG. 4 is a flow diagram of a command sequence a per-bank refresh cycle in a semiconductor memory device in accordance with some embodiments of the present disclosure. -
FIG. 5 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure. -
FIG. 6 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a semiconductor memory device in accordance with some embodiments of the present disclosure. -
FIG. 7 is a timing diagram of signals around the bank control logic circuits ofFIG. 3 in accordance with some embodiments of the present disclosure. -
FIG. 8 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure. -
FIG. 9 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a semiconductor memory device in accordance with some embodiments of the present disclosure. - Various embodiments of the present disclosure will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structure, logical and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessary mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.
- In a semiconductor memory device, such as dynamic random access memory (DRAM), memory cells are refreshed in order to preserve the stored data.
FIG. 2 is a block diagram of asemiconductor memory device 20 in accordance with some embodiments of the present disclosure. For example, thesemiconductor memory device 20 may include amemory array 25 divided into a plurality of banks (e.g., eight banks), each bank having N rows and M columns, where N and M are natural numbers. For a regular read or write access, the bank, row and column addresses are provided by amemory controller 21. Thesemiconductor memory device 20 may include a command/address decoder 22 that may receive a command (e.g., read, write, etc.) including address information from thememory controller 21 and provide a row address, a bank address and a column address. Thesemiconductor memory device 20 may include arow address decoder 23 and acolumn address decoder 24 that may receive the row address and the column address, respectively. Therow address decoder 23 and thecolumn address decoder 24 may also receive the bank address. Therow address decoder 23 may select the bank and row to be opened for a further read or write access. Thecolumn decoder 24 may select the bank and column to be accessed with read or write operations. - In case of a per-bank refresh, the row address generated based on a
refresh counter 26 may be used as a row address to select a row to be refreshed. Arow address multiplexer 27 may receive the row address from thememory controller 21 via thecommand address decoder 22 and the row address from therefresh counter 26. Therow address multiplexer 27 selectively provides the row address from thememory controller 21 or the row address from therefresh counter 26, responsive to a command for a normal operation (e.g., read, write, row-address level refresh) or a command for the per-bank refresh operation. For the per-bank refresh operation the bank address is provided by thememory controller 21. Therow address decoder 23 thus selects the bank responsive to the bank address provided from thememory controller 21 and further selects a row to be refreshed in the selected bank responsive to the row address provided from therefresh counter 26. -
FIG. 3 is a block diagram of bank control logic circuits in asemiconductor memory device 30 in accordance with some embodiments of the present disclosure. For example, thesemiconductor memory device 30 may be thesemiconductor memory device 20 inFIG. 2 . For example, amemory controller 31 may be thememory controller 21 inFIG. 2 . Thememory controller 31 may provide a command and an address to a command/address decoder 32 in thesemiconductor memory device 30, including a row access command. For example, the command/address decoder 32 may be the command/address decoder 22 inFIG. 2 . The command/address decoder 32 may receive commands, addresses including a row address, a column address and a bank address. The command/address decoder 32 may provide a row access command among the commands to arow command decoder 33 and the bank address among the addresses to a bank address decoder 34. Therow command decoder 33 may determine whether the row access command is either ACTIVATE (ACT) to open a row in a bank, PRECHARGE (PRE) to close an open row in the bank, or a combined PRECHARGE-REFRESH (PRE-REF) command to close an open row in the bank followed by a refresh operation on the same bank. For example, therow command decoder 33 may activate either one of command output nodes ACT, PRE, PRE-REF responsive to the determined command, ACT, PRE, or PRE-REF. For example, the bank address may be provided by the command/address decoder 32 in a plurality of bits (e.g., four), and the bank address decoder 34 may provide a bank selection signal to one bank among a plurality of banks (e.g., sixteen banks). - For each bank, a bank control logic circuit 35 may be provided. For example, the
semiconductor memory device 30 may includeBank 0control logic circuit 35 a,Bank 1control logic circuit 35 b, . . .Bank 15control logic circuit 35 p. Each bank control logic circuit 35 may include input nodes s1 to s4. For example, the input nodes s1, s2 and s3 of each bank control logic circuit 35 may be coupled to the command output nodes for the ACT, PRE, and PRE-REF of therow command decoder 33, respectively. The input node s4 of each bank control logic circuit 35 may receive the bank selection signal for the corresponding bank from the bank address decoder 34. - A state of each bank (open or closed) may be stored individually in a “Bank n Active” latch or
flag 353 that may be provided for each bank. For example, each bank control logic circuit 35 may include an ANDlogic circuit 352 that may provide a signal on s5 node to set a “Bank n Active” flag signal on an output node s6 from aflip flop 353 that may function as a bank active status circuit, when bank n is selected by the input node s4 in an active state along with the input s1 in an active state by the ACT command. The ANDlogic circuit 352 may reset the “Bank n Active” flag signal on the output node s6 when bank n is selected by the input node s4 in an active state along with either the input node s2 in an active state by a PRE command or the input node s3 in an active state by a PRE-REF command; a NORlogic circuit 351 may provide an inverted signal to the ANDlogic circuit 352. Thus, theflip flop 353 may provide the bank n active flag signal on the output node s6. For example, the bank n active flag signal in an active state on the output node s6 may indicate that bank n is active (bank n is selected and activated) whereas the bank n active flag signal in an inactive state on the output node s6 may indicate that either bank n is not in active or bank n is subject to precharge, etc. - Each bank control logic circuit 35 may include a
precharge timer 355 to delay the row activation of a refresh operation in case of a precharge-refresh command to an open bank. For example, each bank control logic circuit 35 may include an ANDlogic circuit 354 that may provide an active signal on s7 node to set theprecharge timer 355, when the bank is active as indicated by the active bank n active flag signal on s6 node along with the input node s3 is in an active state by the PRE-REF command. Theprecharge timer 355 may provide a counter value to acount determiner 356 when bank n is selected along with the active signal on s7 node. For example, theprecharge timer 355 may be a digital countdown counter. Theprecharge timer 355 may be a programmable counter. Alternatively, theprecharge timer 355 could be an analog timer. The time tRP has elapsed when the counter value of theprecharge timer 355reaches 0 and thecount determiner 356 may provide an active signal on s8 node coupled to an input node of a RAS timer (tRAS timer) 357. - The
RAS timer 357 may generate a pulse equivalent to the minimum row active time responsive to the active signal on s8 node by providing a counter value to acount determiner 358. For example, theRAS timer 357 may be a digital countdown counter. TheRAS timer 357 may be a programmable counter. Alternatively, theRAS timer 357 could be an analog timer. Thecount determiner 358 may provide an active signal on s9 node coupled to an input node of an ORlogic circuit 359, which is a bank row activation circuit, when the time tRAS has elapsed and the counter value of thetRAS timer 357 reaches 0. - The OR
logic circuit 359 may receive the bank n active flag signal on the output node s6 and the signal on the s9 node. The bank n active flag signal on the s6 node may indicate whether bank n refresh operation is active and the signal on the s9 node may indicate whether the time tRAS has elapsed. The ORlogic circuit 359 may provide a bank row activation signal on s10 node that is coupled to bank n row decoder where bank n to be opened is selected based on the row address. The bank row activation signal on s10 node may be active either when an ACT command was received and row access has been executed, or during the refresh operation. -
FIG. 4 is a flow diagram of a command sequence including a per-bank refresh cycle in a semiconductor memory device in accordance with some embodiments of the present disclosure. For example, the semiconductor memory device may be thesemiconductor memory device 30 inFIG. 3 . The semiconductor memory device may be provided with a command set including a “PRECHARGE-REFRESH (PRE-REF)” command. For example, PRE-REF m command instructs a combination of a precharge operation and a refresh operation for bank m. For example, the semiconductor memory device may schedule a combination of row precharge and refresh operations for bank m, responsive to a single, combined PRE-REF command for bank m. A memory controller that may provide commands to the semiconductor memory device may use a command slot that becomes available following the PRE-REF command for providing an access command (e.g., read, write, etc.) for bank n that is different from bank m. Thus, more commands may be transmitted and memory access operations may be executed on the semiconductor memory device with multi-banks within a same time period. For example, in the command sequence as shown inFIG. 4 , the memory controller may issue or provide five commands in sequence, which include an ACT m command to select or open a row of the bank m, a RD/WR n command to perform a read or write access to the bank n that has already been opened by the previous ACT n command, a PRE-REF m command to close the open row of the bank m and then initiate a refresh operation on the bank m, another RD/WR n command to perform a read or write access to another row of the bank n, and an ACT m command to select or open a row of the bank m for performing a read or write access to the bank m. -
FIG. 5 is a flow diagram of an operation related to a per-bank precharge and refresh operation by a memory controller in accordance with some embodiments of the present disclosure. For example, the memory controller may be thememory controller 31 inFIG. 3 . Once the memory controller determines that a bank is to be refreshed (S500), the memory controller may issue a per-bank refresh command (S501) accompanied by a bank address to be refreshed to a semiconductor memory device that may be thesemiconductor memory device 20 ofFIG. 2 or 30 ofFIG. 3 , and then may check a status of a page (or a row) in the bank, whether the page is open (S501). For this purpose, although not shown inFIG. 3 , thememory controller 31 may have a plurality of bank status registers corresponding respectively to a plurality of banks provided in the semiconductor memory device. Each register of the registers may store information indicating whether any page of the bank to be refreshed is open. If no page in the bank is open, the memory controller may wait for the row cycle time tRC (S504) until the refresh operation has been completed by the semiconductor memory device coupled to the memory controller. If, on the other hand, any page in the bank is open, the memory controller may wait for (tRP+tRC) (S503). After the step S504 or S503, the memory controller may proceed with succeeding operations (S505). -
FIG. 6 is a flow diagram of an operation related to a per-bank precharge and refresh operation caused by a per-bank refresh command in a semiconductor memory device in accordance with some embodiments of the present disclosure. For example, the semiconductor memory device may be thesemiconductor memory device 20 ofFIG. 2 or 30 ofFIG. 3 . The semiconductor memory device may receive commands, including a per-bank refresh command, issued by a memory controller (e.g., the memory controller that performs steps inFIG. 5 ). Once the semiconductor memory device receives the per-bank refresh command (S600) accompanied by a bank address, the semiconductor memory device may check a status of a page (or a row) in bank n selected by the bank address whether any page is open (S601). If no page in the bank n is open, the semiconductor memory device may disable a row precharge operation (as shown in S602 to S603) and may directly proceed to executing a refresh operation to a row selected by a refresh counter (that may be therefresh counter 26 ofFIG. 2 ) in bank n (S604) and wait for tRC (S605) until the refresh operation has been completed. If, on the other hand, any page in bank n is open, the semiconductor memory device may internally execute the row precharge operation (S602) with closing an open page, wait for tRP (S603), and then may execute the refresh operation to the row (or page) selected by refresh counter in bank n (S604). The tRP waiting time may be determined either by an analog delay circuit or by a digital counter. Thus, in both cases one per-bank refresh command is being received and processed. The semiconductor memory device may determine whether the precharge operation may be executed based on the status of the bank. - In
FIGS. 5 and 6 , a per-bank refresh command is used as one per-bank precharge and refresh command. Alternatively, the memory controller and the semiconductor memory device may communicate using two different commands, a per-bank refresh command and a combined per-bank precharge-and-refresh command that is a PRE-REF command. For example, when determining whether a bank is to be refreshed (S800) as shown inFIG. 8 , the memory controller may check a status of a page (or a row) in a bank to be refreshed whether the page is open (S801) and then issue the per-bank refresh command when no page in the bank is open. The memory controller may wait for tRC. As shown inFIG. 9 , on the other hand, the semiconductor memory device may execute the per-bank refresh operation responsive to the per-bank refresh command (S900 and S901) and then wait for tRC (S902). Turning toFIG. 8 , the memory controller may issue the PRE-REF command that is a combined per-bank precharge-and-refresh command (S802) when a page in the bank is open and then wait for a sum of tRP and tRC (S803). As shown inFIG. 9 , the PRE-REF command (S903) may cause the semiconductor memory device to execute a precharge operation (S904) followed by the per-bank refresh operation (S901) after tRP (S905). If these two commands encoding is implemented, the semiconductor memory device may not execute a step (e.g., S601 inFIG. 6 ) of checking the status check of the bank. -
FIG. 7 is a timing diagram of signals around the bank control logic circuits ofFIG. 3 in accordance with some embodiments of the present disclosure. For example, thememory controller 31 may provide a first command that is a row activation command ACT for a row inbank 0. The command/address decoder 32 may provide the first command to therow command decoder 33 and may provide a bank address associated withbank 0 to the bank address decoder 34. Therow command decoder 33 may decode the first command as the row activation command ACT and may provide a pulse signal in an active state at time T1 on the input node s1 to bankcontrol logic circuits 35 a to 35 p. The bank address decoder 34 may decode 4-bit bank address signals to obtainbank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T1 on the input node s4 of thebank 0control logic circuit 35 a. Based on the active signals on the s1 and s4 nodes, the ANDlogic circuit 352 may provide an active pulse signal (e.g., a logic high level) at time T1 on the s5 node. Theflip flop 353 may latch the active pulse signal on the s5 node with a clock edge at time T1 and may set abank 0 active flag signal s6 to an active state (e.g., a logic high level) to indicate thatbank 0 is in an active state. Thus, theOR logic circuit 359 may provide the bank row activation signal in an active state at time T1 on the s10 node that is coupled to a row decoder forbank 0 to activate the row selected by the row activation command ACT. - The
memory controller 31 may provide a second command that is a precharge command PRE for a row inbank 0 at time T2 that is at least the minimum row access cycle time tRAS later than time T1. The command/address decoder 32 may provide the second command to therow command decoder 33 and may provide the bank address associated withbank 0 to the bank address decoder 34. Therow command decoder 33 may decode the second command as the precharge command PRE and may provide a pulse signal in an active state at time T2 on the input node s2 to the bankcontrol logic circuits 35 a to 35 p. The bank address decoder 34 may decode 4-bit bank address signals to obtainbank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T2 on the input node s4 of thebank 0control logic circuit 35 a. Based on the active signals on the s2 and s4 nodes, the ANDlogic circuit 352 may provide an inactive signal (e.g., a logic low level) at T2 on the s5 node. Theflip flop 353 may latch the inactive signal on the s5 node with a clock edge at T2 and may reset abank 0 active flag signal s6 to an inactive state (e.g., a logic low level) to indicate thatbank 0 is in an inactive state (e.g., idle or bank closed). Thus, theOR logic circuit 359 may provide the bank row activation signal in an inactive state at T2 on the s10 node that is coupled to the row decoder forbank 0 to deactivate the row selected by the precharge command PRE. - The
memory controller 31 may provide a third command that is a precharge-refresh command PRE-REF for rows inbank 0 at time T3 that is at least the minimum row precharge time tRP later than time T2. The command/address decoder 32 may provide the third command to therow command decoder 33 and may provide the bank address associated withbank 0 to the bank address decoder 34. Therow command decoder 33 may decode the third command as the precharge-refresh command PRE-REF and may provide a pulse signal in an active state at time T3 on the input node s3 to the bankcontrol logic circuits 35 a to 35 p. The bank address decoder 34 may decode 4-bit bank address signals to obtainbank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T3 on the input node s4 of thebank 0control logic circuit 35 a. Based on the active signals on the s3 and s4 nodes, the ANDlogic circuit 352 may provide an inactive signal (e.g., a logic low level) at time T3 on the s5 node. Theflip flop 353 may latch the inactive signal on the s5 node with a clock edge at time T3 and may keep thebank 0 active flag signal s6 to the inactive state (e.g., the logic low level) to indicate thatbank 0 is still in the inactive state (e.g., idle or bank closed). Thus, a signal on the s7 node is still inactive and theRP timer 355 forbank 0 may not be started. The counter value of theRP timer 355 is still 0 and thecount determiner 356 may provide an active signal on s8 node coupled to the input node of theRAS timer 357. Thus, theRAS timer 357 may be triggered to provide an active signal (e.g., a logic high level) on the s9 node and theOR logic circuit 359 may provide a bank row activation signal in an active state (e.g., a logic high level) on the s10 node at time T3 for the minimum row access cycle time tRAS. - The
memory controller 31 may provide no row command at time T4 that is at least the minimum row access cycle time tRAS later than time T3. The counter value of theRAS timer 357 may be at zero and theRAS timer 357 may provide an inactive signal (e.g., a logic low level) on the s9 node and theOR logic circuit 359 may provide the bank row activation signal in an inactive state (e.g., a logic low level) on the s10 node at time T4 indicative of closingbank 0. - The
memory controller 31 may provide a fourth command that is a row activation command ACT for a row inbank 0 again at time T5 to activatebank 0 which may set thebank 0 active flag signal s6 to the active state. - The
memory controller 31 may provide a fifth command that is a precharge-refresh command PRE-REF for rows inbank 0 at time T6 that is at least the minimum row access cycle time tRAS later than time T5. The command/address decoder 32 may provide the fifth command to therow command decoder 33 and may provide the bank address associated withbank 0 to the bank address decoder 34. Therow command decoder 33 may decode the fifth command as the precharge-refresh command PRE-REF and may provide a pulse signal in an active state at time T6 on the input node s3 to the bankcontrol logic circuits 35 a to 35 p. The bank address decoder 34 may decode 4-bit bank address signals to obtainbank 0 and may provide a bank selection signal that is a pulse signal in an active state at time T6 on the input node s4 ofbank 0control logic circuit 35 a. Because thememory controller 31 provides the precharge-refresh command PRE-REF at time T6 immediately after providing the row activation command ACT at time T5, thebank 0 active flag signal s6 has been set to the active state while the s3 signal is also activated at time T6, and theRP timer 355 may start counting down responsive to the signal on the s7 node at time T6. Based on the active signals on the s3 and s4 nodes, the ANDlogic circuit 352 may provide the inactive signal (e.g., the logic low level) at time T6 on the s5 node. Theflip flop 353 may latch the inactive signal on the s5 node with a clock edge at time T6 and may keep thebank 0 active flag signal s6 to the inactive state (e.g., the logic low level) to indicate thatbank 0 is still in the inactive state (e.g., idle or bank closed). Thus, theOR logic circuit 359 may provide the bank row activation signal in the inactive state at T6 on the s10 node that is coupled to the row decoder forbank 0 to deactivate the row selected by the precharge-refresh command PRE-REF. ThetRP timer 355 may have a counter value down to zero and thecount determiner 356 may provide an active signal on s8 node coupled to the input node of theRAS timer 357 at time T7. Thus, theRAS timer 357 may be triggered to provide the active signal (e.g., the logic high level) on the s9 node and theOR logic circuit 359 may provide the bank row activation signal in the active state (e.g., the logic high level) on the s10 node at time T7 for the minimum row access cycle time tRAS. - The
memory controller 31 may provide no row command at time T8 that is at least the minimum row access cycle time tRAS later than time T7. The counter value of theRAS timer 357 may be at zero and theRAS timer 357 may provide an inactive signal (e.g., a logic low level) on the s9 node and theOR logic circuit 359 may provide the bank row activation signal in the inactive state (e.g., the logic low level) on the s10 node at time T8 indicative of closingbank 0. Thememory controller 31 may have to wait until time T9, when tRP has elapsed before opening another row inbank 0. - Although this invention has been disclosed in the context of certain preferred embodiments and examples, it will be understood by those skilled in the art that the inventions extend beyond the specifically disclosed embodiments to other alternative embodiments and/or uses of the inventions and obvious modifications and equivalents thereof. In addition, other modifications which are within the scope of this invention will be readily apparent to those of skill in the art based on this disclosure. It is also contemplated that various combination or sub-combination of the specific features and aspects of the embodiments may be made and still fall within the scope of the inventions. It should be understood that various features and aspects of the disclosed embodiments can be combined with or substituted for one another in order to form varying mode of the disclosed invention. Thus, it is intended that the scope of at least some of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above.
Claims (12)
Priority Applications (10)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/603,295 US10141042B1 (en) | 2017-05-23 | 2017-05-23 | Method and apparatus for precharge and refresh control |
| KR1020217041762A KR102455881B1 (en) | 2017-05-23 | 2018-03-30 | Method and apparatus for precharge and refresh control |
| CN201880030919.1A CN110622246B (en) | 2017-05-23 | 2018-03-30 | Method and device for precharging and refreshing control |
| PCT/US2018/025533 WO2018217311A1 (en) | 2017-05-23 | 2018-03-30 | Method and apparatus for precharge and refresh control |
| CN202310862609.9A CN116844599A (en) | 2017-05-23 | 2018-03-30 | Method and apparatus for precharge and refresh control |
| KR1020197037600A KR20200000449A (en) | 2017-05-23 | 2018-03-30 | Method and apparatus for precharge and playback control |
| TW107113805A TWI736761B (en) | 2017-05-23 | 2018-04-24 | Method and apparatus for precharge and refresh control |
| US16/175,684 US10311937B2 (en) | 2017-05-23 | 2018-10-30 | Method and apparatus for precharge and refresh control |
| US16/387,299 US10553271B2 (en) | 2017-05-23 | 2019-04-17 | Method and apparatus for precharge and refresh control |
| US16/548,605 US10566044B2 (en) | 2017-05-23 | 2019-08-22 | Method and apparatus for precharge and refresh control |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/603,295 US10141042B1 (en) | 2017-05-23 | 2017-05-23 | Method and apparatus for precharge and refresh control |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/175,684 Division US10311937B2 (en) | 2017-05-23 | 2018-10-30 | Method and apparatus for precharge and refresh control |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US10141042B1 US10141042B1 (en) | 2018-11-27 |
| US20180342286A1 true US20180342286A1 (en) | 2018-11-29 |
Family
ID=64315468
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/603,295 Active US10141042B1 (en) | 2017-05-23 | 2017-05-23 | Method and apparatus for precharge and refresh control |
| US16/175,684 Active US10311937B2 (en) | 2017-05-23 | 2018-10-30 | Method and apparatus for precharge and refresh control |
| US16/387,299 Active US10553271B2 (en) | 2017-05-23 | 2019-04-17 | Method and apparatus for precharge and refresh control |
| US16/548,605 Active US10566044B2 (en) | 2017-05-23 | 2019-08-22 | Method and apparatus for precharge and refresh control |
Family Applications After (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/175,684 Active US10311937B2 (en) | 2017-05-23 | 2018-10-30 | Method and apparatus for precharge and refresh control |
| US16/387,299 Active US10553271B2 (en) | 2017-05-23 | 2019-04-17 | Method and apparatus for precharge and refresh control |
| US16/548,605 Active US10566044B2 (en) | 2017-05-23 | 2019-08-22 | Method and apparatus for precharge and refresh control |
Country Status (5)
| Country | Link |
|---|---|
| US (4) | US10141042B1 (en) |
| KR (2) | KR20200000449A (en) |
| CN (2) | CN110622246B (en) |
| TW (1) | TWI736761B (en) |
| WO (1) | WO2018217311A1 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10553271B2 (en) | 2017-05-23 | 2020-02-04 | Micron Technology, Inc. | Method and apparatus for precharge and refresh control |
| US10620879B2 (en) * | 2017-05-17 | 2020-04-14 | Macronix International Co., Ltd. | Write-while-read access method for a memory device |
| US20240126476A1 (en) * | 2022-10-13 | 2024-04-18 | Micron Technology, Inc. | Activate information on preceding command |
| JP2025504127A (en) * | 2022-02-04 | 2025-02-06 | グーグル エルエルシー | A Traffic-Aware Adaptive Precharge Scheduler for Efficient Refresh Management in DRAM Memory Controllers - Patent application |
Families Citing this family (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10490251B2 (en) | 2017-01-30 | 2019-11-26 | Micron Technology, Inc. | Apparatuses and methods for distributing row hammer refresh events across a memory device |
| CN112106138B (en) | 2018-05-24 | 2024-02-27 | 美光科技公司 | Apparatus and method for purely time-adaptive sampling of row hammer refresh sampling |
| US10685696B2 (en) | 2018-10-31 | 2020-06-16 | Micron Technology, Inc. | Apparatuses and methods for access based refresh timing |
| WO2020117686A1 (en) | 2018-12-03 | 2020-06-11 | Micron Technology, Inc. | Semiconductor device performing row hammer refresh operation |
| US10790004B2 (en) * | 2018-12-12 | 2020-09-29 | Micron Technology, Inc. | Apparatuses and methods for multi-bank and multi-pump refresh operations |
| US10593392B1 (en) * | 2018-12-19 | 2020-03-17 | Micron Technology, Inc. | Apparatuses and methods for multi-bank refresh timing |
| CN117198356A (en) | 2018-12-21 | 2023-12-08 | 美光科技公司 | Apparatus and method for timing interleaving for targeted refresh operations |
| US10957377B2 (en) | 2018-12-26 | 2021-03-23 | Micron Technology, Inc. | Apparatuses and methods for distributed targeted refresh operations |
| US10762946B2 (en) | 2018-12-31 | 2020-09-01 | Micron Technology, Inc. | Memory with partial array refresh |
| US10803926B2 (en) | 2018-12-31 | 2020-10-13 | Micron Technology, Inc. | Memory with on-die data transfer |
| US11615831B2 (en) | 2019-02-26 | 2023-03-28 | Micron Technology, Inc. | Apparatuses and methods for memory mat refresh sequencing |
| US11227649B2 (en) | 2019-04-04 | 2022-01-18 | Micron Technology, Inc. | Apparatuses and methods for staggered timing of targeted refresh operations |
| US11069393B2 (en) | 2019-06-04 | 2021-07-20 | Micron Technology, Inc. | Apparatuses and methods for controlling steal rates |
| US10978132B2 (en) | 2019-06-05 | 2021-04-13 | Micron Technology, Inc. | Apparatuses and methods for staggered timing of skipped refresh operations |
| US11302374B2 (en) | 2019-08-23 | 2022-04-12 | Micron Technology, Inc. | Apparatuses and methods for dynamic refresh allocation |
| US11302377B2 (en) | 2019-10-16 | 2022-04-12 | Micron Technology, Inc. | Apparatuses and methods for dynamic targeted refresh steals |
| US11062755B2 (en) | 2019-11-25 | 2021-07-13 | Micron Technology, Inc. | Memory with partial bank refresh |
| US11309010B2 (en) | 2020-08-14 | 2022-04-19 | Micron Technology, Inc. | Apparatuses, systems, and methods for memory directed access pause |
| US11348631B2 (en) | 2020-08-19 | 2022-05-31 | Micron Technology, Inc. | Apparatuses, systems, and methods for identifying victim rows in a memory device which cannot be simultaneously refreshed |
| US11380382B2 (en) | 2020-08-19 | 2022-07-05 | Micron Technology, Inc. | Refresh logic circuit layout having aggressor detector circuit sampling circuit and row hammer refresh control circuit |
| US11557331B2 (en) | 2020-09-23 | 2023-01-17 | Micron Technology, Inc. | Apparatuses and methods for controlling refresh operations |
| US11264079B1 (en) | 2020-12-18 | 2022-03-01 | Micron Technology, Inc. | Apparatuses and methods for row hammer based cache lockdown |
| US12265630B2 (en) * | 2022-01-27 | 2025-04-01 | Micron Technology, Inc. | Row access strobe (RAS) clobber and row hammer failures using a deterministic protocol |
| US12112787B2 (en) | 2022-04-28 | 2024-10-08 | Micron Technology, Inc. | Apparatuses and methods for access based targeted refresh operations |
| US12125514B2 (en) | 2022-04-28 | 2024-10-22 | Micron Technology, Inc. | Apparatuses and methods for access based refresh operations |
| US20250085875A1 (en) * | 2023-09-10 | 2025-03-13 | Advanced Micro Devices, Inc. | Directed refresh management (drfm) address capture in high-bandwidth memory (hbm) |
| US20250217051A1 (en) * | 2023-12-28 | 2025-07-03 | Qualcomm Incorporated | Merged memory commands for improved bus utilization in volatile memory |
Family Cites Families (42)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2988804B2 (en) * | 1993-03-19 | 1999-12-13 | 株式会社東芝 | Semiconductor memory device |
| JP3244340B2 (en) * | 1993-05-24 | 2002-01-07 | 三菱電機株式会社 | Synchronous semiconductor memory device |
| JP4535565B2 (en) * | 2000-06-09 | 2010-09-01 | ルネサスエレクトロニクス株式会社 | Nonvolatile semiconductor memory device |
| JP4569915B2 (en) * | 2000-08-11 | 2010-10-27 | エルピーダメモリ株式会社 | Semiconductor memory device |
| JP4641094B2 (en) * | 2000-11-17 | 2011-03-02 | 富士通セミコンダクター株式会社 | Semiconductor memory |
| JP3961806B2 (en) * | 2001-10-18 | 2007-08-22 | 富士通株式会社 | Nonvolatile semiconductor memory device |
| KR100443910B1 (en) * | 2001-12-17 | 2004-08-09 | 삼성전자주식회사 | Semiconductor memory device and method of accessing memory cells thereof |
| US6665224B1 (en) * | 2002-05-22 | 2003-12-16 | Infineon Technologies Ag | Partial refresh for synchronous dynamic random access memory (SDRAM) circuits |
| US7043599B1 (en) * | 2002-06-20 | 2006-05-09 | Rambus Inc. | Dynamic memory supporting simultaneous refresh and data-access transactions |
| US6931479B2 (en) * | 2003-03-04 | 2005-08-16 | Micron Technology, Inc. | Method and apparatus for multi-functional inputs of a memory device |
| JP4191018B2 (en) * | 2003-11-26 | 2008-12-03 | エルピーダメモリ株式会社 | Semiconductor memory device refresh control system |
| US7184350B2 (en) | 2004-05-27 | 2007-02-27 | Qualcomm Incorporated | Method and system for providing independent bank refresh for volatile memories |
| US7757061B2 (en) * | 2005-05-03 | 2010-07-13 | Micron Technology, Inc. | System and method for decoding commands based on command signals and operating state |
| JP4428319B2 (en) * | 2005-08-30 | 2010-03-10 | エルピーダメモリ株式会社 | Semiconductor memory device and bank refresh method |
| US7313047B2 (en) * | 2006-02-23 | 2007-12-25 | Hynix Semiconductor Inc. | Dynamic semiconductor memory with improved refresh mechanism |
| US20080151670A1 (en) * | 2006-12-22 | 2008-06-26 | Tomohiro Kawakubo | Memory device, memory controller and memory system |
| US7729191B2 (en) * | 2007-09-06 | 2010-06-01 | Micron Technology, Inc. | Memory device command decoding system and memory device and processor-based system using same |
| JP5554476B2 (en) * | 2008-06-23 | 2014-07-23 | ピーエスフォー ルクスコ エスエイアールエル | Semiconductor memory device and method for testing semiconductor memory device |
| KR101633399B1 (en) * | 2009-04-27 | 2016-06-27 | 삼성전자주식회사 | Precharge method of semiconductor memory device for contorlling precharge starting time of each bank at bank precharge operation and semiconductor memory device using it |
| JP2011180848A (en) * | 2010-03-01 | 2011-09-15 | Elpida Memory Inc | Semiconductor device, information processing system including the same, and controller for controlling semiconductor device |
| JP2011192343A (en) | 2010-03-12 | 2011-09-29 | Elpida Memory Inc | Semiconductor device, refresh control method thereof, and computer system |
| US8411523B2 (en) | 2010-09-24 | 2013-04-02 | Intel Corporation | Reduced current requirements for DRAM self-refresh modes via staggered refresh operations of subsets of memory banks or rows |
| KR101212738B1 (en) * | 2010-10-29 | 2012-12-14 | 에스케이하이닉스 주식회사 | Refresh control circuit and semiconductor memory device including the same and control method of refresh |
| WO2012074724A1 (en) * | 2010-12-03 | 2012-06-07 | Rambus Inc. | Memory refresh method and devices |
| JP5285102B2 (en) * | 2011-03-09 | 2013-09-11 | ウィンボンド エレクトロニクス コーポレーション | Semiconductor memory device |
| JP5742508B2 (en) * | 2011-06-27 | 2015-07-01 | 富士通セミコンダクター株式会社 | Semiconductor memory, system, and operation method of semiconductor memory |
| US9293187B2 (en) | 2011-09-26 | 2016-03-22 | Cisco Technology, Inc. | Methods and apparatus for refreshing digital memory circuits |
| US9042198B2 (en) * | 2013-03-21 | 2015-05-26 | Yutaka Shirai | Nonvolatile random access memory |
| KR102182381B1 (en) * | 2013-12-11 | 2020-11-24 | 에스케이하이닉스 주식회사 | Circuit for storing address, memory and memory system including the same |
| US9530468B2 (en) * | 2014-09-26 | 2016-12-27 | Intel Corporation | Method, apparatus and system to manage implicit pre-charge command signaling |
| KR20160056056A (en) | 2014-11-11 | 2016-05-19 | 삼성전자주식회사 | Semiconductor memory device and memory system including the same |
| US9418723B2 (en) * | 2014-12-23 | 2016-08-16 | Intel Corporation | Techniques to reduce memory cell refreshes for a memory device |
| US9728245B2 (en) | 2015-02-28 | 2017-08-08 | Intel Corporation | Precharging and refreshing banks in memory device with bank group architecture |
| US9805802B2 (en) | 2015-09-14 | 2017-10-31 | Samsung Electronics Co., Ltd. | Memory device, memory module, and memory system |
| KR102389232B1 (en) * | 2015-10-16 | 2022-04-22 | 에스케이하이닉스 주식회사 | Refresh control device and system including the same |
| KR20170045806A (en) * | 2015-10-20 | 2017-04-28 | 삼성전자주식회사 | Semiconductor memory device and method of operating the same |
| KR102435181B1 (en) | 2015-11-16 | 2022-08-23 | 삼성전자주식회사 | Semiconductor memory device, memory system including the same and method of operating memory system |
| KR102434053B1 (en) | 2015-11-16 | 2022-08-19 | 삼성전자주식회사 | Semiconductor memory device, memory system including the same and method of operating the same |
| KR20170057704A (en) * | 2015-11-17 | 2017-05-25 | 삼성전자주식회사 | Memory device and memory system including the same for controlling collision between access operation and refresh operation |
| US10141042B1 (en) | 2017-05-23 | 2018-11-27 | Micron Technology, Inc. | Method and apparatus for precharge and refresh control |
| KR20190017112A (en) | 2017-08-10 | 2019-02-20 | 삼성전자주식회사 | Memory module, memory system and method of calibrating impedance of multi-die in memory module |
| KR102388803B1 (en) | 2017-11-02 | 2022-04-20 | 삼성전자주식회사 | Semiconductor memory devices, memory systems including the same and methods of operating semiconductor memory devices |
-
2017
- 2017-05-23 US US15/603,295 patent/US10141042B1/en active Active
-
2018
- 2018-03-30 CN CN201880030919.1A patent/CN110622246B/en active Active
- 2018-03-30 KR KR1020197037600A patent/KR20200000449A/en not_active Ceased
- 2018-03-30 WO PCT/US2018/025533 patent/WO2018217311A1/en not_active Ceased
- 2018-03-30 CN CN202310862609.9A patent/CN116844599A/en active Pending
- 2018-03-30 KR KR1020217041762A patent/KR102455881B1/en active Active
- 2018-04-24 TW TW107113805A patent/TWI736761B/en active
- 2018-10-30 US US16/175,684 patent/US10311937B2/en active Active
-
2019
- 2019-04-17 US US16/387,299 patent/US10553271B2/en active Active
- 2019-08-22 US US16/548,605 patent/US10566044B2/en active Active
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10620879B2 (en) * | 2017-05-17 | 2020-04-14 | Macronix International Co., Ltd. | Write-while-read access method for a memory device |
| US10553271B2 (en) | 2017-05-23 | 2020-02-04 | Micron Technology, Inc. | Method and apparatus for precharge and refresh control |
| JP2025504127A (en) * | 2022-02-04 | 2025-02-06 | グーグル エルエルシー | A Traffic-Aware Adaptive Precharge Scheduler for Efficient Refresh Management in DRAM Memory Controllers - Patent application |
| JP7785188B2 (en) | 2022-02-04 | 2025-12-12 | グーグル エルエルシー | A traffic-aware adaptive precharge scheduler for efficient refresh management in DRAM memory controllers |
| US20240126476A1 (en) * | 2022-10-13 | 2024-04-18 | Micron Technology, Inc. | Activate information on preceding command |
| US12073120B2 (en) * | 2022-10-13 | 2024-08-27 | Micron Technology, Inc. | Activate information on preceding command |
| US12535971B2 (en) | 2022-10-13 | 2026-01-27 | Micron Technology, Inc. | Activate information on preceding command |
Also Published As
| Publication number | Publication date |
|---|---|
| US10553271B2 (en) | 2020-02-04 |
| KR102455881B1 (en) | 2022-10-19 |
| TWI736761B (en) | 2021-08-21 |
| WO2018217311A1 (en) | 2018-11-29 |
| US20190378563A1 (en) | 2019-12-12 |
| KR20200000449A (en) | 2020-01-02 |
| CN110622246B (en) | 2023-07-18 |
| US10566044B2 (en) | 2020-02-18 |
| US20190259449A1 (en) | 2019-08-22 |
| CN116844599A (en) | 2023-10-03 |
| KR20210157922A (en) | 2021-12-29 |
| US20190066767A1 (en) | 2019-02-28 |
| CN110622246A (en) | 2019-12-27 |
| TW201911308A (en) | 2019-03-16 |
| US10311937B2 (en) | 2019-06-04 |
| US10141042B1 (en) | 2018-11-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10566044B2 (en) | Method and apparatus for precharge and refresh control | |
| CN114121077B (en) | Apparatus and method for providing refresh address | |
| US11315620B2 (en) | Semiconductor device performing row hammer refresh operation | |
| US11361808B2 (en) | Apparatuses and methods for selective row refreshes | |
| US9293188B2 (en) | Memory and memory controller for high reliability operation and method | |
| US8284615B2 (en) | Refresh control circuit and method for semiconductor memory device | |
| US7313047B2 (en) | Dynamic semiconductor memory with improved refresh mechanism | |
| US20180218767A1 (en) | Apparatuses and methods for distributing row hammer refresh events across a memory device | |
| US7187608B2 (en) | System and method for controlling the access and refresh of a memory | |
| US7894290B2 (en) | Method and apparatus for performing internal hidden refreshes while latching read/write commands, address and data information for later operation | |
| US20080239853A1 (en) | Semiconductor memory device | |
| US6501701B2 (en) | Semiconductor memory device | |
| US20060133168A1 (en) | Semiconductor memory device for reducing chip area | |
| CN111326188A (en) | Apparatus and method for refresh operation in semiconductor memory | |
| KR101989860B1 (en) | Memory controller and memory system including the same | |
| US7313046B2 (en) | Semiconductor memory devices in which the number of memory banks to be refreshed may be changed and methods of operating the same | |
| US20250342875A1 (en) | Apparatuses and methods to refresh memory including memory banks | |
| US11783881B2 (en) | Apparatuses, systems, and methods for direct refresh management commands | |
| JP2025135735A (en) | semiconductor memory device | |
| KR20030091431A (en) | asynchronous semiconductor memory device having minimizied radom access time and method therefore |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RICHTER, MICHAEL;REEL/FRAME:042483/0852 Effective date: 20170522 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT NO. 5 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043482/0776 Effective date: 20170721 Owner name: U.S. BANK NATIONAL ASSOCIATION, MINNESOTA Free format text: SUPPLEMENT NO. 5 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043483/0686 Effective date: 20170721 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:046597/0393 Effective date: 20180629 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050700/0535 Effective date: 20190731 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |