US20180138182A1 - Conductive structures, wordlines and transistors - Google Patents
Conductive structures, wordlines and transistors Download PDFInfo
- Publication number
- US20180138182A1 US20180138182A1 US15/349,808 US201615349808A US2018138182A1 US 20180138182 A1 US20180138182 A1 US 20180138182A1 US 201615349808 A US201615349808 A US 201615349808A US 2018138182 A1 US2018138182 A1 US 2018138182A1
- Authority
- US
- United States
- Prior art keywords
- conductive material
- conductive
- directly against
- upwardly
- work function
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L27/10823—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/34—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being at least partially in a trench in the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
- H01L23/53261—Refractory-metal alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
- H01L23/53266—Additional layers associated with refractory-metal layers, e.g. adhesion, barrier, cladding layers
-
- H01L29/0847—
-
- H01L29/4236—
-
- H01L29/42376—
-
- H01L29/4966—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
- H10B12/053—Making the transistor the transistor being at least partially in a trench in the substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/488—Word lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/512—Disposition of the gate electrodes, e.g. buried gates
- H10D64/513—Disposition of the gate electrodes, e.g. buried gates within recesses in the substrate, e.g. trench gates, groove gates or buried gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/518—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their lengths or sectional shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H10W20/425—
-
- H10W20/435—
-
- H10W20/4446—
Definitions
- Conductive structures, wordlines and transistors are Conductive structures, wordlines and transistors.
- Memory is one type of integrated circuitry, and is used in computer systems for storing data.
- Integrated memory is usually fabricated in one or more arrays of individual memory cells.
- the memory cells are configured to retain or store information in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two selectable states of information.
- DRAM Dynamic random access memory
- a DRAM cell may comprise a transistor in combination with a charge-storage device (for instance, a capacitor).
- DRAM may be provided as an array of memory cells, and wordlines may extend across the gates of the transistors of the memory cells in order to access rows of the DRAM array. Bitlines may extend along columns of the DRAM array, and each memory cell of the DRAM array may be uniquely addressed by a wordline/bitline combination.
- transistors may have numerous other uses in integrated circuits, and may have many applications throughout memory, logic, etc.
- FIGS. 1 and 2 are diagrammatic cross-sectional views of example transistors.
- FIG. 3 is a diagrammatic cross-sectional view of a region of an example DRAM array.
- FIG. 4 is a diagrammatic schematic view of a region of an example DRAM array.
- Some embodiments are directed toward improved wordline architectures which may have reduced resistance (i.e., improved conductivity) relative to conventional architectures. Regions of the wordlines may be utilized as transistor gates, and the improved architectures may beneficially reduce resistance and thereby improve performance of the transistor gates.
- the improved architectures may include conductive material having larger grain structures than analogous conductive material in conventional structures, and such larger grain structures may impart at least some of the improved conductivity of the improved architectures. Example embodiments are described with reference to FIGS. 1-4 .
- a construction 10 comprises a conductive structure 12 in accordance with an example embodiment.
- the conductive structure includes a first conductive material 14 , a second conductive material 16 over and directly against an upper surface of the first conductive material 14 , and a third conductive material 18 over and directly against an upper surface of the second conductive material 16 .
- the third conductive material 18 is a different composition than the second conductive material 16
- the second conductive material 16 is a different composition than the first conductive material 14 .
- the first and third conductive materials 14 / 18 may be different compositions relative to one another in some embodiments, and in other embodiments may include a common composition.
- the second conductive material 16 is shaped as an upwardly-opening container 20
- the third conductive material 18 is within such upwardly-opening container 20
- the third conductive material 18 may be entirely contained within the upwardly-opening container 20 of second material 16 , as shown.
- the third conductive material 18 has an upper surface 19 which is at about a same elevational level as an upper surface 17 of the second conductive material 16 .
- the upper surface 19 of the third conductive material 18 may be recessed relative to the upper surface 17 of the second conductive material 16 .
- the upper surface 19 of the third conductive material 18 may be elevationally above the upper surface 17 of the second conductive material 16 .
- the conductive materials 14 , 16 and 18 may comprise any suitable compositions or combinations of compositions.
- the first conductive material 14 comprises, consists essentially of, or consists of one or more of TiN, TaN and WN (where the formulas indicate primary constituents rather than specific stoichiometries).
- the second conductive material 16 comprises, consists essentially of, or consists of one or more of WSiCN, TiSiN, WSiN, TiSiCN and TiAlN (where the formulas indicate primary constituents rather than specific stoichiometries).
- the third conductive material 18 comprises, consists essentially of, or consists of one or more of Ir, Ru, Rh, Ti and W.
- the third conductive material 18 may further include one or more of Al, C, N and Si.
- the first conductive material 14 comprises, consists essentially of or consists of TiN (where the formula indicates primary constituents rather than a specific stoichiometry); the second conductive material comprises, consists essentially of, or consists of WSiCN and/or TiSiN (where the formulas indicate primary constituents rather than specific stoichiometries); and the third conductive material comprises, consists essentially of, or consists of W and/or Ti.
- the second conductive material 16 may be formed as a thin liner, and in some embodiments may have a thickness within a range of from about one monolayer to about 30 ⁇ . Although the second conductive material 16 is shown to be continuous, in some embodiments the second conductive material 16 may be so thin as to be a discontinuous liner.
- An advantage of the second conductive material 16 is that such may function as a seed material during formation of the third conductive material 18 , and may be utilized to impart a large grain size to the third conductive material 18 .
- the grains may be columnar grains, or may be grains of any other suitable shape.
- the grains within conductive material 18 may be relatively large as compared to grains within analogous conductive materials in conventional structures, and such relatively large grains may reduce resistance within conductive structure 12 as compared to analogous conventional structures.
- the conductive structure 12 is comprised by a transistor 30 , and functions as a gate 32 of such transistor.
- the conductive structure 12 is supported by a semiconductor material 34 , and in the shown embodiment extends into a recess 35 within such semiconductor material.
- a gate dielectric material 36 also extends within the recess 35 in the semiconductor material 34 , and the conductive structure 12 is spaced from the semiconductor material 34 by the gate dielectric material 36 .
- the semiconductor material 34 may comprise any suitable semiconductor composition; and in some embodiments may comprise, consist essentially of, or consist of silicon.
- the semiconductor material 34 may be referred to as being part of a semiconductor substrate.
- semiconductor substrate means any construction comprising semiconductor material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials).
- substrate refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
- the semiconductor substrate may include one or more materials associated with integrated circuit fabrication. Such materials may include, for example, one or more of refractory metal materials, barrier materials, diffusion materials, insulator materials, etc.
- the gate dielectric material 36 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of aluminum oxide, silicon dioxide, hafnium oxide, etc.
- the capping material 38 is over the conductive structure 12 within the recess 35 .
- the capping material 38 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of silicon dioxide, silicon nitride, etc.
- the transistor 30 includes a first source/drain region 40 on one side of the transistor gate 32 , and a second source/drain region 42 on another side of the transistor gate 32 .
- the first and second source/drain regions 40 / 42 extend into the semiconductor material 34 , and may comprise conductively-doped regions within such semiconductor material 34 .
- the conductively-doped regions may be majority doped with n-type dopant in some embodiments, and may be majority doped with p-type dopant in other embodiments.
- Dashed lines 41 are provided to diagrammatically illustrate approximate lower boundaries of the source/drain regions 40 / 42 .
- the source/drain regions 40 / 42 are along sidewalls of the second conductive material 16 .
- the depths of the source/drain regions 40 / 42 may be altered relative to the depth of the conductive structure 12 within the semiconductor material 34 so that the source/drain regions extend downwardly to along sidewalls of the first conductive material 14 .
- a channel region 44 extends around a lower region of the gate 32 and between the source/drain regions 40 / 42 .
- the channel region 44 may be appropriately doped with a threshold voltage (V T ) implant.
- the second conductive material 16 has a work function less than a work function of the first conductive material 14 .
- the first conductive material 14 may have a work function of at least 4.5 electron volts (eV), and the second conductive material 16 may have a work function of less than 4.5 eV.
- the utilization of the combined low-work-function-conductive-material 16 and high-work-function-conductive-material 14 may improve leakage characteristics of the transistor 30 relative to conventional transistors.
- the combined low-work-function-conductive-material 16 and high-work-function-conductive-material 14 may improve I OFF characteristics and reduce gate-induced drain leakage (GIDL) of the transistor 30 relative to conventional transistors.
- GIDL gate-induced drain leakage
- the transistor 30 may be incorporated into a DRAM cell by coupling one of the source/drain regions 40 / 42 with a charge-storage device 46 , and coupling the other of the source/drain regions 40 / 42 with a bitline 48 .
- the charge-storage device 46 may be any device suitable for reversibly storing charge; such as, for example, the illustrated capacitor.
- the conductive material 14 may be part of a conductive block, as described with reference to FIG. 2 .
- FIG. 2 shows a construction 10 a having a transistor 30 a which comprises a gate 32 a having a conductive structure 12 a analogous to the conductive structure 12 of FIG. 1 , but having conductive material 14 within a conductive block 15 which includes a fourth conductive material 50 in combination with the first conductive material 14 .
- the conductive block 50 has an outer peripheral surface 51 which includes an upper surface 53 .
- the upper surface 53 comprises regions of the first conductive material 14 and the fourth conductive material 50 .
- the second conductive material 16 is over and directly against the upper surface 53 of the conductive block 15 , and specifically is directly against regions of the first conductive material 14 and the fourth conductive material 50 . All portions of the peripheral surface 51 of conductive block 15 , except for the upper surface 53 , include only the first conductive material 14 .
- the fourth conductive material 50 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of Ir, Ru, Rh, Ti and W. In some embodiments, the fourth conductive material 50 may further include one or more of Al, C, N and Si. In some embodiments, the fourth conductive material 50 may be a same composition as the third conductive material 18 , and in other embodiments the fourth conductive material 50 may be a different composition relative to the third conductive material 18 .
- the conductive structures 12 and 12 a of FIGS. 1 and 2 may be wordlines extending in and out of the page relative to the cross-sections of FIGS. 1 and 2 . Such wordlines may extend across a DRAM array.
- FIG. 3 shows a construction 10 b comprising a region of a DRAM array 60 .
- the illustrated region comprises a pair of conductive structures 12 b and 12 c which correspond to wordlines extending in and out of the page relative to the cross-section of FIG. 3 .
- the conductive structures 12 b / 12 c have the configuration of the conductive structure 12 of FIG. 1
- the structures 12 b / 12 c may have the configuration of the conductive structure 12 a of FIG. 2 .
- the conductive structures 12 b and 12 c extend into semiconductor material 34 , and are incorporated into transistors 30 b and 30 c , Specifically, gate dielectric 36 separates the conductive structures 12 b / 12 c from the semiconductor material 34 , and source/drain regions 62 - 64 are formed within the semiconductor material 34 on opposing sides of the conductive structures 12 b / 12 c .
- the source/drain regions 62 - 64 may be analogous to the source/drain regions 40 / 42 described above with reference to FIG. 1 .
- the source/drain region 63 is shared by the transistors 30 b and 30 c , and is electrically coupled with a bitline 48 .
- the source/drain regions 62 and 64 are electrically coupled with charge-storage devices 46 b and 46 c , which are capacitors in the illustrated embodiment.
- the transistors 30 b / 30 c in combination with the charge-storage devices 46 b / 46 c form memory cells of the DRAM array 60 .
- Such memory cells may be representative of a large number of substantially identical memory cells of the DRAM array (with the term “substantially identical” meaning identical to within reasonable tolerances of fabrication and measurement).
- FIG. 4 schematically illustrates a region of the DRAM array 60 comprising the various structures of FIG. 3 .
- the conductive structures 12 b / 12 c are incorporated into wordlines (WL- 1 and WL- 2 ), and the bitline 48 is one of a plurality of bitlines (BL- 1 , BL- 2 , BL- 3 ).
- the transistors 30 b / 30 c are representative of a large plurality of substantially identical transistors (with the other transistors being labeled 30 in FIG. 4 ), and the charge-storage devices 46 b / 46 c are representative of a large plurality of substantially identical charge-storage devices (with the other charge-storage devices being labeled 46 in FIG. 4 ).
- Each of the charge-storage devices 46 / 46 b / 46 c in FIG. 4 corresponds to a capacitor having one plate electrically coupled to ground 70 or other suitable reference voltage.
- the conductive structures 12 / 12 a / 12 b / 12 c of FIGS. 1-4 are described as being utilized in a memory array (with the example memory array of the figures being a DRAM array), in other embodiments the conductive structures may be utilized in other applications, such as, for example, logic, peripheral wiring, etc.
- Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules.
- the electronic systems may be any of a broad range of systems, such as, for example, cameras, wireless devices, displays, chip sets, set top boxes, games, lighting, vehicles, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
- the various materials, substances, compositions, etc. described herein may be formed with any suitable methodologies, either now known or yet to be developed, including, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), etc.
- ALD atomic layer deposition
- CVD chemical vapor deposition
- PVD physical vapor deposition
- dielectric dielectric
- electrically insulative dielectrically insulative
- the terms are considered synonymous in this disclosure.
- the utilization of the term “dielectric” in some instances, and the term “electrically insulative” in other instances, may be to provide language variation within this disclosure to simplify antecedent basis within the claims that follow, and is not utilized to indicate any significant chemical or electrical differences.
- Some embodiments include a conductive structure which includes a first conductive material having a work function of at least 4.5 eV, and a second conductive material over and directly against the first conductive material.
- the second conductive material has a work function of less than 4.5 eV, and is shaped as an upwardly-opening container.
- the conductive structure includes a third conductive material within the upwardly-opening container shape of the second conductive material and directly against the second conductive material.
- the third conductive material is a different composition relative to the second conductive material.
- Some embodiments include a wordline having a first conductive material comprising one or more of TiN, TaN and WN; where the formulas indicate primary constituents rather than specific stoichiometries.
- the wordline has a second conductive material over and directly against the first conductive material.
- the second conductive material has a work function which is less than a work function of the first conductive material.
- the second conductive material is shaped as an upwardly-opening container.
- the wordline has a third conductive material within the upwardly-opening container shape of the second conductive material and directly against the second conductive material.
- the third conductive material is a different composition relative to the second conductive material.
- Some embodiments include a transistor which comprises a gate recessed into a semiconductor material and spaced from the semiconductor material by gate dielectric material.
- a first source/drain region extends within the semiconductor material on one side of the gate, and a second source/drain region extends within the semiconductor material on another side of the gate.
- the first and second source/drain regions are spaced from the gate by the gate dielectric material.
- the gate comprises a first conductive material comprising one or more of TiN, TaN and WN, where the formulas indicate primary constituents rather than specific stoichiometries.
- the gate also comprises a second conductive material over and directly against the first conductive material.
- the second conductive material comprises one or more of WSiCN, TiSiN, WSiN, TiSiCN and TiAlN, where the formulas indicate primary constituents rather than specific stoichiometries.
- the gate also comprises a third conductive material directly against the second conductive material.
- the third conductive material is a different composition relative to the second conductive material, and comprises one or more of Ir, Ru, Rh, Ti and W.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Materials Engineering (AREA)
- Composite Materials (AREA)
- Chemical & Material Sciences (AREA)
- Semiconductor Memories (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Geometry (AREA)
Abstract
Description
- Conductive structures, wordlines and transistors.
- Memory is one type of integrated circuitry, and is used in computer systems for storing data. Integrated memory is usually fabricated in one or more arrays of individual memory cells. The memory cells are configured to retain or store information in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two selectable states of information.
- Dynamic random access memory (DRAM) is one type of memory, and is utilized in numerous electronic systems. A DRAM cell may comprise a transistor in combination with a charge-storage device (for instance, a capacitor).
- DRAM may be provided as an array of memory cells, and wordlines may extend across the gates of the transistors of the memory cells in order to access rows of the DRAM array. Bitlines may extend along columns of the DRAM array, and each memory cell of the DRAM array may be uniquely addressed by a wordline/bitline combination.
- In addition to being utilized in memory cells of DRAM arrays, transistors may have numerous other uses in integrated circuits, and may have many applications throughout memory, logic, etc.
- It is desired to develop improved transistors, and improved wordlines accessing the transistors.
-
FIGS. 1 and 2 are diagrammatic cross-sectional views of example transistors. -
FIG. 3 is a diagrammatic cross-sectional view of a region of an example DRAM array. -
FIG. 4 is a diagrammatic schematic view of a region of an example DRAM array. - Some embodiments are directed toward improved wordline architectures which may have reduced resistance (i.e., improved conductivity) relative to conventional architectures. Regions of the wordlines may be utilized as transistor gates, and the improved architectures may beneficially reduce resistance and thereby improve performance of the transistor gates. In some aspects, the improved architectures may include conductive material having larger grain structures than analogous conductive material in conventional structures, and such larger grain structures may impart at least some of the improved conductivity of the improved architectures. Example embodiments are described with reference to
FIGS. 1-4 . - Referring to
FIG. 1 , aconstruction 10 comprises aconductive structure 12 in accordance with an example embodiment. The conductive structure includes a firstconductive material 14, a secondconductive material 16 over and directly against an upper surface of the firstconductive material 14, and a thirdconductive material 18 over and directly against an upper surface of the secondconductive material 16. The thirdconductive material 18 is a different composition than the secondconductive material 16, and the secondconductive material 16 is a different composition than the firstconductive material 14. The first and thirdconductive materials 14/18 may be different compositions relative to one another in some embodiments, and in other embodiments may include a common composition. - In the illustrated embodiment, the second
conductive material 16 is shaped as an upwardly-opening container 20, and the thirdconductive material 18 is within such upwardly-opening container 20. The thirdconductive material 18 may be entirely contained within the upwardly-opening container 20 ofsecond material 16, as shown. The thirdconductive material 18 has anupper surface 19 which is at about a same elevational level as anupper surface 17 of the secondconductive material 16. In other embodiments, theupper surface 19 of the thirdconductive material 18 may be recessed relative to theupper surface 17 of the secondconductive material 16. In yet other embodiments, theupper surface 19 of the thirdconductive material 18 may be elevationally above theupper surface 17 of the secondconductive material 16. - The
14, 16 and 18 may comprise any suitable compositions or combinations of compositions.conductive materials - In some embodiments, the first
conductive material 14 comprises, consists essentially of, or consists of one or more of TiN, TaN and WN (where the formulas indicate primary constituents rather than specific stoichiometries). - In some embodiments, the second
conductive material 16 comprises, consists essentially of, or consists of one or more of WSiCN, TiSiN, WSiN, TiSiCN and TiAlN (where the formulas indicate primary constituents rather than specific stoichiometries). - In some embodiments, the third
conductive material 18 comprises, consists essentially of, or consists of one or more of Ir, Ru, Rh, Ti and W. The thirdconductive material 18 may further include one or more of Al, C, N and Si. - In some specific embodiments, the first
conductive material 14 comprises, consists essentially of or consists of TiN (where the formula indicates primary constituents rather than a specific stoichiometry); the second conductive material comprises, consists essentially of, or consists of WSiCN and/or TiSiN (where the formulas indicate primary constituents rather than specific stoichiometries); and the third conductive material comprises, consists essentially of, or consists of W and/or Ti. - The second
conductive material 16 may be formed as a thin liner, and in some embodiments may have a thickness within a range of from about one monolayer to about 30 Å. Although the secondconductive material 16 is shown to be continuous, in some embodiments the secondconductive material 16 may be so thin as to be a discontinuous liner. - An advantage of the second
conductive material 16 is that such may function as a seed material during formation of the thirdconductive material 18, and may be utilized to impart a large grain size to the thirdconductive material 18. The grains may be columnar grains, or may be grains of any other suitable shape. The grains withinconductive material 18 may be relatively large as compared to grains within analogous conductive materials in conventional structures, and such relatively large grains may reduce resistance withinconductive structure 12 as compared to analogous conventional structures. - In the illustrated embodiment, the
conductive structure 12 is comprised by atransistor 30, and functions as agate 32 of such transistor. - The
conductive structure 12 is supported by asemiconductor material 34, and in the shown embodiment extends into arecess 35 within such semiconductor material. A gatedielectric material 36 also extends within therecess 35 in thesemiconductor material 34, and theconductive structure 12 is spaced from thesemiconductor material 34 by the gatedielectric material 36. - The
semiconductor material 34 may comprise any suitable semiconductor composition; and in some embodiments may comprise, consist essentially of, or consist of silicon. Thesemiconductor material 34 may be referred to as being part of a semiconductor substrate. The term “semiconductor substrate” means any construction comprising semiconductor material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above. In some applications the semiconductor substrate may include one or more materials associated with integrated circuit fabrication. Such materials may include, for example, one or more of refractory metal materials, barrier materials, diffusion materials, insulator materials, etc. - The gate
dielectric material 36 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of aluminum oxide, silicon dioxide, hafnium oxide, etc. - An electrically
insulative capping material 38 is over theconductive structure 12 within therecess 35. Thecapping material 38 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of silicon dioxide, silicon nitride, etc. - The
transistor 30 includes a first source/drain region 40 on one side of thetransistor gate 32, and a second source/drain region 42 on another side of thetransistor gate 32. The first and second source/drain regions 40/42 extend into thesemiconductor material 34, and may comprise conductively-doped regions withinsuch semiconductor material 34. The conductively-doped regions may be majority doped with n-type dopant in some embodiments, and may be majority doped with p-type dopant in other embodiments. Dashedlines 41 are provided to diagrammatically illustrate approximate lower boundaries of the source/drain regions 40/42. - In the shown embodiment, the source/
drain regions 40/42 are along sidewalls of the secondconductive material 16. In other embodiments, the depths of the source/drain regions 40/42 may be altered relative to the depth of theconductive structure 12 within thesemiconductor material 34 so that the source/drain regions extend downwardly to along sidewalls of the firstconductive material 14. - A
channel region 44 extends around a lower region of thegate 32 and between the source/drain regions 40/42. Thechannel region 44 may be appropriately doped with a threshold voltage (VT) implant. - In some embodiments, the second
conductive material 16 has a work function less than a work function of the firstconductive material 14. For instance, the firstconductive material 14 may have a work function of at least 4.5 electron volts (eV), and the secondconductive material 16 may have a work function of less than 4.5 eV. The utilization of the combined low-work-function-conductive-material 16 and high-work-function-conductive-material 14 may improve leakage characteristics of thetransistor 30 relative to conventional transistors. For instance, the combined low-work-function-conductive-material 16 and high-work-function-conductive-material 14 may improve IOFF characteristics and reduce gate-induced drain leakage (GIDL) of thetransistor 30 relative to conventional transistors. - The
transistor 30 may be incorporated into a DRAM cell by coupling one of the source/drain regions 40/42 with a charge-storage device 46, and coupling the other of the source/drain regions 40/42 with abitline 48. The charge-storage device 46 may be any device suitable for reversibly storing charge; such as, for example, the illustrated capacitor. - In some embodiments, the
conductive material 14 may be part of a conductive block, as described with reference toFIG. 2 . Specifically,FIG. 2 shows aconstruction 10 a having atransistor 30 a which comprises agate 32 a having aconductive structure 12 a analogous to theconductive structure 12 ofFIG. 1 , but havingconductive material 14 within aconductive block 15 which includes a fourthconductive material 50 in combination with the firstconductive material 14. - The
conductive block 50 has an outerperipheral surface 51 which includes anupper surface 53. Theupper surface 53 comprises regions of the firstconductive material 14 and the fourthconductive material 50. The secondconductive material 16 is over and directly against theupper surface 53 of theconductive block 15, and specifically is directly against regions of the firstconductive material 14 and the fourthconductive material 50. All portions of theperipheral surface 51 ofconductive block 15, except for theupper surface 53, include only the firstconductive material 14. - The fourth
conductive material 50 may comprise any suitable composition or combination of compositions; and in some embodiments may comprise, consist essentially of, or consist of one or more of Ir, Ru, Rh, Ti and W. In some embodiments, the fourthconductive material 50 may further include one or more of Al, C, N and Si. In some embodiments, the fourthconductive material 50 may be a same composition as the thirdconductive material 18, and in other embodiments the fourthconductive material 50 may be a different composition relative to the thirdconductive material 18. - The
12 and 12 a ofconductive structures FIGS. 1 and 2 may be wordlines extending in and out of the page relative to the cross-sections ofFIGS. 1 and 2 . Such wordlines may extend across a DRAM array. -
FIG. 3 shows aconstruction 10 b comprising a region of aDRAM array 60. The illustrated region comprises a pair of 12 b and 12 c which correspond to wordlines extending in and out of the page relative to the cross-section ofconductive structures FIG. 3 . Although theconductive structures 12 b/12 c have the configuration of theconductive structure 12 ofFIG. 1 , in other embodiments thestructures 12 b/12 c may have the configuration of theconductive structure 12 a ofFIG. 2 . - The
12 b and 12 c extend intoconductive structures semiconductor material 34, and are incorporated into 30 b and 30 c, Specifically,transistors gate dielectric 36 separates theconductive structures 12 b/12 c from thesemiconductor material 34, and source/drain regions 62-64 are formed within thesemiconductor material 34 on opposing sides of theconductive structures 12 b/12 c. The source/drain regions 62-64 may be analogous to the source/drain regions 40/42 described above with reference toFIG. 1 . The source/drain region 63 is shared by the 30 b and 30 c, and is electrically coupled with atransistors bitline 48. The source/ 62 and 64 are electrically coupled with charge-drain regions 46 b and 46 c, which are capacitors in the illustrated embodiment.storage devices - The
transistors 30 b/30 c in combination with the charge-storage devices 46 b/46 c form memory cells of theDRAM array 60. Such memory cells may be representative of a large number of substantially identical memory cells of the DRAM array (with the term “substantially identical” meaning identical to within reasonable tolerances of fabrication and measurement). -
FIG. 4 schematically illustrates a region of theDRAM array 60 comprising the various structures ofFIG. 3 . Theconductive structures 12 b/12 c are incorporated into wordlines (WL-1 and WL-2), and thebitline 48 is one of a plurality of bitlines (BL-1, BL-2, BL-3). Thetransistors 30 b/30 c are representative of a large plurality of substantially identical transistors (with the other transistors being labeled 30 inFIG. 4 ), and the charge-storage devices 46 b/46 c are representative of a large plurality of substantially identical charge-storage devices (with the other charge-storage devices being labeled 46 inFIG. 4 ). Each of the charge-storage devices 46/46 b/46 c inFIG. 4 corresponds to a capacitor having one plate electrically coupled to ground 70 or other suitable reference voltage. - Although the
conductive structures 12/12 a/12 b/12 c ofFIGS. 1-4 are described as being utilized in a memory array (with the example memory array of the figures being a DRAM array), in other embodiments the conductive structures may be utilized in other applications, such as, for example, logic, peripheral wiring, etc. - The structures and architectures discussed above may be incorporated into electronic systems. Such electronic systems may be used in, for example, memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. The electronic systems may be any of a broad range of systems, such as, for example, cameras, wireless devices, displays, chip sets, set top boxes, games, lighting, vehicles, clocks, televisions, cell phones, personal computers, automobiles, industrial control systems, aircraft, etc.
- Unless specified otherwise, the various materials, substances, compositions, etc. described herein may be formed with any suitable methodologies, either now known or yet to be developed, including, for example, atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), etc.
- Both of the terms “dielectric” and “electrically insulative” may be utilized to describe materials having insulative electrical properties. The terms are considered synonymous in this disclosure. The utilization of the term “dielectric” in some instances, and the term “electrically insulative” in other instances, may be to provide language variation within this disclosure to simplify antecedent basis within the claims that follow, and is not utilized to indicate any significant chemical or electrical differences.
- The particular orientation of the various embodiments in the drawings is for illustrative purposes only, and the embodiments may be rotated relative to the shown orientations in some applications. The description provided herein, and the claims that follow, pertain to any structures that have the described relationships between various features, regardless of whether the structures are in the particular orientation of the drawings, or are rotated relative to such orientation.
- The cross-sectional views of the accompanying illustrations only show features within the planes of the cross-sections, and do not show materials behind the planes of the cross-sections in order to simplify the drawings.
- When a structure is referred to above as being “on” or “against” another structure, it can be directly on the other structure or intervening structures may also be present. In contrast, when a structure is referred to as being “directly on” or “directly against” another structure, there are no intervening structures present.
- Some embodiments include a conductive structure which includes a first conductive material having a work function of at least 4.5 eV, and a second conductive material over and directly against the first conductive material. The second conductive material has a work function of less than 4.5 eV, and is shaped as an upwardly-opening container. The conductive structure includes a third conductive material within the upwardly-opening container shape of the second conductive material and directly against the second conductive material. The third conductive material is a different composition relative to the second conductive material.
- Some embodiments include a wordline having a first conductive material comprising one or more of TiN, TaN and WN; where the formulas indicate primary constituents rather than specific stoichiometries. The wordline has a second conductive material over and directly against the first conductive material. The second conductive material has a work function which is less than a work function of the first conductive material. The second conductive material is shaped as an upwardly-opening container. The wordline has a third conductive material within the upwardly-opening container shape of the second conductive material and directly against the second conductive material. The third conductive material is a different composition relative to the second conductive material.
- Some embodiments include a transistor which comprises a gate recessed into a semiconductor material and spaced from the semiconductor material by gate dielectric material. A first source/drain region extends within the semiconductor material on one side of the gate, and a second source/drain region extends within the semiconductor material on another side of the gate. The first and second source/drain regions are spaced from the gate by the gate dielectric material. The gate comprises a first conductive material comprising one or more of TiN, TaN and WN, where the formulas indicate primary constituents rather than specific stoichiometries. The gate also comprises a second conductive material over and directly against the first conductive material. The second conductive material comprises one or more of WSiCN, TiSiN, WSiN, TiSiCN and TiAlN, where the formulas indicate primary constituents rather than specific stoichiometries. The gate also comprises a third conductive material directly against the second conductive material. The third conductive material is a different composition relative to the second conductive material, and comprises one or more of Ir, Ru, Rh, Ti and W.
- In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
Claims (20)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/349,808 US9972628B1 (en) | 2016-11-11 | 2016-11-11 | Conductive structures, wordlines and transistors |
| US15/895,587 US10147727B2 (en) | 2016-11-11 | 2018-02-13 | Conductive structures, wordlines and transistors |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/349,808 US9972628B1 (en) | 2016-11-11 | 2016-11-11 | Conductive structures, wordlines and transistors |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/895,587 Continuation US10147727B2 (en) | 2016-11-11 | 2018-02-13 | Conductive structures, wordlines and transistors |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US9972628B1 US9972628B1 (en) | 2018-05-15 |
| US20180138182A1 true US20180138182A1 (en) | 2018-05-17 |
Family
ID=62091503
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/349,808 Active US9972628B1 (en) | 2016-11-11 | 2016-11-11 | Conductive structures, wordlines and transistors |
| US15/895,587 Active US10147727B2 (en) | 2016-11-11 | 2018-02-13 | Conductive structures, wordlines and transistors |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/895,587 Active US10147727B2 (en) | 2016-11-11 | 2018-02-13 | Conductive structures, wordlines and transistors |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US9972628B1 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180374531A1 (en) * | 2017-06-26 | 2018-12-27 | Micron Technology, Inc | Apparatuses Having Compensator Lines Along Wordlines and Independently Controlled Relative to the Wordlines |
| WO2022046422A1 (en) * | 2020-08-28 | 2022-03-03 | Micron Technology, Inc. | Integrated assemblies and methods of forming integrated assemblies |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN109427652B (en) | 2017-08-31 | 2020-08-18 | 联华电子股份有限公司 | Fabrication method and structure of buried character line structure |
| US11424360B1 (en) * | 2021-02-04 | 2022-08-23 | Nanya Technology Corporation | Semiconductor device and method for manufacturing the same |
| KR20240025972A (en) | 2022-08-19 | 2024-02-27 | 에스케이하이닉스 주식회사 | Semiconductor device and method for fabricating the same |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8008144B2 (en) | 2006-05-11 | 2011-08-30 | Micron Technology, Inc. | Dual work function recessed access device and methods of forming |
| JP2012151435A (en) | 2010-12-27 | 2012-08-09 | Elpida Memory Inc | Method for manufacturing semiconductor device |
| US9735161B2 (en) * | 2015-09-09 | 2017-08-15 | Micron Technology, Inc. | Memory device and fabricating method thereof |
-
2016
- 2016-11-11 US US15/349,808 patent/US9972628B1/en active Active
-
2018
- 2018-02-13 US US15/895,587 patent/US10147727B2/en active Active
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180374531A1 (en) * | 2017-06-26 | 2018-12-27 | Micron Technology, Inc | Apparatuses Having Compensator Lines Along Wordlines and Independently Controlled Relative to the Wordlines |
| US10304518B2 (en) * | 2017-06-26 | 2019-05-28 | Micron Technology, Inc. | Apparatuses with compensator lines laid out along wordlines and spaced apart from wordlines by dielectric, compensator lines being independently controlled relative to the wordlines providing increased on-current in wordlines, reduced leakage in coupled transistors and longer retention time in coupled memory cells |
| US10622056B2 (en) | 2017-06-26 | 2020-04-14 | Micron Technology, Inc. | Apparatuses having compensator lines along wordlines and independently controlled relative to the wordlines |
| WO2022046422A1 (en) * | 2020-08-28 | 2022-03-03 | Micron Technology, Inc. | Integrated assemblies and methods of forming integrated assemblies |
| US11889680B2 (en) | 2020-08-28 | 2024-01-30 | Micron Technology, Inc. | Integrated assemblies and methods of forming integrated assemblies |
Also Published As
| Publication number | Publication date |
|---|---|
| US10147727B2 (en) | 2018-12-04 |
| US20180175039A1 (en) | 2018-06-21 |
| US9972628B1 (en) | 2018-05-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10854611B2 (en) | Memory cells and memory arrays | |
| US11302703B2 (en) | Apparatuses having memory cells with two transistors and one capacitor, and having body regions of the transistors coupled with reference voltages | |
| US10784374B2 (en) | Recessed transistors containing ferroelectric material | |
| US9472542B2 (en) | DRAM arrays, semiconductor constructions and DRAM array layouts | |
| US10147727B2 (en) | Conductive structures, wordlines and transistors | |
| US11658242B2 (en) | Integrated assemblies containing diffusion alleviating two-dimensional materials | |
| US10366994B2 (en) | Memory devices which include memory arrays | |
| US10818667B2 (en) | Integrated assemblies which include carbon-doped oxide, and methods of forming integrated assemblies | |
| US10790288B2 (en) | Memory arrays comprising ferroelectric capacitors | |
| US20240276714A1 (en) | DRAM Circuitry And Method Of Forming DRAM Circuitry | |
| US9881923B1 (en) | Floating body transistors and memory arrays comprising floating body transistors | |
| US11527620B2 (en) | Integrated assemblies having polycrystalline first semiconductor material adjacent conductively-doped second semiconductor material | |
| US20250261410A1 (en) | Ferroelectric Transistor, Memory Circuitry Comprising Ferroelectric Transistors, And Method Used In Forming Memory Circuitry Comprising Memory Cells That Individually Comprise A Horizontal Ferroelectric Transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GOSWAMI, JAYDEB;BIAN, ZAILONG;HU, YUSHI;AND OTHERS;SIGNING DATES FROM 20161107 TO 20161110;REEL/FRAME:040292/0225 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SUPPLEMENT NO. 3 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:041675/0105 Effective date: 20170124 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050695/0825 Effective date: 20190731 |
|
| AS | Assignment |
Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |