US20180138166A1 - Semiconductor Device for Electrostatic Discharge Protection - Google Patents
Semiconductor Device for Electrostatic Discharge Protection Download PDFInfo
- Publication number
- US20180138166A1 US20180138166A1 US15/351,413 US201615351413A US2018138166A1 US 20180138166 A1 US20180138166 A1 US 20180138166A1 US 201615351413 A US201615351413 A US 201615351413A US 2018138166 A1 US2018138166 A1 US 2018138166A1
- Authority
- US
- United States
- Prior art keywords
- doped
- region
- disposed
- semiconductor device
- source region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
-
- H01L27/0266—
-
- H01L29/0619—
-
- H01L29/0649—
-
- H01L29/0847—
-
- H01L29/1095—
-
- H01L29/7835—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/80—PNPN diodes, e.g. Shockley diodes or break-over diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/711—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using bipolar transistors as protective elements
- H10D89/713—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using bipolar transistors as protective elements including a PNP transistor and a NPN transistor, wherein each of said transistors has its base region coupled to the collector region of the other transistor, e.g. silicon controlled rectifier [SCR] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
Definitions
- the present invention relates to a semiconductor device, and more particular, to a semiconductor device for electrostatic discharge protection.
- FIG. 1 shows a schematic diagram of the electrical circuits having an ESD protection unit.
- the main circuit 104 can provide various kinds of functions and can be triggered by supplying signals from the input pad 100 .
- an ESD protection device 102 is usually provided in the IC. As long as the ESD current is applied, the ESD protection device 102 is turned on to let the ESD current pass through and further to the grounded site Vss, so the current would not damage the main circuit 104 and the ESD clamp 103 .
- current ESD protection device usually has a smaller holding voltage relative to the current voltage of external elements. This makes the IC device easily have a latchup issue or latchup-like issue.
- the present invention therefore provides a semiconductor device for electrostatic discharge (ESD) protection, so as to gain a relative higher holding voltage without increasing the trigger voltage thereof at the same time.
- ESD electrostatic discharge
- the present invention provides a semiconductor device for electrostatic discharge protection, including a first doped well, a gate, a drain region, a second doped well, a first doped region, a second doped region and a source region.
- the first doped well is disposed in a substrate and has a first conductive type.
- the gate is disposed on the substrate.
- the drain region is disposed in the first doped well at a first side of the gate and the drain region has the first conductivity type.
- the second doped well is disposed in the first doped well at a second side of the gate opposite to the first side and has a second conductivity type complementary to the first conductivity type.
- the first doped region is disposed in the second doped well and has the second conductivity type.
- the source region is disposed in the second doped well and has the first conductive type, and the source region surrounds the first doped region from a topview.
- the second doped region disposed in the second doped well and has the second conductive type, and the second doped region is disposed between the gate and the source region, wherein a plurality of contacts is electrically connected to the second doped region.
- the present invention provides a semiconductor device for electrostatic discharge protection, including a first doped well, a gate, a drain region, a second doped well, a first doped region, a second doped region and a source region.
- the first doped well is disposed in a substrate and has a first conductive type.
- the gate is disposed on the substrate.
- the drain region is disposed in the first doped well at a first side of the gate and the drain region has the first conductivity type.
- the drain region disposed in the first doped well at a first side of the gate, the drain region has the first conductivity type.
- the second doped well is disposed in the first doped well at a second side of the gate opposite to the first side and has a second conductivity type complementary to the first conductivity type.
- the first doped region is disposed in the second doped well and has the second conductivity type.
- the source region is disposed in the second doped well and has the first conductive type, and the source region surrounds the first doped region from a topview.
- the second doped region is disposed in the second doped well and has the second conductive type, wherein the second doped region is floating.
- the semiconductor device of the present invention disposes either a dummy P+ doped region or a P+ doped region electrically connected to the source region at two sides of the source region to obtain increased holding voltage. Also, although two different current paths are formed through disposing the P-based region electrically connected to the source region, the original current path may obtain the greater resistance, thereto be easily turned on. Thus, the semiconductor device enable to gain increased holding voltage without leading to the increased trigger voltage at the same time. In this way, the holding voltage of a single element may be sufficiently increased in the present invention. That is, the connected plural elements in a series are no longer used to increase the entire holding voltage and the present invention is therefore beneficial to the minimization of the entire device.
- FIG. 1 is a schematic diagram illustrating a conventional electrical circuit having an ESD protection unit.
- FIG. 2 to FIG. 3 are schematic diagrams illustrating a semiconductor device for ESD protection according to a first embodiment of the present invention; wherein FIG. 2 shows a topview of a semiconductor device for ESD protection according to the first embodiment of the present invention;
- FIG. 3 shows a cross-sectional view taken along a cross line A-A′ in FIG. 2 .
- FIG. 4 is a schematic diagram of a cross-sectional view of a semiconductor device for ESD protection according to a second embodiment of the present invention.
- FIG. 5 to FIG. 6 are schematic diagrams illustrating a semiconductor device for ESD protection according to a third embodiment of the present invention.
- FIG. 5 shows a topview of a semiconductor device for ESD protection according to the third embodiment of the present invention.
- FIG. 6 shows a cross-sectional view taken along a cross line B-B′ in FIG. 5 .
- FIG. 7 is a schematic circuit diagram of a semiconductor device for ESD protection according to the third embodiment of the present invention.
- FIG. 8 is a schematic diagram of a topview of a semiconductor device for ESD protection according to a fourth embodiment of the present invention.
- FIG. 9 is a schematic diagram of a topview of a semiconductor device for ESD protection according to a fifth embodiment of the present invention.
- FIG. 10 is a schematic diagram of a cross-sectional view of a semiconductor device for ESD protection according to a sixth embodiment of the present invention.
- FIG. 2 to FIG. 3 are schematic diagrams illustrating a semiconductor device 30 for ESD protection according to the first embodiment of the present invention, wherein FIG. 2 shows a topview of the semiconductor device 30 , and FIG. 3 shows a cross sectional view taken along the cross line A-A′ in FIG. 2 .
- the semiconductor device 30 for ESD protection includes a substrate 300 , a deep doped well 302 such as a HVDNW, a drain region 310 , a source region 330 , a doped well 332 , a doped region 334 and a guard ring 350 disposed in the substrate 300 , and a gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the substrate 300 for example includes a silicon containing substrate, epitaxial silicon substrate or silicon-on-insulator (SOI) substrate, but is not limited thereto.
- the deep doped well 302 has a first conductive type, such as N type, while the substrate 300 has a second conductive type which is complementary to the first conductive type, such as P type.
- the drain region 310 and the source region 330 also have the first conductive type such as N type.
- the conductive types of the drain region 310 , the source region 330 and the deep doped well 302 are not limited thereto, and in other embodiments, the first conductive type and the second conductive type may be swapped.
- the drain region 310 and the source region 330 are disposed in the deep doped well 302 and preferably not in contact with the substrate 300 directly.
- the deep doped well 302 may surround the drain region 310 and the source region 330 from a topview (not shown in the drawings).
- an N-type buried layer (NBL) 303 may be formed between the deep doped well 302 and the substrate 300 for avoiding punch-through effects.
- the source region 330 is disposed between two drain regions 310 , and two gates 320 cross over the substrate 300 between two opposite sides of the source region 330 and the two drain regions 310 respectively.
- the source region 330 and the two drain regions 310 are both in a stripe-like-shape and arranged in parallel one with another along a first direction D 1 , such as a y direction.
- the source region and the drain region may also have different shapes such as a circular shape.
- the guard ring 350 has the second conductive type such as P type, and the doped concentration thereof is greater than that of the substrate 300 .
- the guard ring 350 has two first part extending along the first direction D 1 (such as the y-direction) and two second part extending along a second direction D 2 different from the first direction D 1 (such as the x-direction). That is, the two drain regions 310 , the two gates 320 and the source region 330 are all surrounded by the guard region 350 from a topview shown in FIG. 2 . Also, at least one contact plug such as contact plugs 353 are formed on the guard ring 350 for electrical connecting thereto.
- the semiconductor device 30 further include an isolation structure 304 , such as a shallow trench isolation (STI) or a field oxide (FOX), disposed in the substrate 300 for electric isolation.
- an isolation structure 304 such as a shallow trench isolation (STI) or a field oxide (FOX)
- the isolation structure 304 surrounds the source region 330 and the two drain regions 310
- the guard ring 350 is disposed outside the isolation structure 304 to further surround the isolation structure 304 .
- two portions of the isolation structure 304 are shown at two sides of the drain region 310 , and one portion of them is disposed in the deep doped well 302 with a part thereof overlapping underneath with the gate 320 .
- the drain region 310 is further disposed in a doped well 312 having the first conductive type, such as N type, and a doped concentration of the doped well 312 is greater than a doped concentration of the deep doped well 302 and is smaller than a doped concentration of the drain region 310 .
- the doped concentration of the deep doped well 302 may be between about 10 14 and 10 16 cm ⁇ 3
- the doped concentration of the doped well 312 may be between about 10 16 and 10 17 cm ⁇ 3
- the doped concentration of the drain region 310 may be between about 10 19 and 10 21 cm ⁇ 3 , but not limited thereto.
- a doped region such as a P-type ESD (PESD) region 316 is formed between the drain region 310 and the doped well 312 , as shown in FIG. 3 .
- at least one contact plug such as contact plugs 313 are formed on the drain region 310 for electrical connecting thereto.
- a silicide blocking (SAB) layer 306 as shown in FIG. 2 is disposed on the substrate 300 to expose partial surfaces thereof, and the contact plugs 313 are disposed on a silicide layer 315 which is formed on such exposed surfaces of the drain region 310 , as shown in FIG. 3 .
- the doped region 334 and the two doped regions 336 may both include a stripe-like-shape and are arranged in parallel with the source region 330 along the first direction D 1 , and the doped regions 336 preferably have a greater length than the doped region 334 in the first direction D 1 .
- two sides of the two doped region 336 may further in contact with each other to from a rectangular ring-shaped doped region (not shown in the drawings) to surround the stripe-shaped doped region 334 from a topview (not shown in the drawings) with the rectangular ring-shaped doped region not in contact with the doped region 334 , or in the embodiment including the circular shaped drain region and the source region, those doped regions may also be circular shaped as well.
- Doped concentrations of the doped region 334 and the doped region 336 are preferably the same, but greater than that of the doped well 332 .
- the doped concentration of the doped wells 332 may be between about 10 16 and 10 17 cm ⁇ 3
- the doped concentrations of the doped regions 334 , 336 may be between about 10 18 and 10 19 cm ⁇ 3 , but not limited thereto.
- a doped concentration of the source region 330 is preferably the same to the doped concentration of the drain regions 310 .
- At least one contact plug such as contact plugs 333 are formed on the source region 330 along the first direction D 1 for electrical connecting thereto.
- the contact plugs 333 are disposed at a boundary between the source region 330 and the doped region 334 , on a silicide layer 335 which is formed on such exposed surfaces of the source region 330 , as shown in FIG. 3 . That is, the source region 330 and the doped region 334 are electrically connected with each other, and also further connect to the gate 320 through the contact plugs 333 .
- the SAB layer 306 covers the doped regions 336 , there is no silicide layer and no contact plug being formed on the doped region 336 .
- the doped region 336 is therefore a floating structure, and which is not allowed to connect any external input/output terminals (not shown in the drawings).
- the deep doped well 302 , the doped well 332 and the source region 330 of the semiconductor device 30 may together form a parasitic NPN bipolar junction transistor (BJT) 301 , in which the deep doped well 302 is configured as a collector of the parasitic NPN BJT 301 , the doped well 332 is configured as a base of the parasitic NPN BJT 301 and the source region 330 is configured as an emitter of the parasitic NPN BJT 301 , as shown in FIG. 3 .
- BJT parasitic NPN bipolar junction transistor
- the holding voltage of the parasitic NPN BJT 301 is therefore increased, and the ESD tolerance of the semiconductor device 30 of the present embodiment is improved accordingly.
- the holding voltage of the semiconductor device 30 may increase to about 9V to 11V.
- the increasing of the holding voltage is positive relative to the length of the doped region 336 in the second direction D 2 .
- FIG. 4 show a schematic diagram of a semiconductor device for ESD protection 30 a according to the second embodiment of the present invention.
- the semiconductor device 30 a of the present embodiment is substantially similar to that of the semiconductor device 30 in above embodiment, and which includes the substrate 300 , the deep doped well 302 , the drain region 310 , the source region 330 , the doped region 334 , the doped region 336 and a guard ring 350 disposed in the substrate 300 , and the gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the aforementioned elements are substantially similar to those in the semiconductor device 30 of the above embodiment, and will not be redundantly described herein.
- the difference between the semiconductor device 30 a and the semiconductor device 30 is in that a doped region such as a P-base region 338 is additionally disposed in the doped well 332 under the doped regions 334 , 336 and the source region 330 .
- the doped regions 334 , 336 and the source region 330 are all disposed in the P-base region 338 and preferably not in contact with the doped well 332 . That is, the P-base region 338 may surround the doped regions 334 , 336 and the source region 330 from a topview (not shown in the drawings).
- the P-base region 338 has a doped concentration which is greater than that of the doped well 332 , and is smaller than that of the doped regions 334 , 336 .
- the doped concentration of the doped wells 332 may be between about 10 16 and 10 17 cm ⁇ 3
- the doped concentration of the P-base region 338 may between about 10 17 and 10 18 cm ⁇ 3
- the doped concentrations of the doped regions 334 , 336 may between about 10 18 to 10 19 cm ⁇ 3 , but not limited thereto.
- the deep doped well 302 , the doped well 332 (including the P-base region 338 ) and the source region 330 of the semiconductor device 30 a together form a parasitic NPN bipolar BJT 301 a shown in FIG. 4 , for driving the ESD current flowing through the deep doped well 302 , the doped well 332 (including the P-base region 338 ) and the source region 330 and finally to the low voltage power site.
- the P-base region 338 having the same conductive type and greater doped concentration related to the doped well 332 is additionally disposed in the doped well 332 between the doped regions 334 , 336 and the deep doped well 302 , so as to further decrease current gain of the parasitic NPN BJT 301 a . That is, the holding voltage of the parasitic NPN BJT 301 a is therefore further increased, and the ESD tolerance of the semiconductor device 30 a of the present embodiment is improved accordingly.
- the holding voltage of the semiconductor device 30 a may increase to about 25V to 27V.
- FIGS. 5-6 show a schematic diagram of a semiconductor device for ESD protection 30 b according to the third embodiment of the present invention.
- the semiconductor device 30 b of the present embodiment is substantially similar to that of the semiconductor device 30 in above embodiment, and which includes the substrate 300 , the deep doped well 302 , the drain region 310 , the source region 330 , the doped region 334 , the doped region 336 and a guard ring 350 disposed in the substrate 300 , and the gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the differences between the semiconductor device 30 b and the semiconductor device 30 is in that the doped region 334 of the present embodiment includes two separated parts 334 a , 334 b and the doped region 336 is not floating.
- the two parts of the doped region 334 a , 334 b both include a stripe-like-shape and are arranged in parallel with the source region 330 along the first direction D 1 , and the two parts of the doped region 334 a , 334 b are closed to the two second parts of the guard ring 350 respectively.
- At least one contact plug such as contact plugs 333 a and contact plugs 333 b are respectively formed on the boundaries between the source region 330 and the two parts of the doped region 334 a , 334 b for electrical connecting the source region 330 and the doped region 334 .
- the contact plugs 333 a , 333 b are disposed on a silicide layer 335 which is formed on exposed surfaces of the source region 330 as shown in FIG. 5 . That is, the source region 330 and the doped region 334 are electrically connected with each other, and also further connect to the gate 320 through the contact plugs 333 a , 333 b.
- At least one contact plug such as contact plugs 337 a and contact plugs 337 b are separated disposed on each doped region 336 , wherein the contact plugs 337 a and the contact plugs are disposed on two side portions which are closed to the two second parts of the guard ring 350 respectively, as shown in FIG. 5 .
- a SAB layer 306 a of the present embodiment is disposed on the substrate 300 to further expose two opposite edge surfaces of each doped region 336 , such that, the contact plugs 337 a , 337 b are disposed on a silicide layer 339 which is formed on such exposed surfaces of each doped region 336 , as shown in FIG. 6 .
- the doped region 336 of the present embodiment may be electrically connected to the source region 330 , the doped region 334 and the gate 320 through the contact plugs 337 a , 337 b.
- the deep doped well 302 , the doped well 332 and the source region 330 of the semiconductor device 30 b also together form a parasitic NPN bipolar BJT (not shown in the drawings), for driving the ESD current to the low voltage power site.
- the contact plugs 337 a , 337 b are formed to electrically connect the doped region 336 to the source region 330 and the gate 320 , an addition current path is formed between the deep doped well 302 , the doped well 332 and the doped region 336 . That is, the original current path flowed through the deep doped well 302 , the doped well 332 and the source region 330 may become difficult to be conducted.
- the holding voltage of the parasitic NPN BJT in the present embodiment is therefore increased dramatically, and the ESD tolerance of the semiconductor device 30 b of the present embodiment is also improved accordingly.
- the holding voltage of the semiconductor device 30 b may increase to about 27V to 29V.
- two resistances R 1 , R 2 as shown in FIGS. 6 and 7 are generated by two current paths for tuning the trigger voltage and the holding voltage respectively.
- the resistance R 2 is greater than the resistances R 1 , and which may induce greater voltage difference. That is, the original current path P may be fast turn on as shown in FIG. 7 , thereto avoid the trigger voltage of the semiconductor device 30 b being increased while the holding voltage is increased.
- the semiconductor device 30 b of the present embodiment enables to gain the increased holding voltage without leading to increased trigger voltage at the same time.
- the triggering voltage of the semiconductor device 30 b may be kept at about 3V to 5V while the holding voltage is increased to about 27V to 29V.
- FIG. 8 shows a schematic diagram of a semiconductor device for ESD protection 30 c according to the fourth embodiment of the present invention.
- the semiconductor device 30 c of the present embodiment is substantially similar to that of the semiconductor device 30 b in above embodiment, and which includes the substrate 300 , the deep doped well 302 , the drain region 310 , the source region 330 , the two parts of the doped regions 334 a , 334 b , the doped region 336 and a guard ring 350 disposed in the substrate 300 , and the gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the difference between the semiconductor device 30 c and the semiconductor device 30 b is in that at least one contact plug such as contact plugs 337 c are disposed on a middle portion of each doped region 336 , and the middle portions of the doped regions 336 is between the two second parts of the guard ring 350 as shown in FIG. 8 .
- a SAB layer 306 b of the present embodiment is disposed on the substrate 300 to further expose middle surfaces on each doped region 336 , such that, the contact plugs 337 c are formed on a silicide layer (not shown in the drawings) which is formed on such exposed surfaces of each doped region 336 . That is, the source region 330 and the doped regions 334 , 336 may be electrically connected to each other and further connect to the gate 320 through the contact plugs 333 a , 333 b , 337 c in the present embodiment.
- the addition current path is still formed between the deep doped well 302 , the doped well 332 and the doped region 336 .
- the contact plugs 337 c are disposed in the middle portion of the doped region 336 , and the number of the contact plugs 337 c is less than that of the contact plug 337 a , 337 b in the above embodiment, the original current path flowed through the deep doped well 302 , the doped well 332 and the source region 330 may become more difficult to be conducted, thereto further increased the holding voltage of the semiconductor device 30 c .
- the holding voltage of the semiconductor device 30 c may increase to about 29V to 31V.
- the original current path of the present embodiment may be fast turn on, thereto avoid the trigger voltage of the semiconductor device 30 c being increased while the holding voltage is increased.
- the semiconductor device 30 c of the present embodiment also enables to gain the further increased holding voltage without leading to an increased trigger voltage at the same time.
- FIG. 9 shows a schematic diagram of a semiconductor device for ESD protection 30 d according to the fifth embodiment of the present invention.
- the semiconductor device 30 d of the present embodiment is substantially similar to that of the semiconductor device 30 b in above embodiment, and which includes the substrate 300 , the deep doped well 302 , the drain region 310 , the source region 330 , the two parts of the doped regions 334 a , 334 b , the doped region 336 and a guard ring 350 disposed in the substrate 300 , and the gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the difference between the semiconductor device 30 c and the semiconductor device 30 b is in that at least one contact plug such as contact plugs 337 d are uniformly disposed among each doped region 336 .
- a SAB layer 306 c of the present embodiment is disposed on the substrate 300 to expose entire surfaces of each doped region 336 , such that, the contact plugs 337 d are formed on a silicide layer (not shown in the drawings) which is formed over the entire doped region 336 .
- the source region 330 and the doped regions 334 , 336 may be electrically connected to each other and further connect to the gate 320 through the contact plugs 333 a , 333 b , 337 d in the present embodiment.
- the semiconductor device 30 d of the present embodiment also enables to gain the further increased holding voltage without leading to an increased trigger voltage at the same time.
- FIG. 10 show a schematic diagram of a semiconductor device for ESD protection 30 e according to the sixth embodiment of the present invention.
- the semiconductor device 30 e of the present embodiment is substantially similar to that of the semiconductor device 30 b in above embodiment, and which includes the substrate 300 , the deep doped well 302 , the drain region 310 , the source region 330 , the two parts of the doped region 334 , the doped region 336 and a guard ring 350 disposed in the substrate 300 , and the gate 320 across the substrate 300 between the drain region 310 and the source region 330 .
- the difference between the semiconductor device 30 e and the semiconductor device 30 b is in that a doped region such as a P-base region 338 is additionally disposed in the doped well 332 under the doped regions 334 , 336 and the source region 330 .
- the doped regions 334 , 336 and the source region 330 are all disposed in the P-base region 338 and preferably not in contact with the doped well 332 . That is, the P-base region 338 may surround the doped regions 334 , 336 and the source region 330 from a topview (not shown in the drawings).
- the P-base region 338 has a doped concentration which is greater than that of the doped well 332 but is smaller than that of the doped regions 334 , 336 .
- the doped concentration of the doped wells 332 may be between about 10 1s and 10 17 cm ⁇ 3
- the doped concentration of the P-base region 338 may between about 10 17 and 10 18 cm ⁇ 3
- the doped concentrations of the doped regions 334 , 336 may between about 10 18 to 10 19 cm ⁇ 3 , but not limited thereto.
- the P-base region 338 having the same conductive type and greater doped concentration related to the doped well 332 is additionally disposed in the doped well 332 between the doped regions 334 , 336 and the deep doped well 302 so as to decrease current gain of the parasitic NPN BJT (not shown in the drawings). That is, the holding voltage of the parasitic NPN BJT is therefore further increased, and the ESD tolerance of the semiconductor device 30 e of the present embodiment is improved accordingly.
- the semiconductor device for ESD protection further disposes either a dummy P+ doped region or a P+ doped region electrically connected to the source region at two sides of the source region to obtain increased holding voltage.
- the semiconductor device enable to gain increased holding voltage without leading to the increased trigger voltage at the same time.
- the holding voltage of a single element may be sufficiently increased in the present invention. That is, it no longer uses connected plural elements in a series to increase the entire holding voltage and the present invention is therefore beneficial to the minimization of the entire device.
- the semiconductor devices in the aforementioned embodiments are all exemplified by having a parasitic NPN BJT, the present invention is not limited thereto.
- the first conductive type and the second conductive type may be swapped in other embodiments.
- the first conductive type can be P type and the second conductive type can be N type, and the semiconductor device may include a parasitic PNP BJT or other type of diode.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The present invention relates to a semiconductor device, and more particular, to a semiconductor device for electrostatic discharge protection.
- With the continued miniaturization of integrated circuit (IC) devices, the current trend is to produce integrated circuits having shallower junction depths, thinner gate oxides, lightly-doped drain (LDD) structures, shallow trench isolation (STI) structures, and self-aligned silicide (salicide) processes, all of which are used in advanced sub-quarter-micron CMOS technologies. All of these processes cause the related CMOS IC products to become more susceptible to electrostatic discharge (ESD) damage. Therefore, ESD protection circuits are built onto the chip to protect the devices and circuits of the IC against ESD damage.
- Please refer to
FIG. 1 , which shows a schematic diagram of the electrical circuits having an ESD protection unit. In general, themain circuit 104 can provide various kinds of functions and can be triggered by supplying signals from theinput pad 100. However, in some situation, when an ESD current is formed for example, the large ESD current will damage themain circuit 104 or other ESD elements between a power supply site VDD and a grounded site Vss, such as anESD clamp 103. Thereafter, anESD protection device 102 is usually provided in the IC. As long as the ESD current is applied, theESD protection device 102 is turned on to let the ESD current pass through and further to the grounded site Vss, so the current would not damage themain circuit 104 and theESD clamp 103. - However, current ESD protection device usually has a smaller holding voltage relative to the current voltage of external elements. This makes the IC device easily have a latchup issue or latchup-like issue.
- In order to solve the above-mentioned issues, the present invention therefore provides a semiconductor device for electrostatic discharge (ESD) protection, so as to gain a relative higher holding voltage without increasing the trigger voltage thereof at the same time.
- To achieve the purpose described above, the present invention provides a semiconductor device for electrostatic discharge protection, including a first doped well, a gate, a drain region, a second doped well, a first doped region, a second doped region and a source region. The first doped well is disposed in a substrate and has a first conductive type. The gate is disposed on the substrate. The drain region is disposed in the first doped well at a first side of the gate and the drain region has the first conductivity type. The second doped well is disposed in the first doped well at a second side of the gate opposite to the first side and has a second conductivity type complementary to the first conductivity type. The first doped region is disposed in the second doped well and has the second conductivity type. The source region is disposed in the second doped well and has the first conductive type, and the source region surrounds the first doped region from a topview. The second doped region disposed in the second doped well and has the second conductive type, and the second doped region is disposed between the gate and the source region, wherein a plurality of contacts is electrically connected to the second doped region.
- To achieve the purpose described above, the present invention provides a semiconductor device for electrostatic discharge protection, including a first doped well, a gate, a drain region, a second doped well, a first doped region, a second doped region and a source region. The first doped well is disposed in a substrate and has a first conductive type. The gate is disposed on the substrate. The drain region is disposed in the first doped well at a first side of the gate and the drain region has the first conductivity type. The drain region disposed in the first doped well at a first side of the gate, the drain region has the first conductivity type. The second doped well is disposed in the first doped well at a second side of the gate opposite to the first side and has a second conductivity type complementary to the first conductivity type. The first doped region is disposed in the second doped well and has the second conductivity type. The source region is disposed in the second doped well and has the first conductive type, and the source region surrounds the first doped region from a topview. The second doped region is disposed in the second doped well and has the second conductive type, wherein the second doped region is floating.
- According to above, the semiconductor device of the present invention disposes either a dummy P+ doped region or a P+ doped region electrically connected to the source region at two sides of the source region to obtain increased holding voltage. Also, although two different current paths are formed through disposing the P-based region electrically connected to the source region, the original current path may obtain the greater resistance, thereto be easily turned on. Thus, the semiconductor device enable to gain increased holding voltage without leading to the increased trigger voltage at the same time. In this way, the holding voltage of a single element may be sufficiently increased in the present invention. That is, the connected plural elements in a series are no longer used to increase the entire holding voltage and the present invention is therefore beneficial to the minimization of the entire device.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 is a schematic diagram illustrating a conventional electrical circuit having an ESD protection unit. -
FIG. 2 toFIG. 3 are schematic diagrams illustrating a semiconductor device for ESD protection according to a first embodiment of the present invention; whereinFIG. 2 shows a topview of a semiconductor device for ESD protection according to the first embodiment of the present invention; -
FIG. 3 shows a cross-sectional view taken along a cross line A-A′ inFIG. 2 . -
FIG. 4 is a schematic diagram of a cross-sectional view of a semiconductor device for ESD protection according to a second embodiment of the present invention. -
FIG. 5 toFIG. 6 are schematic diagrams illustrating a semiconductor device for ESD protection according to a third embodiment of the present invention; wherein -
FIG. 5 shows a topview of a semiconductor device for ESD protection according to the third embodiment of the present invention; -
FIG. 6 shows a cross-sectional view taken along a cross line B-B′ inFIG. 5 . -
FIG. 7 is a schematic circuit diagram of a semiconductor device for ESD protection according to the third embodiment of the present invention. -
FIG. 8 is a schematic diagram of a topview of a semiconductor device for ESD protection according to a fourth embodiment of the present invention. -
FIG. 9 is a schematic diagram of a topview of a semiconductor device for ESD protection according to a fifth embodiment of the present invention. -
FIG. 10 is a schematic diagram of a cross-sectional view of a semiconductor device for ESD protection according to a sixth embodiment of the present invention. - To provide a better understanding of the present invention, preferred embodiments will be described in detail. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
- Please refer to
FIG. 2 toFIG. 3 , which are schematic diagrams illustrating asemiconductor device 30 for ESD protection according to the first embodiment of the present invention, whereinFIG. 2 shows a topview of thesemiconductor device 30, andFIG. 3 shows a cross sectional view taken along the cross line A-A′ inFIG. 2 . Thesemiconductor device 30 for ESD protection includes asubstrate 300, a deep doped well 302 such as a HVDNW, adrain region 310, asource region 330, a doped well 332, adoped region 334 and aguard ring 350 disposed in thesubstrate 300, and agate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. Thesubstrate 300 for example includes a silicon containing substrate, epitaxial silicon substrate or silicon-on-insulator (SOI) substrate, but is not limited thereto. - In the present embodiment, the deep doped well 302 has a first conductive type, such as N type, while the
substrate 300 has a second conductive type which is complementary to the first conductive type, such as P type. Thedrain region 310 and thesource region 330 also have the first conductive type such as N type. However, the conductive types of thedrain region 310, thesource region 330 and the deep doped well 302 are not limited thereto, and in other embodiments, the first conductive type and the second conductive type may be swapped. Thedrain region 310 and thesource region 330 are disposed in the deep doped well 302 and preferably not in contact with thesubstrate 300 directly. That is, the deep doped well 302 may surround thedrain region 310 and thesource region 330 from a topview (not shown in the drawings). In one embodiment, an N-type buried layer (NBL) 303 may be formed between the deep doped well 302 and thesubstrate 300 for avoiding punch-through effects. - As shown in
FIG. 2 , thesource region 330 is disposed between twodrain regions 310, and twogates 320 cross over thesubstrate 300 between two opposite sides of thesource region 330 and the twodrain regions 310 respectively. In the present embodiment, thesource region 330 and the twodrain regions 310 are both in a stripe-like-shape and arranged in parallel one with another along a first direction D1, such as a y direction. However, in another embodiment, the source region and the drain region may also have different shapes such as a circular shape. Furthermore, theguard ring 350 has the second conductive type such as P type, and the doped concentration thereof is greater than that of thesubstrate 300. In the present embodiment, theguard ring 350 has two first part extending along the first direction D1 (such as the y-direction) and two second part extending along a second direction D2 different from the first direction D1 (such as the x-direction). That is, the twodrain regions 310, the twogates 320 and thesource region 330 are all surrounded by theguard region 350 from a topview shown inFIG. 2 . Also, at least one contact plug such as contact plugs 353 are formed on theguard ring 350 for electrical connecting thereto. - The
semiconductor device 30 further include anisolation structure 304, such as a shallow trench isolation (STI) or a field oxide (FOX), disposed in thesubstrate 300 for electric isolation. For example, through the topview shown inFIG. 2 , theisolation structure 304 surrounds thesource region 330 and the twodrain regions 310, and theguard ring 350 is disposed outside theisolation structure 304 to further surround theisolation structure 304. On the other hand, through the cross-sectional view shown inFIG. 3 , two portions of theisolation structure 304 are shown at two sides of thedrain region 310, and one portion of them is disposed in the deep doped well 302 with a part thereof overlapping underneath with thegate 320. - Precisely speaking, the
drain region 310 is further disposed in a doped well 312 having the first conductive type, such as N type, and a doped concentration of the doped well 312 is greater than a doped concentration of the deep doped well 302 and is smaller than a doped concentration of thedrain region 310. For example, in one embodiment, the doped concentration of the deep doped well 302 may be between about 1014 and 1016 cm−3, the doped concentration of the doped well 312 may be between about 1016 and 1017 cm−3, and the doped concentration of thedrain region 310 may be between about 1019 and 1021 cm−3, but not limited thereto. In one embodiment, a doped region such as a P-type ESD (PESD)region 316 is formed between thedrain region 310 and the doped well 312, as shown inFIG. 3 . Also, at least one contact plug such as contact plugs 313 are formed on thedrain region 310 for electrical connecting thereto. In one embodiment, a silicide blocking (SAB)layer 306 as shown inFIG. 2 is disposed on thesubstrate 300 to expose partial surfaces thereof, and the contact plugs 313 are disposed on asilicide layer 315 which is formed on such exposed surfaces of thedrain region 310, as shown inFIG. 3 . - It is noteworthy that, the
source region 330 is further disposed in a doped well 332 having the second conductive type (such as P type), and a dopedregion 334 and a dopedregion 336 both having the second conductive type (such as P type) are also disposed in the doped well 332 at two sides of thesource region 330. In the present embodiment, the dopedregion 334 and thesource region 330 are disposed between twodoped regions 336, and the dopedregion 334 is namely surrounded by thesource region 330 from a topview shown inFIG. 2 . Also, the dopedregion 334 and the twodoped regions 336 may both include a stripe-like-shape and are arranged in parallel with thesource region 330 along the first direction D1, and the dopedregions 336 preferably have a greater length than the dopedregion 334 in the first direction D1. However, in other embodiments, two sides of the two dopedregion 336 may further in contact with each other to from a rectangular ring-shaped doped region (not shown in the drawings) to surround the stripe-shapeddoped region 334 from a topview (not shown in the drawings) with the rectangular ring-shaped doped region not in contact with the dopedregion 334, or in the embodiment including the circular shaped drain region and the source region, those doped regions may also be circular shaped as well. Doped concentrations of the dopedregion 334 and the dopedregion 336 are preferably the same, but greater than that of the doped well 332. For example, in one embodiment, the doped concentration of the dopedwells 332 may be between about 1016 and 1017 cm−3, and the doped concentrations of the doped 334, 336 may be between about 1018 and 1019 cm−3, but not limited thereto. Also, a doped concentration of theregions source region 330 is preferably the same to the doped concentration of thedrain regions 310. - It is also noted that, at least one contact plug such as contact plugs 333 are formed on the
source region 330 along the first direction D1 for electrical connecting thereto. The contact plugs 333 are disposed at a boundary between thesource region 330 and the dopedregion 334, on asilicide layer 335 which is formed on such exposed surfaces of thesource region 330, as shown inFIG. 3 . That is, thesource region 330 and the dopedregion 334 are electrically connected with each other, and also further connect to thegate 320 through the contact plugs 333. On the other hand, since theSAB layer 306 covers the dopedregions 336, there is no silicide layer and no contact plug being formed on the dopedregion 336. Thus, the dopedregion 336 is therefore a floating structure, and which is not allowed to connect any external input/output terminals (not shown in the drawings). - Through above arrangements, the deep doped well 302, the doped well 332 and the
source region 330 of thesemiconductor device 30 may together form a parasitic NPN bipolar junction transistor (BJT) 301, in which the deep doped well 302 is configured as a collector of theparasitic NPN BJT 301, the doped well 332 is configured as a base of theparasitic NPN BJT 301 and thesource region 330 is configured as an emitter of theparasitic NPN BJT 301, as shown inFIG. 3 . In this manner, if a large ESD current is supplied to a high voltage power site, the ESD current may turn on theparasitic NPN BJT 301 and the ESD current may subsequently flow through the deep doped well 302, the doped well 332 and thesource region 330 and finally to a low voltage power site (not shown in the drawings) such as a ground terminal, thereby avoiding the ESD current to damage the main circuit. According to thesemiconductor device 30 in the present invention, the dopedregion 336 having the same conductive type and greater doped concentration related to the doped well 332 is additionally disposed in the doped well 332 between thesource region 330 and the deep doped well 302 so as to decrease current gain of theparasitic NPN BJT 301. That is, the holding voltage of theparasitic NPN BJT 301 is therefore increased, and the ESD tolerance of thesemiconductor device 30 of the present embodiment is improved accordingly. For example, the holding voltage of thesemiconductor device 30 may increase to about 9V to 11V. Also, the increasing of the holding voltage is positive relative to the length of the dopedregion 336 in the second direction D2. - The following description will detail the different embodiments of the ESD protection device of the present invention. To simplify the description, the following description will detail the dissimilarities among the different embodiments and the identical features will not be redundantly described. In order to compare the differences between the embodiments easily, the identical components in each of the following embodiments are marked with identical symbols.
- Please refer to
FIG. 4 , which show a schematic diagram of a semiconductor device forESD protection 30 a according to the second embodiment of the present invention. Thesemiconductor device 30 a of the present embodiment is substantially similar to that of thesemiconductor device 30 in above embodiment, and which includes thesubstrate 300, the deep doped well 302, thedrain region 310, thesource region 330, the dopedregion 334, the dopedregion 336 and aguard ring 350 disposed in thesubstrate 300, and thegate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. The aforementioned elements are substantially similar to those in thesemiconductor device 30 of the above embodiment, and will not be redundantly described herein. - As shown in
FIG. 4 , the difference between thesemiconductor device 30 a and thesemiconductor device 30 is in that a doped region such as a P-base region 338 is additionally disposed in the doped well 332 under the doped 334, 336 and theregions source region 330. Precisely, the doped 334, 336 and theregions source region 330 are all disposed in the P-base region 338 and preferably not in contact with the doped well 332. That is, the P-base region 338 may surround the doped 334, 336 and theregions source region 330 from a topview (not shown in the drawings). In the present embodiment, the P-base region 338 has a doped concentration which is greater than that of the doped well 332, and is smaller than that of the doped 334, 336. For example, in one embodiment, the doped concentration of the dopedregions wells 332 may be between about 1016 and 1017 cm−3, the doped concentration of the P-base region 338 may between about 1017 and 1018 cm−3, and the doped concentrations of the doped 334, 336 may between about 1018 to 1019 cm−3, but not limited thereto.regions - Through above arrangements, the deep doped well 302, the doped well 332 (including the P-base region 338) and the
source region 330 of thesemiconductor device 30 a together form a parasitic NPNbipolar BJT 301 a shown inFIG. 4 , for driving the ESD current flowing through the deep doped well 302, the doped well 332 (including the P-base region 338) and thesource region 330 and finally to the low voltage power site. According to thesemiconductor device 30 a in the present invention, the P-base region 338 having the same conductive type and greater doped concentration related to the doped well 332 is additionally disposed in the doped well 332 between the 334, 336 and the deep doped well 302, so as to further decrease current gain of thedoped regions parasitic NPN BJT 301 a. That is, the holding voltage of theparasitic NPN BJT 301 a is therefore further increased, and the ESD tolerance of thesemiconductor device 30 a of the present embodiment is improved accordingly. For example, the holding voltage of thesemiconductor device 30 a may increase to about 25V to 27V. - Please refer to
FIGS. 5-6 , which show a schematic diagram of a semiconductor device forESD protection 30 b according to the third embodiment of the present invention. Thesemiconductor device 30 b of the present embodiment is substantially similar to that of thesemiconductor device 30 in above embodiment, and which includes thesubstrate 300, the deep doped well 302, thedrain region 310, thesource region 330, the dopedregion 334, the dopedregion 336 and aguard ring 350 disposed in thesubstrate 300, and thegate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. - As shown in
FIGS. 5-6 , the differences between thesemiconductor device 30 b and thesemiconductor device 30 is in that the dopedregion 334 of the present embodiment includes two separated 334 a, 334 b and the dopedparts region 336 is not floating. The two parts of the doped 334 a, 334 b both include a stripe-like-shape and are arranged in parallel with theregion source region 330 along the first direction D1, and the two parts of the doped 334 a, 334 b are closed to the two second parts of theregion guard ring 350 respectively. Also, at least one contact plug such as contact plugs 333 a and contact plugs 333 b are respectively formed on the boundaries between thesource region 330 and the two parts of the doped 334 a, 334 b for electrical connecting theregion source region 330 and the dopedregion 334. The contact plugs 333 a, 333 b are disposed on asilicide layer 335 which is formed on exposed surfaces of thesource region 330 as shown inFIG. 5 . That is, thesource region 330 and the dopedregion 334 are electrically connected with each other, and also further connect to thegate 320 through the contact plugs 333 a, 333 b. - Furthermore, at least one contact plug such as contact plugs 337 a and contact plugs 337 b are separated disposed on each
doped region 336, wherein the contact plugs 337 a and the contact plugs are disposed on two side portions which are closed to the two second parts of theguard ring 350 respectively, as shown inFIG. 5 . In other words, aSAB layer 306 a of the present embodiment is disposed on thesubstrate 300 to further expose two opposite edge surfaces of each dopedregion 336, such that, the contact plugs 337 a, 337 b are disposed on asilicide layer 339 which is formed on such exposed surfaces of each dopedregion 336, as shown inFIG. 6 . Thus, the dopedregion 336 of the present embodiment may be electrically connected to thesource region 330, the dopedregion 334 and thegate 320 through the contact plugs 337 a, 337 b. - Through above arrangements, the deep doped well 302, the doped well 332 and the
source region 330 of thesemiconductor device 30 b also together form a parasitic NPN bipolar BJT (not shown in the drawings), for driving the ESD current to the low voltage power site. Also, since the contact plugs 337 a, 337 b are formed to electrically connect the dopedregion 336 to thesource region 330 and thegate 320, an addition current path is formed between the deep doped well 302, the doped well 332 and the dopedregion 336. That is, the original current path flowed through the deep doped well 302, the doped well 332 and thesource region 330 may become difficult to be conducted. Thus, the holding voltage of the parasitic NPN BJT in the present embodiment is therefore increased dramatically, and the ESD tolerance of thesemiconductor device 30 b of the present embodiment is also improved accordingly. For example, the holding voltage of thesemiconductor device 30 b may increase to about 27V to 29V. - Next, further according to the present embodiment, two resistances R1, R2 as shown in
FIGS. 6 and 7 are generated by two current paths for tuning the trigger voltage and the holding voltage respectively. In the present embodiment, the resistance R2 is greater than the resistances R1, and which may induce greater voltage difference. That is, the original current path P may be fast turn on as shown inFIG. 7 , thereto avoid the trigger voltage of thesemiconductor device 30 b being increased while the holding voltage is increased. In other words, thesemiconductor device 30 b of the present embodiment enables to gain the increased holding voltage without leading to increased trigger voltage at the same time. For example, the triggering voltage of thesemiconductor device 30 b may be kept at about 3V to 5V while the holding voltage is increased to about 27V to 29V. - Please refer to
FIG. 8 , which shows a schematic diagram of a semiconductor device forESD protection 30 c according to the fourth embodiment of the present invention. Thesemiconductor device 30 c of the present embodiment is substantially similar to that of thesemiconductor device 30 b in above embodiment, and which includes thesubstrate 300, the deep doped well 302, thedrain region 310, thesource region 330, the two parts of the doped 334 a, 334 b, the dopedregions region 336 and aguard ring 350 disposed in thesubstrate 300, and thegate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. - As shown in
FIG. 8 , the difference between thesemiconductor device 30 c and thesemiconductor device 30 b is in that at least one contact plug such as contact plugs 337 c are disposed on a middle portion of each dopedregion 336, and the middle portions of the dopedregions 336 is between the two second parts of theguard ring 350 as shown inFIG. 8 . In other words, aSAB layer 306 b of the present embodiment is disposed on thesubstrate 300 to further expose middle surfaces on eachdoped region 336, such that, the contact plugs 337 c are formed on a silicide layer (not shown in the drawings) which is formed on such exposed surfaces of each dopedregion 336. That is, thesource region 330 and the doped 334, 336 may be electrically connected to each other and further connect to theregions gate 320 through the contact plugs 333 a, 333 b, 337 c in the present embodiment. - Through above arrangement, the addition current path is still formed between the deep doped well 302, the doped well 332 and the doped
region 336. Also, since the contact plugs 337 c are disposed in the middle portion of the dopedregion 336, and the number of the contact plugs 337 c is less than that of the contact plug 337 a, 337 b in the above embodiment, the original current path flowed through the deep doped well 302, the doped well 332 and thesource region 330 may become more difficult to be conducted, thereto further increased the holding voltage of thesemiconductor device 30 c. For example, the holding voltage of thesemiconductor device 30 c may increase to about 29V to 31V. Furthermore, in the present embodiment, two different resistances (not shown in the drawings) are still generated by two current paths for tuning the trigger voltage and the holding voltage respectively, and the original current path has the relative greater resistance. That is, the original current path of the present embodiment may be fast turn on, thereto avoid the trigger voltage of thesemiconductor device 30 c being increased while the holding voltage is increased. In other words, thesemiconductor device 30 c of the present embodiment also enables to gain the further increased holding voltage without leading to an increased trigger voltage at the same time. - Please refer to
FIG. 9 , which shows a schematic diagram of a semiconductor device forESD protection 30 d according to the fifth embodiment of the present invention. Thesemiconductor device 30 d of the present embodiment is substantially similar to that of thesemiconductor device 30 b in above embodiment, and which includes thesubstrate 300, the deep doped well 302, thedrain region 310, thesource region 330, the two parts of the doped 334 a, 334 b, the dopedregions region 336 and aguard ring 350 disposed in thesubstrate 300, and thegate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. - As shown in
FIG. 9 , the difference between thesemiconductor device 30 c and thesemiconductor device 30 b is in that at least one contact plug such as contact plugs 337 d are uniformly disposed among eachdoped region 336. In other words, aSAB layer 306 c of the present embodiment is disposed on thesubstrate 300 to expose entire surfaces of each dopedregion 336, such that, the contact plugs 337 d are formed on a silicide layer (not shown in the drawings) which is formed over the entiredoped region 336. That is, thesource region 330 and the doped 334, 336 may be electrically connected to each other and further connect to theregions gate 320 through the contact plugs 333 a, 333 b, 337 d in the present embodiment. Through above arrangement, thesemiconductor device 30 d of the present embodiment also enables to gain the further increased holding voltage without leading to an increased trigger voltage at the same time. - Please refer to
FIG. 10 , which show a schematic diagram of a semiconductor device forESD protection 30 e according to the sixth embodiment of the present invention. Thesemiconductor device 30 e of the present embodiment is substantially similar to that of thesemiconductor device 30 b in above embodiment, and which includes thesubstrate 300, the deep doped well 302, thedrain region 310, thesource region 330, the two parts of the dopedregion 334, the dopedregion 336 and aguard ring 350 disposed in thesubstrate 300, and thegate 320 across thesubstrate 300 between thedrain region 310 and thesource region 330. - As shown in
FIG. 10 , the difference between thesemiconductor device 30 e and thesemiconductor device 30 b is in that a doped region such as a P-base region 338 is additionally disposed in the doped well 332 under the doped 334, 336 and theregions source region 330. Precisely, the doped 334, 336 and theregions source region 330 are all disposed in the P-base region 338 and preferably not in contact with the doped well 332. That is, the P-base region 338 may surround the doped 334, 336 and theregions source region 330 from a topview (not shown in the drawings). In the present embodiment, the P-base region 338 has a doped concentration which is greater than that of the doped well 332 but is smaller than that of the doped 334, 336. For example, in one embodiment, the doped concentration of the dopedregions wells 332 may be between about 101s and 1017 cm−3, the doped concentration of the P-base region 338 may between about 1017 and 1018 cm−3, and the doped concentrations of the doped 334, 336 may between about 1018 to 1019 cm−3, but not limited thereto.regions - According to the
semiconductor device 30 e in the present invention, the P-base region 338 having the same conductive type and greater doped concentration related to the doped well 332 is additionally disposed in the doped well 332 between the 334, 336 and the deep doped well 302 so as to decrease current gain of the parasitic NPN BJT (not shown in the drawings). That is, the holding voltage of the parasitic NPN BJT is therefore further increased, and the ESD tolerance of thedoped regions semiconductor device 30 e of the present embodiment is improved accordingly. - Overall, the semiconductor device for ESD protection further disposes either a dummy P+ doped region or a P+ doped region electrically connected to the source region at two sides of the source region to obtain increased holding voltage. Also, although two different current paths are formed through disposing the P-based region electrically connected to the source region, the original current path may obtain the greater resistance, thereto be easily turned on. Thus, the semiconductor device enable to gain increased holding voltage without leading to the increased trigger voltage at the same time. In this way, the holding voltage of a single element may be sufficiently increased in the present invention. That is, it no longer uses connected plural elements in a series to increase the entire holding voltage and the present invention is therefore beneficial to the minimization of the entire device.
- It is well known in the arts, although the semiconductor devices in the aforementioned embodiments are all exemplified by having a parasitic NPN BJT, the present invention is not limited thereto. The first conductive type and the second conductive type may be swapped in other embodiments. For example, the first conductive type can be P type and the second conductive type can be N type, and the semiconductor device may include a parasitic PNP BJT or other type of diode.
- Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (15)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/351,413 US9972615B1 (en) | 2016-11-14 | 2016-11-14 | Semiconductor device for electrostatic discharge protection |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/351,413 US9972615B1 (en) | 2016-11-14 | 2016-11-14 | Semiconductor device for electrostatic discharge protection |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US9972615B1 US9972615B1 (en) | 2018-05-15 |
| US20180138166A1 true US20180138166A1 (en) | 2018-05-17 |
Family
ID=62091501
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/351,413 Active US9972615B1 (en) | 2016-11-14 | 2016-11-14 | Semiconductor device for electrostatic discharge protection |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US9972615B1 (en) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10892236B2 (en) * | 2019-04-30 | 2021-01-12 | Qualcomm Incorporated | Integrated circuit having a periphery of input/output cells |
| CN111987090B (en) * | 2019-05-21 | 2025-03-04 | 世界先进积体电路股份有限公司 | Semiconductor device structure |
| US11476244B2 (en) * | 2020-08-19 | 2022-10-18 | Globalfoundries Singapore Pte. Ltd. | Laterally-diffused metal-oxide-semiconductor devices for electrostatic discharge protection applications |
| CN116207090B (en) * | 2021-11-30 | 2025-11-07 | 无锡华润上华科技有限公司 | Electrostatic discharge protection structure |
| KR20240133029A (en) * | 2023-02-28 | 2024-09-04 | 주식회사 디비하이텍 | ESD protection device and its manufacturing method |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090008710A1 (en) * | 2007-07-03 | 2009-01-08 | Chi-San Wei | Robust ESD LDMOS Device |
| US20100301411A1 (en) * | 2009-05-29 | 2010-12-02 | Sanyo Electric Co., Ltd. | Semiconductor device |
| US20130093009A1 (en) * | 2011-10-12 | 2013-04-18 | Lu-An CHEN | Method of manufacturing nmos transistor with low trigger voltage |
| US8896024B1 (en) * | 2013-07-11 | 2014-11-25 | United Microelectronics Corp. | Electrostatic discharge protection structure and electrostatic discharge protection circuit |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8643111B1 (en) | 2012-08-22 | 2014-02-04 | Vanguard International Semiconductor Corporation | Electrostatic discharge (ESD) protection device |
-
2016
- 2016-11-14 US US15/351,413 patent/US9972615B1/en active Active
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090008710A1 (en) * | 2007-07-03 | 2009-01-08 | Chi-San Wei | Robust ESD LDMOS Device |
| US20100301411A1 (en) * | 2009-05-29 | 2010-12-02 | Sanyo Electric Co., Ltd. | Semiconductor device |
| US20130093009A1 (en) * | 2011-10-12 | 2013-04-18 | Lu-An CHEN | Method of manufacturing nmos transistor with low trigger voltage |
| US8896024B1 (en) * | 2013-07-11 | 2014-11-25 | United Microelectronics Corp. | Electrostatic discharge protection structure and electrostatic discharge protection circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| US9972615B1 (en) | 2018-05-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11189611B2 (en) | Electrostatic discharge protection semiconductor device | |
| US9082620B1 (en) | Semiconductor device | |
| US8704271B2 (en) | Bidirectional electrostatic discharge (ESD) protection | |
| US10211198B2 (en) | High voltage electrostatic discharge (ESD) protection | |
| US9685443B2 (en) | Compact guard ring structure for CMOS integrated circuits | |
| US9362420B2 (en) | Transistor structure for electrostatic discharge protection | |
| US9972615B1 (en) | Semiconductor device for electrostatic discharge protection | |
| US10262997B2 (en) | High-voltage LDMOSFET devices having polysilicon trench-type guard rings | |
| US9876006B2 (en) | Semiconductor device for electrostatic discharge protection | |
| US9368500B2 (en) | Complementary metal-oxide-semiconductor device | |
| US9899471B2 (en) | Compact CMOS device isolation | |
| US9029952B2 (en) | Semiconductor structure and method of manufacturing the same | |
| CN107887375B (en) | Semiconductor electrostatic discharge protection element | |
| US10700053B2 (en) | Electrostatic protection element | |
| TWI697092B (en) | Semiconductor electrostatic discharge protection circuit, esd protection semiconductor device, and layout structure of esd protection semiconductor device | |
| US9343558B1 (en) | Silicon controlled rectifier | |
| US8080832B1 (en) | Semiconductor device for electrostatic discharge protection | |
| JP2007019413A (en) | Semiconductor device for protection circuit | |
| CN106206565B (en) | Diodes and Diode String Circuits | |
| TWI763029B (en) | Vertical bipolar transistor device | |
| TW201838135A (en) | Semiconductor structure | |
| TWI655746B (en) | Diode and diode string circuit | |
| JP2011146586A (en) | Electrostatic protective element, and method of manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, JHIH-MING;WANG, LI-CIH;TANG, TIEN-HAO;REEL/FRAME:040314/0030 Effective date: 20161109 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |